adm8211.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052
  1. /*
  2. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  3. *
  4. * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
  5. * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
  6. * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
  7. * and used with permission.
  8. *
  9. * Much thanks to Infineon-ADMtek for their support of this driver.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation. See README and COPYING for
  14. * more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/if.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <linux/crc32.h>
  23. #include <linux/eeprom_93cx6.h>
  24. #include <net/mac80211.h>
  25. #include "adm8211.h"
  26. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  27. MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
  28. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  29. MODULE_SUPPORTED_DEVICE("ADM8211");
  30. MODULE_LICENSE("GPL");
  31. static unsigned int tx_ring_size __read_mostly = 16;
  32. static unsigned int rx_ring_size __read_mostly = 16;
  33. module_param(tx_ring_size, uint, 0);
  34. module_param(rx_ring_size, uint, 0);
  35. static struct pci_device_id adm8211_pci_id_table[] __devinitdata = {
  36. /* ADMtek ADM8211 */
  37. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  38. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  39. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  40. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  41. { 0 }
  42. };
  43. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  44. {
  45. struct adm8211_priv *priv = eeprom->data;
  46. u32 reg = ADM8211_CSR_READ(SPR);
  47. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  48. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  49. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  50. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  51. }
  52. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  53. {
  54. struct adm8211_priv *priv = eeprom->data;
  55. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  56. if (eeprom->reg_data_in)
  57. reg |= ADM8211_SPR_SDI;
  58. if (eeprom->reg_data_out)
  59. reg |= ADM8211_SPR_SDO;
  60. if (eeprom->reg_data_clock)
  61. reg |= ADM8211_SPR_SCLK;
  62. if (eeprom->reg_chip_select)
  63. reg |= ADM8211_SPR_SCS;
  64. ADM8211_CSR_WRITE(SPR, reg);
  65. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  66. }
  67. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  68. {
  69. struct adm8211_priv *priv = dev->priv;
  70. unsigned int words, i;
  71. struct ieee80211_chan_range chan_range;
  72. u16 cr49;
  73. struct eeprom_93cx6 eeprom = {
  74. .data = priv,
  75. .register_read = adm8211_eeprom_register_read,
  76. .register_write = adm8211_eeprom_register_write
  77. };
  78. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  79. /* 256 * 16-bit = 512 bytes */
  80. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  81. words = 256;
  82. } else {
  83. /* 64 * 16-bit = 128 bytes */
  84. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  85. words = 64;
  86. }
  87. priv->eeprom_len = words * 2;
  88. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  89. if (!priv->eeprom)
  90. return -ENOMEM;
  91. eeprom_93cx6_multiread(&eeprom, 0, (__le16 __force *)priv->eeprom, words);
  92. cr49 = le16_to_cpu(priv->eeprom->cr49);
  93. priv->rf_type = (cr49 >> 3) & 0x7;
  94. switch (priv->rf_type) {
  95. case ADM8211_TYPE_INTERSIL:
  96. case ADM8211_TYPE_RFMD:
  97. case ADM8211_TYPE_MARVEL:
  98. case ADM8211_TYPE_AIROHA:
  99. case ADM8211_TYPE_ADMTEK:
  100. break;
  101. default:
  102. if (priv->pdev->revision < ADM8211_REV_CA)
  103. priv->rf_type = ADM8211_TYPE_RFMD;
  104. else
  105. priv->rf_type = ADM8211_TYPE_AIROHA;
  106. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  107. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  108. }
  109. priv->bbp_type = cr49 & 0x7;
  110. switch (priv->bbp_type) {
  111. case ADM8211_TYPE_INTERSIL:
  112. case ADM8211_TYPE_RFMD:
  113. case ADM8211_TYPE_MARVEL:
  114. case ADM8211_TYPE_AIROHA:
  115. case ADM8211_TYPE_ADMTEK:
  116. break;
  117. default:
  118. if (priv->pdev->revision < ADM8211_REV_CA)
  119. priv->bbp_type = ADM8211_TYPE_RFMD;
  120. else
  121. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  122. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  123. pci_name(priv->pdev), cr49 >> 3);
  124. }
  125. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  126. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  127. pci_name(priv->pdev), priv->eeprom->country_code);
  128. chan_range = cranges[2];
  129. } else
  130. chan_range = cranges[priv->eeprom->country_code];
  131. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  132. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  133. priv->modes[0].num_channels = chan_range.max - chan_range.min + 1;
  134. priv->modes[0].channels = priv->channels;
  135. memcpy(priv->channels, adm8211_channels, sizeof(adm8211_channels));
  136. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  137. if (i >= chan_range.min && i <= chan_range.max)
  138. priv->channels[i - 1].flag =
  139. IEEE80211_CHAN_W_SCAN |
  140. IEEE80211_CHAN_W_ACTIVE_SCAN |
  141. IEEE80211_CHAN_W_IBSS;
  142. switch (priv->eeprom->specific_bbptype) {
  143. case ADM8211_BBP_RFMD3000:
  144. case ADM8211_BBP_RFMD3002:
  145. case ADM8211_BBP_ADM8011:
  146. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  147. break;
  148. default:
  149. if (priv->pdev->revision < ADM8211_REV_CA)
  150. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  151. else
  152. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  153. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  154. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  155. }
  156. switch (priv->eeprom->specific_rftype) {
  157. case ADM8211_RFMD2948:
  158. case ADM8211_RFMD2958:
  159. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  160. case ADM8211_MAX2820:
  161. case ADM8211_AL2210L:
  162. priv->transceiver_type = priv->eeprom->specific_rftype;
  163. break;
  164. default:
  165. if (priv->pdev->revision == ADM8211_REV_BA)
  166. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  167. else if (priv->pdev->revision == ADM8211_REV_CA)
  168. priv->transceiver_type = ADM8211_AL2210L;
  169. else if (priv->pdev->revision == ADM8211_REV_AB)
  170. priv->transceiver_type = ADM8211_RFMD2948;
  171. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  172. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  173. break;
  174. }
  175. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  176. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  177. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  178. return 0;
  179. }
  180. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  181. u32 addr, u32 data)
  182. {
  183. struct adm8211_priv *priv = dev->priv;
  184. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  185. (priv->pdev->revision < ADM8211_REV_BA ?
  186. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  187. ADM8211_CSR_READ(WEPCTL);
  188. msleep(1);
  189. ADM8211_CSR_WRITE(WESK, data);
  190. ADM8211_CSR_READ(WESK);
  191. msleep(1);
  192. }
  193. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  194. unsigned int addr, u8 *buf,
  195. unsigned int len)
  196. {
  197. struct adm8211_priv *priv = dev->priv;
  198. u32 reg = ADM8211_CSR_READ(WEPCTL);
  199. unsigned int i;
  200. if (priv->pdev->revision < ADM8211_REV_BA) {
  201. for (i = 0; i < len; i += 2) {
  202. u16 val = buf[i] | (buf[i + 1] << 8);
  203. adm8211_write_sram(dev, addr + i / 2, val);
  204. }
  205. } else {
  206. for (i = 0; i < len; i += 4) {
  207. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  208. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  209. adm8211_write_sram(dev, addr + i / 4, val);
  210. }
  211. }
  212. ADM8211_CSR_WRITE(WEPCTL, reg);
  213. }
  214. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  215. {
  216. struct adm8211_priv *priv = dev->priv;
  217. u32 reg = ADM8211_CSR_READ(WEPCTL);
  218. unsigned int addr;
  219. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  220. adm8211_write_sram(dev, addr, 0);
  221. ADM8211_CSR_WRITE(WEPCTL, reg);
  222. }
  223. static int adm8211_get_stats(struct ieee80211_hw *dev,
  224. struct ieee80211_low_level_stats *stats)
  225. {
  226. struct adm8211_priv *priv = dev->priv;
  227. memcpy(stats, &priv->stats, sizeof(*stats));
  228. return 0;
  229. }
  230. static int adm8211_get_tx_stats(struct ieee80211_hw *dev,
  231. struct ieee80211_tx_queue_stats *stats)
  232. {
  233. struct adm8211_priv *priv = dev->priv;
  234. struct ieee80211_tx_queue_stats_data *data = &stats->data[0];
  235. data->len = priv->cur_tx - priv->dirty_tx;
  236. data->limit = priv->tx_ring_size - 2;
  237. data->count = priv->dirty_tx;
  238. return 0;
  239. }
  240. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  241. {
  242. struct adm8211_priv *priv = dev->priv;
  243. unsigned int dirty_tx;
  244. spin_lock(&priv->lock);
  245. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  246. unsigned int entry = dirty_tx % priv->tx_ring_size;
  247. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  248. struct adm8211_tx_ring_info *info;
  249. struct sk_buff *skb;
  250. if (status & TDES0_CONTROL_OWN ||
  251. !(status & TDES0_CONTROL_DONE))
  252. break;
  253. info = &priv->tx_buffers[entry];
  254. skb = info->skb;
  255. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  256. pci_unmap_single(priv->pdev, info->mapping,
  257. info->skb->len, PCI_DMA_TODEVICE);
  258. if (info->tx_control.flags & IEEE80211_TXCTL_REQ_TX_STATUS) {
  259. struct ieee80211_tx_status tx_status = {{0}};
  260. struct ieee80211_hdr *hdr;
  261. size_t hdrlen = info->hdrlen;
  262. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  263. hdr = (struct ieee80211_hdr *)skb_push(skb, hdrlen);
  264. memcpy(hdr, skb->cb, hdrlen);
  265. memcpy(&tx_status.control, &info->tx_control,
  266. sizeof(tx_status.control));
  267. if (!(status & TDES0_STATUS_ES))
  268. tx_status.flags |= IEEE80211_TX_STATUS_ACK;
  269. ieee80211_tx_status_irqsafe(dev, skb, &tx_status);
  270. } else
  271. dev_kfree_skb_irq(skb);
  272. info->skb = NULL;
  273. }
  274. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  275. ieee80211_wake_queue(dev, 0);
  276. priv->dirty_tx = dirty_tx;
  277. spin_unlock(&priv->lock);
  278. }
  279. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  280. {
  281. struct adm8211_priv *priv = dev->priv;
  282. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  283. u32 status;
  284. unsigned int pktlen;
  285. struct sk_buff *skb, *newskb;
  286. unsigned int limit = priv->rx_ring_size;
  287. static const u8 rate_tbl[] = {10, 20, 55, 110, 220};
  288. u8 rssi, rate;
  289. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  290. if (!limit--)
  291. break;
  292. status = le32_to_cpu(priv->rx_ring[entry].status);
  293. rate = (status & RDES0_STATUS_RXDR) >> 12;
  294. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  295. RDES1_STATUS_RSSI;
  296. pktlen = status & RDES0_STATUS_FL;
  297. if (pktlen > RX_PKT_SIZE) {
  298. if (net_ratelimit())
  299. printk(KERN_DEBUG "%s: frame too long (%d)\n",
  300. wiphy_name(dev->wiphy), pktlen);
  301. pktlen = RX_PKT_SIZE;
  302. }
  303. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  304. skb = NULL; /* old buffer will be reused */
  305. /* TODO: update RX error stats */
  306. /* TODO: check RDES0_STATUS_CRC*E */
  307. } else if (pktlen < RX_COPY_BREAK) {
  308. skb = dev_alloc_skb(pktlen);
  309. if (skb) {
  310. pci_dma_sync_single_for_cpu(
  311. priv->pdev,
  312. priv->rx_buffers[entry].mapping,
  313. pktlen, PCI_DMA_FROMDEVICE);
  314. memcpy(skb_put(skb, pktlen),
  315. skb_tail_pointer(priv->rx_buffers[entry].skb),
  316. pktlen);
  317. pci_dma_sync_single_for_device(
  318. priv->pdev,
  319. priv->rx_buffers[entry].mapping,
  320. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  321. }
  322. } else {
  323. newskb = dev_alloc_skb(RX_PKT_SIZE);
  324. if (newskb) {
  325. skb = priv->rx_buffers[entry].skb;
  326. skb_put(skb, pktlen);
  327. pci_unmap_single(
  328. priv->pdev,
  329. priv->rx_buffers[entry].mapping,
  330. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  331. priv->rx_buffers[entry].skb = newskb;
  332. priv->rx_buffers[entry].mapping =
  333. pci_map_single(priv->pdev,
  334. skb_tail_pointer(newskb),
  335. RX_PKT_SIZE,
  336. PCI_DMA_FROMDEVICE);
  337. } else {
  338. skb = NULL;
  339. /* TODO: update rx dropped stats */
  340. }
  341. priv->rx_ring[entry].buffer1 =
  342. cpu_to_le32(priv->rx_buffers[entry].mapping);
  343. }
  344. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  345. RDES0_STATUS_SQL);
  346. priv->rx_ring[entry].length =
  347. cpu_to_le32(RX_PKT_SIZE |
  348. (entry == priv->rx_ring_size - 1 ?
  349. RDES1_CONTROL_RER : 0));
  350. if (skb) {
  351. struct ieee80211_rx_status rx_status = {0};
  352. if (priv->pdev->revision < ADM8211_REV_CA)
  353. rx_status.ssi = rssi;
  354. else
  355. rx_status.ssi = 100 - rssi;
  356. if (rate <= 4)
  357. rx_status.rate = rate_tbl[rate];
  358. rx_status.channel = priv->channel;
  359. rx_status.freq = adm8211_channels[priv->channel - 1].freq;
  360. rx_status.phymode = MODE_IEEE80211B;
  361. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  362. }
  363. entry = (++priv->cur_rx) % priv->rx_ring_size;
  364. }
  365. /* TODO: check LPC and update stats? */
  366. }
  367. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  368. {
  369. #define ADM8211_INT(x) \
  370. do { \
  371. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  372. printk(KERN_DEBUG "%s: " #x "\n", wiphy_name(dev->wiphy)); \
  373. } while (0)
  374. struct ieee80211_hw *dev = dev_id;
  375. struct adm8211_priv *priv = dev->priv;
  376. u32 stsr = ADM8211_CSR_READ(STSR);
  377. ADM8211_CSR_WRITE(STSR, stsr);
  378. if (stsr == 0xffffffff)
  379. return IRQ_HANDLED;
  380. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  381. return IRQ_HANDLED;
  382. if (stsr & ADM8211_STSR_RCI)
  383. adm8211_interrupt_rci(dev);
  384. if (stsr & ADM8211_STSR_TCI)
  385. adm8211_interrupt_tci(dev);
  386. /*ADM8211_INT(LinkOn);*/
  387. /*ADM8211_INT(LinkOff);*/
  388. ADM8211_INT(PCF);
  389. ADM8211_INT(BCNTC);
  390. ADM8211_INT(GPINT);
  391. ADM8211_INT(ATIMTC);
  392. ADM8211_INT(TSFTF);
  393. ADM8211_INT(TSCZ);
  394. ADM8211_INT(SQL);
  395. ADM8211_INT(WEPTD);
  396. ADM8211_INT(ATIME);
  397. /*ADM8211_INT(TBTT);*/
  398. ADM8211_INT(TEIS);
  399. ADM8211_INT(FBE);
  400. ADM8211_INT(REIS);
  401. ADM8211_INT(GPTT);
  402. ADM8211_INT(RPS);
  403. ADM8211_INT(RDU);
  404. ADM8211_INT(TUF);
  405. /*ADM8211_INT(TRT);*/
  406. /*ADM8211_INT(TLT);*/
  407. /*ADM8211_INT(TDU);*/
  408. ADM8211_INT(TPS);
  409. return IRQ_HANDLED;
  410. #undef ADM8211_INT
  411. }
  412. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  413. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  414. u16 addr, u32 value) { \
  415. struct adm8211_priv *priv = dev->priv; \
  416. unsigned int i; \
  417. u32 reg, bitbuf; \
  418. \
  419. value &= v_mask; \
  420. addr &= a_mask; \
  421. bitbuf = (value << v_shift) | (addr << a_shift); \
  422. \
  423. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  424. ADM8211_CSR_READ(SYNRF); \
  425. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  426. ADM8211_CSR_READ(SYNRF); \
  427. \
  428. if (prewrite) { \
  429. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  430. ADM8211_CSR_READ(SYNRF); \
  431. } \
  432. \
  433. for (i = 0; i <= bits; i++) { \
  434. if (bitbuf & (1 << (bits - i))) \
  435. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  436. else \
  437. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  438. \
  439. ADM8211_CSR_WRITE(SYNRF, reg); \
  440. ADM8211_CSR_READ(SYNRF); \
  441. \
  442. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  443. ADM8211_CSR_READ(SYNRF); \
  444. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  445. ADM8211_CSR_READ(SYNRF); \
  446. } \
  447. \
  448. if (postwrite == 1) { \
  449. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  450. ADM8211_CSR_READ(SYNRF); \
  451. } \
  452. if (postwrite == 2) { \
  453. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  454. ADM8211_CSR_READ(SYNRF); \
  455. } \
  456. \
  457. ADM8211_CSR_WRITE(SYNRF, 0); \
  458. ADM8211_CSR_READ(SYNRF); \
  459. }
  460. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  461. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  462. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  463. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  464. #undef WRITE_SYN
  465. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  466. {
  467. struct adm8211_priv *priv = dev->priv;
  468. unsigned int timeout;
  469. u32 reg;
  470. timeout = 10;
  471. while (timeout > 0) {
  472. reg = ADM8211_CSR_READ(BBPCTL);
  473. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  474. break;
  475. timeout--;
  476. msleep(2);
  477. }
  478. if (timeout == 0) {
  479. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  480. " prewrite (reg=0x%08x)\n",
  481. wiphy_name(dev->wiphy), addr, data, reg);
  482. return -ETIMEDOUT;
  483. }
  484. switch (priv->bbp_type) {
  485. case ADM8211_TYPE_INTERSIL:
  486. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  487. break;
  488. case ADM8211_TYPE_RFMD:
  489. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  490. (0x01 << 18);
  491. break;
  492. case ADM8211_TYPE_ADMTEK:
  493. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  494. (0x05 << 18);
  495. break;
  496. }
  497. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  498. ADM8211_CSR_WRITE(BBPCTL, reg);
  499. timeout = 10;
  500. while (timeout > 0) {
  501. reg = ADM8211_CSR_READ(BBPCTL);
  502. if (!(reg & ADM8211_BBPCTL_WR))
  503. break;
  504. timeout--;
  505. msleep(2);
  506. }
  507. if (timeout == 0) {
  508. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  509. ~ADM8211_BBPCTL_WR);
  510. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  511. " postwrite (reg=0x%08x)\n",
  512. wiphy_name(dev->wiphy), addr, data, reg);
  513. return -ETIMEDOUT;
  514. }
  515. return 0;
  516. }
  517. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  518. {
  519. static const u32 adm8211_rfmd2958_reg5[] =
  520. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  521. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  522. static const u32 adm8211_rfmd2958_reg6[] =
  523. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  524. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  525. struct adm8211_priv *priv = dev->priv;
  526. u8 ant_power = priv->ant_power > 0x3F ?
  527. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  528. u8 tx_power = priv->tx_power > 0x3F ?
  529. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  530. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  531. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  532. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  533. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  534. u32 reg;
  535. ADM8211_IDLE();
  536. /* Program synthesizer to new channel */
  537. switch (priv->transceiver_type) {
  538. case ADM8211_RFMD2958:
  539. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  540. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  541. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  542. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  543. adm8211_rfmd2958_reg5[chan - 1]);
  544. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  545. adm8211_rfmd2958_reg6[chan - 1]);
  546. break;
  547. case ADM8211_RFMD2948:
  548. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  549. SI4126_MAIN_XINDIV2);
  550. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  551. SI4126_POWERDOWN_PDIB |
  552. SI4126_POWERDOWN_PDRB);
  553. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  554. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  555. (chan == 14 ?
  556. 2110 : (2033 + (chan * 5))));
  557. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  558. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  559. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  560. break;
  561. case ADM8211_MAX2820:
  562. adm8211_rf_write_syn_max2820(dev, 0x3,
  563. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  564. break;
  565. case ADM8211_AL2210L:
  566. adm8211_rf_write_syn_al2210l(dev, 0x0,
  567. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  568. break;
  569. default:
  570. printk(KERN_DEBUG "%s: unsupported transceiver type %d\n",
  571. wiphy_name(dev->wiphy), priv->transceiver_type);
  572. break;
  573. }
  574. /* write BBP regs */
  575. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  576. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  577. /* TODO: remove if SMC 2635W doesn't need this */
  578. if (priv->transceiver_type == ADM8211_RFMD2948) {
  579. reg = ADM8211_CSR_READ(GPIO);
  580. reg &= 0xfffc0000;
  581. reg |= ADM8211_CSR_GPIO_EN0;
  582. if (chan != 14)
  583. reg |= ADM8211_CSR_GPIO_O0;
  584. ADM8211_CSR_WRITE(GPIO, reg);
  585. }
  586. if (priv->transceiver_type == ADM8211_RFMD2958) {
  587. /* set PCNT2 */
  588. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  589. /* set PCNT1 P_DESIRED/MID_BIAS */
  590. reg = le16_to_cpu(priv->eeprom->cr49);
  591. reg >>= 13;
  592. reg <<= 15;
  593. reg |= ant_power << 9;
  594. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  595. /* set TXRX TX_GAIN */
  596. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  597. (priv->pdev->revision < ADM8211_REV_CA ? tx_power : 0));
  598. } else {
  599. reg = ADM8211_CSR_READ(PLCPHD);
  600. reg &= 0xff00ffff;
  601. reg |= tx_power << 18;
  602. ADM8211_CSR_WRITE(PLCPHD, reg);
  603. }
  604. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  605. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  606. ADM8211_CSR_READ(SYNRF);
  607. msleep(30);
  608. /* RF3000 BBP */
  609. if (priv->transceiver_type != ADM8211_RFMD2958)
  610. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  611. tx_power<<2);
  612. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  613. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  614. adm8211_write_bbp(dev, 0x1c, priv->pdev->revision == ADM8211_REV_BA ?
  615. priv->eeprom->cr28 : 0);
  616. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  617. ADM8211_CSR_WRITE(SYNRF, 0);
  618. /* Nothing to do for ADMtek BBP */
  619. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  620. printk(KERN_DEBUG "%s: unsupported BBP type %d\n",
  621. wiphy_name(dev->wiphy), priv->bbp_type);
  622. ADM8211_RESTORE();
  623. /* update current channel for adhoc (and maybe AP mode) */
  624. reg = ADM8211_CSR_READ(CAP0);
  625. reg &= ~0xF;
  626. reg |= chan;
  627. ADM8211_CSR_WRITE(CAP0, reg);
  628. return 0;
  629. }
  630. static void adm8211_update_mode(struct ieee80211_hw *dev)
  631. {
  632. struct adm8211_priv *priv = dev->priv;
  633. ADM8211_IDLE();
  634. priv->soft_rx_crc = 0;
  635. switch (priv->mode) {
  636. case IEEE80211_IF_TYPE_STA:
  637. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  638. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  639. break;
  640. case IEEE80211_IF_TYPE_IBSS:
  641. priv->nar &= ~ADM8211_NAR_PR;
  642. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  643. /* don't trust the error bits on rev 0x20 and up in adhoc */
  644. if (priv->pdev->revision >= ADM8211_REV_BA)
  645. priv->soft_rx_crc = 1;
  646. break;
  647. case IEEE80211_IF_TYPE_MNTR:
  648. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  649. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  650. break;
  651. }
  652. ADM8211_RESTORE();
  653. }
  654. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  655. {
  656. struct adm8211_priv *priv = dev->priv;
  657. switch (priv->transceiver_type) {
  658. case ADM8211_RFMD2958:
  659. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  660. /* comments taken from ADMtek vendor driver */
  661. /* Reset RF2958 after power on */
  662. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  663. /* Initialize RF VCO Core Bias to maximum */
  664. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  665. /* Initialize IF PLL */
  666. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  667. /* Initialize IF PLL Coarse Tuning */
  668. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  669. /* Initialize RF PLL */
  670. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  671. /* Initialize RF PLL Coarse Tuning */
  672. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  673. /* Initialize TX gain and filter BW (R9) */
  674. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  675. (priv->transceiver_type == ADM8211_RFMD2958 ?
  676. 0x10050 : 0x00050));
  677. /* Initialize CAL register */
  678. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  679. break;
  680. case ADM8211_MAX2820:
  681. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  682. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  683. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  684. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  685. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  686. break;
  687. case ADM8211_AL2210L:
  688. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  689. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  690. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  691. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  692. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  693. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  694. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  695. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  696. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  697. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  698. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  699. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  700. break;
  701. case ADM8211_RFMD2948:
  702. default:
  703. break;
  704. }
  705. }
  706. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  707. {
  708. struct adm8211_priv *priv = dev->priv;
  709. u32 reg;
  710. /* write addresses */
  711. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  712. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  713. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  714. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  715. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  716. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  717. /* check specific BBP type */
  718. switch (priv->specific_bbptype) {
  719. case ADM8211_BBP_RFMD3000:
  720. case ADM8211_BBP_RFMD3002:
  721. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  722. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  723. break;
  724. case ADM8211_BBP_ADM8011:
  725. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  726. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  727. reg = ADM8211_CSR_READ(BBPCTL);
  728. reg &= ~ADM8211_BBPCTL_TYPE;
  729. reg |= 0x5 << 18;
  730. ADM8211_CSR_WRITE(BBPCTL, reg);
  731. break;
  732. }
  733. switch (priv->pdev->revision) {
  734. case ADM8211_REV_CA:
  735. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  736. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  737. priv->transceiver_type == ADM8211_RFMD2948)
  738. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  739. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  740. priv->transceiver_type == ADM8211_AL2210L)
  741. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  742. break;
  743. case ADM8211_REV_BA:
  744. reg = ADM8211_CSR_READ(MMIRD1);
  745. reg &= 0x0000FFFF;
  746. reg |= 0x7e100000;
  747. ADM8211_CSR_WRITE(MMIRD1, reg);
  748. break;
  749. case ADM8211_REV_AB:
  750. case ADM8211_REV_AF:
  751. default:
  752. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  753. break;
  754. }
  755. /* For RFMD */
  756. ADM8211_CSR_WRITE(MACTEST, 0x800);
  757. }
  758. adm8211_hw_init_syn(dev);
  759. /* Set RF Power control IF pin to PE1+PHYRST# */
  760. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  761. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  762. ADM8211_CSR_READ(SYNRF);
  763. msleep(20);
  764. /* write BBP regs */
  765. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  766. /* RF3000 BBP */
  767. /* another set:
  768. * 11: c8
  769. * 14: 14
  770. * 15: 50 (chan 1..13; chan 14: d0)
  771. * 1c: 00
  772. * 1d: 84
  773. */
  774. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  775. /* antenna selection: diversity */
  776. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  777. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  778. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  779. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  780. if (priv->eeprom->major_version < 2) {
  781. adm8211_write_bbp(dev, 0x1c, 0x00);
  782. adm8211_write_bbp(dev, 0x1d, 0x80);
  783. } else {
  784. if (priv->pdev->revision == ADM8211_REV_BA)
  785. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  786. else
  787. adm8211_write_bbp(dev, 0x1c, 0x00);
  788. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  789. }
  790. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  791. /* reset baseband */
  792. adm8211_write_bbp(dev, 0x00, 0xFF);
  793. /* antenna selection: diversity */
  794. adm8211_write_bbp(dev, 0x07, 0x0A);
  795. /* TODO: find documentation for this */
  796. switch (priv->transceiver_type) {
  797. case ADM8211_RFMD2958:
  798. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  799. adm8211_write_bbp(dev, 0x00, 0x00);
  800. adm8211_write_bbp(dev, 0x01, 0x00);
  801. adm8211_write_bbp(dev, 0x02, 0x00);
  802. adm8211_write_bbp(dev, 0x03, 0x00);
  803. adm8211_write_bbp(dev, 0x06, 0x0f);
  804. adm8211_write_bbp(dev, 0x09, 0x00);
  805. adm8211_write_bbp(dev, 0x0a, 0x00);
  806. adm8211_write_bbp(dev, 0x0b, 0x00);
  807. adm8211_write_bbp(dev, 0x0c, 0x00);
  808. adm8211_write_bbp(dev, 0x0f, 0xAA);
  809. adm8211_write_bbp(dev, 0x10, 0x8c);
  810. adm8211_write_bbp(dev, 0x11, 0x43);
  811. adm8211_write_bbp(dev, 0x18, 0x40);
  812. adm8211_write_bbp(dev, 0x20, 0x23);
  813. adm8211_write_bbp(dev, 0x21, 0x02);
  814. adm8211_write_bbp(dev, 0x22, 0x28);
  815. adm8211_write_bbp(dev, 0x23, 0x30);
  816. adm8211_write_bbp(dev, 0x24, 0x2d);
  817. adm8211_write_bbp(dev, 0x28, 0x35);
  818. adm8211_write_bbp(dev, 0x2a, 0x8c);
  819. adm8211_write_bbp(dev, 0x2b, 0x81);
  820. adm8211_write_bbp(dev, 0x2c, 0x44);
  821. adm8211_write_bbp(dev, 0x2d, 0x0A);
  822. adm8211_write_bbp(dev, 0x29, 0x40);
  823. adm8211_write_bbp(dev, 0x60, 0x08);
  824. adm8211_write_bbp(dev, 0x64, 0x01);
  825. break;
  826. case ADM8211_MAX2820:
  827. adm8211_write_bbp(dev, 0x00, 0x00);
  828. adm8211_write_bbp(dev, 0x01, 0x00);
  829. adm8211_write_bbp(dev, 0x02, 0x00);
  830. adm8211_write_bbp(dev, 0x03, 0x00);
  831. adm8211_write_bbp(dev, 0x06, 0x0f);
  832. adm8211_write_bbp(dev, 0x09, 0x05);
  833. adm8211_write_bbp(dev, 0x0a, 0x02);
  834. adm8211_write_bbp(dev, 0x0b, 0x00);
  835. adm8211_write_bbp(dev, 0x0c, 0x0f);
  836. adm8211_write_bbp(dev, 0x0f, 0x55);
  837. adm8211_write_bbp(dev, 0x10, 0x8d);
  838. adm8211_write_bbp(dev, 0x11, 0x43);
  839. adm8211_write_bbp(dev, 0x18, 0x4a);
  840. adm8211_write_bbp(dev, 0x20, 0x20);
  841. adm8211_write_bbp(dev, 0x21, 0x02);
  842. adm8211_write_bbp(dev, 0x22, 0x23);
  843. adm8211_write_bbp(dev, 0x23, 0x30);
  844. adm8211_write_bbp(dev, 0x24, 0x2d);
  845. adm8211_write_bbp(dev, 0x2a, 0x8c);
  846. adm8211_write_bbp(dev, 0x2b, 0x81);
  847. adm8211_write_bbp(dev, 0x2c, 0x44);
  848. adm8211_write_bbp(dev, 0x29, 0x4a);
  849. adm8211_write_bbp(dev, 0x60, 0x2b);
  850. adm8211_write_bbp(dev, 0x64, 0x01);
  851. break;
  852. case ADM8211_AL2210L:
  853. adm8211_write_bbp(dev, 0x00, 0x00);
  854. adm8211_write_bbp(dev, 0x01, 0x00);
  855. adm8211_write_bbp(dev, 0x02, 0x00);
  856. adm8211_write_bbp(dev, 0x03, 0x00);
  857. adm8211_write_bbp(dev, 0x06, 0x0f);
  858. adm8211_write_bbp(dev, 0x07, 0x05);
  859. adm8211_write_bbp(dev, 0x08, 0x03);
  860. adm8211_write_bbp(dev, 0x09, 0x00);
  861. adm8211_write_bbp(dev, 0x0a, 0x00);
  862. adm8211_write_bbp(dev, 0x0b, 0x00);
  863. adm8211_write_bbp(dev, 0x0c, 0x10);
  864. adm8211_write_bbp(dev, 0x0f, 0x55);
  865. adm8211_write_bbp(dev, 0x10, 0x8d);
  866. adm8211_write_bbp(dev, 0x11, 0x43);
  867. adm8211_write_bbp(dev, 0x18, 0x4a);
  868. adm8211_write_bbp(dev, 0x20, 0x20);
  869. adm8211_write_bbp(dev, 0x21, 0x02);
  870. adm8211_write_bbp(dev, 0x22, 0x23);
  871. adm8211_write_bbp(dev, 0x23, 0x30);
  872. adm8211_write_bbp(dev, 0x24, 0x2d);
  873. adm8211_write_bbp(dev, 0x2a, 0xaa);
  874. adm8211_write_bbp(dev, 0x2b, 0x81);
  875. adm8211_write_bbp(dev, 0x2c, 0x44);
  876. adm8211_write_bbp(dev, 0x29, 0xfa);
  877. adm8211_write_bbp(dev, 0x60, 0x2d);
  878. adm8211_write_bbp(dev, 0x64, 0x01);
  879. break;
  880. case ADM8211_RFMD2948:
  881. break;
  882. default:
  883. printk(KERN_DEBUG "%s: unsupported transceiver %d\n",
  884. wiphy_name(dev->wiphy), priv->transceiver_type);
  885. break;
  886. }
  887. } else
  888. printk(KERN_DEBUG "%s: unsupported BBP %d\n",
  889. wiphy_name(dev->wiphy), priv->bbp_type);
  890. ADM8211_CSR_WRITE(SYNRF, 0);
  891. /* Set RF CAL control source to MAC control */
  892. reg = ADM8211_CSR_READ(SYNCTL);
  893. reg |= ADM8211_SYNCTL_SELCAL;
  894. ADM8211_CSR_WRITE(SYNCTL, reg);
  895. return 0;
  896. }
  897. /* configures hw beacons/probe responses */
  898. static int adm8211_set_rate(struct ieee80211_hw *dev)
  899. {
  900. struct adm8211_priv *priv = dev->priv;
  901. u32 reg;
  902. int i = 0;
  903. u8 rate_buf[12] = {0};
  904. /* write supported rates */
  905. if (priv->pdev->revision != ADM8211_REV_BA) {
  906. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  907. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  908. rate_buf[i + 1] = (adm8211_rates[i].rate / 5) | 0x80;
  909. } else {
  910. /* workaround for rev BA specific bug */
  911. rate_buf[0] = 0x04;
  912. rate_buf[1] = 0x82;
  913. rate_buf[2] = 0x04;
  914. rate_buf[3] = 0x0b;
  915. rate_buf[4] = 0x16;
  916. }
  917. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  918. ARRAY_SIZE(adm8211_rates) + 1);
  919. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  920. reg |= 1 << 15; /* short preamble */
  921. reg |= 110 << 24;
  922. ADM8211_CSR_WRITE(PLCPHD, reg);
  923. /* MTMLT = 512 TU (max TX MSDU lifetime)
  924. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  925. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  926. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  927. return 0;
  928. }
  929. static void adm8211_hw_init(struct ieee80211_hw *dev)
  930. {
  931. struct adm8211_priv *priv = dev->priv;
  932. u32 reg;
  933. u8 cline;
  934. reg = le32_to_cpu(ADM8211_CSR_READ(PAR));
  935. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  936. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  937. if (!pci_set_mwi(priv->pdev)) {
  938. reg |= 0x1 << 24;
  939. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  940. switch (cline) {
  941. case 0x8: reg |= (0x1 << 14);
  942. break;
  943. case 0x16: reg |= (0x2 << 14);
  944. break;
  945. case 0x32: reg |= (0x3 << 14);
  946. break;
  947. default: reg |= (0x0 << 14);
  948. break;
  949. }
  950. }
  951. ADM8211_CSR_WRITE(PAR, reg);
  952. reg = ADM8211_CSR_READ(CSR_TEST1);
  953. reg &= ~(0xF << 28);
  954. reg |= (1 << 28) | (1 << 31);
  955. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  956. /* lose link after 4 lost beacons */
  957. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  958. ADM8211_CSR_WRITE(WCSR, reg);
  959. /* Disable APM, enable receive FIFO threshold, and set drain receive
  960. * threshold to store-and-forward */
  961. reg = ADM8211_CSR_READ(CMDR);
  962. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  963. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  964. ADM8211_CSR_WRITE(CMDR, reg);
  965. adm8211_set_rate(dev);
  966. /* 4-bit values:
  967. * PWR1UP = 8 * 2 ms
  968. * PWR0PAPE = 8 us or 5 us
  969. * PWR1PAPE = 1 us or 3 us
  970. * PWR0TRSW = 5 us
  971. * PWR1TRSW = 12 us
  972. * PWR0PE2 = 13 us
  973. * PWR1PE2 = 1 us
  974. * PWR0TXPE = 8 or 6 */
  975. if (priv->pdev->revision < ADM8211_REV_CA)
  976. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  977. else
  978. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  979. /* Enable store and forward for transmit */
  980. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  981. ADM8211_CSR_WRITE(NAR, priv->nar);
  982. /* Reset RF */
  983. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  984. ADM8211_CSR_READ(SYNRF);
  985. msleep(10);
  986. ADM8211_CSR_WRITE(SYNRF, 0);
  987. ADM8211_CSR_READ(SYNRF);
  988. msleep(5);
  989. /* Set CFP Max Duration to 0x10 TU */
  990. reg = ADM8211_CSR_READ(CFPP);
  991. reg &= ~(0xffff << 8);
  992. reg |= 0x0010 << 8;
  993. ADM8211_CSR_WRITE(CFPP, reg);
  994. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  995. * TUCNT = 0x3ff - Tu counter 1024 us */
  996. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  997. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  998. * DIFS=50 us, EIFS=100 us */
  999. if (priv->pdev->revision < ADM8211_REV_CA)
  1000. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1001. (50 << 9) | 100);
  1002. else
  1003. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1004. (50 << 9) | 100);
  1005. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1006. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1007. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1008. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1009. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1010. /* Initialize BBP (and SYN) */
  1011. adm8211_hw_init_bbp(dev);
  1012. /* make sure interrupts are off */
  1013. ADM8211_CSR_WRITE(IER, 0);
  1014. /* ACK interrupts */
  1015. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1016. /* Setup WEP (turns it off for now) */
  1017. reg = ADM8211_CSR_READ(MACTEST);
  1018. reg &= ~(7 << 20);
  1019. ADM8211_CSR_WRITE(MACTEST, reg);
  1020. reg = ADM8211_CSR_READ(WEPCTL);
  1021. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1022. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1023. ADM8211_CSR_WRITE(WEPCTL, reg);
  1024. /* Clear the missed-packet counter. */
  1025. ADM8211_CSR_READ(LPC);
  1026. }
  1027. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1028. {
  1029. struct adm8211_priv *priv = dev->priv;
  1030. u32 reg, tmp;
  1031. int timeout = 100;
  1032. /* Power-on issue */
  1033. /* TODO: check if this is necessary */
  1034. ADM8211_CSR_WRITE(FRCTL, 0);
  1035. /* Reset the chip */
  1036. tmp = ADM8211_CSR_READ(PAR);
  1037. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1038. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1039. msleep(50);
  1040. if (timeout <= 0)
  1041. return -ETIMEDOUT;
  1042. ADM8211_CSR_WRITE(PAR, tmp);
  1043. if (priv->pdev->revision == ADM8211_REV_BA &&
  1044. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1045. priv->transceiver_type == ADM8211_RFMD2958)) {
  1046. reg = ADM8211_CSR_READ(CSR_TEST1);
  1047. reg |= (1 << 4) | (1 << 5);
  1048. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1049. } else if (priv->pdev->revision == ADM8211_REV_CA) {
  1050. reg = ADM8211_CSR_READ(CSR_TEST1);
  1051. reg &= ~((1 << 4) | (1 << 5));
  1052. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1053. }
  1054. ADM8211_CSR_WRITE(FRCTL, 0);
  1055. reg = ADM8211_CSR_READ(CSR_TEST0);
  1056. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1057. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1058. adm8211_clear_sram(dev);
  1059. return 0;
  1060. }
  1061. static u64 adm8211_get_tsft(struct ieee80211_hw *dev)
  1062. {
  1063. struct adm8211_priv *priv = dev->priv;
  1064. u32 tsftl;
  1065. u64 tsft;
  1066. tsftl = ADM8211_CSR_READ(TSFTL);
  1067. tsft = ADM8211_CSR_READ(TSFTH);
  1068. tsft <<= 32;
  1069. tsft |= tsftl;
  1070. return tsft;
  1071. }
  1072. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1073. unsigned short bi, unsigned short li)
  1074. {
  1075. struct adm8211_priv *priv = dev->priv;
  1076. u32 reg;
  1077. /* BP (beacon interval) = data->beacon_interval
  1078. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1079. reg = (bi << 16) | li;
  1080. ADM8211_CSR_WRITE(BPLI, reg);
  1081. }
  1082. static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
  1083. {
  1084. struct adm8211_priv *priv = dev->priv;
  1085. u32 reg;
  1086. ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
  1087. reg = ADM8211_CSR_READ(ABDA1);
  1088. reg &= 0x0000ffff;
  1089. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1090. ADM8211_CSR_WRITE(ABDA1, reg);
  1091. }
  1092. static int adm8211_set_ssid(struct ieee80211_hw *dev, u8 *ssid, size_t ssid_len)
  1093. {
  1094. struct adm8211_priv *priv = dev->priv;
  1095. u8 buf[36];
  1096. if (ssid_len > 32)
  1097. return -EINVAL;
  1098. memset(buf, 0, sizeof(buf));
  1099. buf[0] = ssid_len;
  1100. memcpy(buf + 1, ssid, ssid_len);
  1101. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SSID, buf, 33);
  1102. /* TODO: configure beacon for adhoc? */
  1103. return 0;
  1104. }
  1105. static int adm8211_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  1106. {
  1107. struct adm8211_priv *priv = dev->priv;
  1108. if (conf->channel != priv->channel) {
  1109. priv->channel = conf->channel;
  1110. adm8211_rf_set_channel(dev, priv->channel);
  1111. }
  1112. return 0;
  1113. }
  1114. static int adm8211_config_interface(struct ieee80211_hw *dev, int if_id,
  1115. struct ieee80211_if_conf *conf)
  1116. {
  1117. struct adm8211_priv *priv = dev->priv;
  1118. if (memcmp(conf->bssid, priv->bssid, ETH_ALEN)) {
  1119. adm8211_set_bssid(dev, conf->bssid);
  1120. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1121. }
  1122. if (conf->ssid_len != priv->ssid_len ||
  1123. memcmp(conf->ssid, priv->ssid, conf->ssid_len)) {
  1124. adm8211_set_ssid(dev, conf->ssid, conf->ssid_len);
  1125. priv->ssid_len = conf->ssid_len;
  1126. memcpy(priv->ssid, conf->ssid, conf->ssid_len);
  1127. }
  1128. return 0;
  1129. }
  1130. static void adm8211_configure_filter(struct ieee80211_hw *dev,
  1131. unsigned int changed_flags,
  1132. unsigned int *total_flags,
  1133. int mc_count, struct dev_mc_list *mclist)
  1134. {
  1135. static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  1136. struct adm8211_priv *priv = dev->priv;
  1137. unsigned int bit_nr, new_flags;
  1138. u32 mc_filter[2];
  1139. int i;
  1140. new_flags = 0;
  1141. if (*total_flags & FIF_PROMISC_IN_BSS) {
  1142. new_flags |= FIF_PROMISC_IN_BSS;
  1143. priv->nar |= ADM8211_NAR_PR;
  1144. priv->nar &= ~ADM8211_NAR_MM;
  1145. mc_filter[1] = mc_filter[0] = ~0;
  1146. } else if ((*total_flags & FIF_ALLMULTI) || (mc_count > 32)) {
  1147. new_flags |= FIF_ALLMULTI;
  1148. priv->nar &= ~ADM8211_NAR_PR;
  1149. priv->nar |= ADM8211_NAR_MM;
  1150. mc_filter[1] = mc_filter[0] = ~0;
  1151. } else {
  1152. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  1153. mc_filter[1] = mc_filter[0] = 0;
  1154. for (i = 0; i < mc_count; i++) {
  1155. if (!mclist)
  1156. break;
  1157. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  1158. bit_nr &= 0x3F;
  1159. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1160. mclist = mclist->next;
  1161. }
  1162. }
  1163. ADM8211_IDLE_RX();
  1164. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  1165. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  1166. ADM8211_CSR_READ(NAR);
  1167. if (priv->nar & ADM8211_NAR_PR)
  1168. dev->flags |= IEEE80211_HW_RX_INCLUDES_FCS;
  1169. else
  1170. dev->flags &= ~IEEE80211_HW_RX_INCLUDES_FCS;
  1171. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1172. adm8211_set_bssid(dev, bcast);
  1173. else
  1174. adm8211_set_bssid(dev, priv->bssid);
  1175. ADM8211_RESTORE();
  1176. *total_flags = new_flags;
  1177. }
  1178. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1179. struct ieee80211_if_init_conf *conf)
  1180. {
  1181. struct adm8211_priv *priv = dev->priv;
  1182. if (priv->mode != IEEE80211_IF_TYPE_MNTR)
  1183. return -EOPNOTSUPP;
  1184. switch (conf->type) {
  1185. case IEEE80211_IF_TYPE_STA:
  1186. priv->mode = conf->type;
  1187. break;
  1188. default:
  1189. return -EOPNOTSUPP;
  1190. }
  1191. ADM8211_IDLE();
  1192. ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)conf->mac_addr));
  1193. ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(conf->mac_addr + 4)));
  1194. adm8211_update_mode(dev);
  1195. ADM8211_RESTORE();
  1196. return 0;
  1197. }
  1198. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1199. struct ieee80211_if_init_conf *conf)
  1200. {
  1201. struct adm8211_priv *priv = dev->priv;
  1202. priv->mode = IEEE80211_IF_TYPE_MNTR;
  1203. }
  1204. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1205. {
  1206. struct adm8211_priv *priv = dev->priv;
  1207. struct adm8211_desc *desc = NULL;
  1208. struct adm8211_rx_ring_info *rx_info;
  1209. struct adm8211_tx_ring_info *tx_info;
  1210. unsigned int i;
  1211. for (i = 0; i < priv->rx_ring_size; i++) {
  1212. desc = &priv->rx_ring[i];
  1213. desc->status = 0;
  1214. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1215. priv->rx_buffers[i].skb = NULL;
  1216. }
  1217. /* Mark the end of RX ring; hw returns to base address after this
  1218. * descriptor */
  1219. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1220. for (i = 0; i < priv->rx_ring_size; i++) {
  1221. desc = &priv->rx_ring[i];
  1222. rx_info = &priv->rx_buffers[i];
  1223. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1224. if (rx_info->skb == NULL)
  1225. break;
  1226. rx_info->mapping = pci_map_single(priv->pdev,
  1227. skb_tail_pointer(rx_info->skb),
  1228. RX_PKT_SIZE,
  1229. PCI_DMA_FROMDEVICE);
  1230. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1231. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1232. }
  1233. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1234. for (i = 0; i < priv->tx_ring_size; i++) {
  1235. desc = &priv->tx_ring[i];
  1236. tx_info = &priv->tx_buffers[i];
  1237. tx_info->skb = NULL;
  1238. tx_info->mapping = 0;
  1239. desc->status = 0;
  1240. }
  1241. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1242. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1243. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1244. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1245. return 0;
  1246. }
  1247. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1248. {
  1249. struct adm8211_priv *priv = dev->priv;
  1250. unsigned int i;
  1251. for (i = 0; i < priv->rx_ring_size; i++) {
  1252. if (!priv->rx_buffers[i].skb)
  1253. continue;
  1254. pci_unmap_single(
  1255. priv->pdev,
  1256. priv->rx_buffers[i].mapping,
  1257. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  1258. dev_kfree_skb(priv->rx_buffers[i].skb);
  1259. }
  1260. for (i = 0; i < priv->tx_ring_size; i++) {
  1261. if (!priv->tx_buffers[i].skb)
  1262. continue;
  1263. pci_unmap_single(priv->pdev,
  1264. priv->tx_buffers[i].mapping,
  1265. priv->tx_buffers[i].skb->len,
  1266. PCI_DMA_TODEVICE);
  1267. dev_kfree_skb(priv->tx_buffers[i].skb);
  1268. }
  1269. }
  1270. static int adm8211_start(struct ieee80211_hw *dev)
  1271. {
  1272. struct adm8211_priv *priv = dev->priv;
  1273. int retval;
  1274. /* Power up MAC and RF chips */
  1275. retval = adm8211_hw_reset(dev);
  1276. if (retval) {
  1277. printk(KERN_ERR "%s: hardware reset failed\n",
  1278. wiphy_name(dev->wiphy));
  1279. goto fail;
  1280. }
  1281. retval = adm8211_init_rings(dev);
  1282. if (retval) {
  1283. printk(KERN_ERR "%s: failed to initialize rings\n",
  1284. wiphy_name(dev->wiphy));
  1285. goto fail;
  1286. }
  1287. /* Init hardware */
  1288. adm8211_hw_init(dev);
  1289. adm8211_rf_set_channel(dev, priv->channel);
  1290. retval = request_irq(priv->pdev->irq, &adm8211_interrupt,
  1291. IRQF_SHARED, "adm8211", dev);
  1292. if (retval) {
  1293. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  1294. wiphy_name(dev->wiphy));
  1295. goto fail;
  1296. }
  1297. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1298. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1299. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1300. adm8211_update_mode(dev);
  1301. ADM8211_CSR_WRITE(RDR, 0);
  1302. adm8211_set_interval(dev, 100, 10);
  1303. return 0;
  1304. fail:
  1305. return retval;
  1306. }
  1307. static void adm8211_stop(struct ieee80211_hw *dev)
  1308. {
  1309. struct adm8211_priv *priv = dev->priv;
  1310. priv->nar = 0;
  1311. ADM8211_CSR_WRITE(NAR, 0);
  1312. ADM8211_CSR_WRITE(IER, 0);
  1313. ADM8211_CSR_READ(NAR);
  1314. free_irq(priv->pdev->irq, dev);
  1315. adm8211_free_rings(dev);
  1316. }
  1317. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1318. int plcp_signal, int short_preamble)
  1319. {
  1320. /* Alternative calculation from NetBSD: */
  1321. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1322. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1323. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1324. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1325. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1326. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1327. #define IEEE80211_DUR_DS_FAST_ACK 56
  1328. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1329. #define IEEE80211_DUR_DS_FAST_CTS 56
  1330. #define IEEE80211_DUR_DS_SLOT 20
  1331. #define IEEE80211_DUR_DS_SIFS 10
  1332. int remainder;
  1333. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1334. / plcp_signal;
  1335. if (plcp_signal <= PLCP_SIGNAL_2M)
  1336. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1337. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1338. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1339. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1340. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1341. else
  1342. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1343. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1344. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1345. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1346. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1347. /* lengthen duration if long preamble */
  1348. if (!short_preamble)
  1349. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1350. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1351. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1352. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1353. *plcp = (80 * len) / plcp_signal;
  1354. remainder = (80 * len) % plcp_signal;
  1355. if (plcp_signal == PLCP_SIGNAL_11M &&
  1356. remainder <= 30 && remainder > 0)
  1357. *plcp = (*plcp | 0x8000) + 1;
  1358. else if (remainder)
  1359. (*plcp)++;
  1360. }
  1361. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1362. static void adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1363. u16 plcp_signal,
  1364. struct ieee80211_tx_control *control,
  1365. size_t hdrlen)
  1366. {
  1367. struct adm8211_priv *priv = dev->priv;
  1368. unsigned long flags;
  1369. dma_addr_t mapping;
  1370. unsigned int entry;
  1371. u32 flag;
  1372. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  1373. PCI_DMA_TODEVICE);
  1374. spin_lock_irqsave(&priv->lock, flags);
  1375. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1376. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1377. else
  1378. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1379. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1380. ieee80211_stop_queue(dev, 0);
  1381. entry = priv->cur_tx % priv->tx_ring_size;
  1382. priv->tx_buffers[entry].skb = skb;
  1383. priv->tx_buffers[entry].mapping = mapping;
  1384. memcpy(&priv->tx_buffers[entry].tx_control, control, sizeof(*control));
  1385. priv->tx_buffers[entry].hdrlen = hdrlen;
  1386. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1387. if (entry == priv->tx_ring_size - 1)
  1388. flag |= TDES1_CONTROL_TER;
  1389. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1390. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1391. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1392. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1393. priv->cur_tx++;
  1394. spin_unlock_irqrestore(&priv->lock, flags);
  1395. /* Trigger transmit poll */
  1396. ADM8211_CSR_WRITE(TDR, 0);
  1397. }
  1398. /* Put adm8211_tx_hdr on skb and transmit */
  1399. static int adm8211_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  1400. struct ieee80211_tx_control *control)
  1401. {
  1402. struct adm8211_tx_hdr *txhdr;
  1403. u16 fc;
  1404. size_t payload_len, hdrlen;
  1405. int plcp, dur, len, plcp_signal, short_preamble;
  1406. struct ieee80211_hdr *hdr;
  1407. if (control->tx_rate < 0) {
  1408. short_preamble = 1;
  1409. plcp_signal = -control->tx_rate;
  1410. } else {
  1411. short_preamble = 0;
  1412. plcp_signal = control->tx_rate;
  1413. }
  1414. hdr = (struct ieee80211_hdr *)skb->data;
  1415. fc = le16_to_cpu(hdr->frame_control) & ~IEEE80211_FCTL_PROTECTED;
  1416. hdrlen = ieee80211_get_hdrlen(fc);
  1417. memcpy(skb->cb, skb->data, hdrlen);
  1418. hdr = (struct ieee80211_hdr *)skb->cb;
  1419. skb_pull(skb, hdrlen);
  1420. payload_len = skb->len;
  1421. txhdr = (struct adm8211_tx_hdr *) skb_push(skb, sizeof(*txhdr));
  1422. memset(txhdr, 0, sizeof(*txhdr));
  1423. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1424. txhdr->signal = plcp_signal;
  1425. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1426. txhdr->frame_control = hdr->frame_control;
  1427. len = hdrlen + payload_len + FCS_LEN;
  1428. if (fc & IEEE80211_FCTL_PROTECTED)
  1429. len += 8;
  1430. txhdr->frag = cpu_to_le16(0x0FFF);
  1431. adm8211_calc_durations(&dur, &plcp, payload_len,
  1432. len, plcp_signal, short_preamble);
  1433. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1434. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1435. txhdr->dur_frag_head = cpu_to_le16(dur);
  1436. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1437. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1438. if (short_preamble)
  1439. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1440. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  1441. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1442. if (fc & IEEE80211_FCTL_PROTECTED)
  1443. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_WEP_ENGINE);
  1444. txhdr->retry_limit = control->retry_limit;
  1445. adm8211_tx_raw(dev, skb, plcp_signal, control, hdrlen);
  1446. return NETDEV_TX_OK;
  1447. }
  1448. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1449. {
  1450. struct adm8211_priv *priv = dev->priv;
  1451. unsigned int ring_size;
  1452. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1453. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1454. if (!priv->rx_buffers)
  1455. return -ENOMEM;
  1456. priv->tx_buffers = (void *)priv->rx_buffers +
  1457. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1458. /* Allocate TX/RX descriptors */
  1459. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1460. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1461. priv->rx_ring = pci_alloc_consistent(priv->pdev, ring_size,
  1462. &priv->rx_ring_dma);
  1463. if (!priv->rx_ring) {
  1464. kfree(priv->rx_buffers);
  1465. priv->rx_buffers = NULL;
  1466. priv->tx_buffers = NULL;
  1467. return -ENOMEM;
  1468. }
  1469. priv->tx_ring = (struct adm8211_desc *)(priv->rx_ring +
  1470. priv->rx_ring_size);
  1471. priv->tx_ring_dma = priv->rx_ring_dma +
  1472. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1473. return 0;
  1474. }
  1475. static const struct ieee80211_ops adm8211_ops = {
  1476. .tx = adm8211_tx,
  1477. .start = adm8211_start,
  1478. .stop = adm8211_stop,
  1479. .add_interface = adm8211_add_interface,
  1480. .remove_interface = adm8211_remove_interface,
  1481. .config = adm8211_config,
  1482. .config_interface = adm8211_config_interface,
  1483. .configure_filter = adm8211_configure_filter,
  1484. .get_stats = adm8211_get_stats,
  1485. .get_tx_stats = adm8211_get_tx_stats,
  1486. .get_tsf = adm8211_get_tsft
  1487. };
  1488. static int __devinit adm8211_probe(struct pci_dev *pdev,
  1489. const struct pci_device_id *id)
  1490. {
  1491. struct ieee80211_hw *dev;
  1492. struct adm8211_priv *priv;
  1493. unsigned long mem_addr, mem_len;
  1494. unsigned int io_addr, io_len;
  1495. int err;
  1496. u32 reg;
  1497. u8 perm_addr[ETH_ALEN];
  1498. DECLARE_MAC_BUF(mac);
  1499. err = pci_enable_device(pdev);
  1500. if (err) {
  1501. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1502. pci_name(pdev));
  1503. return err;
  1504. }
  1505. io_addr = pci_resource_start(pdev, 0);
  1506. io_len = pci_resource_len(pdev, 0);
  1507. mem_addr = pci_resource_start(pdev, 1);
  1508. mem_len = pci_resource_len(pdev, 1);
  1509. if (io_len < 256 || mem_len < 1024) {
  1510. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1511. pci_name(pdev));
  1512. goto err_disable_pdev;
  1513. }
  1514. /* check signature */
  1515. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1516. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1517. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1518. pci_name(pdev), reg);
  1519. goto err_disable_pdev;
  1520. }
  1521. err = pci_request_regions(pdev, "adm8211");
  1522. if (err) {
  1523. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1524. pci_name(pdev));
  1525. return err; /* someone else grabbed it? don't disable it */
  1526. }
  1527. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  1528. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1529. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1530. pci_name(pdev));
  1531. goto err_free_reg;
  1532. }
  1533. pci_set_master(pdev);
  1534. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1535. if (!dev) {
  1536. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1537. pci_name(pdev));
  1538. err = -ENOMEM;
  1539. goto err_free_reg;
  1540. }
  1541. priv = dev->priv;
  1542. priv->pdev = pdev;
  1543. spin_lock_init(&priv->lock);
  1544. SET_IEEE80211_DEV(dev, &pdev->dev);
  1545. pci_set_drvdata(pdev, dev);
  1546. priv->map = pci_iomap(pdev, 1, mem_len);
  1547. if (!priv->map)
  1548. priv->map = pci_iomap(pdev, 0, io_len);
  1549. if (!priv->map) {
  1550. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1551. pci_name(pdev));
  1552. goto err_free_dev;
  1553. }
  1554. priv->rx_ring_size = rx_ring_size;
  1555. priv->tx_ring_size = tx_ring_size;
  1556. if (adm8211_alloc_rings(dev)) {
  1557. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1558. pci_name(pdev));
  1559. goto err_iounmap;
  1560. }
  1561. *(u32 *)perm_addr = le32_to_cpu((__force __le32)ADM8211_CSR_READ(PAR0));
  1562. *(u16 *)&perm_addr[4] =
  1563. le16_to_cpu((__force __le16)ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1564. if (!is_valid_ether_addr(perm_addr)) {
  1565. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1566. pci_name(pdev));
  1567. random_ether_addr(perm_addr);
  1568. }
  1569. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1570. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1571. dev->flags = IEEE80211_HW_DEFAULT_REG_DOMAIN_CONFIGURED;
  1572. /* IEEE80211_HW_RX_INCLUDES_FCS in promisc mode */
  1573. dev->channel_change_time = 1000;
  1574. dev->max_rssi = 100; /* FIXME: find better value */
  1575. priv->modes[0].mode = MODE_IEEE80211B;
  1576. /* channel info filled in by adm8211_read_eeprom */
  1577. memcpy(priv->rates, adm8211_rates, sizeof(adm8211_rates));
  1578. priv->modes[0].num_rates = ARRAY_SIZE(adm8211_rates);
  1579. priv->modes[0].rates = priv->rates;
  1580. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1581. priv->retry_limit = 3;
  1582. priv->ant_power = 0x40;
  1583. priv->tx_power = 0x40;
  1584. priv->lpf_cutoff = 0xFF;
  1585. priv->lnags_threshold = 0xFF;
  1586. priv->mode = IEEE80211_IF_TYPE_MNTR;
  1587. /* Power-on issue. EEPROM won't read correctly without */
  1588. if (pdev->revision >= ADM8211_REV_BA) {
  1589. ADM8211_CSR_WRITE(FRCTL, 0);
  1590. ADM8211_CSR_READ(FRCTL);
  1591. ADM8211_CSR_WRITE(FRCTL, 1);
  1592. ADM8211_CSR_READ(FRCTL);
  1593. msleep(100);
  1594. }
  1595. err = adm8211_read_eeprom(dev);
  1596. if (err) {
  1597. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1598. pci_name(pdev));
  1599. goto err_free_desc;
  1600. }
  1601. priv->channel = priv->modes[0].channels[0].chan;
  1602. err = ieee80211_register_hwmode(dev, &priv->modes[0]);
  1603. if (err) {
  1604. printk(KERN_ERR "%s (adm8211): Can't register hwmode\n",
  1605. pci_name(pdev));
  1606. goto err_free_desc;
  1607. }
  1608. err = ieee80211_register_hw(dev);
  1609. if (err) {
  1610. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1611. pci_name(pdev));
  1612. goto err_free_desc;
  1613. }
  1614. printk(KERN_INFO "%s: hwaddr %s, Rev 0x%02x\n",
  1615. wiphy_name(dev->wiphy), print_mac(mac, dev->wiphy->perm_addr),
  1616. pdev->revision);
  1617. return 0;
  1618. err_free_desc:
  1619. pci_free_consistent(pdev,
  1620. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1621. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1622. priv->rx_ring, priv->rx_ring_dma);
  1623. kfree(priv->rx_buffers);
  1624. err_iounmap:
  1625. pci_iounmap(pdev, priv->map);
  1626. err_free_dev:
  1627. pci_set_drvdata(pdev, NULL);
  1628. ieee80211_free_hw(dev);
  1629. err_free_reg:
  1630. pci_release_regions(pdev);
  1631. err_disable_pdev:
  1632. pci_disable_device(pdev);
  1633. return err;
  1634. }
  1635. static void __devexit adm8211_remove(struct pci_dev *pdev)
  1636. {
  1637. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1638. struct adm8211_priv *priv;
  1639. if (!dev)
  1640. return;
  1641. ieee80211_unregister_hw(dev);
  1642. priv = dev->priv;
  1643. pci_free_consistent(pdev,
  1644. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1645. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1646. priv->rx_ring, priv->rx_ring_dma);
  1647. kfree(priv->rx_buffers);
  1648. kfree(priv->eeprom);
  1649. pci_iounmap(pdev, priv->map);
  1650. pci_release_regions(pdev);
  1651. pci_disable_device(pdev);
  1652. ieee80211_free_hw(dev);
  1653. }
  1654. #ifdef CONFIG_PM
  1655. static int adm8211_suspend(struct pci_dev *pdev, pm_message_t state)
  1656. {
  1657. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1658. struct adm8211_priv *priv = dev->priv;
  1659. if (priv->mode != IEEE80211_IF_TYPE_MNTR) {
  1660. ieee80211_stop_queues(dev);
  1661. adm8211_stop(dev);
  1662. }
  1663. pci_save_state(pdev);
  1664. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1665. return 0;
  1666. }
  1667. static int adm8211_resume(struct pci_dev *pdev)
  1668. {
  1669. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1670. struct adm8211_priv *priv = dev->priv;
  1671. pci_set_power_state(pdev, PCI_D0);
  1672. pci_restore_state(pdev);
  1673. if (priv->mode != IEEE80211_IF_TYPE_MNTR) {
  1674. adm8211_start(dev);
  1675. ieee80211_start_queues(dev);
  1676. }
  1677. return 0;
  1678. }
  1679. #endif /* CONFIG_PM */
  1680. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1681. /* TODO: implement enable_wake */
  1682. static struct pci_driver adm8211_driver = {
  1683. .name = "adm8211",
  1684. .id_table = adm8211_pci_id_table,
  1685. .probe = adm8211_probe,
  1686. .remove = __devexit_p(adm8211_remove),
  1687. #ifdef CONFIG_PM
  1688. .suspend = adm8211_suspend,
  1689. .resume = adm8211_resume,
  1690. #endif /* CONFIG_PM */
  1691. };
  1692. static int __init adm8211_init(void)
  1693. {
  1694. return pci_register_driver(&adm8211_driver);
  1695. }
  1696. static void __exit adm8211_exit(void)
  1697. {
  1698. pci_unregister_driver(&adm8211_driver);
  1699. }
  1700. module_init(adm8211_init);
  1701. module_exit(adm8211_exit);