intel-agp.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  47. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  48. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  49. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  50. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  51. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  52. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  53. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  54. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  55. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  56. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  57. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  60. /* cover 915 and 945 variants */
  61. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  64. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  67. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  73. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  78. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  80. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
  87. extern int agp_memory_reserved;
  88. /* Intel 815 register */
  89. #define INTEL_815_APCONT 0x51
  90. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  91. /* Intel i820 registers */
  92. #define INTEL_I820_RDCR 0x51
  93. #define INTEL_I820_ERRSTS 0xc8
  94. /* Intel i840 registers */
  95. #define INTEL_I840_MCHCFG 0x50
  96. #define INTEL_I840_ERRSTS 0xc8
  97. /* Intel i850 registers */
  98. #define INTEL_I850_MCHCFG 0x50
  99. #define INTEL_I850_ERRSTS 0xc8
  100. /* intel 915G registers */
  101. #define I915_GMADDR 0x18
  102. #define I915_MMADDR 0x10
  103. #define I915_PTEADDR 0x1C
  104. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  105. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  106. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  107. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  108. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  109. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  110. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  111. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  112. #define I915_IFPADDR 0x60
  113. /* Intel 965G registers */
  114. #define I965_MSAC 0x62
  115. #define I965_IFPADDR 0x70
  116. /* Intel 7505 registers */
  117. #define INTEL_I7505_APSIZE 0x74
  118. #define INTEL_I7505_NCAPID 0x60
  119. #define INTEL_I7505_NISTAT 0x6c
  120. #define INTEL_I7505_ATTBASE 0x78
  121. #define INTEL_I7505_ERRSTS 0x42
  122. #define INTEL_I7505_AGPCTRL 0x70
  123. #define INTEL_I7505_MCHCFG 0x50
  124. static const struct aper_size_info_fixed intel_i810_sizes[] =
  125. {
  126. {64, 16384, 4},
  127. /* The 32M mode still requires a 64k gatt */
  128. {32, 8192, 4}
  129. };
  130. #define AGP_DCACHE_MEMORY 1
  131. #define AGP_PHYS_MEMORY 2
  132. #define INTEL_AGP_CACHED_MEMORY 3
  133. static struct gatt_mask intel_i810_masks[] =
  134. {
  135. {.mask = I810_PTE_VALID, .type = 0},
  136. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  137. {.mask = I810_PTE_VALID, .type = 0},
  138. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  139. .type = INTEL_AGP_CACHED_MEMORY}
  140. };
  141. static struct _intel_private {
  142. struct pci_dev *pcidev; /* device one */
  143. u8 __iomem *registers;
  144. u32 __iomem *gtt; /* I915G */
  145. int num_dcache_entries;
  146. /* gtt_entries is the number of gtt entries that are already mapped
  147. * to stolen memory. Stolen memory is larger than the memory mapped
  148. * through gtt_entries, as it includes some reserved space for the BIOS
  149. * popup and for the GTT.
  150. */
  151. int gtt_entries; /* i830+ */
  152. union {
  153. void __iomem *i9xx_flush_page;
  154. void *i8xx_flush_page;
  155. };
  156. struct page *i8xx_page;
  157. struct resource ifp_resource;
  158. int resource_valid;
  159. } intel_private;
  160. #ifdef USE_PCI_DMA_API
  161. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  162. {
  163. *ret = pci_map_page(intel_private.pcidev, page, 0,
  164. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  165. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  166. return -EINVAL;
  167. return 0;
  168. }
  169. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  170. {
  171. pci_unmap_page(intel_private.pcidev, dma,
  172. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  173. }
  174. static void intel_agp_free_sglist(struct agp_memory *mem)
  175. {
  176. struct sg_table st;
  177. st.sgl = mem->sg_list;
  178. st.orig_nents = st.nents = mem->page_count;
  179. sg_free_table(&st);
  180. mem->sg_list = NULL;
  181. mem->num_sg = 0;
  182. }
  183. static int intel_agp_map_memory(struct agp_memory *mem)
  184. {
  185. struct sg_table st;
  186. struct scatterlist *sg;
  187. int i;
  188. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  189. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  190. return -ENOMEM;
  191. mem->sg_list = sg = st.sgl;
  192. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  193. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  194. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  195. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  196. if (unlikely(!mem->num_sg)) {
  197. intel_agp_free_sglist(mem);
  198. return -ENOMEM;
  199. }
  200. return 0;
  201. }
  202. static void intel_agp_unmap_memory(struct agp_memory *mem)
  203. {
  204. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  205. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  206. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  207. intel_agp_free_sglist(mem);
  208. }
  209. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  210. off_t pg_start, int mask_type)
  211. {
  212. struct scatterlist *sg;
  213. int i, j;
  214. j = pg_start;
  215. WARN_ON(!mem->num_sg);
  216. if (mem->num_sg == mem->page_count) {
  217. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  218. writel(agp_bridge->driver->mask_memory(agp_bridge,
  219. sg_dma_address(sg), mask_type),
  220. intel_private.gtt+j);
  221. j++;
  222. }
  223. } else {
  224. /* sg may merge pages, but we have to seperate
  225. * per-page addr for GTT */
  226. unsigned int len, m;
  227. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  228. len = sg_dma_len(sg) / PAGE_SIZE;
  229. for (m = 0; m < len; m++) {
  230. writel(agp_bridge->driver->mask_memory(agp_bridge,
  231. sg_dma_address(sg) + m * PAGE_SIZE,
  232. mask_type),
  233. intel_private.gtt+j);
  234. j++;
  235. }
  236. }
  237. }
  238. readl(intel_private.gtt+j-1);
  239. }
  240. #else
  241. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  242. off_t pg_start, int mask_type)
  243. {
  244. int i, j;
  245. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  246. writel(agp_bridge->driver->mask_memory(agp_bridge,
  247. phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
  248. intel_private.gtt+j);
  249. }
  250. readl(intel_private.gtt+j-1);
  251. }
  252. #endif
  253. static int intel_i810_fetch_size(void)
  254. {
  255. u32 smram_miscc;
  256. struct aper_size_info_fixed *values;
  257. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  258. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  259. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  260. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  261. return 0;
  262. }
  263. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  264. agp_bridge->previous_size =
  265. agp_bridge->current_size = (void *) (values + 1);
  266. agp_bridge->aperture_size_idx = 1;
  267. return values[1].size;
  268. } else {
  269. agp_bridge->previous_size =
  270. agp_bridge->current_size = (void *) (values);
  271. agp_bridge->aperture_size_idx = 0;
  272. return values[0].size;
  273. }
  274. return 0;
  275. }
  276. static int intel_i810_configure(void)
  277. {
  278. struct aper_size_info_fixed *current_size;
  279. u32 temp;
  280. int i;
  281. current_size = A_SIZE_FIX(agp_bridge->current_size);
  282. if (!intel_private.registers) {
  283. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  284. temp &= 0xfff80000;
  285. intel_private.registers = ioremap(temp, 128 * 4096);
  286. if (!intel_private.registers) {
  287. dev_err(&intel_private.pcidev->dev,
  288. "can't remap memory\n");
  289. return -ENOMEM;
  290. }
  291. }
  292. if ((readl(intel_private.registers+I810_DRAM_CTL)
  293. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  294. /* This will need to be dynamically assigned */
  295. dev_info(&intel_private.pcidev->dev,
  296. "detected 4MB dedicated video ram\n");
  297. intel_private.num_dcache_entries = 1024;
  298. }
  299. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  300. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  301. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  302. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  303. if (agp_bridge->driver->needs_scratch_page) {
  304. for (i = 0; i < current_size->num_entries; i++) {
  305. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  306. }
  307. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  308. }
  309. global_cache_flush();
  310. return 0;
  311. }
  312. static void intel_i810_cleanup(void)
  313. {
  314. writel(0, intel_private.registers+I810_PGETBL_CTL);
  315. readl(intel_private.registers); /* PCI Posting. */
  316. iounmap(intel_private.registers);
  317. }
  318. static void intel_i810_tlbflush(struct agp_memory *mem)
  319. {
  320. return;
  321. }
  322. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  323. {
  324. return;
  325. }
  326. /* Exists to support ARGB cursors */
  327. static struct page *i8xx_alloc_pages(void)
  328. {
  329. struct page *page;
  330. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  331. if (page == NULL)
  332. return NULL;
  333. if (set_pages_uc(page, 4) < 0) {
  334. set_pages_wb(page, 4);
  335. __free_pages(page, 2);
  336. return NULL;
  337. }
  338. get_page(page);
  339. atomic_inc(&agp_bridge->current_memory_agp);
  340. return page;
  341. }
  342. static void i8xx_destroy_pages(struct page *page)
  343. {
  344. if (page == NULL)
  345. return;
  346. set_pages_wb(page, 4);
  347. put_page(page);
  348. __free_pages(page, 2);
  349. atomic_dec(&agp_bridge->current_memory_agp);
  350. }
  351. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  352. int type)
  353. {
  354. if (type < AGP_USER_TYPES)
  355. return type;
  356. else if (type == AGP_USER_CACHED_MEMORY)
  357. return INTEL_AGP_CACHED_MEMORY;
  358. else
  359. return 0;
  360. }
  361. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  362. int type)
  363. {
  364. int i, j, num_entries;
  365. void *temp;
  366. int ret = -EINVAL;
  367. int mask_type;
  368. if (mem->page_count == 0)
  369. goto out;
  370. temp = agp_bridge->current_size;
  371. num_entries = A_SIZE_FIX(temp)->num_entries;
  372. if ((pg_start + mem->page_count) > num_entries)
  373. goto out_err;
  374. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  375. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  376. ret = -EBUSY;
  377. goto out_err;
  378. }
  379. }
  380. if (type != mem->type)
  381. goto out_err;
  382. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  383. switch (mask_type) {
  384. case AGP_DCACHE_MEMORY:
  385. if (!mem->is_flushed)
  386. global_cache_flush();
  387. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  388. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  389. intel_private.registers+I810_PTE_BASE+(i*4));
  390. }
  391. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  392. break;
  393. case AGP_PHYS_MEMORY:
  394. case AGP_NORMAL_MEMORY:
  395. if (!mem->is_flushed)
  396. global_cache_flush();
  397. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  398. writel(agp_bridge->driver->mask_memory(agp_bridge,
  399. phys_to_gart(page_to_phys(mem->pages[i])),
  400. mask_type),
  401. intel_private.registers+I810_PTE_BASE+(j*4));
  402. }
  403. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  404. break;
  405. default:
  406. goto out_err;
  407. }
  408. agp_bridge->driver->tlb_flush(mem);
  409. out:
  410. ret = 0;
  411. out_err:
  412. mem->is_flushed = true;
  413. return ret;
  414. }
  415. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  416. int type)
  417. {
  418. int i;
  419. if (mem->page_count == 0)
  420. return 0;
  421. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  422. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  423. }
  424. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  425. agp_bridge->driver->tlb_flush(mem);
  426. return 0;
  427. }
  428. /*
  429. * The i810/i830 requires a physical address to program its mouse
  430. * pointer into hardware.
  431. * However the Xserver still writes to it through the agp aperture.
  432. */
  433. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  434. {
  435. struct agp_memory *new;
  436. struct page *page;
  437. switch (pg_count) {
  438. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  439. break;
  440. case 4:
  441. /* kludge to get 4 physical pages for ARGB cursor */
  442. page = i8xx_alloc_pages();
  443. break;
  444. default:
  445. return NULL;
  446. }
  447. if (page == NULL)
  448. return NULL;
  449. new = agp_create_memory(pg_count);
  450. if (new == NULL)
  451. return NULL;
  452. new->pages[0] = page;
  453. if (pg_count == 4) {
  454. /* kludge to get 4 physical pages for ARGB cursor */
  455. new->pages[1] = new->pages[0] + 1;
  456. new->pages[2] = new->pages[1] + 1;
  457. new->pages[3] = new->pages[2] + 1;
  458. }
  459. new->page_count = pg_count;
  460. new->num_scratch_pages = pg_count;
  461. new->type = AGP_PHYS_MEMORY;
  462. new->physical = page_to_phys(new->pages[0]);
  463. return new;
  464. }
  465. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  466. {
  467. struct agp_memory *new;
  468. if (type == AGP_DCACHE_MEMORY) {
  469. if (pg_count != intel_private.num_dcache_entries)
  470. return NULL;
  471. new = agp_create_memory(1);
  472. if (new == NULL)
  473. return NULL;
  474. new->type = AGP_DCACHE_MEMORY;
  475. new->page_count = pg_count;
  476. new->num_scratch_pages = 0;
  477. agp_free_page_array(new);
  478. return new;
  479. }
  480. if (type == AGP_PHYS_MEMORY)
  481. return alloc_agpphysmem_i8xx(pg_count, type);
  482. return NULL;
  483. }
  484. static void intel_i810_free_by_type(struct agp_memory *curr)
  485. {
  486. agp_free_key(curr->key);
  487. if (curr->type == AGP_PHYS_MEMORY) {
  488. if (curr->page_count == 4)
  489. i8xx_destroy_pages(curr->pages[0]);
  490. else {
  491. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  492. AGP_PAGE_DESTROY_UNMAP);
  493. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  494. AGP_PAGE_DESTROY_FREE);
  495. }
  496. agp_free_page_array(curr);
  497. }
  498. kfree(curr);
  499. }
  500. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  501. dma_addr_t addr, int type)
  502. {
  503. /* Type checking must be done elsewhere */
  504. return addr | bridge->driver->masks[type].mask;
  505. }
  506. static struct aper_size_info_fixed intel_i830_sizes[] =
  507. {
  508. {128, 32768, 5},
  509. /* The 64M mode still requires a 128k gatt */
  510. {64, 16384, 5},
  511. {256, 65536, 6},
  512. {512, 131072, 7},
  513. };
  514. static void intel_i830_init_gtt_entries(void)
  515. {
  516. u16 gmch_ctrl;
  517. int gtt_entries;
  518. u8 rdct;
  519. int local = 0;
  520. static const int ddt[4] = { 0, 16, 32, 64 };
  521. int size; /* reserved space (in kb) at the top of stolen memory */
  522. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  523. if (IS_I965) {
  524. u32 pgetbl_ctl;
  525. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  526. /* The 965 has a field telling us the size of the GTT,
  527. * which may be larger than what is necessary to map the
  528. * aperture.
  529. */
  530. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  531. case I965_PGETBL_SIZE_128KB:
  532. size = 128;
  533. break;
  534. case I965_PGETBL_SIZE_256KB:
  535. size = 256;
  536. break;
  537. case I965_PGETBL_SIZE_512KB:
  538. size = 512;
  539. break;
  540. case I965_PGETBL_SIZE_1MB:
  541. size = 1024;
  542. break;
  543. case I965_PGETBL_SIZE_2MB:
  544. size = 2048;
  545. break;
  546. case I965_PGETBL_SIZE_1_5MB:
  547. size = 1024 + 512;
  548. break;
  549. default:
  550. dev_info(&intel_private.pcidev->dev,
  551. "unknown page table size, assuming 512KB\n");
  552. size = 512;
  553. }
  554. size += 4; /* add in BIOS popup space */
  555. } else if (IS_G33 && !IS_IGD) {
  556. /* G33's GTT size defined in gmch_ctrl */
  557. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  558. case G33_PGETBL_SIZE_1M:
  559. size = 1024;
  560. break;
  561. case G33_PGETBL_SIZE_2M:
  562. size = 2048;
  563. break;
  564. default:
  565. dev_info(&agp_bridge->dev->dev,
  566. "unknown page table size 0x%x, assuming 512KB\n",
  567. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  568. size = 512;
  569. }
  570. size += 4;
  571. } else if (IS_G4X || IS_IGD) {
  572. /* On 4 series hardware, GTT stolen is separate from graphics
  573. * stolen, ignore it in stolen gtt entries counting. However,
  574. * 4KB of the stolen memory doesn't get mapped to the GTT.
  575. */
  576. size = 4;
  577. } else {
  578. /* On previous hardware, the GTT size was just what was
  579. * required to map the aperture.
  580. */
  581. size = agp_bridge->driver->fetch_size() + 4;
  582. }
  583. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  584. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  585. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  586. case I830_GMCH_GMS_STOLEN_512:
  587. gtt_entries = KB(512) - KB(size);
  588. break;
  589. case I830_GMCH_GMS_STOLEN_1024:
  590. gtt_entries = MB(1) - KB(size);
  591. break;
  592. case I830_GMCH_GMS_STOLEN_8192:
  593. gtt_entries = MB(8) - KB(size);
  594. break;
  595. case I830_GMCH_GMS_LOCAL:
  596. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  597. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  598. MB(ddt[I830_RDRAM_DDT(rdct)]);
  599. local = 1;
  600. break;
  601. default:
  602. gtt_entries = 0;
  603. break;
  604. }
  605. } else {
  606. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  607. case I855_GMCH_GMS_STOLEN_1M:
  608. gtt_entries = MB(1) - KB(size);
  609. break;
  610. case I855_GMCH_GMS_STOLEN_4M:
  611. gtt_entries = MB(4) - KB(size);
  612. break;
  613. case I855_GMCH_GMS_STOLEN_8M:
  614. gtt_entries = MB(8) - KB(size);
  615. break;
  616. case I855_GMCH_GMS_STOLEN_16M:
  617. gtt_entries = MB(16) - KB(size);
  618. break;
  619. case I855_GMCH_GMS_STOLEN_32M:
  620. gtt_entries = MB(32) - KB(size);
  621. break;
  622. case I915_GMCH_GMS_STOLEN_48M:
  623. /* Check it's really I915G */
  624. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  625. gtt_entries = MB(48) - KB(size);
  626. else
  627. gtt_entries = 0;
  628. break;
  629. case I915_GMCH_GMS_STOLEN_64M:
  630. /* Check it's really I915G */
  631. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  632. gtt_entries = MB(64) - KB(size);
  633. else
  634. gtt_entries = 0;
  635. break;
  636. case G33_GMCH_GMS_STOLEN_128M:
  637. if (IS_G33 || IS_I965 || IS_G4X)
  638. gtt_entries = MB(128) - KB(size);
  639. else
  640. gtt_entries = 0;
  641. break;
  642. case G33_GMCH_GMS_STOLEN_256M:
  643. if (IS_G33 || IS_I965 || IS_G4X)
  644. gtt_entries = MB(256) - KB(size);
  645. else
  646. gtt_entries = 0;
  647. break;
  648. case INTEL_GMCH_GMS_STOLEN_96M:
  649. if (IS_I965 || IS_G4X)
  650. gtt_entries = MB(96) - KB(size);
  651. else
  652. gtt_entries = 0;
  653. break;
  654. case INTEL_GMCH_GMS_STOLEN_160M:
  655. if (IS_I965 || IS_G4X)
  656. gtt_entries = MB(160) - KB(size);
  657. else
  658. gtt_entries = 0;
  659. break;
  660. case INTEL_GMCH_GMS_STOLEN_224M:
  661. if (IS_I965 || IS_G4X)
  662. gtt_entries = MB(224) - KB(size);
  663. else
  664. gtt_entries = 0;
  665. break;
  666. case INTEL_GMCH_GMS_STOLEN_352M:
  667. if (IS_I965 || IS_G4X)
  668. gtt_entries = MB(352) - KB(size);
  669. else
  670. gtt_entries = 0;
  671. break;
  672. default:
  673. gtt_entries = 0;
  674. break;
  675. }
  676. }
  677. if (gtt_entries > 0) {
  678. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  679. gtt_entries / KB(1), local ? "local" : "stolen");
  680. gtt_entries /= KB(4);
  681. } else {
  682. dev_info(&agp_bridge->dev->dev,
  683. "no pre-allocated video memory detected\n");
  684. gtt_entries = 0;
  685. }
  686. intel_private.gtt_entries = gtt_entries;
  687. }
  688. static void intel_i830_fini_flush(void)
  689. {
  690. kunmap(intel_private.i8xx_page);
  691. intel_private.i8xx_flush_page = NULL;
  692. unmap_page_from_agp(intel_private.i8xx_page);
  693. __free_page(intel_private.i8xx_page);
  694. intel_private.i8xx_page = NULL;
  695. }
  696. static void intel_i830_setup_flush(void)
  697. {
  698. /* return if we've already set the flush mechanism up */
  699. if (intel_private.i8xx_page)
  700. return;
  701. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  702. if (!intel_private.i8xx_page)
  703. return;
  704. /* make page uncached */
  705. map_page_into_agp(intel_private.i8xx_page);
  706. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  707. if (!intel_private.i8xx_flush_page)
  708. intel_i830_fini_flush();
  709. }
  710. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  711. {
  712. unsigned int *pg = intel_private.i8xx_flush_page;
  713. int i;
  714. for (i = 0; i < 256; i += 2)
  715. *(pg + i) = i;
  716. wmb();
  717. }
  718. /* The intel i830 automatically initializes the agp aperture during POST.
  719. * Use the memory already set aside for in the GTT.
  720. */
  721. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  722. {
  723. int page_order;
  724. struct aper_size_info_fixed *size;
  725. int num_entries;
  726. u32 temp;
  727. size = agp_bridge->current_size;
  728. page_order = size->page_order;
  729. num_entries = size->num_entries;
  730. agp_bridge->gatt_table_real = NULL;
  731. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  732. temp &= 0xfff80000;
  733. intel_private.registers = ioremap(temp, 128 * 4096);
  734. if (!intel_private.registers)
  735. return -ENOMEM;
  736. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  737. global_cache_flush(); /* FIXME: ?? */
  738. /* we have to call this as early as possible after the MMIO base address is known */
  739. intel_i830_init_gtt_entries();
  740. agp_bridge->gatt_table = NULL;
  741. agp_bridge->gatt_bus_addr = temp;
  742. return 0;
  743. }
  744. /* Return the gatt table to a sane state. Use the top of stolen
  745. * memory for the GTT.
  746. */
  747. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  748. {
  749. return 0;
  750. }
  751. static int intel_i830_fetch_size(void)
  752. {
  753. u16 gmch_ctrl;
  754. struct aper_size_info_fixed *values;
  755. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  756. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  757. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  758. /* 855GM/852GM/865G has 128MB aperture size */
  759. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  760. agp_bridge->aperture_size_idx = 0;
  761. return values[0].size;
  762. }
  763. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  764. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  765. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  766. agp_bridge->aperture_size_idx = 0;
  767. return values[0].size;
  768. } else {
  769. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  770. agp_bridge->aperture_size_idx = 1;
  771. return values[1].size;
  772. }
  773. return 0;
  774. }
  775. static int intel_i830_configure(void)
  776. {
  777. struct aper_size_info_fixed *current_size;
  778. u32 temp;
  779. u16 gmch_ctrl;
  780. int i;
  781. current_size = A_SIZE_FIX(agp_bridge->current_size);
  782. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  783. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  784. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  785. gmch_ctrl |= I830_GMCH_ENABLED;
  786. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  787. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  788. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  789. if (agp_bridge->driver->needs_scratch_page) {
  790. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  791. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  792. }
  793. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  794. }
  795. global_cache_flush();
  796. intel_i830_setup_flush();
  797. return 0;
  798. }
  799. static void intel_i830_cleanup(void)
  800. {
  801. iounmap(intel_private.registers);
  802. }
  803. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  804. int type)
  805. {
  806. int i, j, num_entries;
  807. void *temp;
  808. int ret = -EINVAL;
  809. int mask_type;
  810. if (mem->page_count == 0)
  811. goto out;
  812. temp = agp_bridge->current_size;
  813. num_entries = A_SIZE_FIX(temp)->num_entries;
  814. if (pg_start < intel_private.gtt_entries) {
  815. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  816. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  817. pg_start, intel_private.gtt_entries);
  818. dev_info(&intel_private.pcidev->dev,
  819. "trying to insert into local/stolen memory\n");
  820. goto out_err;
  821. }
  822. if ((pg_start + mem->page_count) > num_entries)
  823. goto out_err;
  824. /* The i830 can't check the GTT for entries since its read only,
  825. * depend on the caller to make the correct offset decisions.
  826. */
  827. if (type != mem->type)
  828. goto out_err;
  829. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  830. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  831. mask_type != INTEL_AGP_CACHED_MEMORY)
  832. goto out_err;
  833. if (!mem->is_flushed)
  834. global_cache_flush();
  835. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  836. writel(agp_bridge->driver->mask_memory(agp_bridge,
  837. phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
  838. intel_private.registers+I810_PTE_BASE+(j*4));
  839. }
  840. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  841. agp_bridge->driver->tlb_flush(mem);
  842. out:
  843. ret = 0;
  844. out_err:
  845. mem->is_flushed = true;
  846. return ret;
  847. }
  848. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  849. int type)
  850. {
  851. int i;
  852. if (mem->page_count == 0)
  853. return 0;
  854. if (pg_start < intel_private.gtt_entries) {
  855. dev_info(&intel_private.pcidev->dev,
  856. "trying to disable local/stolen memory\n");
  857. return -EINVAL;
  858. }
  859. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  860. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  861. }
  862. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  863. agp_bridge->driver->tlb_flush(mem);
  864. return 0;
  865. }
  866. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  867. {
  868. if (type == AGP_PHYS_MEMORY)
  869. return alloc_agpphysmem_i8xx(pg_count, type);
  870. /* always return NULL for other allocation types for now */
  871. return NULL;
  872. }
  873. static int intel_alloc_chipset_flush_resource(void)
  874. {
  875. int ret;
  876. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  877. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  878. pcibios_align_resource, agp_bridge->dev);
  879. return ret;
  880. }
  881. static void intel_i915_setup_chipset_flush(void)
  882. {
  883. int ret;
  884. u32 temp;
  885. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  886. if (!(temp & 0x1)) {
  887. intel_alloc_chipset_flush_resource();
  888. intel_private.resource_valid = 1;
  889. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  890. } else {
  891. temp &= ~1;
  892. intel_private.resource_valid = 1;
  893. intel_private.ifp_resource.start = temp;
  894. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  895. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  896. /* some BIOSes reserve this area in a pnp some don't */
  897. if (ret)
  898. intel_private.resource_valid = 0;
  899. }
  900. }
  901. static void intel_i965_g33_setup_chipset_flush(void)
  902. {
  903. u32 temp_hi, temp_lo;
  904. int ret;
  905. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  906. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  907. if (!(temp_lo & 0x1)) {
  908. intel_alloc_chipset_flush_resource();
  909. intel_private.resource_valid = 1;
  910. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  911. upper_32_bits(intel_private.ifp_resource.start));
  912. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  913. } else {
  914. u64 l64;
  915. temp_lo &= ~0x1;
  916. l64 = ((u64)temp_hi << 32) | temp_lo;
  917. intel_private.resource_valid = 1;
  918. intel_private.ifp_resource.start = l64;
  919. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  920. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  921. /* some BIOSes reserve this area in a pnp some don't */
  922. if (ret)
  923. intel_private.resource_valid = 0;
  924. }
  925. }
  926. static void intel_i9xx_setup_flush(void)
  927. {
  928. /* return if already configured */
  929. if (intel_private.ifp_resource.start)
  930. return;
  931. /* setup a resource for this object */
  932. intel_private.ifp_resource.name = "Intel Flush Page";
  933. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  934. /* Setup chipset flush for 915 */
  935. if (IS_I965 || IS_G33 || IS_G4X) {
  936. intel_i965_g33_setup_chipset_flush();
  937. } else {
  938. intel_i915_setup_chipset_flush();
  939. }
  940. if (intel_private.ifp_resource.start) {
  941. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  942. if (!intel_private.i9xx_flush_page)
  943. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  944. }
  945. }
  946. static int intel_i915_configure(void)
  947. {
  948. struct aper_size_info_fixed *current_size;
  949. u32 temp;
  950. u16 gmch_ctrl;
  951. int i;
  952. current_size = A_SIZE_FIX(agp_bridge->current_size);
  953. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  954. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  955. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  956. gmch_ctrl |= I830_GMCH_ENABLED;
  957. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  958. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  959. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  960. if (agp_bridge->driver->needs_scratch_page) {
  961. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  962. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  963. }
  964. readl(intel_private.gtt+i-1); /* PCI Posting. */
  965. }
  966. global_cache_flush();
  967. intel_i9xx_setup_flush();
  968. return 0;
  969. }
  970. static void intel_i915_cleanup(void)
  971. {
  972. if (intel_private.i9xx_flush_page)
  973. iounmap(intel_private.i9xx_flush_page);
  974. if (intel_private.resource_valid)
  975. release_resource(&intel_private.ifp_resource);
  976. intel_private.ifp_resource.start = 0;
  977. intel_private.resource_valid = 0;
  978. iounmap(intel_private.gtt);
  979. iounmap(intel_private.registers);
  980. }
  981. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  982. {
  983. if (intel_private.i9xx_flush_page)
  984. writel(1, intel_private.i9xx_flush_page);
  985. }
  986. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  987. int type)
  988. {
  989. int num_entries;
  990. void *temp;
  991. int ret = -EINVAL;
  992. int mask_type;
  993. if (mem->page_count == 0)
  994. goto out;
  995. temp = agp_bridge->current_size;
  996. num_entries = A_SIZE_FIX(temp)->num_entries;
  997. if (pg_start < intel_private.gtt_entries) {
  998. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  999. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1000. pg_start, intel_private.gtt_entries);
  1001. dev_info(&intel_private.pcidev->dev,
  1002. "trying to insert into local/stolen memory\n");
  1003. goto out_err;
  1004. }
  1005. if ((pg_start + mem->page_count) > num_entries)
  1006. goto out_err;
  1007. /* The i915 can't check the GTT for entries since it's read only;
  1008. * depend on the caller to make the correct offset decisions.
  1009. */
  1010. if (type != mem->type)
  1011. goto out_err;
  1012. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1013. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1014. mask_type != INTEL_AGP_CACHED_MEMORY)
  1015. goto out_err;
  1016. if (!mem->is_flushed)
  1017. global_cache_flush();
  1018. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1019. agp_bridge->driver->tlb_flush(mem);
  1020. out:
  1021. ret = 0;
  1022. out_err:
  1023. mem->is_flushed = true;
  1024. return ret;
  1025. }
  1026. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1027. int type)
  1028. {
  1029. int i;
  1030. if (mem->page_count == 0)
  1031. return 0;
  1032. if (pg_start < intel_private.gtt_entries) {
  1033. dev_info(&intel_private.pcidev->dev,
  1034. "trying to disable local/stolen memory\n");
  1035. return -EINVAL;
  1036. }
  1037. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1038. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1039. readl(intel_private.gtt+i-1);
  1040. agp_bridge->driver->tlb_flush(mem);
  1041. return 0;
  1042. }
  1043. /* Return the aperture size by just checking the resource length. The effect
  1044. * described in the spec of the MSAC registers is just changing of the
  1045. * resource size.
  1046. */
  1047. static int intel_i9xx_fetch_size(void)
  1048. {
  1049. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1050. int aper_size; /* size in megabytes */
  1051. int i;
  1052. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1053. for (i = 0; i < num_sizes; i++) {
  1054. if (aper_size == intel_i830_sizes[i].size) {
  1055. agp_bridge->current_size = intel_i830_sizes + i;
  1056. agp_bridge->previous_size = agp_bridge->current_size;
  1057. return aper_size;
  1058. }
  1059. }
  1060. return 0;
  1061. }
  1062. /* The intel i915 automatically initializes the agp aperture during POST.
  1063. * Use the memory already set aside for in the GTT.
  1064. */
  1065. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1066. {
  1067. int page_order;
  1068. struct aper_size_info_fixed *size;
  1069. int num_entries;
  1070. u32 temp, temp2;
  1071. int gtt_map_size = 256 * 1024;
  1072. size = agp_bridge->current_size;
  1073. page_order = size->page_order;
  1074. num_entries = size->num_entries;
  1075. agp_bridge->gatt_table_real = NULL;
  1076. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1077. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1078. if (IS_G33)
  1079. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1080. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1081. if (!intel_private.gtt)
  1082. return -ENOMEM;
  1083. temp &= 0xfff80000;
  1084. intel_private.registers = ioremap(temp, 128 * 4096);
  1085. if (!intel_private.registers) {
  1086. iounmap(intel_private.gtt);
  1087. return -ENOMEM;
  1088. }
  1089. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1090. global_cache_flush(); /* FIXME: ? */
  1091. /* we have to call this as early as possible after the MMIO base address is known */
  1092. intel_i830_init_gtt_entries();
  1093. agp_bridge->gatt_table = NULL;
  1094. agp_bridge->gatt_bus_addr = temp;
  1095. return 0;
  1096. }
  1097. /*
  1098. * The i965 supports 36-bit physical addresses, but to keep
  1099. * the format of the GTT the same, the bits that don't fit
  1100. * in a 32-bit word are shifted down to bits 4..7.
  1101. *
  1102. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1103. * is always zero on 32-bit architectures, so no need to make
  1104. * this conditional.
  1105. */
  1106. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1107. dma_addr_t addr, int type)
  1108. {
  1109. /* Shift high bits down */
  1110. addr |= (addr >> 28) & 0xf0;
  1111. /* Type checking must be done elsewhere */
  1112. return addr | bridge->driver->masks[type].mask;
  1113. }
  1114. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1115. {
  1116. switch (agp_bridge->dev->device) {
  1117. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1118. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1119. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1120. case PCI_DEVICE_ID_INTEL_G45_HB:
  1121. case PCI_DEVICE_ID_INTEL_G41_HB:
  1122. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1123. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1124. *gtt_offset = *gtt_size = MB(2);
  1125. break;
  1126. default:
  1127. *gtt_offset = *gtt_size = KB(512);
  1128. }
  1129. }
  1130. /* The intel i965 automatically initializes the agp aperture during POST.
  1131. * Use the memory already set aside for in the GTT.
  1132. */
  1133. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1134. {
  1135. int page_order;
  1136. struct aper_size_info_fixed *size;
  1137. int num_entries;
  1138. u32 temp;
  1139. int gtt_offset, gtt_size;
  1140. size = agp_bridge->current_size;
  1141. page_order = size->page_order;
  1142. num_entries = size->num_entries;
  1143. agp_bridge->gatt_table_real = NULL;
  1144. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1145. temp &= 0xfff00000;
  1146. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1147. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1148. if (!intel_private.gtt)
  1149. return -ENOMEM;
  1150. intel_private.registers = ioremap(temp, 128 * 4096);
  1151. if (!intel_private.registers) {
  1152. iounmap(intel_private.gtt);
  1153. return -ENOMEM;
  1154. }
  1155. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1156. global_cache_flush(); /* FIXME: ? */
  1157. /* we have to call this as early as possible after the MMIO base address is known */
  1158. intel_i830_init_gtt_entries();
  1159. agp_bridge->gatt_table = NULL;
  1160. agp_bridge->gatt_bus_addr = temp;
  1161. return 0;
  1162. }
  1163. static int intel_fetch_size(void)
  1164. {
  1165. int i;
  1166. u16 temp;
  1167. struct aper_size_info_16 *values;
  1168. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1169. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1170. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1171. if (temp == values[i].size_value) {
  1172. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1173. agp_bridge->aperture_size_idx = i;
  1174. return values[i].size;
  1175. }
  1176. }
  1177. return 0;
  1178. }
  1179. static int __intel_8xx_fetch_size(u8 temp)
  1180. {
  1181. int i;
  1182. struct aper_size_info_8 *values;
  1183. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1184. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1185. if (temp == values[i].size_value) {
  1186. agp_bridge->previous_size =
  1187. agp_bridge->current_size = (void *) (values + i);
  1188. agp_bridge->aperture_size_idx = i;
  1189. return values[i].size;
  1190. }
  1191. }
  1192. return 0;
  1193. }
  1194. static int intel_8xx_fetch_size(void)
  1195. {
  1196. u8 temp;
  1197. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1198. return __intel_8xx_fetch_size(temp);
  1199. }
  1200. static int intel_815_fetch_size(void)
  1201. {
  1202. u8 temp;
  1203. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1204. * one non-reserved bit, so mask the others out ... */
  1205. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1206. temp &= (1 << 3);
  1207. return __intel_8xx_fetch_size(temp);
  1208. }
  1209. static void intel_tlbflush(struct agp_memory *mem)
  1210. {
  1211. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1212. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1213. }
  1214. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1215. {
  1216. u32 temp;
  1217. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1218. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1219. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1220. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1221. }
  1222. static void intel_cleanup(void)
  1223. {
  1224. u16 temp;
  1225. struct aper_size_info_16 *previous_size;
  1226. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1227. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1228. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1229. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1230. }
  1231. static void intel_8xx_cleanup(void)
  1232. {
  1233. u16 temp;
  1234. struct aper_size_info_8 *previous_size;
  1235. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1236. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1237. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1238. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1239. }
  1240. static int intel_configure(void)
  1241. {
  1242. u32 temp;
  1243. u16 temp2;
  1244. struct aper_size_info_16 *current_size;
  1245. current_size = A_SIZE_16(agp_bridge->current_size);
  1246. /* aperture size */
  1247. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1248. /* address to map to */
  1249. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1250. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1251. /* attbase - aperture base */
  1252. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1253. /* agpctrl */
  1254. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1255. /* paccfg/nbxcfg */
  1256. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1257. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1258. (temp2 & ~(1 << 10)) | (1 << 9));
  1259. /* clear any possible error conditions */
  1260. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1261. return 0;
  1262. }
  1263. static int intel_815_configure(void)
  1264. {
  1265. u32 temp, addr;
  1266. u8 temp2;
  1267. struct aper_size_info_8 *current_size;
  1268. /* attbase - aperture base */
  1269. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1270. * ATTBASE register are reserved -> try not to write them */
  1271. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1272. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1273. return -EINVAL;
  1274. }
  1275. current_size = A_SIZE_8(agp_bridge->current_size);
  1276. /* aperture size */
  1277. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1278. current_size->size_value);
  1279. /* address to map to */
  1280. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1281. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1282. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1283. addr &= INTEL_815_ATTBASE_MASK;
  1284. addr |= agp_bridge->gatt_bus_addr;
  1285. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1286. /* agpctrl */
  1287. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1288. /* apcont */
  1289. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1290. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1291. /* clear any possible error conditions */
  1292. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1293. return 0;
  1294. }
  1295. static void intel_820_tlbflush(struct agp_memory *mem)
  1296. {
  1297. return;
  1298. }
  1299. static void intel_820_cleanup(void)
  1300. {
  1301. u8 temp;
  1302. struct aper_size_info_8 *previous_size;
  1303. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1304. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1305. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1306. temp & ~(1 << 1));
  1307. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1308. previous_size->size_value);
  1309. }
  1310. static int intel_820_configure(void)
  1311. {
  1312. u32 temp;
  1313. u8 temp2;
  1314. struct aper_size_info_8 *current_size;
  1315. current_size = A_SIZE_8(agp_bridge->current_size);
  1316. /* aperture size */
  1317. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1318. /* address to map to */
  1319. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1320. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1321. /* attbase - aperture base */
  1322. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1323. /* agpctrl */
  1324. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1325. /* global enable aperture access */
  1326. /* This flag is not accessed through MCHCFG register as in */
  1327. /* i850 chipset. */
  1328. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1329. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1330. /* clear any possible AGP-related error conditions */
  1331. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1332. return 0;
  1333. }
  1334. static int intel_840_configure(void)
  1335. {
  1336. u32 temp;
  1337. u16 temp2;
  1338. struct aper_size_info_8 *current_size;
  1339. current_size = A_SIZE_8(agp_bridge->current_size);
  1340. /* aperture size */
  1341. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1342. /* address to map to */
  1343. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1344. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1345. /* attbase - aperture base */
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1347. /* agpctrl */
  1348. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1349. /* mcgcfg */
  1350. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1351. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1352. /* clear any possible error conditions */
  1353. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1354. return 0;
  1355. }
  1356. static int intel_845_configure(void)
  1357. {
  1358. u32 temp;
  1359. u8 temp2;
  1360. struct aper_size_info_8 *current_size;
  1361. current_size = A_SIZE_8(agp_bridge->current_size);
  1362. /* aperture size */
  1363. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1364. if (agp_bridge->apbase_config != 0) {
  1365. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1366. agp_bridge->apbase_config);
  1367. } else {
  1368. /* address to map to */
  1369. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1370. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1371. agp_bridge->apbase_config = temp;
  1372. }
  1373. /* attbase - aperture base */
  1374. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1375. /* agpctrl */
  1376. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1377. /* agpm */
  1378. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1379. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1380. /* clear any possible error conditions */
  1381. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1382. intel_i830_setup_flush();
  1383. return 0;
  1384. }
  1385. static int intel_850_configure(void)
  1386. {
  1387. u32 temp;
  1388. u16 temp2;
  1389. struct aper_size_info_8 *current_size;
  1390. current_size = A_SIZE_8(agp_bridge->current_size);
  1391. /* aperture size */
  1392. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1393. /* address to map to */
  1394. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1395. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1396. /* attbase - aperture base */
  1397. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1398. /* agpctrl */
  1399. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1400. /* mcgcfg */
  1401. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1402. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1403. /* clear any possible AGP-related error conditions */
  1404. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1405. return 0;
  1406. }
  1407. static int intel_860_configure(void)
  1408. {
  1409. u32 temp;
  1410. u16 temp2;
  1411. struct aper_size_info_8 *current_size;
  1412. current_size = A_SIZE_8(agp_bridge->current_size);
  1413. /* aperture size */
  1414. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1415. /* address to map to */
  1416. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1417. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1418. /* attbase - aperture base */
  1419. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1420. /* agpctrl */
  1421. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1422. /* mcgcfg */
  1423. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1424. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1425. /* clear any possible AGP-related error conditions */
  1426. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1427. return 0;
  1428. }
  1429. static int intel_830mp_configure(void)
  1430. {
  1431. u32 temp;
  1432. u16 temp2;
  1433. struct aper_size_info_8 *current_size;
  1434. current_size = A_SIZE_8(agp_bridge->current_size);
  1435. /* aperture size */
  1436. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1437. /* address to map to */
  1438. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1439. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1440. /* attbase - aperture base */
  1441. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1442. /* agpctrl */
  1443. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1444. /* gmch */
  1445. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1446. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1447. /* clear any possible AGP-related error conditions */
  1448. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1449. return 0;
  1450. }
  1451. static int intel_7505_configure(void)
  1452. {
  1453. u32 temp;
  1454. u16 temp2;
  1455. struct aper_size_info_8 *current_size;
  1456. current_size = A_SIZE_8(agp_bridge->current_size);
  1457. /* aperture size */
  1458. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1459. /* address to map to */
  1460. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1461. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1462. /* attbase - aperture base */
  1463. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1464. /* agpctrl */
  1465. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1466. /* mchcfg */
  1467. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1468. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1469. return 0;
  1470. }
  1471. /* Setup function */
  1472. static const struct gatt_mask intel_generic_masks[] =
  1473. {
  1474. {.mask = 0x00000017, .type = 0}
  1475. };
  1476. static const struct aper_size_info_8 intel_815_sizes[2] =
  1477. {
  1478. {64, 16384, 4, 0},
  1479. {32, 8192, 3, 8},
  1480. };
  1481. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1482. {
  1483. {256, 65536, 6, 0},
  1484. {128, 32768, 5, 32},
  1485. {64, 16384, 4, 48},
  1486. {32, 8192, 3, 56},
  1487. {16, 4096, 2, 60},
  1488. {8, 2048, 1, 62},
  1489. {4, 1024, 0, 63}
  1490. };
  1491. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1492. {
  1493. {256, 65536, 6, 0},
  1494. {128, 32768, 5, 32},
  1495. {64, 16384, 4, 48},
  1496. {32, 8192, 3, 56},
  1497. {16, 4096, 2, 60},
  1498. {8, 2048, 1, 62},
  1499. {4, 1024, 0, 63}
  1500. };
  1501. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1502. {
  1503. {256, 65536, 6, 0},
  1504. {128, 32768, 5, 32},
  1505. {64, 16384, 4, 48},
  1506. {32, 8192, 3, 56}
  1507. };
  1508. static const struct agp_bridge_driver intel_generic_driver = {
  1509. .owner = THIS_MODULE,
  1510. .aperture_sizes = intel_generic_sizes,
  1511. .size_type = U16_APER_SIZE,
  1512. .num_aperture_sizes = 7,
  1513. .configure = intel_configure,
  1514. .fetch_size = intel_fetch_size,
  1515. .cleanup = intel_cleanup,
  1516. .tlb_flush = intel_tlbflush,
  1517. .mask_memory = agp_generic_mask_memory,
  1518. .masks = intel_generic_masks,
  1519. .agp_enable = agp_generic_enable,
  1520. .cache_flush = global_cache_flush,
  1521. .create_gatt_table = agp_generic_create_gatt_table,
  1522. .free_gatt_table = agp_generic_free_gatt_table,
  1523. .insert_memory = agp_generic_insert_memory,
  1524. .remove_memory = agp_generic_remove_memory,
  1525. .alloc_by_type = agp_generic_alloc_by_type,
  1526. .free_by_type = agp_generic_free_by_type,
  1527. .agp_alloc_page = agp_generic_alloc_page,
  1528. .agp_alloc_pages = agp_generic_alloc_pages,
  1529. .agp_destroy_page = agp_generic_destroy_page,
  1530. .agp_destroy_pages = agp_generic_destroy_pages,
  1531. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1532. };
  1533. static const struct agp_bridge_driver intel_810_driver = {
  1534. .owner = THIS_MODULE,
  1535. .aperture_sizes = intel_i810_sizes,
  1536. .size_type = FIXED_APER_SIZE,
  1537. .num_aperture_sizes = 2,
  1538. .needs_scratch_page = true,
  1539. .configure = intel_i810_configure,
  1540. .fetch_size = intel_i810_fetch_size,
  1541. .cleanup = intel_i810_cleanup,
  1542. .tlb_flush = intel_i810_tlbflush,
  1543. .mask_memory = intel_i810_mask_memory,
  1544. .masks = intel_i810_masks,
  1545. .agp_enable = intel_i810_agp_enable,
  1546. .cache_flush = global_cache_flush,
  1547. .create_gatt_table = agp_generic_create_gatt_table,
  1548. .free_gatt_table = agp_generic_free_gatt_table,
  1549. .insert_memory = intel_i810_insert_entries,
  1550. .remove_memory = intel_i810_remove_entries,
  1551. .alloc_by_type = intel_i810_alloc_by_type,
  1552. .free_by_type = intel_i810_free_by_type,
  1553. .agp_alloc_page = agp_generic_alloc_page,
  1554. .agp_alloc_pages = agp_generic_alloc_pages,
  1555. .agp_destroy_page = agp_generic_destroy_page,
  1556. .agp_destroy_pages = agp_generic_destroy_pages,
  1557. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1558. };
  1559. static const struct agp_bridge_driver intel_815_driver = {
  1560. .owner = THIS_MODULE,
  1561. .aperture_sizes = intel_815_sizes,
  1562. .size_type = U8_APER_SIZE,
  1563. .num_aperture_sizes = 2,
  1564. .configure = intel_815_configure,
  1565. .fetch_size = intel_815_fetch_size,
  1566. .cleanup = intel_8xx_cleanup,
  1567. .tlb_flush = intel_8xx_tlbflush,
  1568. .mask_memory = agp_generic_mask_memory,
  1569. .masks = intel_generic_masks,
  1570. .agp_enable = agp_generic_enable,
  1571. .cache_flush = global_cache_flush,
  1572. .create_gatt_table = agp_generic_create_gatt_table,
  1573. .free_gatt_table = agp_generic_free_gatt_table,
  1574. .insert_memory = agp_generic_insert_memory,
  1575. .remove_memory = agp_generic_remove_memory,
  1576. .alloc_by_type = agp_generic_alloc_by_type,
  1577. .free_by_type = agp_generic_free_by_type,
  1578. .agp_alloc_page = agp_generic_alloc_page,
  1579. .agp_alloc_pages = agp_generic_alloc_pages,
  1580. .agp_destroy_page = agp_generic_destroy_page,
  1581. .agp_destroy_pages = agp_generic_destroy_pages,
  1582. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1583. };
  1584. static const struct agp_bridge_driver intel_830_driver = {
  1585. .owner = THIS_MODULE,
  1586. .aperture_sizes = intel_i830_sizes,
  1587. .size_type = FIXED_APER_SIZE,
  1588. .num_aperture_sizes = 4,
  1589. .needs_scratch_page = true,
  1590. .configure = intel_i830_configure,
  1591. .fetch_size = intel_i830_fetch_size,
  1592. .cleanup = intel_i830_cleanup,
  1593. .tlb_flush = intel_i810_tlbflush,
  1594. .mask_memory = intel_i810_mask_memory,
  1595. .masks = intel_i810_masks,
  1596. .agp_enable = intel_i810_agp_enable,
  1597. .cache_flush = global_cache_flush,
  1598. .create_gatt_table = intel_i830_create_gatt_table,
  1599. .free_gatt_table = intel_i830_free_gatt_table,
  1600. .insert_memory = intel_i830_insert_entries,
  1601. .remove_memory = intel_i830_remove_entries,
  1602. .alloc_by_type = intel_i830_alloc_by_type,
  1603. .free_by_type = intel_i810_free_by_type,
  1604. .agp_alloc_page = agp_generic_alloc_page,
  1605. .agp_alloc_pages = agp_generic_alloc_pages,
  1606. .agp_destroy_page = agp_generic_destroy_page,
  1607. .agp_destroy_pages = agp_generic_destroy_pages,
  1608. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1609. .chipset_flush = intel_i830_chipset_flush,
  1610. };
  1611. static const struct agp_bridge_driver intel_820_driver = {
  1612. .owner = THIS_MODULE,
  1613. .aperture_sizes = intel_8xx_sizes,
  1614. .size_type = U8_APER_SIZE,
  1615. .num_aperture_sizes = 7,
  1616. .configure = intel_820_configure,
  1617. .fetch_size = intel_8xx_fetch_size,
  1618. .cleanup = intel_820_cleanup,
  1619. .tlb_flush = intel_820_tlbflush,
  1620. .mask_memory = agp_generic_mask_memory,
  1621. .masks = intel_generic_masks,
  1622. .agp_enable = agp_generic_enable,
  1623. .cache_flush = global_cache_flush,
  1624. .create_gatt_table = agp_generic_create_gatt_table,
  1625. .free_gatt_table = agp_generic_free_gatt_table,
  1626. .insert_memory = agp_generic_insert_memory,
  1627. .remove_memory = agp_generic_remove_memory,
  1628. .alloc_by_type = agp_generic_alloc_by_type,
  1629. .free_by_type = agp_generic_free_by_type,
  1630. .agp_alloc_page = agp_generic_alloc_page,
  1631. .agp_alloc_pages = agp_generic_alloc_pages,
  1632. .agp_destroy_page = agp_generic_destroy_page,
  1633. .agp_destroy_pages = agp_generic_destroy_pages,
  1634. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1635. };
  1636. static const struct agp_bridge_driver intel_830mp_driver = {
  1637. .owner = THIS_MODULE,
  1638. .aperture_sizes = intel_830mp_sizes,
  1639. .size_type = U8_APER_SIZE,
  1640. .num_aperture_sizes = 4,
  1641. .configure = intel_830mp_configure,
  1642. .fetch_size = intel_8xx_fetch_size,
  1643. .cleanup = intel_8xx_cleanup,
  1644. .tlb_flush = intel_8xx_tlbflush,
  1645. .mask_memory = agp_generic_mask_memory,
  1646. .masks = intel_generic_masks,
  1647. .agp_enable = agp_generic_enable,
  1648. .cache_flush = global_cache_flush,
  1649. .create_gatt_table = agp_generic_create_gatt_table,
  1650. .free_gatt_table = agp_generic_free_gatt_table,
  1651. .insert_memory = agp_generic_insert_memory,
  1652. .remove_memory = agp_generic_remove_memory,
  1653. .alloc_by_type = agp_generic_alloc_by_type,
  1654. .free_by_type = agp_generic_free_by_type,
  1655. .agp_alloc_page = agp_generic_alloc_page,
  1656. .agp_alloc_pages = agp_generic_alloc_pages,
  1657. .agp_destroy_page = agp_generic_destroy_page,
  1658. .agp_destroy_pages = agp_generic_destroy_pages,
  1659. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1660. };
  1661. static const struct agp_bridge_driver intel_840_driver = {
  1662. .owner = THIS_MODULE,
  1663. .aperture_sizes = intel_8xx_sizes,
  1664. .size_type = U8_APER_SIZE,
  1665. .num_aperture_sizes = 7,
  1666. .configure = intel_840_configure,
  1667. .fetch_size = intel_8xx_fetch_size,
  1668. .cleanup = intel_8xx_cleanup,
  1669. .tlb_flush = intel_8xx_tlbflush,
  1670. .mask_memory = agp_generic_mask_memory,
  1671. .masks = intel_generic_masks,
  1672. .agp_enable = agp_generic_enable,
  1673. .cache_flush = global_cache_flush,
  1674. .create_gatt_table = agp_generic_create_gatt_table,
  1675. .free_gatt_table = agp_generic_free_gatt_table,
  1676. .insert_memory = agp_generic_insert_memory,
  1677. .remove_memory = agp_generic_remove_memory,
  1678. .alloc_by_type = agp_generic_alloc_by_type,
  1679. .free_by_type = agp_generic_free_by_type,
  1680. .agp_alloc_page = agp_generic_alloc_page,
  1681. .agp_alloc_pages = agp_generic_alloc_pages,
  1682. .agp_destroy_page = agp_generic_destroy_page,
  1683. .agp_destroy_pages = agp_generic_destroy_pages,
  1684. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1685. };
  1686. static const struct agp_bridge_driver intel_845_driver = {
  1687. .owner = THIS_MODULE,
  1688. .aperture_sizes = intel_8xx_sizes,
  1689. .size_type = U8_APER_SIZE,
  1690. .num_aperture_sizes = 7,
  1691. .configure = intel_845_configure,
  1692. .fetch_size = intel_8xx_fetch_size,
  1693. .cleanup = intel_8xx_cleanup,
  1694. .tlb_flush = intel_8xx_tlbflush,
  1695. .mask_memory = agp_generic_mask_memory,
  1696. .masks = intel_generic_masks,
  1697. .agp_enable = agp_generic_enable,
  1698. .cache_flush = global_cache_flush,
  1699. .create_gatt_table = agp_generic_create_gatt_table,
  1700. .free_gatt_table = agp_generic_free_gatt_table,
  1701. .insert_memory = agp_generic_insert_memory,
  1702. .remove_memory = agp_generic_remove_memory,
  1703. .alloc_by_type = agp_generic_alloc_by_type,
  1704. .free_by_type = agp_generic_free_by_type,
  1705. .agp_alloc_page = agp_generic_alloc_page,
  1706. .agp_alloc_pages = agp_generic_alloc_pages,
  1707. .agp_destroy_page = agp_generic_destroy_page,
  1708. .agp_destroy_pages = agp_generic_destroy_pages,
  1709. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1710. .chipset_flush = intel_i830_chipset_flush,
  1711. };
  1712. static const struct agp_bridge_driver intel_850_driver = {
  1713. .owner = THIS_MODULE,
  1714. .aperture_sizes = intel_8xx_sizes,
  1715. .size_type = U8_APER_SIZE,
  1716. .num_aperture_sizes = 7,
  1717. .configure = intel_850_configure,
  1718. .fetch_size = intel_8xx_fetch_size,
  1719. .cleanup = intel_8xx_cleanup,
  1720. .tlb_flush = intel_8xx_tlbflush,
  1721. .mask_memory = agp_generic_mask_memory,
  1722. .masks = intel_generic_masks,
  1723. .agp_enable = agp_generic_enable,
  1724. .cache_flush = global_cache_flush,
  1725. .create_gatt_table = agp_generic_create_gatt_table,
  1726. .free_gatt_table = agp_generic_free_gatt_table,
  1727. .insert_memory = agp_generic_insert_memory,
  1728. .remove_memory = agp_generic_remove_memory,
  1729. .alloc_by_type = agp_generic_alloc_by_type,
  1730. .free_by_type = agp_generic_free_by_type,
  1731. .agp_alloc_page = agp_generic_alloc_page,
  1732. .agp_alloc_pages = agp_generic_alloc_pages,
  1733. .agp_destroy_page = agp_generic_destroy_page,
  1734. .agp_destroy_pages = agp_generic_destroy_pages,
  1735. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1736. };
  1737. static const struct agp_bridge_driver intel_860_driver = {
  1738. .owner = THIS_MODULE,
  1739. .aperture_sizes = intel_8xx_sizes,
  1740. .size_type = U8_APER_SIZE,
  1741. .num_aperture_sizes = 7,
  1742. .configure = intel_860_configure,
  1743. .fetch_size = intel_8xx_fetch_size,
  1744. .cleanup = intel_8xx_cleanup,
  1745. .tlb_flush = intel_8xx_tlbflush,
  1746. .mask_memory = agp_generic_mask_memory,
  1747. .masks = intel_generic_masks,
  1748. .agp_enable = agp_generic_enable,
  1749. .cache_flush = global_cache_flush,
  1750. .create_gatt_table = agp_generic_create_gatt_table,
  1751. .free_gatt_table = agp_generic_free_gatt_table,
  1752. .insert_memory = agp_generic_insert_memory,
  1753. .remove_memory = agp_generic_remove_memory,
  1754. .alloc_by_type = agp_generic_alloc_by_type,
  1755. .free_by_type = agp_generic_free_by_type,
  1756. .agp_alloc_page = agp_generic_alloc_page,
  1757. .agp_alloc_pages = agp_generic_alloc_pages,
  1758. .agp_destroy_page = agp_generic_destroy_page,
  1759. .agp_destroy_pages = agp_generic_destroy_pages,
  1760. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1761. };
  1762. static const struct agp_bridge_driver intel_915_driver = {
  1763. .owner = THIS_MODULE,
  1764. .aperture_sizes = intel_i830_sizes,
  1765. .size_type = FIXED_APER_SIZE,
  1766. .num_aperture_sizes = 4,
  1767. .needs_scratch_page = true,
  1768. .configure = intel_i915_configure,
  1769. .fetch_size = intel_i9xx_fetch_size,
  1770. .cleanup = intel_i915_cleanup,
  1771. .tlb_flush = intel_i810_tlbflush,
  1772. .mask_memory = intel_i810_mask_memory,
  1773. .masks = intel_i810_masks,
  1774. .agp_enable = intel_i810_agp_enable,
  1775. .cache_flush = global_cache_flush,
  1776. .create_gatt_table = intel_i915_create_gatt_table,
  1777. .free_gatt_table = intel_i830_free_gatt_table,
  1778. .insert_memory = intel_i915_insert_entries,
  1779. .remove_memory = intel_i915_remove_entries,
  1780. .alloc_by_type = intel_i830_alloc_by_type,
  1781. .free_by_type = intel_i810_free_by_type,
  1782. .agp_alloc_page = agp_generic_alloc_page,
  1783. .agp_alloc_pages = agp_generic_alloc_pages,
  1784. .agp_destroy_page = agp_generic_destroy_page,
  1785. .agp_destroy_pages = agp_generic_destroy_pages,
  1786. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1787. .chipset_flush = intel_i915_chipset_flush,
  1788. #ifdef USE_PCI_DMA_API
  1789. .agp_map_page = intel_agp_map_page,
  1790. .agp_unmap_page = intel_agp_unmap_page,
  1791. .agp_map_memory = intel_agp_map_memory,
  1792. .agp_unmap_memory = intel_agp_unmap_memory,
  1793. #endif
  1794. };
  1795. static const struct agp_bridge_driver intel_i965_driver = {
  1796. .owner = THIS_MODULE,
  1797. .aperture_sizes = intel_i830_sizes,
  1798. .size_type = FIXED_APER_SIZE,
  1799. .num_aperture_sizes = 4,
  1800. .needs_scratch_page = true,
  1801. .configure = intel_i915_configure,
  1802. .fetch_size = intel_i9xx_fetch_size,
  1803. .cleanup = intel_i915_cleanup,
  1804. .tlb_flush = intel_i810_tlbflush,
  1805. .mask_memory = intel_i965_mask_memory,
  1806. .masks = intel_i810_masks,
  1807. .agp_enable = intel_i810_agp_enable,
  1808. .cache_flush = global_cache_flush,
  1809. .create_gatt_table = intel_i965_create_gatt_table,
  1810. .free_gatt_table = intel_i830_free_gatt_table,
  1811. .insert_memory = intel_i915_insert_entries,
  1812. .remove_memory = intel_i915_remove_entries,
  1813. .alloc_by_type = intel_i830_alloc_by_type,
  1814. .free_by_type = intel_i810_free_by_type,
  1815. .agp_alloc_page = agp_generic_alloc_page,
  1816. .agp_alloc_pages = agp_generic_alloc_pages,
  1817. .agp_destroy_page = agp_generic_destroy_page,
  1818. .agp_destroy_pages = agp_generic_destroy_pages,
  1819. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1820. .chipset_flush = intel_i915_chipset_flush,
  1821. #ifdef USE_PCI_DMA_API
  1822. .agp_map_page = intel_agp_map_page,
  1823. .agp_unmap_page = intel_agp_unmap_page,
  1824. .agp_map_memory = intel_agp_map_memory,
  1825. .agp_unmap_memory = intel_agp_unmap_memory,
  1826. #endif
  1827. };
  1828. static const struct agp_bridge_driver intel_7505_driver = {
  1829. .owner = THIS_MODULE,
  1830. .aperture_sizes = intel_8xx_sizes,
  1831. .size_type = U8_APER_SIZE,
  1832. .num_aperture_sizes = 7,
  1833. .configure = intel_7505_configure,
  1834. .fetch_size = intel_8xx_fetch_size,
  1835. .cleanup = intel_8xx_cleanup,
  1836. .tlb_flush = intel_8xx_tlbflush,
  1837. .mask_memory = agp_generic_mask_memory,
  1838. .masks = intel_generic_masks,
  1839. .agp_enable = agp_generic_enable,
  1840. .cache_flush = global_cache_flush,
  1841. .create_gatt_table = agp_generic_create_gatt_table,
  1842. .free_gatt_table = agp_generic_free_gatt_table,
  1843. .insert_memory = agp_generic_insert_memory,
  1844. .remove_memory = agp_generic_remove_memory,
  1845. .alloc_by_type = agp_generic_alloc_by_type,
  1846. .free_by_type = agp_generic_free_by_type,
  1847. .agp_alloc_page = agp_generic_alloc_page,
  1848. .agp_alloc_pages = agp_generic_alloc_pages,
  1849. .agp_destroy_page = agp_generic_destroy_page,
  1850. .agp_destroy_pages = agp_generic_destroy_pages,
  1851. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1852. };
  1853. static const struct agp_bridge_driver intel_g33_driver = {
  1854. .owner = THIS_MODULE,
  1855. .aperture_sizes = intel_i830_sizes,
  1856. .size_type = FIXED_APER_SIZE,
  1857. .num_aperture_sizes = 4,
  1858. .needs_scratch_page = true,
  1859. .configure = intel_i915_configure,
  1860. .fetch_size = intel_i9xx_fetch_size,
  1861. .cleanup = intel_i915_cleanup,
  1862. .tlb_flush = intel_i810_tlbflush,
  1863. .mask_memory = intel_i965_mask_memory,
  1864. .masks = intel_i810_masks,
  1865. .agp_enable = intel_i810_agp_enable,
  1866. .cache_flush = global_cache_flush,
  1867. .create_gatt_table = intel_i915_create_gatt_table,
  1868. .free_gatt_table = intel_i830_free_gatt_table,
  1869. .insert_memory = intel_i915_insert_entries,
  1870. .remove_memory = intel_i915_remove_entries,
  1871. .alloc_by_type = intel_i830_alloc_by_type,
  1872. .free_by_type = intel_i810_free_by_type,
  1873. .agp_alloc_page = agp_generic_alloc_page,
  1874. .agp_alloc_pages = agp_generic_alloc_pages,
  1875. .agp_destroy_page = agp_generic_destroy_page,
  1876. .agp_destroy_pages = agp_generic_destroy_pages,
  1877. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1878. .chipset_flush = intel_i915_chipset_flush,
  1879. #ifdef USE_PCI_DMA_API
  1880. .agp_map_page = intel_agp_map_page,
  1881. .agp_unmap_page = intel_agp_unmap_page,
  1882. .agp_map_memory = intel_agp_map_memory,
  1883. .agp_unmap_memory = intel_agp_unmap_memory,
  1884. #endif
  1885. };
  1886. static int find_gmch(u16 device)
  1887. {
  1888. struct pci_dev *gmch_device;
  1889. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1890. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1891. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1892. device, gmch_device);
  1893. }
  1894. if (!gmch_device)
  1895. return 0;
  1896. intel_private.pcidev = gmch_device;
  1897. return 1;
  1898. }
  1899. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1900. * driver and gmch_driver must be non-null, and find_gmch will determine
  1901. * which one should be used if a gmch_chip_id is present.
  1902. */
  1903. static const struct intel_driver_description {
  1904. unsigned int chip_id;
  1905. unsigned int gmch_chip_id;
  1906. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1907. char *name;
  1908. const struct agp_bridge_driver *driver;
  1909. const struct agp_bridge_driver *gmch_driver;
  1910. } intel_agp_chipsets[] = {
  1911. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1912. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1913. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1914. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1915. NULL, &intel_810_driver },
  1916. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1917. NULL, &intel_810_driver },
  1918. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1919. NULL, &intel_810_driver },
  1920. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1921. &intel_815_driver, &intel_810_driver },
  1922. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1923. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1924. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1925. &intel_830mp_driver, &intel_830_driver },
  1926. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1927. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1928. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1929. &intel_845_driver, &intel_830_driver },
  1930. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1931. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1932. &intel_845_driver, &intel_830_driver },
  1933. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1934. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1935. &intel_845_driver, &intel_830_driver },
  1936. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1937. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1938. &intel_845_driver, &intel_830_driver },
  1939. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1940. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1941. NULL, &intel_915_driver },
  1942. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1943. NULL, &intel_915_driver },
  1944. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1945. NULL, &intel_915_driver },
  1946. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1947. NULL, &intel_915_driver },
  1948. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1949. NULL, &intel_915_driver },
  1950. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1951. NULL, &intel_915_driver },
  1952. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1953. NULL, &intel_i965_driver },
  1954. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1955. NULL, &intel_i965_driver },
  1956. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1957. NULL, &intel_i965_driver },
  1958. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1959. NULL, &intel_i965_driver },
  1960. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1961. NULL, &intel_i965_driver },
  1962. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1963. NULL, &intel_i965_driver },
  1964. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1965. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1966. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1967. NULL, &intel_g33_driver },
  1968. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1969. NULL, &intel_g33_driver },
  1970. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1971. NULL, &intel_g33_driver },
  1972. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1973. NULL, &intel_g33_driver },
  1974. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1975. NULL, &intel_g33_driver },
  1976. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1977. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1978. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1979. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1980. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1981. "Q45/Q43", NULL, &intel_i965_driver },
  1982. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1983. "G45/G43", NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1985. "G41", NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  1987. "IGDNG/D", NULL, &intel_i965_driver },
  1988. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  1989. "IGDNG/M", NULL, &intel_i965_driver },
  1990. { 0, 0, 0, NULL, NULL, NULL }
  1991. };
  1992. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1993. const struct pci_device_id *ent)
  1994. {
  1995. struct agp_bridge_data *bridge;
  1996. u8 cap_ptr = 0;
  1997. struct resource *r;
  1998. int i;
  1999. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2000. bridge = agp_alloc_bridge();
  2001. if (!bridge)
  2002. return -ENOMEM;
  2003. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2004. /* In case that multiple models of gfx chip may
  2005. stand on same host bridge type, this can be
  2006. sure we detect the right IGD. */
  2007. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2008. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2009. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2010. bridge->driver =
  2011. intel_agp_chipsets[i].gmch_driver;
  2012. break;
  2013. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2014. continue;
  2015. } else {
  2016. bridge->driver = intel_agp_chipsets[i].driver;
  2017. break;
  2018. }
  2019. }
  2020. }
  2021. if (intel_agp_chipsets[i].name == NULL) {
  2022. if (cap_ptr)
  2023. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2024. pdev->vendor, pdev->device);
  2025. agp_put_bridge(bridge);
  2026. return -ENODEV;
  2027. }
  2028. if (bridge->driver == NULL) {
  2029. /* bridge has no AGP and no IGD detected */
  2030. if (cap_ptr)
  2031. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2032. intel_agp_chipsets[i].gmch_chip_id);
  2033. agp_put_bridge(bridge);
  2034. return -ENODEV;
  2035. }
  2036. bridge->dev = pdev;
  2037. bridge->capndx = cap_ptr;
  2038. bridge->dev_private_data = &intel_private;
  2039. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2040. /*
  2041. * The following fixes the case where the BIOS has "forgotten" to
  2042. * provide an address range for the GART.
  2043. * 20030610 - hamish@zot.org
  2044. */
  2045. r = &pdev->resource[0];
  2046. if (!r->start && r->end) {
  2047. if (pci_assign_resource(pdev, 0)) {
  2048. dev_err(&pdev->dev, "can't assign resource 0\n");
  2049. agp_put_bridge(bridge);
  2050. return -ENODEV;
  2051. }
  2052. }
  2053. /*
  2054. * If the device has not been properly setup, the following will catch
  2055. * the problem and should stop the system from crashing.
  2056. * 20030610 - hamish@zot.org
  2057. */
  2058. if (pci_enable_device(pdev)) {
  2059. dev_err(&pdev->dev, "can't enable PCI device\n");
  2060. agp_put_bridge(bridge);
  2061. return -ENODEV;
  2062. }
  2063. /* Fill in the mode register */
  2064. if (cap_ptr) {
  2065. pci_read_config_dword(pdev,
  2066. bridge->capndx+PCI_AGP_STATUS,
  2067. &bridge->mode);
  2068. }
  2069. pci_set_drvdata(pdev, bridge);
  2070. return agp_add_bridge(bridge);
  2071. }
  2072. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2073. {
  2074. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2075. agp_remove_bridge(bridge);
  2076. if (intel_private.pcidev)
  2077. pci_dev_put(intel_private.pcidev);
  2078. agp_put_bridge(bridge);
  2079. }
  2080. #ifdef CONFIG_PM
  2081. static int agp_intel_resume(struct pci_dev *pdev)
  2082. {
  2083. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2084. int ret_val;
  2085. pci_restore_state(pdev);
  2086. /* We should restore our graphics device's config space,
  2087. * as host bridge (00:00) resumes before graphics device (02:00),
  2088. * then our access to its pci space can work right.
  2089. */
  2090. if (intel_private.pcidev)
  2091. pci_restore_state(intel_private.pcidev);
  2092. if (bridge->driver == &intel_generic_driver)
  2093. intel_configure();
  2094. else if (bridge->driver == &intel_850_driver)
  2095. intel_850_configure();
  2096. else if (bridge->driver == &intel_845_driver)
  2097. intel_845_configure();
  2098. else if (bridge->driver == &intel_830mp_driver)
  2099. intel_830mp_configure();
  2100. else if (bridge->driver == &intel_915_driver)
  2101. intel_i915_configure();
  2102. else if (bridge->driver == &intel_830_driver)
  2103. intel_i830_configure();
  2104. else if (bridge->driver == &intel_810_driver)
  2105. intel_i810_configure();
  2106. else if (bridge->driver == &intel_i965_driver)
  2107. intel_i915_configure();
  2108. ret_val = agp_rebind_memory();
  2109. if (ret_val != 0)
  2110. return ret_val;
  2111. return 0;
  2112. }
  2113. #endif
  2114. static struct pci_device_id agp_intel_pci_table[] = {
  2115. #define ID(x) \
  2116. { \
  2117. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2118. .class_mask = ~0, \
  2119. .vendor = PCI_VENDOR_ID_INTEL, \
  2120. .device = x, \
  2121. .subvendor = PCI_ANY_ID, \
  2122. .subdevice = PCI_ANY_ID, \
  2123. }
  2124. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2125. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2126. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2127. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2128. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2129. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2130. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2131. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2132. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2133. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2134. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2135. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2136. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2137. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2138. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2139. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2140. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2141. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2142. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2143. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2144. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2145. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2146. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2147. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2148. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2149. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2150. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2151. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2152. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2153. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2154. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2155. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2156. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2157. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2158. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2170. { }
  2171. };
  2172. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2173. static struct pci_driver agp_intel_pci_driver = {
  2174. .name = "agpgart-intel",
  2175. .id_table = agp_intel_pci_table,
  2176. .probe = agp_intel_probe,
  2177. .remove = __devexit_p(agp_intel_remove),
  2178. #ifdef CONFIG_PM
  2179. .resume = agp_intel_resume,
  2180. #endif
  2181. };
  2182. static int __init agp_intel_init(void)
  2183. {
  2184. if (agp_off)
  2185. return -EINVAL;
  2186. return pci_register_driver(&agp_intel_pci_driver);
  2187. }
  2188. static void __exit agp_intel_cleanup(void)
  2189. {
  2190. pci_unregister_driver(&agp_intel_pci_driver);
  2191. }
  2192. module_init(agp_intel_init);
  2193. module_exit(agp_intel_cleanup);
  2194. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2195. MODULE_LICENSE("GPL and additional rights");