quirks.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/export.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/acpi.h>
  24. #include <linux/kallsyms.h>
  25. #include <linux/dmi.h>
  26. #include <linux/pci-aspm.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/ktime.h>
  30. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  31. #include "pci.h"
  32. /*
  33. * This quirk function disables memory decoding and releases memory resources
  34. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  35. * It also rounds up size to specified alignment.
  36. * Later on, the kernel will assign page-aligned memory resource back
  37. * to the device.
  38. */
  39. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  40. {
  41. int i;
  42. struct resource *r;
  43. resource_size_t align, size;
  44. u16 command;
  45. if (!pci_is_reassigndev(dev))
  46. return;
  47. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  48. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  49. dev_warn(&dev->dev,
  50. "Can't reassign resources to host bridge.\n");
  51. return;
  52. }
  53. dev_info(&dev->dev,
  54. "Disabling memory decoding and releasing memory resources.\n");
  55. pci_read_config_word(dev, PCI_COMMAND, &command);
  56. command &= ~PCI_COMMAND_MEMORY;
  57. pci_write_config_word(dev, PCI_COMMAND, command);
  58. align = pci_specified_resource_alignment(dev);
  59. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  60. r = &dev->resource[i];
  61. if (!(r->flags & IORESOURCE_MEM))
  62. continue;
  63. size = resource_size(r);
  64. if (size < align) {
  65. size = align;
  66. dev_info(&dev->dev,
  67. "Rounding up size of resource #%d to %#llx.\n",
  68. i, (unsigned long long)size);
  69. }
  70. r->end = size - 1;
  71. r->start = 0;
  72. }
  73. /* Need to disable bridge's resource window,
  74. * to enable the kernel to reassign new resource
  75. * window later on.
  76. */
  77. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  78. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  79. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  80. r = &dev->resource[i];
  81. if (!(r->flags & IORESOURCE_MEM))
  82. continue;
  83. r->end = resource_size(r) - 1;
  84. r->start = 0;
  85. }
  86. pci_disable_bridge_window(dev);
  87. }
  88. }
  89. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  90. /*
  91. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  92. * conflict. But doing so may cause problems on host bridge and perhaps other
  93. * key system devices. For devices that need to have mmio decoding always-on,
  94. * we need to set the dev->mmio_always_on bit.
  95. */
  96. static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
  97. {
  98. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
  99. dev->mmio_always_on = 1;
  100. }
  101. DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
  102. /* The Mellanox Tavor device gives false positive parity errors
  103. * Mark this device with a broken_parity_status, to allow
  104. * PCI scanning code to "skip" this now blacklisted device.
  105. */
  106. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  107. {
  108. dev->broken_parity_status = 1; /* This device gives false positives */
  109. }
  110. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  111. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  112. /* Deal with broken BIOS'es that neglect to enable passive release,
  113. which can cause problems in combination with the 82441FX/PPro MTRRs */
  114. static void quirk_passive_release(struct pci_dev *dev)
  115. {
  116. struct pci_dev *d = NULL;
  117. unsigned char dlc;
  118. /* We have to make sure a particular bit is set in the PIIX3
  119. ISA bridge, so we have to go out and find it. */
  120. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  121. pci_read_config_byte(d, 0x82, &dlc);
  122. if (!(dlc & 1<<1)) {
  123. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  124. dlc |= 1<<1;
  125. pci_write_config_byte(d, 0x82, dlc);
  126. }
  127. }
  128. }
  129. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  130. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  131. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  132. but VIA don't answer queries. If you happen to have good contacts at VIA
  133. ask them for me please -- Alan
  134. This appears to be BIOS not version dependent. So presumably there is a
  135. chipset level fix */
  136. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  137. {
  138. if (!isa_dma_bridge_buggy) {
  139. isa_dma_bridge_buggy=1;
  140. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  141. }
  142. }
  143. /*
  144. * Its not totally clear which chipsets are the problematic ones
  145. * We know 82C586 and 82C596 variants are affected.
  146. */
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  151. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  152. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  153. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  154. /*
  155. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  156. * for some HT machines to use C4 w/o hanging.
  157. */
  158. static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  159. {
  160. u32 pmbase;
  161. u16 pm1a;
  162. pci_read_config_dword(dev, 0x40, &pmbase);
  163. pmbase = pmbase & 0xff80;
  164. pm1a = inw(pmbase);
  165. if (pm1a & 0x10) {
  166. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  167. outw(0x10, pmbase);
  168. }
  169. }
  170. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  171. /*
  172. * Chipsets where PCI->PCI transfers vanish or hang
  173. */
  174. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  177. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  178. pci_pci_problems |= PCIPCI_FAIL;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  183. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  184. {
  185. u8 rev;
  186. pci_read_config_byte(dev, 0x08, &rev);
  187. if (rev == 0x13) {
  188. /* Erratum 24 */
  189. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  190. pci_pci_problems |= PCIAGP_FAIL;
  191. }
  192. }
  193. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  194. /*
  195. * Triton requires workarounds to be used by the drivers
  196. */
  197. static void __devinit quirk_triton(struct pci_dev *dev)
  198. {
  199. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  200. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  201. pci_pci_problems |= PCIPCI_TRITON;
  202. }
  203. }
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  208. /*
  209. * VIA Apollo KT133 needs PCI latency patch
  210. * Made according to a windows driver based patch by George E. Breese
  211. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  212. * and http://www.georgebreese.com/net/software/#PCI
  213. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  214. * the info on which Mr Breese based his work.
  215. *
  216. * Updated based on further information from the site and also on
  217. * information provided by VIA
  218. */
  219. static void quirk_vialatency(struct pci_dev *dev)
  220. {
  221. struct pci_dev *p;
  222. u8 busarb;
  223. /* Ok we have a potential problem chipset here. Now see if we have
  224. a buggy southbridge */
  225. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  226. if (p!=NULL) {
  227. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  228. /* Check for buggy part revisions */
  229. if (p->revision < 0x40 || p->revision > 0x42)
  230. goto exit;
  231. } else {
  232. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  233. if (p==NULL) /* No problem parts */
  234. goto exit;
  235. /* Check for buggy part revisions */
  236. if (p->revision < 0x10 || p->revision > 0x12)
  237. goto exit;
  238. }
  239. /*
  240. * Ok we have the problem. Now set the PCI master grant to
  241. * occur every master grant. The apparent bug is that under high
  242. * PCI load (quite common in Linux of course) you can get data
  243. * loss when the CPU is held off the bus for 3 bus master requests
  244. * This happens to include the IDE controllers....
  245. *
  246. * VIA only apply this fix when an SB Live! is present but under
  247. * both Linux and Windows this isn't enough, and we have seen
  248. * corruption without SB Live! but with things like 3 UDMA IDE
  249. * controllers. So we ignore that bit of the VIA recommendation..
  250. */
  251. pci_read_config_byte(dev, 0x76, &busarb);
  252. /* Set bit 4 and bi 5 of byte 76 to 0x01
  253. "Master priority rotation on every PCI master grant */
  254. busarb &= ~(1<<5);
  255. busarb |= (1<<4);
  256. pci_write_config_byte(dev, 0x76, busarb);
  257. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  258. exit:
  259. pci_dev_put(p);
  260. }
  261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  264. /* Must restore this on a resume from RAM */
  265. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  266. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  267. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  268. /*
  269. * VIA Apollo VP3 needs ETBF on BT848/878
  270. */
  271. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  272. {
  273. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  274. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  275. pci_pci_problems |= PCIPCI_VIAETBF;
  276. }
  277. }
  278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  279. static void __devinit quirk_vsfx(struct pci_dev *dev)
  280. {
  281. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  282. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  283. pci_pci_problems |= PCIPCI_VSFX;
  284. }
  285. }
  286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  287. /*
  288. * Ali Magik requires workarounds to be used by the drivers
  289. * that DMA to AGP space. Latency must be set to 0xA and triton
  290. * workaround applied too
  291. * [Info kindly provided by ALi]
  292. */
  293. static void __init quirk_alimagik(struct pci_dev *dev)
  294. {
  295. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  296. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  297. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  298. }
  299. }
  300. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  302. /*
  303. * Natoma has some interesting boundary conditions with Zoran stuff
  304. * at least
  305. */
  306. static void __devinit quirk_natoma(struct pci_dev *dev)
  307. {
  308. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  309. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  310. pci_pci_problems |= PCIPCI_NATOMA;
  311. }
  312. }
  313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  316. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  317. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  318. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  319. /*
  320. * This chip can cause PCI parity errors if config register 0xA0 is read
  321. * while DMAs are occurring.
  322. */
  323. static void __devinit quirk_citrine(struct pci_dev *dev)
  324. {
  325. dev->cfg_size = 0xA0;
  326. }
  327. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  328. /*
  329. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  330. * If it's needed, re-allocate the region.
  331. */
  332. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  333. {
  334. struct resource *r = &dev->resource[0];
  335. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  336. r->start = 0;
  337. r->end = 0x3ffffff;
  338. }
  339. }
  340. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  341. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  342. /*
  343. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  344. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  345. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  346. * (which conflicts w/ BAR1's memory range).
  347. */
  348. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  349. {
  350. if (pci_resource_len(dev, 0) != 8) {
  351. struct resource *res = &dev->resource[0];
  352. res->end = res->start + 8 - 1;
  353. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  354. "(incorrect header); workaround applied.\n");
  355. }
  356. }
  357. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  358. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  359. unsigned size, int nr, const char *name)
  360. {
  361. region &= ~(size-1);
  362. if (region) {
  363. struct pci_bus_region bus_region;
  364. struct resource *res = dev->resource + nr;
  365. res->name = pci_name(dev);
  366. res->start = region;
  367. res->end = region + size - 1;
  368. res->flags = IORESOURCE_IO;
  369. /* Convert from PCI bus to resource space. */
  370. bus_region.start = res->start;
  371. bus_region.end = res->end;
  372. pcibios_bus_to_resource(dev, res, &bus_region);
  373. if (pci_claim_resource(dev, nr) == 0)
  374. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  375. res, name);
  376. }
  377. }
  378. /*
  379. * ATI Northbridge setups MCE the processor if you even
  380. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  381. */
  382. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  383. {
  384. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  385. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  386. request_region(0x3b0, 0x0C, "RadeonIGP");
  387. request_region(0x3d3, 0x01, "RadeonIGP");
  388. }
  389. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  390. /*
  391. * Let's make the southbridge information explicit instead
  392. * of having to worry about people probing the ACPI areas,
  393. * for example.. (Yes, it happens, and if you read the wrong
  394. * ACPI register it will put the machine to sleep with no
  395. * way of waking it up again. Bummer).
  396. *
  397. * ALI M7101: Two IO regions pointed to by words at
  398. * 0xE0 (64 bytes of ACPI registers)
  399. * 0xE2 (32 bytes of SMB registers)
  400. */
  401. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  402. {
  403. u16 region;
  404. pci_read_config_word(dev, 0xE0, &region);
  405. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  406. pci_read_config_word(dev, 0xE2, &region);
  407. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  408. }
  409. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  410. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  411. {
  412. u32 devres;
  413. u32 mask, size, base;
  414. pci_read_config_dword(dev, port, &devres);
  415. if ((devres & enable) != enable)
  416. return;
  417. mask = (devres >> 16) & 15;
  418. base = devres & 0xffff;
  419. size = 16;
  420. for (;;) {
  421. unsigned bit = size >> 1;
  422. if ((bit & mask) == bit)
  423. break;
  424. size = bit;
  425. }
  426. /*
  427. * For now we only print it out. Eventually we'll want to
  428. * reserve it (at least if it's in the 0x1000+ range), but
  429. * let's get enough confirmation reports first.
  430. */
  431. base &= -size;
  432. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  433. }
  434. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  435. {
  436. u32 devres;
  437. u32 mask, size, base;
  438. pci_read_config_dword(dev, port, &devres);
  439. if ((devres & enable) != enable)
  440. return;
  441. base = devres & 0xffff0000;
  442. mask = (devres & 0x3f) << 16;
  443. size = 128 << 16;
  444. for (;;) {
  445. unsigned bit = size >> 1;
  446. if ((bit & mask) == bit)
  447. break;
  448. size = bit;
  449. }
  450. /*
  451. * For now we only print it out. Eventually we'll want to
  452. * reserve it, but let's get enough confirmation reports first.
  453. */
  454. base &= -size;
  455. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  456. }
  457. /*
  458. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  459. * 0x40 (64 bytes of ACPI registers)
  460. * 0x90 (16 bytes of SMB registers)
  461. * and a few strange programmable PIIX4 device resources.
  462. */
  463. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  464. {
  465. u32 region, res_a;
  466. pci_read_config_dword(dev, 0x40, &region);
  467. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  468. pci_read_config_dword(dev, 0x90, &region);
  469. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  470. /* Device resource A has enables for some of the other ones */
  471. pci_read_config_dword(dev, 0x5c, &res_a);
  472. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  473. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  474. /* Device resource D is just bitfields for static resources */
  475. /* Device 12 enabled? */
  476. if (res_a & (1 << 29)) {
  477. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  478. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  479. }
  480. /* Device 13 enabled? */
  481. if (res_a & (1 << 30)) {
  482. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  483. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  484. }
  485. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  486. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  487. }
  488. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  489. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  490. #define ICH_PMBASE 0x40
  491. #define ICH_ACPI_CNTL 0x44
  492. #define ICH4_ACPI_EN 0x10
  493. #define ICH6_ACPI_EN 0x80
  494. #define ICH4_GPIOBASE 0x58
  495. #define ICH4_GPIO_CNTL 0x5c
  496. #define ICH4_GPIO_EN 0x10
  497. #define ICH6_GPIOBASE 0x48
  498. #define ICH6_GPIO_CNTL 0x4c
  499. #define ICH6_GPIO_EN 0x10
  500. /*
  501. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  502. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  503. * 0x58 (64 bytes of GPIO I/O space)
  504. */
  505. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  506. {
  507. u32 region;
  508. u8 enable;
  509. /*
  510. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  511. * with low legacy (and fixed) ports. We don't know the decoding
  512. * priority and can't tell whether the legacy device or the one created
  513. * here is really at that address. This happens on boards with broken
  514. * BIOSes.
  515. */
  516. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  517. if (enable & ICH4_ACPI_EN) {
  518. pci_read_config_dword(dev, ICH_PMBASE, &region);
  519. region &= PCI_BASE_ADDRESS_IO_MASK;
  520. if (region >= PCIBIOS_MIN_IO)
  521. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  522. "ICH4 ACPI/GPIO/TCO");
  523. }
  524. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  525. if (enable & ICH4_GPIO_EN) {
  526. pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
  527. region &= PCI_BASE_ADDRESS_IO_MASK;
  528. if (region >= PCIBIOS_MIN_IO)
  529. quirk_io_region(dev, region, 64,
  530. PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
  531. }
  532. }
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  543. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  544. {
  545. u32 region;
  546. u8 enable;
  547. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  548. if (enable & ICH6_ACPI_EN) {
  549. pci_read_config_dword(dev, ICH_PMBASE, &region);
  550. region &= PCI_BASE_ADDRESS_IO_MASK;
  551. if (region >= PCIBIOS_MIN_IO)
  552. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  553. "ICH6 ACPI/GPIO/TCO");
  554. }
  555. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  556. if (enable & ICH6_GPIO_EN) {
  557. pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
  558. region &= PCI_BASE_ADDRESS_IO_MASK;
  559. if (region >= PCIBIOS_MIN_IO)
  560. quirk_io_region(dev, region, 64,
  561. PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
  562. }
  563. }
  564. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  565. {
  566. u32 val;
  567. u32 size, base;
  568. pci_read_config_dword(dev, reg, &val);
  569. /* Enabled? */
  570. if (!(val & 1))
  571. return;
  572. base = val & 0xfffc;
  573. if (dynsize) {
  574. /*
  575. * This is not correct. It is 16, 32 or 64 bytes depending on
  576. * register D31:F0:ADh bits 5:4.
  577. *
  578. * But this gets us at least _part_ of it.
  579. */
  580. size = 16;
  581. } else {
  582. size = 128;
  583. }
  584. base &= ~(size-1);
  585. /* Just print it out for now. We should reserve it after more debugging */
  586. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  587. }
  588. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  589. {
  590. /* Shared ACPI/GPIO decode with all ICH6+ */
  591. ich6_lpc_acpi_gpio(dev);
  592. /* ICH6-specific generic IO decode */
  593. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  594. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  595. }
  596. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  597. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  598. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  599. {
  600. u32 val;
  601. u32 mask, base;
  602. pci_read_config_dword(dev, reg, &val);
  603. /* Enabled? */
  604. if (!(val & 1))
  605. return;
  606. /*
  607. * IO base in bits 15:2, mask in bits 23:18, both
  608. * are dword-based
  609. */
  610. base = val & 0xfffc;
  611. mask = (val >> 16) & 0xfc;
  612. mask |= 3;
  613. /* Just print it out for now. We should reserve it after more debugging */
  614. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  615. }
  616. /* ICH7-10 has the same common LPC generic IO decode registers */
  617. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  618. {
  619. /* We share the common ACPI/GPIO decode with ICH6 */
  620. ich6_lpc_acpi_gpio(dev);
  621. /* And have 4 ICH7+ generic decodes */
  622. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  623. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  624. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  625. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  626. }
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  631. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  634. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  635. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  636. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  637. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  638. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  639. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  640. /*
  641. * VIA ACPI: One IO region pointed to by longword at
  642. * 0x48 or 0x20 (256 bytes of ACPI registers)
  643. */
  644. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  645. {
  646. u32 region;
  647. if (dev->revision & 0x10) {
  648. pci_read_config_dword(dev, 0x48, &region);
  649. region &= PCI_BASE_ADDRESS_IO_MASK;
  650. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  651. }
  652. }
  653. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  654. /*
  655. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  656. * 0x48 (256 bytes of ACPI registers)
  657. * 0x70 (128 bytes of hardware monitoring register)
  658. * 0x90 (16 bytes of SMB registers)
  659. */
  660. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  661. {
  662. u16 hm;
  663. u32 smb;
  664. quirk_vt82c586_acpi(dev);
  665. pci_read_config_word(dev, 0x70, &hm);
  666. hm &= PCI_BASE_ADDRESS_IO_MASK;
  667. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  668. pci_read_config_dword(dev, 0x90, &smb);
  669. smb &= PCI_BASE_ADDRESS_IO_MASK;
  670. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  671. }
  672. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  673. /*
  674. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  675. * 0x88 (128 bytes of power management registers)
  676. * 0xd0 (16 bytes of SMB registers)
  677. */
  678. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  679. {
  680. u16 pm, smb;
  681. pci_read_config_word(dev, 0x88, &pm);
  682. pm &= PCI_BASE_ADDRESS_IO_MASK;
  683. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  684. pci_read_config_word(dev, 0xd0, &smb);
  685. smb &= PCI_BASE_ADDRESS_IO_MASK;
  686. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  687. }
  688. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  689. /*
  690. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  691. * Disable fast back-to-back on the secondary bus segment
  692. */
  693. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  694. {
  695. struct pci_dev *pdev;
  696. u16 command;
  697. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  698. "secondary bus fast back-to-back transfers disabled\n");
  699. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  700. pci_read_config_word(pdev, PCI_COMMAND, &command);
  701. if (command & PCI_COMMAND_FAST_BACK)
  702. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  703. }
  704. }
  705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  706. quirk_xio2000a);
  707. #ifdef CONFIG_X86_IO_APIC
  708. #include <asm/io_apic.h>
  709. /*
  710. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  711. * devices to the external APIC.
  712. *
  713. * TODO: When we have device-specific interrupt routers,
  714. * this code will go away from quirks.
  715. */
  716. static void quirk_via_ioapic(struct pci_dev *dev)
  717. {
  718. u8 tmp;
  719. if (nr_ioapics < 1)
  720. tmp = 0; /* nothing routed to external APIC */
  721. else
  722. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  723. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  724. tmp == 0 ? "Disa" : "Ena");
  725. /* Offset 0x58: External APIC IRQ output control */
  726. pci_write_config_byte (dev, 0x58, tmp);
  727. }
  728. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  729. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  730. /*
  731. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  732. * This leads to doubled level interrupt rates.
  733. * Set this bit to get rid of cycle wastage.
  734. * Otherwise uncritical.
  735. */
  736. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  737. {
  738. u8 misc_control2;
  739. #define BYPASS_APIC_DEASSERT 8
  740. pci_read_config_byte(dev, 0x5B, &misc_control2);
  741. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  742. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  743. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  744. }
  745. }
  746. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  747. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  748. /*
  749. * The AMD io apic can hang the box when an apic irq is masked.
  750. * We check all revs >= B0 (yet not in the pre production!) as the bug
  751. * is currently marked NoFix
  752. *
  753. * We have multiple reports of hangs with this chipset that went away with
  754. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  755. * of course. However the advice is demonstrably good even if so..
  756. */
  757. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  758. {
  759. if (dev->revision >= 0x02) {
  760. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  761. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  762. }
  763. }
  764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  765. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  766. {
  767. if (dev->devfn == 0 && dev->bus->number == 0)
  768. sis_apic_bug = 1;
  769. }
  770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  771. #endif /* CONFIG_X86_IO_APIC */
  772. /*
  773. * Some settings of MMRBC can lead to data corruption so block changes.
  774. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  775. */
  776. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  777. {
  778. if (dev->subordinate && dev->revision <= 0x12) {
  779. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  780. "disabling PCI-X MMRBC\n", dev->revision);
  781. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  782. }
  783. }
  784. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  785. /*
  786. * FIXME: it is questionable that quirk_via_acpi
  787. * is needed. It shows up as an ISA bridge, and does not
  788. * support the PCI_INTERRUPT_LINE register at all. Therefore
  789. * it seems like setting the pci_dev's 'irq' to the
  790. * value of the ACPI SCI interrupt is only done for convenience.
  791. * -jgarzik
  792. */
  793. static void __devinit quirk_via_acpi(struct pci_dev *d)
  794. {
  795. /*
  796. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  797. */
  798. u8 irq;
  799. pci_read_config_byte(d, 0x42, &irq);
  800. irq &= 0xf;
  801. if (irq && (irq != 2))
  802. d->irq = irq;
  803. }
  804. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  805. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  806. /*
  807. * VIA bridges which have VLink
  808. */
  809. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  810. static void quirk_via_bridge(struct pci_dev *dev)
  811. {
  812. /* See what bridge we have and find the device ranges */
  813. switch (dev->device) {
  814. case PCI_DEVICE_ID_VIA_82C686:
  815. /* The VT82C686 is special, it attaches to PCI and can have
  816. any device number. All its subdevices are functions of
  817. that single device. */
  818. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  819. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  820. break;
  821. case PCI_DEVICE_ID_VIA_8237:
  822. case PCI_DEVICE_ID_VIA_8237A:
  823. via_vlink_dev_lo = 15;
  824. break;
  825. case PCI_DEVICE_ID_VIA_8235:
  826. via_vlink_dev_lo = 16;
  827. break;
  828. case PCI_DEVICE_ID_VIA_8231:
  829. case PCI_DEVICE_ID_VIA_8233_0:
  830. case PCI_DEVICE_ID_VIA_8233A:
  831. case PCI_DEVICE_ID_VIA_8233C_0:
  832. via_vlink_dev_lo = 17;
  833. break;
  834. }
  835. }
  836. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  837. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  838. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  839. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  840. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  841. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  842. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  843. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  844. /**
  845. * quirk_via_vlink - VIA VLink IRQ number update
  846. * @dev: PCI device
  847. *
  848. * If the device we are dealing with is on a PIC IRQ we need to
  849. * ensure that the IRQ line register which usually is not relevant
  850. * for PCI cards, is actually written so that interrupts get sent
  851. * to the right place.
  852. * We only do this on systems where a VIA south bridge was detected,
  853. * and only for VIA devices on the motherboard (see quirk_via_bridge
  854. * above).
  855. */
  856. static void quirk_via_vlink(struct pci_dev *dev)
  857. {
  858. u8 irq, new_irq;
  859. /* Check if we have VLink at all */
  860. if (via_vlink_dev_lo == -1)
  861. return;
  862. new_irq = dev->irq;
  863. /* Don't quirk interrupts outside the legacy IRQ range */
  864. if (!new_irq || new_irq > 15)
  865. return;
  866. /* Internal device ? */
  867. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  868. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  869. return;
  870. /* This is an internal VLink device on a PIC interrupt. The BIOS
  871. ought to have set this but may not have, so we redo it */
  872. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  873. if (new_irq != irq) {
  874. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  875. irq, new_irq);
  876. udelay(15); /* unknown if delay really needed */
  877. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  878. }
  879. }
  880. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  881. /*
  882. * VIA VT82C598 has its device ID settable and many BIOSes
  883. * set it to the ID of VT82C597 for backward compatibility.
  884. * We need to switch it off to be able to recognize the real
  885. * type of the chip.
  886. */
  887. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  888. {
  889. pci_write_config_byte(dev, 0xfc, 0);
  890. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  891. }
  892. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  893. /*
  894. * CardBus controllers have a legacy base address that enables them
  895. * to respond as i82365 pcmcia controllers. We don't want them to
  896. * do this even if the Linux CardBus driver is not loaded, because
  897. * the Linux i82365 driver does not (and should not) handle CardBus.
  898. */
  899. static void quirk_cardbus_legacy(struct pci_dev *dev)
  900. {
  901. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  902. return;
  903. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  904. }
  905. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  906. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  907. /*
  908. * Following the PCI ordering rules is optional on the AMD762. I'm not
  909. * sure what the designers were smoking but let's not inhale...
  910. *
  911. * To be fair to AMD, it follows the spec by default, its BIOS people
  912. * who turn it off!
  913. */
  914. static void quirk_amd_ordering(struct pci_dev *dev)
  915. {
  916. u32 pcic;
  917. pci_read_config_dword(dev, 0x4C, &pcic);
  918. if ((pcic&6)!=6) {
  919. pcic |= 6;
  920. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  921. pci_write_config_dword(dev, 0x4C, pcic);
  922. pci_read_config_dword(dev, 0x84, &pcic);
  923. pcic |= (1<<23); /* Required in this mode */
  924. pci_write_config_dword(dev, 0x84, pcic);
  925. }
  926. }
  927. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  928. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  929. /*
  930. * DreamWorks provided workaround for Dunord I-3000 problem
  931. *
  932. * This card decodes and responds to addresses not apparently
  933. * assigned to it. We force a larger allocation to ensure that
  934. * nothing gets put too close to it.
  935. */
  936. static void __devinit quirk_dunord ( struct pci_dev * dev )
  937. {
  938. struct resource *r = &dev->resource [1];
  939. r->start = 0;
  940. r->end = 0xffffff;
  941. }
  942. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  943. /*
  944. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  945. * is subtractive decoding (transparent), and does indicate this
  946. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  947. * instead of 0x01.
  948. */
  949. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  950. {
  951. dev->transparent = 1;
  952. }
  953. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  954. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  955. /*
  956. * Common misconfiguration of the MediaGX/Geode PCI master that will
  957. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  958. * datasheets found at http://www.national.com/analog for info on what
  959. * these bits do. <christer@weinigel.se>
  960. */
  961. static void quirk_mediagx_master(struct pci_dev *dev)
  962. {
  963. u8 reg;
  964. pci_read_config_byte(dev, 0x41, &reg);
  965. if (reg & 2) {
  966. reg &= ~2;
  967. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  968. pci_write_config_byte(dev, 0x41, reg);
  969. }
  970. }
  971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  972. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  973. /*
  974. * Ensure C0 rev restreaming is off. This is normally done by
  975. * the BIOS but in the odd case it is not the results are corruption
  976. * hence the presence of a Linux check
  977. */
  978. static void quirk_disable_pxb(struct pci_dev *pdev)
  979. {
  980. u16 config;
  981. if (pdev->revision != 0x04) /* Only C0 requires this */
  982. return;
  983. pci_read_config_word(pdev, 0x40, &config);
  984. if (config & (1<<6)) {
  985. config &= ~(1<<6);
  986. pci_write_config_word(pdev, 0x40, config);
  987. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  988. }
  989. }
  990. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  991. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  992. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  993. {
  994. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  995. u8 tmp;
  996. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  997. if (tmp == 0x01) {
  998. pci_read_config_byte(pdev, 0x40, &tmp);
  999. pci_write_config_byte(pdev, 0x40, tmp|1);
  1000. pci_write_config_byte(pdev, 0x9, 1);
  1001. pci_write_config_byte(pdev, 0xa, 6);
  1002. pci_write_config_byte(pdev, 0x40, tmp);
  1003. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  1004. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  1005. }
  1006. }
  1007. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1008. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1009. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1010. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1011. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1012. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1013. /*
  1014. * Serverworks CSB5 IDE does not fully support native mode
  1015. */
  1016. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  1017. {
  1018. u8 prog;
  1019. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1020. if (prog & 5) {
  1021. prog &= ~5;
  1022. pdev->class &= ~5;
  1023. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1024. /* PCI layer will sort out resources */
  1025. }
  1026. }
  1027. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1028. /*
  1029. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1030. */
  1031. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  1032. {
  1033. u8 prog;
  1034. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1035. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1036. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1037. prog &= ~5;
  1038. pdev->class &= ~5;
  1039. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1040. }
  1041. }
  1042. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1043. /*
  1044. * Some ATA devices break if put into D3
  1045. */
  1046. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  1047. {
  1048. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1049. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  1050. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1051. }
  1052. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  1053. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  1054. /* ALi loses some register settings that we cannot then restore */
  1055. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  1056. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1057. occur when mode detecting */
  1058. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  1059. /* This was originally an Alpha specific thing, but it really fits here.
  1060. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1061. */
  1062. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  1063. {
  1064. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1065. }
  1066. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1067. /*
  1068. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1069. * is not activated. The myth is that Asus said that they do not want the
  1070. * users to be irritated by just another PCI Device in the Win98 device
  1071. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1072. * package 2.7.0 for details)
  1073. *
  1074. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1075. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1076. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1077. * is either the Host bridge (preferred) or on-board VGA controller.
  1078. *
  1079. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1080. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1081. * was done by SMM code, which could cause unsynchronized concurrent
  1082. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1083. * should be very careful when adding new entries: if SMM is accessing the
  1084. * Intel SMBus, this is a very good reason to leave it hidden.
  1085. *
  1086. * Likewise, many recent laptops use ACPI for thermal management. If the
  1087. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1088. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1089. * are about to add an entry in the table below, please first disassemble
  1090. * the DSDT and double-check that there is no code accessing the SMBus.
  1091. */
  1092. static int asus_hides_smbus;
  1093. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1094. {
  1095. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1096. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1097. switch(dev->subsystem_device) {
  1098. case 0x8025: /* P4B-LX */
  1099. case 0x8070: /* P4B */
  1100. case 0x8088: /* P4B533 */
  1101. case 0x1626: /* L3C notebook */
  1102. asus_hides_smbus = 1;
  1103. }
  1104. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1105. switch(dev->subsystem_device) {
  1106. case 0x80b1: /* P4GE-V */
  1107. case 0x80b2: /* P4PE */
  1108. case 0x8093: /* P4B533-V */
  1109. asus_hides_smbus = 1;
  1110. }
  1111. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1112. switch(dev->subsystem_device) {
  1113. case 0x8030: /* P4T533 */
  1114. asus_hides_smbus = 1;
  1115. }
  1116. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1117. switch (dev->subsystem_device) {
  1118. case 0x8070: /* P4G8X Deluxe */
  1119. asus_hides_smbus = 1;
  1120. }
  1121. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1122. switch (dev->subsystem_device) {
  1123. case 0x80c9: /* PU-DLS */
  1124. asus_hides_smbus = 1;
  1125. }
  1126. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1127. switch (dev->subsystem_device) {
  1128. case 0x1751: /* M2N notebook */
  1129. case 0x1821: /* M5N notebook */
  1130. case 0x1897: /* A6L notebook */
  1131. asus_hides_smbus = 1;
  1132. }
  1133. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1134. switch (dev->subsystem_device) {
  1135. case 0x184b: /* W1N notebook */
  1136. case 0x186a: /* M6Ne notebook */
  1137. asus_hides_smbus = 1;
  1138. }
  1139. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1140. switch (dev->subsystem_device) {
  1141. case 0x80f2: /* P4P800-X */
  1142. asus_hides_smbus = 1;
  1143. }
  1144. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1145. switch (dev->subsystem_device) {
  1146. case 0x1882: /* M6V notebook */
  1147. case 0x1977: /* A6VA notebook */
  1148. asus_hides_smbus = 1;
  1149. }
  1150. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1151. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1152. switch(dev->subsystem_device) {
  1153. case 0x088C: /* HP Compaq nc8000 */
  1154. case 0x0890: /* HP Compaq nc6000 */
  1155. asus_hides_smbus = 1;
  1156. }
  1157. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1158. switch (dev->subsystem_device) {
  1159. case 0x12bc: /* HP D330L */
  1160. case 0x12bd: /* HP D530 */
  1161. case 0x006a: /* HP Compaq nx9500 */
  1162. asus_hides_smbus = 1;
  1163. }
  1164. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1165. switch (dev->subsystem_device) {
  1166. case 0x12bf: /* HP xw4100 */
  1167. asus_hides_smbus = 1;
  1168. }
  1169. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1170. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1171. switch(dev->subsystem_device) {
  1172. case 0xC00C: /* Samsung P35 notebook */
  1173. asus_hides_smbus = 1;
  1174. }
  1175. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1176. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1177. switch(dev->subsystem_device) {
  1178. case 0x0058: /* Compaq Evo N620c */
  1179. asus_hides_smbus = 1;
  1180. }
  1181. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1182. switch(dev->subsystem_device) {
  1183. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1184. /* Motherboard doesn't have Host bridge
  1185. * subvendor/subdevice IDs, therefore checking
  1186. * its on-board VGA controller */
  1187. asus_hides_smbus = 1;
  1188. }
  1189. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1190. switch(dev->subsystem_device) {
  1191. case 0x00b8: /* Compaq Evo D510 CMT */
  1192. case 0x00b9: /* Compaq Evo D510 SFF */
  1193. case 0x00ba: /* Compaq Evo D510 USDT */
  1194. /* Motherboard doesn't have Host bridge
  1195. * subvendor/subdevice IDs and on-board VGA
  1196. * controller is disabled if an AGP card is
  1197. * inserted, therefore checking USB UHCI
  1198. * Controller #1 */
  1199. asus_hides_smbus = 1;
  1200. }
  1201. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1202. switch (dev->subsystem_device) {
  1203. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1204. /* Motherboard doesn't have host bridge
  1205. * subvendor/subdevice IDs, therefore checking
  1206. * its on-board VGA controller */
  1207. asus_hides_smbus = 1;
  1208. }
  1209. }
  1210. }
  1211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1223. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1224. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1225. {
  1226. u16 val;
  1227. if (likely(!asus_hides_smbus))
  1228. return;
  1229. pci_read_config_word(dev, 0xF2, &val);
  1230. if (val & 0x8) {
  1231. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1232. pci_read_config_word(dev, 0xF2, &val);
  1233. if (val & 0x8)
  1234. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1235. else
  1236. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1237. }
  1238. }
  1239. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1240. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1241. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1242. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1243. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1244. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1245. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1246. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1247. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1248. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1249. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1250. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1251. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1252. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1253. /* It appears we just have one such device. If not, we have a warning */
  1254. static void __iomem *asus_rcba_base;
  1255. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1256. {
  1257. u32 rcba;
  1258. if (likely(!asus_hides_smbus))
  1259. return;
  1260. WARN_ON(asus_rcba_base);
  1261. pci_read_config_dword(dev, 0xF0, &rcba);
  1262. /* use bits 31:14, 16 kB aligned */
  1263. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1264. if (asus_rcba_base == NULL)
  1265. return;
  1266. }
  1267. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1268. {
  1269. u32 val;
  1270. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1271. return;
  1272. /* read the Function Disable register, dword mode only */
  1273. val = readl(asus_rcba_base + 0x3418);
  1274. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1275. }
  1276. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1277. {
  1278. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1279. return;
  1280. iounmap(asus_rcba_base);
  1281. asus_rcba_base = NULL;
  1282. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1283. }
  1284. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1285. {
  1286. asus_hides_smbus_lpc_ich6_suspend(dev);
  1287. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1288. asus_hides_smbus_lpc_ich6_resume(dev);
  1289. }
  1290. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1291. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1292. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1293. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1294. /*
  1295. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1296. */
  1297. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1298. {
  1299. u8 val = 0;
  1300. pci_read_config_byte(dev, 0x77, &val);
  1301. if (val & 0x10) {
  1302. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1303. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1304. }
  1305. }
  1306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1309. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1310. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1311. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1312. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1313. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1314. /*
  1315. * ... This is further complicated by the fact that some SiS96x south
  1316. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1317. * spotted a compatible north bridge to make sure.
  1318. * (pci_find_device doesn't work yet)
  1319. *
  1320. * We can also enable the sis96x bit in the discovery register..
  1321. */
  1322. #define SIS_DETECT_REGISTER 0x40
  1323. static void quirk_sis_503(struct pci_dev *dev)
  1324. {
  1325. u8 reg;
  1326. u16 devid;
  1327. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1328. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1329. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1330. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1331. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1332. return;
  1333. }
  1334. /*
  1335. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1336. * hand in case it has already been processed.
  1337. * (depends on link order, which is apparently not guaranteed)
  1338. */
  1339. dev->device = devid;
  1340. quirk_sis_96x_smbus(dev);
  1341. }
  1342. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1343. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1344. /*
  1345. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1346. * and MC97 modem controller are disabled when a second PCI soundcard is
  1347. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1348. * -- bjd
  1349. */
  1350. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1351. {
  1352. u8 val;
  1353. int asus_hides_ac97 = 0;
  1354. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1355. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1356. asus_hides_ac97 = 1;
  1357. }
  1358. if (!asus_hides_ac97)
  1359. return;
  1360. pci_read_config_byte(dev, 0x50, &val);
  1361. if (val & 0xc0) {
  1362. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1363. pci_read_config_byte(dev, 0x50, &val);
  1364. if (val & 0xc0)
  1365. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1366. else
  1367. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1368. }
  1369. }
  1370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1371. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1372. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1373. /*
  1374. * If we are using libata we can drive this chip properly but must
  1375. * do this early on to make the additional device appear during
  1376. * the PCI scanning.
  1377. */
  1378. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1379. {
  1380. u32 conf1, conf5, class;
  1381. u8 hdr;
  1382. /* Only poke fn 0 */
  1383. if (PCI_FUNC(pdev->devfn))
  1384. return;
  1385. pci_read_config_dword(pdev, 0x40, &conf1);
  1386. pci_read_config_dword(pdev, 0x80, &conf5);
  1387. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1388. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1389. switch (pdev->device) {
  1390. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1391. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1392. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1393. /* The controller should be in single function ahci mode */
  1394. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1395. break;
  1396. case PCI_DEVICE_ID_JMICRON_JMB365:
  1397. case PCI_DEVICE_ID_JMICRON_JMB366:
  1398. /* Redirect IDE second PATA port to the right spot */
  1399. conf5 |= (1 << 24);
  1400. /* Fall through */
  1401. case PCI_DEVICE_ID_JMICRON_JMB361:
  1402. case PCI_DEVICE_ID_JMICRON_JMB363:
  1403. case PCI_DEVICE_ID_JMICRON_JMB369:
  1404. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1405. /* Set the class codes correctly and then direct IDE 0 */
  1406. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1407. break;
  1408. case PCI_DEVICE_ID_JMICRON_JMB368:
  1409. /* The controller should be in single function IDE mode */
  1410. conf1 |= 0x00C00000; /* Set 22, 23 */
  1411. break;
  1412. }
  1413. pci_write_config_dword(pdev, 0x40, conf1);
  1414. pci_write_config_dword(pdev, 0x80, conf5);
  1415. /* Update pdev accordingly */
  1416. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1417. pdev->hdr_type = hdr & 0x7f;
  1418. pdev->multifunction = !!(hdr & 0x80);
  1419. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1420. pdev->class = class >> 8;
  1421. }
  1422. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1423. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1424. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1425. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1426. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1427. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1428. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1429. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1430. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1431. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1432. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1433. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1434. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1435. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1436. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1437. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1438. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1439. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1440. #endif
  1441. #ifdef CONFIG_X86_IO_APIC
  1442. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1443. {
  1444. int i;
  1445. if ((pdev->class >> 8) != 0xff00)
  1446. return;
  1447. /* the first BAR is the location of the IO APIC...we must
  1448. * not touch this (and it's already covered by the fixmap), so
  1449. * forcibly insert it into the resource tree */
  1450. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1451. insert_resource(&iomem_resource, &pdev->resource[0]);
  1452. /* The next five BARs all seem to be rubbish, so just clean
  1453. * them out */
  1454. for (i=1; i < 6; i++) {
  1455. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1456. }
  1457. }
  1458. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1459. #endif
  1460. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1461. {
  1462. pci_msi_off(pdev);
  1463. pdev->no_msi = 1;
  1464. }
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1468. /*
  1469. * It's possible for the MSI to get corrupted if shpc and acpi
  1470. * are used together on certain PXH-based systems.
  1471. */
  1472. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1473. {
  1474. pci_msi_off(dev);
  1475. dev->no_msi = 1;
  1476. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1477. }
  1478. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1479. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1480. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1481. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1482. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1483. /*
  1484. * Some Intel PCI Express chipsets have trouble with downstream
  1485. * device power management.
  1486. */
  1487. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1488. {
  1489. pci_pm_d3_delay = 120;
  1490. dev->no_d1d2 = 1;
  1491. }
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1510. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1512. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1513. #ifdef CONFIG_X86_IO_APIC
  1514. /*
  1515. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1516. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1517. * that a PCI device's interrupt handler is installed on the boot interrupt
  1518. * line instead.
  1519. */
  1520. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1521. {
  1522. if (noioapicquirk || noioapicreroute)
  1523. return;
  1524. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1525. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1526. dev->vendor, dev->device);
  1527. }
  1528. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1532. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1534. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1536. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1537. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1538. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1539. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1540. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1541. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1542. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1543. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1544. /*
  1545. * On some chipsets we can disable the generation of legacy INTx boot
  1546. * interrupts.
  1547. */
  1548. /*
  1549. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1550. * 300641-004US, section 5.7.3.
  1551. */
  1552. #define INTEL_6300_IOAPIC_ABAR 0x40
  1553. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1554. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1555. {
  1556. u16 pci_config_word;
  1557. if (noioapicquirk)
  1558. return;
  1559. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1560. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1561. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1562. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1563. dev->vendor, dev->device);
  1564. }
  1565. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1566. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1567. /*
  1568. * disable boot interrupts on HT-1000
  1569. */
  1570. #define BC_HT1000_FEATURE_REG 0x64
  1571. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1572. #define BC_HT1000_MAP_IDX 0xC00
  1573. #define BC_HT1000_MAP_DATA 0xC01
  1574. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1575. {
  1576. u32 pci_config_dword;
  1577. u8 irq;
  1578. if (noioapicquirk)
  1579. return;
  1580. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1581. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1582. BC_HT1000_PIC_REGS_ENABLE);
  1583. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1584. outb(irq, BC_HT1000_MAP_IDX);
  1585. outb(0x00, BC_HT1000_MAP_DATA);
  1586. }
  1587. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1588. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1589. dev->vendor, dev->device);
  1590. }
  1591. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1592. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1593. /*
  1594. * disable boot interrupts on AMD and ATI chipsets
  1595. */
  1596. /*
  1597. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1598. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1599. * (due to an erratum).
  1600. */
  1601. #define AMD_813X_MISC 0x40
  1602. #define AMD_813X_NOIOAMODE (1<<0)
  1603. #define AMD_813X_REV_B1 0x12
  1604. #define AMD_813X_REV_B2 0x13
  1605. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1606. {
  1607. u32 pci_config_dword;
  1608. if (noioapicquirk)
  1609. return;
  1610. if ((dev->revision == AMD_813X_REV_B1) ||
  1611. (dev->revision == AMD_813X_REV_B2))
  1612. return;
  1613. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1614. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1615. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1616. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1617. dev->vendor, dev->device);
  1618. }
  1619. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1620. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1621. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1622. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1623. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1624. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1625. {
  1626. u16 pci_config_word;
  1627. if (noioapicquirk)
  1628. return;
  1629. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1630. if (!pci_config_word) {
  1631. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1632. "already disabled\n", dev->vendor, dev->device);
  1633. return;
  1634. }
  1635. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1636. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1637. dev->vendor, dev->device);
  1638. }
  1639. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1640. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1641. #endif /* CONFIG_X86_IO_APIC */
  1642. /*
  1643. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1644. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1645. * Re-allocate the region if needed...
  1646. */
  1647. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1648. {
  1649. struct resource *r = &dev->resource[0];
  1650. if (r->start & 0x8) {
  1651. r->start = 0;
  1652. r->end = 0xf;
  1653. }
  1654. }
  1655. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1656. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1657. quirk_tc86c001_ide);
  1658. static void __devinit quirk_netmos(struct pci_dev *dev)
  1659. {
  1660. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1661. unsigned int num_serial = dev->subsystem_device & 0xf;
  1662. /*
  1663. * These Netmos parts are multiport serial devices with optional
  1664. * parallel ports. Even when parallel ports are present, they
  1665. * are identified as class SERIAL, which means the serial driver
  1666. * will claim them. To prevent this, mark them as class OTHER.
  1667. * These combo devices should be claimed by parport_serial.
  1668. *
  1669. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1670. * of parallel ports and <S> is the number of serial ports.
  1671. */
  1672. switch (dev->device) {
  1673. case PCI_DEVICE_ID_NETMOS_9835:
  1674. /* Well, this rule doesn't hold for the following 9835 device */
  1675. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1676. dev->subsystem_device == 0x0299)
  1677. return;
  1678. case PCI_DEVICE_ID_NETMOS_9735:
  1679. case PCI_DEVICE_ID_NETMOS_9745:
  1680. case PCI_DEVICE_ID_NETMOS_9845:
  1681. case PCI_DEVICE_ID_NETMOS_9855:
  1682. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1683. num_parallel) {
  1684. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1685. "%u serial); changing class SERIAL to OTHER "
  1686. "(use parport_serial)\n",
  1687. dev->device, num_parallel, num_serial);
  1688. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1689. (dev->class & 0xff);
  1690. }
  1691. }
  1692. }
  1693. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1694. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1695. {
  1696. u16 command, pmcsr;
  1697. u8 __iomem *csr;
  1698. u8 cmd_hi;
  1699. int pm;
  1700. switch (dev->device) {
  1701. /* PCI IDs taken from drivers/net/e100.c */
  1702. case 0x1029:
  1703. case 0x1030 ... 0x1034:
  1704. case 0x1038 ... 0x103E:
  1705. case 0x1050 ... 0x1057:
  1706. case 0x1059:
  1707. case 0x1064 ... 0x106B:
  1708. case 0x1091 ... 0x1095:
  1709. case 0x1209:
  1710. case 0x1229:
  1711. case 0x2449:
  1712. case 0x2459:
  1713. case 0x245D:
  1714. case 0x27DC:
  1715. break;
  1716. default:
  1717. return;
  1718. }
  1719. /*
  1720. * Some firmware hands off the e100 with interrupts enabled,
  1721. * which can cause a flood of interrupts if packets are
  1722. * received before the driver attaches to the device. So
  1723. * disable all e100 interrupts here. The driver will
  1724. * re-enable them when it's ready.
  1725. */
  1726. pci_read_config_word(dev, PCI_COMMAND, &command);
  1727. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1728. return;
  1729. /*
  1730. * Check that the device is in the D0 power state. If it's not,
  1731. * there is no point to look any further.
  1732. */
  1733. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1734. if (pm) {
  1735. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1736. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1737. return;
  1738. }
  1739. /* Convert from PCI bus to resource space. */
  1740. csr = ioremap(pci_resource_start(dev, 0), 8);
  1741. if (!csr) {
  1742. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1743. return;
  1744. }
  1745. cmd_hi = readb(csr + 3);
  1746. if (cmd_hi == 0) {
  1747. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1748. "disabling\n");
  1749. writeb(1, csr + 3);
  1750. }
  1751. iounmap(csr);
  1752. }
  1753. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1754. /*
  1755. * The 82575 and 82598 may experience data corruption issues when transitioning
  1756. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1757. */
  1758. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1759. {
  1760. dev_info(&dev->dev, "Disabling L0s\n");
  1761. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1762. }
  1763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1765. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1766. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1768. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1769. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1771. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1772. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1774. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1775. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1776. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1777. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1778. {
  1779. /* rev 1 ncr53c810 chips don't set the class at all which means
  1780. * they don't get their resources remapped. Fix that here.
  1781. */
  1782. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1783. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1784. dev->class = PCI_CLASS_STORAGE_SCSI;
  1785. }
  1786. }
  1787. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1788. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1789. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1790. {
  1791. u16 en1k;
  1792. u8 io_base_lo, io_limit_lo;
  1793. unsigned long base, limit;
  1794. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1795. pci_read_config_word(dev, 0x40, &en1k);
  1796. if (en1k & 0x200) {
  1797. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1798. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1799. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1800. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1801. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1802. if (base <= limit) {
  1803. res->start = base;
  1804. res->end = limit + 0x3ff;
  1805. }
  1806. }
  1807. }
  1808. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1809. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1810. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1811. * in drivers/pci/setup-bus.c
  1812. */
  1813. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1814. {
  1815. u16 en1k, iobl_adr, iobl_adr_1k;
  1816. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1817. pci_read_config_word(dev, 0x40, &en1k);
  1818. if (en1k & 0x200) {
  1819. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1820. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1821. if (iobl_adr != iobl_adr_1k) {
  1822. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1823. iobl_adr,iobl_adr_1k);
  1824. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1825. }
  1826. }
  1827. }
  1828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1829. /* Under some circumstances, AER is not linked with extended capabilities.
  1830. * Force it to be linked by setting the corresponding control bit in the
  1831. * config space.
  1832. */
  1833. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1834. {
  1835. uint8_t b;
  1836. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1837. if (!(b & 0x20)) {
  1838. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1839. dev_info(&dev->dev,
  1840. "Linking AER extended capability\n");
  1841. }
  1842. }
  1843. }
  1844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1845. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1846. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1847. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1848. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1849. {
  1850. /*
  1851. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1852. * which causes unspecified timing errors with a VT6212L on the PCI
  1853. * bus leading to USB2.0 packet loss.
  1854. *
  1855. * This quirk is only enabled if a second (on the external PCI bus)
  1856. * VT6212L is found -- the CX700 core itself also contains a USB
  1857. * host controller with the same PCI ID as the VT6212L.
  1858. */
  1859. /* Count VT6212L instances */
  1860. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1861. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1862. uint8_t b;
  1863. /* p should contain the first (internal) VT6212L -- see if we have
  1864. an external one by searching again */
  1865. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1866. if (!p)
  1867. return;
  1868. pci_dev_put(p);
  1869. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1870. if (b & 0x40) {
  1871. /* Turn off PCI Bus Parking */
  1872. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1873. dev_info(&dev->dev,
  1874. "Disabling VIA CX700 PCI parking\n");
  1875. }
  1876. }
  1877. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1878. if (b != 0) {
  1879. /* Turn off PCI Master read caching */
  1880. pci_write_config_byte(dev, 0x72, 0x0);
  1881. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1882. pci_write_config_byte(dev, 0x75, 0x1);
  1883. /* Disable "Read FIFO Timer" */
  1884. pci_write_config_byte(dev, 0x77, 0x0);
  1885. dev_info(&dev->dev,
  1886. "Disabling VIA CX700 PCI caching\n");
  1887. }
  1888. }
  1889. }
  1890. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1891. /*
  1892. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1893. * VPD end tag will hang the device. This problem was initially
  1894. * observed when a vpd entry was created in sysfs
  1895. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1896. * will dump 32k of data. Reading a full 32k will cause an access
  1897. * beyond the VPD end tag causing the device to hang. Once the device
  1898. * is hung, the bnx2 driver will not be able to reset the device.
  1899. * We believe that it is legal to read beyond the end tag and
  1900. * therefore the solution is to limit the read/write length.
  1901. */
  1902. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1903. {
  1904. /*
  1905. * Only disable the VPD capability for 5706, 5706S, 5708,
  1906. * 5708S and 5709 rev. A
  1907. */
  1908. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1909. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1910. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1911. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1912. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1913. (dev->revision & 0xf0) == 0x0)) {
  1914. if (dev->vpd)
  1915. dev->vpd->len = 0x80;
  1916. }
  1917. }
  1918. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1919. PCI_DEVICE_ID_NX2_5706,
  1920. quirk_brcm_570x_limit_vpd);
  1921. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1922. PCI_DEVICE_ID_NX2_5706S,
  1923. quirk_brcm_570x_limit_vpd);
  1924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1925. PCI_DEVICE_ID_NX2_5708,
  1926. quirk_brcm_570x_limit_vpd);
  1927. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1928. PCI_DEVICE_ID_NX2_5708S,
  1929. quirk_brcm_570x_limit_vpd);
  1930. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1931. PCI_DEVICE_ID_NX2_5709,
  1932. quirk_brcm_570x_limit_vpd);
  1933. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1934. PCI_DEVICE_ID_NX2_5709S,
  1935. quirk_brcm_570x_limit_vpd);
  1936. /* Originally in EDAC sources for i82875P:
  1937. * Intel tells BIOS developers to hide device 6 which
  1938. * configures the overflow device access containing
  1939. * the DRBs - this is where we expose device 6.
  1940. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1941. */
  1942. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1943. {
  1944. u8 reg;
  1945. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1946. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1947. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1948. }
  1949. }
  1950. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1951. quirk_unhide_mch_dev6);
  1952. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1953. quirk_unhide_mch_dev6);
  1954. #ifdef CONFIG_TILE
  1955. /*
  1956. * The Tilera TILEmpower platform needs to set the link speed
  1957. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1958. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1959. * capability register of the PEX8624 PCIe switch. The switch
  1960. * supports link speed auto negotiation, but falsely sets
  1961. * the link speed to 5GT/s.
  1962. */
  1963. static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
  1964. {
  1965. if (tile_plx_gen1) {
  1966. pci_write_config_dword(dev, 0x98, 0x1);
  1967. mdelay(50);
  1968. }
  1969. }
  1970. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1971. #endif /* CONFIG_TILE */
  1972. #ifdef CONFIG_PCI_MSI
  1973. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1974. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1975. * some other busses controlled by the chipset even if Linux is not
  1976. * aware of it. Instead of setting the flag on all busses in the
  1977. * machine, simply disable MSI globally.
  1978. */
  1979. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1980. {
  1981. pci_no_msi();
  1982. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1983. }
  1984. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1985. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1986. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1987. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1988. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1989. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1990. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1991. /* Disable MSI on chipsets that are known to not support it */
  1992. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1993. {
  1994. if (dev->subordinate) {
  1995. dev_warn(&dev->dev, "MSI quirk detected; "
  1996. "subordinate MSI disabled\n");
  1997. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1998. }
  1999. }
  2000. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2001. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2002. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2003. /*
  2004. * The APC bridge device in AMD 780 family northbridges has some random
  2005. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2006. * we use the possible vendor/device IDs of the host bridge for the
  2007. * declared quirk, and search for the APC bridge by slot number.
  2008. */
  2009. static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2010. {
  2011. struct pci_dev *apc_bridge;
  2012. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2013. if (apc_bridge) {
  2014. if (apc_bridge->device == 0x9602)
  2015. quirk_disable_msi(apc_bridge);
  2016. pci_dev_put(apc_bridge);
  2017. }
  2018. }
  2019. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2020. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2021. /* Go through the list of Hypertransport capabilities and
  2022. * return 1 if a HT MSI capability is found and enabled */
  2023. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  2024. {
  2025. int pos, ttl = 48;
  2026. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2027. while (pos && ttl--) {
  2028. u8 flags;
  2029. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2030. &flags) == 0)
  2031. {
  2032. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2033. flags & HT_MSI_FLAGS_ENABLE ?
  2034. "enabled" : "disabled");
  2035. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2036. }
  2037. pos = pci_find_next_ht_capability(dev, pos,
  2038. HT_CAPTYPE_MSI_MAPPING);
  2039. }
  2040. return 0;
  2041. }
  2042. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2043. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  2044. {
  2045. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2046. dev_warn(&dev->dev, "MSI quirk detected; "
  2047. "subordinate MSI disabled\n");
  2048. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2049. }
  2050. }
  2051. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2052. quirk_msi_ht_cap);
  2053. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2054. * MSI are supported if the MSI capability set in any of these mappings.
  2055. */
  2056. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2057. {
  2058. struct pci_dev *pdev;
  2059. if (!dev->subordinate)
  2060. return;
  2061. /* check HT MSI cap on this chipset and the root one.
  2062. * a single one having MSI is enough to be sure that MSI are supported.
  2063. */
  2064. pdev = pci_get_slot(dev->bus, 0);
  2065. if (!pdev)
  2066. return;
  2067. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2068. dev_warn(&dev->dev, "MSI quirk detected; "
  2069. "subordinate MSI disabled\n");
  2070. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2071. }
  2072. pci_dev_put(pdev);
  2073. }
  2074. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2075. quirk_nvidia_ck804_msi_ht_cap);
  2076. /* Force enable MSI mapping capability on HT bridges */
  2077. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  2078. {
  2079. int pos, ttl = 48;
  2080. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2081. while (pos && ttl--) {
  2082. u8 flags;
  2083. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2084. &flags) == 0) {
  2085. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2086. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2087. flags | HT_MSI_FLAGS_ENABLE);
  2088. }
  2089. pos = pci_find_next_ht_capability(dev, pos,
  2090. HT_CAPTYPE_MSI_MAPPING);
  2091. }
  2092. }
  2093. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2094. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2095. ht_enable_msi_mapping);
  2096. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2097. ht_enable_msi_mapping);
  2098. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2099. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2100. * also affects other devices. As for now, turn off msi for this device.
  2101. */
  2102. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  2103. {
  2104. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2105. if (board_name &&
  2106. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2107. strstr(board_name, "P5N32-E SLI"))) {
  2108. dev_info(&dev->dev,
  2109. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2110. dev->no_msi = 1;
  2111. }
  2112. }
  2113. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2114. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2115. nvenet_msi_disable);
  2116. /*
  2117. * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
  2118. * config register. This register controls the routing of legacy interrupts
  2119. * from devices that route through the MCP55. If this register is misprogramed
  2120. * interrupts are only sent to the bsp, unlike conventional systems where the
  2121. * irq is broadxast to all online cpus. Not having this register set
  2122. * properly prevents kdump from booting up properly, so lets make sure that
  2123. * we have it set correctly.
  2124. * Note this is an undocumented register.
  2125. */
  2126. static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2127. {
  2128. u32 cfg;
  2129. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2130. return;
  2131. pci_read_config_dword(dev, 0x74, &cfg);
  2132. if (cfg & ((1 << 2) | (1 << 15))) {
  2133. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2134. cfg &= ~((1 << 2) | (1 << 15));
  2135. pci_write_config_dword(dev, 0x74, cfg);
  2136. }
  2137. }
  2138. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2139. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2140. nvbridge_check_legacy_irq_routing);
  2141. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2142. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2143. nvbridge_check_legacy_irq_routing);
  2144. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  2145. {
  2146. int pos, ttl = 48;
  2147. int found = 0;
  2148. /* check if there is HT MSI cap or enabled on this device */
  2149. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2150. while (pos && ttl--) {
  2151. u8 flags;
  2152. if (found < 1)
  2153. found = 1;
  2154. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2155. &flags) == 0) {
  2156. if (flags & HT_MSI_FLAGS_ENABLE) {
  2157. if (found < 2) {
  2158. found = 2;
  2159. break;
  2160. }
  2161. }
  2162. }
  2163. pos = pci_find_next_ht_capability(dev, pos,
  2164. HT_CAPTYPE_MSI_MAPPING);
  2165. }
  2166. return found;
  2167. }
  2168. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2169. {
  2170. struct pci_dev *dev;
  2171. int pos;
  2172. int i, dev_no;
  2173. int found = 0;
  2174. dev_no = host_bridge->devfn >> 3;
  2175. for (i = dev_no + 1; i < 0x20; i++) {
  2176. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2177. if (!dev)
  2178. continue;
  2179. /* found next host bridge ?*/
  2180. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2181. if (pos != 0) {
  2182. pci_dev_put(dev);
  2183. break;
  2184. }
  2185. if (ht_check_msi_mapping(dev)) {
  2186. found = 1;
  2187. pci_dev_put(dev);
  2188. break;
  2189. }
  2190. pci_dev_put(dev);
  2191. }
  2192. return found;
  2193. }
  2194. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2195. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2196. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2197. {
  2198. int pos, ctrl_off;
  2199. int end = 0;
  2200. u16 flags, ctrl;
  2201. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2202. if (!pos)
  2203. goto out;
  2204. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2205. ctrl_off = ((flags >> 10) & 1) ?
  2206. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2207. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2208. if (ctrl & (1 << 6))
  2209. end = 1;
  2210. out:
  2211. return end;
  2212. }
  2213. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2214. {
  2215. struct pci_dev *host_bridge;
  2216. int pos;
  2217. int i, dev_no;
  2218. int found = 0;
  2219. dev_no = dev->devfn >> 3;
  2220. for (i = dev_no; i >= 0; i--) {
  2221. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2222. if (!host_bridge)
  2223. continue;
  2224. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2225. if (pos != 0) {
  2226. found = 1;
  2227. break;
  2228. }
  2229. pci_dev_put(host_bridge);
  2230. }
  2231. if (!found)
  2232. return;
  2233. /* don't enable end_device/host_bridge with leaf directly here */
  2234. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2235. host_bridge_with_leaf(host_bridge))
  2236. goto out;
  2237. /* root did that ! */
  2238. if (msi_ht_cap_enabled(host_bridge))
  2239. goto out;
  2240. ht_enable_msi_mapping(dev);
  2241. out:
  2242. pci_dev_put(host_bridge);
  2243. }
  2244. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2245. {
  2246. int pos, ttl = 48;
  2247. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2248. while (pos && ttl--) {
  2249. u8 flags;
  2250. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2251. &flags) == 0) {
  2252. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2253. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2254. flags & ~HT_MSI_FLAGS_ENABLE);
  2255. }
  2256. pos = pci_find_next_ht_capability(dev, pos,
  2257. HT_CAPTYPE_MSI_MAPPING);
  2258. }
  2259. }
  2260. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2261. {
  2262. struct pci_dev *host_bridge;
  2263. int pos;
  2264. int found;
  2265. if (!pci_msi_enabled())
  2266. return;
  2267. /* check if there is HT MSI cap or enabled on this device */
  2268. found = ht_check_msi_mapping(dev);
  2269. /* no HT MSI CAP */
  2270. if (found == 0)
  2271. return;
  2272. /*
  2273. * HT MSI mapping should be disabled on devices that are below
  2274. * a non-Hypertransport host bridge. Locate the host bridge...
  2275. */
  2276. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2277. if (host_bridge == NULL) {
  2278. dev_warn(&dev->dev,
  2279. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2280. return;
  2281. }
  2282. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2283. if (pos != 0) {
  2284. /* Host bridge is to HT */
  2285. if (found == 1) {
  2286. /* it is not enabled, try to enable it */
  2287. if (all)
  2288. ht_enable_msi_mapping(dev);
  2289. else
  2290. nv_ht_enable_msi_mapping(dev);
  2291. }
  2292. return;
  2293. }
  2294. /* HT MSI is not enabled */
  2295. if (found == 1)
  2296. return;
  2297. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2298. ht_disable_msi_mapping(dev);
  2299. }
  2300. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2301. {
  2302. return __nv_msi_ht_cap_quirk(dev, 1);
  2303. }
  2304. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2305. {
  2306. return __nv_msi_ht_cap_quirk(dev, 0);
  2307. }
  2308. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2309. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2310. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2311. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2312. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2313. {
  2314. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2315. }
  2316. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2317. {
  2318. struct pci_dev *p;
  2319. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2320. * we need check PCI REVISION ID of SMBus controller to get SB700
  2321. * revision.
  2322. */
  2323. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2324. NULL);
  2325. if (!p)
  2326. return;
  2327. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2328. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2329. pci_dev_put(p);
  2330. }
  2331. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2332. PCI_DEVICE_ID_TIGON3_5780,
  2333. quirk_msi_intx_disable_bug);
  2334. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2335. PCI_DEVICE_ID_TIGON3_5780S,
  2336. quirk_msi_intx_disable_bug);
  2337. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2338. PCI_DEVICE_ID_TIGON3_5714,
  2339. quirk_msi_intx_disable_bug);
  2340. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2341. PCI_DEVICE_ID_TIGON3_5714S,
  2342. quirk_msi_intx_disable_bug);
  2343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2344. PCI_DEVICE_ID_TIGON3_5715,
  2345. quirk_msi_intx_disable_bug);
  2346. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2347. PCI_DEVICE_ID_TIGON3_5715S,
  2348. quirk_msi_intx_disable_bug);
  2349. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2350. quirk_msi_intx_disable_ati_bug);
  2351. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2352. quirk_msi_intx_disable_ati_bug);
  2353. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2354. quirk_msi_intx_disable_ati_bug);
  2355. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2356. quirk_msi_intx_disable_ati_bug);
  2357. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2358. quirk_msi_intx_disable_ati_bug);
  2359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2360. quirk_msi_intx_disable_bug);
  2361. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2362. quirk_msi_intx_disable_bug);
  2363. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2364. quirk_msi_intx_disable_bug);
  2365. #endif /* CONFIG_PCI_MSI */
  2366. /* Allow manual resource allocation for PCI hotplug bridges
  2367. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2368. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2369. * kernel fails to allocate resources when hotplug device is
  2370. * inserted and PCI bus is rescanned.
  2371. */
  2372. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2373. {
  2374. dev->is_hotplug_bridge = 1;
  2375. }
  2376. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2377. /*
  2378. * This is a quirk for the Ricoh MMC controller found as a part of
  2379. * some mulifunction chips.
  2380. * This is very similar and based on the ricoh_mmc driver written by
  2381. * Philip Langdale. Thank you for these magic sequences.
  2382. *
  2383. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2384. * and one or both of cardbus or firewire.
  2385. *
  2386. * It happens that they implement SD and MMC
  2387. * support as separate controllers (and PCI functions). The linux SDHCI
  2388. * driver supports MMC cards but the chip detects MMC cards in hardware
  2389. * and directs them to the MMC controller - so the SDHCI driver never sees
  2390. * them.
  2391. *
  2392. * To get around this, we must disable the useless MMC controller.
  2393. * At that point, the SDHCI controller will start seeing them
  2394. * It seems to be the case that the relevant PCI registers to deactivate the
  2395. * MMC controller live on PCI function 0, which might be the cardbus controller
  2396. * or the firewire controller, depending on the particular chip in question
  2397. *
  2398. * This has to be done early, because as soon as we disable the MMC controller
  2399. * other pci functions shift up one level, e.g. function #2 becomes function
  2400. * #1, and this will confuse the pci core.
  2401. */
  2402. #ifdef CONFIG_MMC_RICOH_MMC
  2403. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2404. {
  2405. /* disable via cardbus interface */
  2406. u8 write_enable;
  2407. u8 write_target;
  2408. u8 disable;
  2409. /* disable must be done via function #0 */
  2410. if (PCI_FUNC(dev->devfn))
  2411. return;
  2412. pci_read_config_byte(dev, 0xB7, &disable);
  2413. if (disable & 0x02)
  2414. return;
  2415. pci_read_config_byte(dev, 0x8E, &write_enable);
  2416. pci_write_config_byte(dev, 0x8E, 0xAA);
  2417. pci_read_config_byte(dev, 0x8D, &write_target);
  2418. pci_write_config_byte(dev, 0x8D, 0xB7);
  2419. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2420. pci_write_config_byte(dev, 0x8E, write_enable);
  2421. pci_write_config_byte(dev, 0x8D, write_target);
  2422. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2423. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2424. }
  2425. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2426. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2427. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2428. {
  2429. /* disable via firewire interface */
  2430. u8 write_enable;
  2431. u8 disable;
  2432. /* disable must be done via function #0 */
  2433. if (PCI_FUNC(dev->devfn))
  2434. return;
  2435. /*
  2436. * RICOH 0xe823 SD/MMC card reader fails to recognize
  2437. * certain types of SD/MMC cards. Lowering the SD base
  2438. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2439. *
  2440. * 0x150 - SD2.0 mode enable for changing base clock
  2441. * frequency to 50Mhz
  2442. * 0xe1 - Base clock frequency
  2443. * 0x32 - 50Mhz new clock frequency
  2444. * 0xf9 - Key register for 0x150
  2445. * 0xfc - key register for 0xe1
  2446. */
  2447. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2448. pci_write_config_byte(dev, 0xf9, 0xfc);
  2449. pci_write_config_byte(dev, 0x150, 0x10);
  2450. pci_write_config_byte(dev, 0xf9, 0x00);
  2451. pci_write_config_byte(dev, 0xfc, 0x01);
  2452. pci_write_config_byte(dev, 0xe1, 0x32);
  2453. pci_write_config_byte(dev, 0xfc, 0x00);
  2454. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2455. }
  2456. pci_read_config_byte(dev, 0xCB, &disable);
  2457. if (disable & 0x02)
  2458. return;
  2459. pci_read_config_byte(dev, 0xCA, &write_enable);
  2460. pci_write_config_byte(dev, 0xCA, 0x57);
  2461. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2462. pci_write_config_byte(dev, 0xCA, write_enable);
  2463. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2464. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2465. }
  2466. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2467. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2468. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2469. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2470. #endif /*CONFIG_MMC_RICOH_MMC*/
  2471. #ifdef CONFIG_DMAR_TABLE
  2472. #define VTUNCERRMSK_REG 0x1ac
  2473. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2474. /*
  2475. * This is a quirk for masking vt-d spec defined errors to platform error
  2476. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2477. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2478. * on the RAS config settings of the platform) when a vt-d fault happens.
  2479. * The resulting SMI caused the system to hang.
  2480. *
  2481. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2482. * need to report the same error through other channels.
  2483. */
  2484. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2485. {
  2486. u32 word;
  2487. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2488. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2489. }
  2490. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2491. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2492. #endif
  2493. static void __devinit fixup_ti816x_class(struct pci_dev* dev)
  2494. {
  2495. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2496. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  2497. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2498. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2499. }
  2500. }
  2501. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_TI, 0xb800, fixup_ti816x_class);
  2502. /* Some PCIe devices do not work reliably with the claimed maximum
  2503. * payload size supported.
  2504. */
  2505. static void __devinit fixup_mpss_256(struct pci_dev *dev)
  2506. {
  2507. dev->pcie_mpss = 1; /* 256 bytes */
  2508. }
  2509. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2510. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2512. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2514. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2515. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2516. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2517. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2518. * until all of the devices are discovered and buses walked, read completion
  2519. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2520. * it is possible to hotplug a device with MPS of 256B.
  2521. */
  2522. static void __devinit quirk_intel_mc_errata(struct pci_dev *dev)
  2523. {
  2524. int err;
  2525. u16 rcc;
  2526. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2527. return;
  2528. /* Intel errata specifies bits to change but does not say what they are.
  2529. * Keeping them magical until such time as the registers and values can
  2530. * be explained.
  2531. */
  2532. err = pci_read_config_word(dev, 0x48, &rcc);
  2533. if (err) {
  2534. dev_err(&dev->dev, "Error attempting to read the read "
  2535. "completion coalescing register.\n");
  2536. return;
  2537. }
  2538. if (!(rcc & (1 << 10)))
  2539. return;
  2540. rcc &= ~(1 << 10);
  2541. err = pci_write_config_word(dev, 0x48, rcc);
  2542. if (err) {
  2543. dev_err(&dev->dev, "Error attempting to write the read "
  2544. "completion coalescing register.\n");
  2545. return;
  2546. }
  2547. pr_info_once("Read completion coalescing disabled due to hardware "
  2548. "errata relating to 256B MPS.\n");
  2549. }
  2550. /* Intel 5000 series memory controllers and ports 2-7 */
  2551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2554. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2555. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2557. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2558. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2560. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2561. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2562. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2565. /* Intel 5100 series memory controllers and ports 2-7 */
  2566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2567. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2574. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2577. static void do_one_fixup_debug(void (*fn)(struct pci_dev *dev), struct pci_dev *dev)
  2578. {
  2579. ktime_t calltime, delta, rettime;
  2580. unsigned long long duration;
  2581. printk(KERN_DEBUG "calling %pF @ %i\n", fn, task_pid_nr(current));
  2582. calltime = ktime_get();
  2583. fn(dev);
  2584. rettime = ktime_get();
  2585. delta = ktime_sub(rettime, calltime);
  2586. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2587. printk(KERN_DEBUG "pci fixup %pF returned after %lld usecs\n", fn,
  2588. duration);
  2589. }
  2590. /*
  2591. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2592. * even though no one is handling them (f.e. i915 driver is never loaded).
  2593. * Additionally the interrupt destination is not set up properly
  2594. * and the interrupt ends up -somewhere-.
  2595. *
  2596. * These spurious interrupts are "sticky" and the kernel disables
  2597. * the (shared) interrupt line after 100.000+ generated interrupts.
  2598. *
  2599. * Fix it by disabling the still enabled interrupts.
  2600. * This resolves crashes often seen on monitor unplug.
  2601. */
  2602. #define I915_DEIER_REG 0x4400c
  2603. static void __devinit disable_igfx_irq(struct pci_dev *dev)
  2604. {
  2605. void __iomem *regs = pci_iomap(dev, 0, 0);
  2606. if (regs == NULL) {
  2607. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2608. return;
  2609. }
  2610. /* Check if any interrupt line is still enabled */
  2611. if (readl(regs + I915_DEIER_REG) != 0) {
  2612. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
  2613. "disabling\n");
  2614. writel(0, regs + I915_DEIER_REG);
  2615. }
  2616. pci_iounmap(dev, regs);
  2617. }
  2618. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2619. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2620. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2621. struct pci_fixup *end)
  2622. {
  2623. while (f < end) {
  2624. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2625. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2626. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2627. if (initcall_debug)
  2628. do_one_fixup_debug(f->hook, dev);
  2629. else
  2630. f->hook(dev);
  2631. }
  2632. f++;
  2633. }
  2634. }
  2635. extern struct pci_fixup __start_pci_fixups_early[];
  2636. extern struct pci_fixup __end_pci_fixups_early[];
  2637. extern struct pci_fixup __start_pci_fixups_header[];
  2638. extern struct pci_fixup __end_pci_fixups_header[];
  2639. extern struct pci_fixup __start_pci_fixups_final[];
  2640. extern struct pci_fixup __end_pci_fixups_final[];
  2641. extern struct pci_fixup __start_pci_fixups_enable[];
  2642. extern struct pci_fixup __end_pci_fixups_enable[];
  2643. extern struct pci_fixup __start_pci_fixups_resume[];
  2644. extern struct pci_fixup __end_pci_fixups_resume[];
  2645. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2646. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2647. extern struct pci_fixup __start_pci_fixups_suspend[];
  2648. extern struct pci_fixup __end_pci_fixups_suspend[];
  2649. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2650. {
  2651. struct pci_fixup *start, *end;
  2652. switch(pass) {
  2653. case pci_fixup_early:
  2654. start = __start_pci_fixups_early;
  2655. end = __end_pci_fixups_early;
  2656. break;
  2657. case pci_fixup_header:
  2658. start = __start_pci_fixups_header;
  2659. end = __end_pci_fixups_header;
  2660. break;
  2661. case pci_fixup_final:
  2662. start = __start_pci_fixups_final;
  2663. end = __end_pci_fixups_final;
  2664. break;
  2665. case pci_fixup_enable:
  2666. start = __start_pci_fixups_enable;
  2667. end = __end_pci_fixups_enable;
  2668. break;
  2669. case pci_fixup_resume:
  2670. start = __start_pci_fixups_resume;
  2671. end = __end_pci_fixups_resume;
  2672. break;
  2673. case pci_fixup_resume_early:
  2674. start = __start_pci_fixups_resume_early;
  2675. end = __end_pci_fixups_resume_early;
  2676. break;
  2677. case pci_fixup_suspend:
  2678. start = __start_pci_fixups_suspend;
  2679. end = __end_pci_fixups_suspend;
  2680. break;
  2681. default:
  2682. /* stupid compiler warning, you would think with an enum... */
  2683. return;
  2684. }
  2685. pci_do_fixups(dev, start, end);
  2686. }
  2687. EXPORT_SYMBOL(pci_fixup_device);
  2688. static int __init pci_apply_final_quirks(void)
  2689. {
  2690. struct pci_dev *dev = NULL;
  2691. u8 cls = 0;
  2692. u8 tmp;
  2693. if (pci_cache_line_size)
  2694. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2695. pci_cache_line_size << 2);
  2696. for_each_pci_dev(dev) {
  2697. pci_fixup_device(pci_fixup_final, dev);
  2698. /*
  2699. * If arch hasn't set it explicitly yet, use the CLS
  2700. * value shared by all PCI devices. If there's a
  2701. * mismatch, fall back to the default value.
  2702. */
  2703. if (!pci_cache_line_size) {
  2704. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2705. if (!cls)
  2706. cls = tmp;
  2707. if (!tmp || cls == tmp)
  2708. continue;
  2709. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2710. "using %u bytes\n", cls << 2, tmp << 2,
  2711. pci_dfl_cache_line_size << 2);
  2712. pci_cache_line_size = pci_dfl_cache_line_size;
  2713. }
  2714. }
  2715. if (!pci_cache_line_size) {
  2716. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2717. cls << 2, pci_dfl_cache_line_size << 2);
  2718. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2719. }
  2720. return 0;
  2721. }
  2722. fs_initcall_sync(pci_apply_final_quirks);
  2723. /*
  2724. * Followings are device-specific reset methods which can be used to
  2725. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2726. * not available.
  2727. */
  2728. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2729. {
  2730. int pos;
  2731. /* only implement PCI_CLASS_SERIAL_USB at present */
  2732. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2733. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2734. if (!pos)
  2735. return -ENOTTY;
  2736. if (probe)
  2737. return 0;
  2738. pci_write_config_byte(dev, pos + 0x4, 1);
  2739. msleep(100);
  2740. return 0;
  2741. } else {
  2742. return -ENOTTY;
  2743. }
  2744. }
  2745. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2746. {
  2747. int pos;
  2748. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2749. if (!pos)
  2750. return -ENOTTY;
  2751. if (probe)
  2752. return 0;
  2753. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2754. PCI_EXP_DEVCTL_BCR_FLR);
  2755. msleep(100);
  2756. return 0;
  2757. }
  2758. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2759. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2760. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2761. reset_intel_82599_sfp_virtfn },
  2762. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2763. reset_intel_generic_dev },
  2764. { 0 }
  2765. };
  2766. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2767. {
  2768. const struct pci_dev_reset_methods *i;
  2769. for (i = pci_dev_reset_methods; i->reset; i++) {
  2770. if ((i->vendor == dev->vendor ||
  2771. i->vendor == (u16)PCI_ANY_ID) &&
  2772. (i->device == dev->device ||
  2773. i->device == (u16)PCI_ANY_ID))
  2774. return i->reset(dev, probe);
  2775. }
  2776. return -ENOTTY;
  2777. }