cikd.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  27. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  28. #define VGA_HDP_CONTROL 0x328
  29. #define VGA_MEMORY_DISABLE (1 << 4)
  30. #define DMIF_ADDR_CALC 0xC00
  31. #define SRBM_GFX_CNTL 0xE44
  32. #define PIPEID(x) ((x) << 0)
  33. #define MEID(x) ((x) << 2)
  34. #define VMID(x) ((x) << 4)
  35. #define QUEUEID(x) ((x) << 8)
  36. #define SRBM_STATUS2 0xE4C
  37. #define SRBM_STATUS 0xE50
  38. #define VM_L2_CNTL 0x1400
  39. #define ENABLE_L2_CACHE (1 << 0)
  40. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  41. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  42. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  43. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  44. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  45. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  46. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  47. #define VM_L2_CNTL2 0x1404
  48. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  49. #define INVALIDATE_L2_CACHE (1 << 1)
  50. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  51. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  52. #define INVALIDATE_ONLY_PTE_CACHES 1
  53. #define INVALIDATE_ONLY_PDE_CACHES 2
  54. #define VM_L2_CNTL3 0x1408
  55. #define BANK_SELECT(x) ((x) << 0)
  56. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  57. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  58. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  59. #define VM_L2_STATUS 0x140C
  60. #define L2_BUSY (1 << 0)
  61. #define VM_CONTEXT0_CNTL 0x1410
  62. #define ENABLE_CONTEXT (1 << 0)
  63. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  64. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  65. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  66. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  67. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  68. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  69. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  70. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  71. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  72. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  73. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  74. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  75. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  76. #define VM_CONTEXT1_CNTL 0x1414
  77. #define VM_CONTEXT0_CNTL2 0x1430
  78. #define VM_CONTEXT1_CNTL2 0x1434
  79. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  80. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  81. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  82. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  83. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  84. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  85. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  86. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  87. #define VM_INVALIDATE_REQUEST 0x1478
  88. #define VM_INVALIDATE_RESPONSE 0x147c
  89. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  90. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  91. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  92. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  93. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  94. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  95. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  96. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  97. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  98. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  99. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  100. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  101. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  102. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  103. #define MC_SHARED_CHMAP 0x2004
  104. #define NOOFCHAN_SHIFT 12
  105. #define NOOFCHAN_MASK 0x0000f000
  106. #define MC_SHARED_CHREMAP 0x2008
  107. #define CHUB_CONTROL 0x1864
  108. #define BYPASS_VM (1 << 0)
  109. #define MC_VM_FB_LOCATION 0x2024
  110. #define MC_VM_AGP_TOP 0x2028
  111. #define MC_VM_AGP_BOT 0x202C
  112. #define MC_VM_AGP_BASE 0x2030
  113. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  114. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  115. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  116. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  117. #define ENABLE_L1_TLB (1 << 0)
  118. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  119. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  120. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  121. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  122. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  123. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  124. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  125. #define MC_VM_FB_OFFSET 0x2068
  126. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  127. #define MC_ARB_RAMCFG 0x2760
  128. #define NOOFBANK_SHIFT 0
  129. #define NOOFBANK_MASK 0x00000003
  130. #define NOOFRANK_SHIFT 2
  131. #define NOOFRANK_MASK 0x00000004
  132. #define NOOFROWS_SHIFT 3
  133. #define NOOFROWS_MASK 0x00000038
  134. #define NOOFCOLS_SHIFT 6
  135. #define NOOFCOLS_MASK 0x000000C0
  136. #define CHANSIZE_SHIFT 8
  137. #define CHANSIZE_MASK 0x00000100
  138. #define NOOFGROUPS_SHIFT 12
  139. #define NOOFGROUPS_MASK 0x00001000
  140. #define MC_SEQ_SUP_CNTL 0x28c8
  141. #define RUN_MASK (1 << 0)
  142. #define MC_SEQ_SUP_PGM 0x28cc
  143. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  144. #define TRAIN_DONE_D0 (1 << 30)
  145. #define TRAIN_DONE_D1 (1 << 31)
  146. #define MC_IO_PAD_CNTL_D0 0x29d0
  147. #define MEM_FALL_OUT_CMD (1 << 8)
  148. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  149. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  150. #define HDP_HOST_PATH_CNTL 0x2C00
  151. #define HDP_NONSURFACE_BASE 0x2C04
  152. #define HDP_NONSURFACE_INFO 0x2C08
  153. #define HDP_NONSURFACE_SIZE 0x2C0C
  154. #define HDP_ADDR_CONFIG 0x2F48
  155. #define HDP_MISC_CNTL 0x2F4C
  156. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  157. #define CONFIG_MEMSIZE 0x5428
  158. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  159. #define BIF_FB_EN 0x5490
  160. #define FB_READ_EN (1 << 0)
  161. #define FB_WRITE_EN (1 << 1)
  162. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  163. #define GPU_HDP_FLUSH_REQ 0x54DC
  164. #define GPU_HDP_FLUSH_DONE 0x54E0
  165. #define CP0 (1 << 0)
  166. #define CP1 (1 << 1)
  167. #define CP2 (1 << 2)
  168. #define CP3 (1 << 3)
  169. #define CP4 (1 << 4)
  170. #define CP5 (1 << 5)
  171. #define CP6 (1 << 6)
  172. #define CP7 (1 << 7)
  173. #define CP8 (1 << 8)
  174. #define CP9 (1 << 9)
  175. #define SDMA0 (1 << 10)
  176. #define SDMA1 (1 << 11)
  177. #define GRBM_CNTL 0x8000
  178. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  179. #define GRBM_STATUS2 0x8008
  180. #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
  181. #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
  182. #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
  183. #define ME1PIPE0_RQ_PENDING (1 << 6)
  184. #define ME1PIPE1_RQ_PENDING (1 << 7)
  185. #define ME1PIPE2_RQ_PENDING (1 << 8)
  186. #define ME1PIPE3_RQ_PENDING (1 << 9)
  187. #define ME2PIPE0_RQ_PENDING (1 << 10)
  188. #define ME2PIPE1_RQ_PENDING (1 << 11)
  189. #define ME2PIPE2_RQ_PENDING (1 << 12)
  190. #define ME2PIPE3_RQ_PENDING (1 << 13)
  191. #define RLC_RQ_PENDING (1 << 14)
  192. #define RLC_BUSY (1 << 24)
  193. #define TC_BUSY (1 << 25)
  194. #define CPF_BUSY (1 << 28)
  195. #define CPC_BUSY (1 << 29)
  196. #define CPG_BUSY (1 << 30)
  197. #define GRBM_STATUS 0x8010
  198. #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
  199. #define SRBM_RQ_PENDING (1 << 5)
  200. #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
  201. #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
  202. #define GDS_DMA_RQ_PENDING (1 << 9)
  203. #define DB_CLEAN (1 << 12)
  204. #define CB_CLEAN (1 << 13)
  205. #define TA_BUSY (1 << 14)
  206. #define GDS_BUSY (1 << 15)
  207. #define WD_BUSY_NO_DMA (1 << 16)
  208. #define VGT_BUSY (1 << 17)
  209. #define IA_BUSY_NO_DMA (1 << 18)
  210. #define IA_BUSY (1 << 19)
  211. #define SX_BUSY (1 << 20)
  212. #define WD_BUSY (1 << 21)
  213. #define SPI_BUSY (1 << 22)
  214. #define BCI_BUSY (1 << 23)
  215. #define SC_BUSY (1 << 24)
  216. #define PA_BUSY (1 << 25)
  217. #define DB_BUSY (1 << 26)
  218. #define CP_COHERENCY_BUSY (1 << 28)
  219. #define CP_BUSY (1 << 29)
  220. #define CB_BUSY (1 << 30)
  221. #define GUI_ACTIVE (1 << 31)
  222. #define GRBM_STATUS_SE0 0x8014
  223. #define GRBM_STATUS_SE1 0x8018
  224. #define GRBM_STATUS_SE2 0x8038
  225. #define GRBM_STATUS_SE3 0x803C
  226. #define SE_DB_CLEAN (1 << 1)
  227. #define SE_CB_CLEAN (1 << 2)
  228. #define SE_BCI_BUSY (1 << 22)
  229. #define SE_VGT_BUSY (1 << 23)
  230. #define SE_PA_BUSY (1 << 24)
  231. #define SE_TA_BUSY (1 << 25)
  232. #define SE_SX_BUSY (1 << 26)
  233. #define SE_SPI_BUSY (1 << 27)
  234. #define SE_SC_BUSY (1 << 29)
  235. #define SE_DB_BUSY (1 << 30)
  236. #define SE_CB_BUSY (1 << 31)
  237. #define GRBM_SOFT_RESET 0x8020
  238. #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
  239. #define SOFT_RESET_RLC (1 << 2) /* RLC */
  240. #define SOFT_RESET_GFX (1 << 16) /* GFX */
  241. #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
  242. #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
  243. #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
  244. #define CP_MEC_CNTL 0x8234
  245. #define MEC_ME2_HALT (1 << 28)
  246. #define MEC_ME1_HALT (1 << 30)
  247. #define CP_MEC_CNTL 0x8234
  248. #define MEC_ME2_HALT (1 << 28)
  249. #define MEC_ME1_HALT (1 << 30)
  250. #define CP_ME_CNTL 0x86D8
  251. #define CP_CE_HALT (1 << 24)
  252. #define CP_PFP_HALT (1 << 26)
  253. #define CP_ME_HALT (1 << 28)
  254. #define CP_RB0_RPTR 0x8700
  255. #define CP_RB_WPTR_DELAY 0x8704
  256. #define CP_MEQ_THRESHOLDS 0x8764
  257. #define MEQ1_START(x) ((x) << 0)
  258. #define MEQ2_START(x) ((x) << 8)
  259. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  260. #define VGT_CACHE_INVALIDATION 0x88C4
  261. #define CACHE_INVALIDATION(x) ((x) << 0)
  262. #define VC_ONLY 0
  263. #define TC_ONLY 1
  264. #define VC_AND_TC 2
  265. #define AUTO_INVLD_EN(x) ((x) << 6)
  266. #define NO_AUTO 0
  267. #define ES_AUTO 1
  268. #define GS_AUTO 2
  269. #define ES_AND_GS_AUTO 3
  270. #define VGT_GS_VERTEX_REUSE 0x88D4
  271. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  272. #define INACTIVE_CUS_MASK 0xFFFF0000
  273. #define INACTIVE_CUS_SHIFT 16
  274. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  275. #define PA_CL_ENHANCE 0x8A14
  276. #define CLIP_VTX_REORDER_ENA (1 << 0)
  277. #define NUM_CLIP_SEQ(x) ((x) << 1)
  278. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  279. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  280. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  281. #define PA_SC_FIFO_SIZE 0x8BCC
  282. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  283. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  284. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  285. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  286. #define PA_SC_ENHANCE 0x8BF0
  287. #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
  288. #define DISABLE_PA_SC_GUIDANCE (1 << 13)
  289. #define SQ_CONFIG 0x8C00
  290. #define SH_MEM_BASES 0x8C28
  291. /* if PTR32, these are the bases for scratch and lds */
  292. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  293. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  294. #define SH_MEM_APE1_BASE 0x8C2C
  295. /* if PTR32, this is the base location of GPUVM */
  296. #define SH_MEM_APE1_LIMIT 0x8C30
  297. /* if PTR32, this is the upper limit of GPUVM */
  298. #define SH_MEM_CONFIG 0x8C34
  299. #define PTR32 (1 << 0)
  300. #define ALIGNMENT_MODE(x) ((x) << 2)
  301. #define SH_MEM_ALIGNMENT_MODE_DWORD 0
  302. #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
  303. #define SH_MEM_ALIGNMENT_MODE_STRICT 2
  304. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  305. #define DEFAULT_MTYPE(x) ((x) << 4)
  306. #define APE1_MTYPE(x) ((x) << 7)
  307. #define SX_DEBUG_1 0x9060
  308. #define SPI_CONFIG_CNTL 0x9100
  309. #define SPI_CONFIG_CNTL_1 0x913C
  310. #define VTX_DONE_DELAY(x) ((x) << 0)
  311. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  312. #define TA_CNTL_AUX 0x9508
  313. #define DB_DEBUG 0x9830
  314. #define DB_DEBUG2 0x9834
  315. #define DB_DEBUG3 0x9838
  316. #define CC_RB_BACKEND_DISABLE 0x98F4
  317. #define BACKEND_DISABLE(x) ((x) << 16)
  318. #define GB_ADDR_CONFIG 0x98F8
  319. #define NUM_PIPES(x) ((x) << 0)
  320. #define NUM_PIPES_MASK 0x00000007
  321. #define NUM_PIPES_SHIFT 0
  322. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  323. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  324. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  325. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  326. #define NUM_SHADER_ENGINES_MASK 0x00003000
  327. #define NUM_SHADER_ENGINES_SHIFT 12
  328. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  329. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  330. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  331. #define ROW_SIZE(x) ((x) << 28)
  332. #define ROW_SIZE_MASK 0x30000000
  333. #define ROW_SIZE_SHIFT 28
  334. #define GB_TILE_MODE0 0x9910
  335. # define ARRAY_MODE(x) ((x) << 2)
  336. # define ARRAY_LINEAR_GENERAL 0
  337. # define ARRAY_LINEAR_ALIGNED 1
  338. # define ARRAY_1D_TILED_THIN1 2
  339. # define ARRAY_2D_TILED_THIN1 4
  340. # define ARRAY_PRT_TILED_THIN1 5
  341. # define ARRAY_PRT_2D_TILED_THIN1 6
  342. # define PIPE_CONFIG(x) ((x) << 6)
  343. # define ADDR_SURF_P2 0
  344. # define ADDR_SURF_P4_8x16 4
  345. # define ADDR_SURF_P4_16x16 5
  346. # define ADDR_SURF_P4_16x32 6
  347. # define ADDR_SURF_P4_32x32 7
  348. # define ADDR_SURF_P8_16x16_8x16 8
  349. # define ADDR_SURF_P8_16x32_8x16 9
  350. # define ADDR_SURF_P8_32x32_8x16 10
  351. # define ADDR_SURF_P8_16x32_16x16 11
  352. # define ADDR_SURF_P8_32x32_16x16 12
  353. # define ADDR_SURF_P8_32x32_16x32 13
  354. # define ADDR_SURF_P8_32x64_32x32 14
  355. # define TILE_SPLIT(x) ((x) << 11)
  356. # define ADDR_SURF_TILE_SPLIT_64B 0
  357. # define ADDR_SURF_TILE_SPLIT_128B 1
  358. # define ADDR_SURF_TILE_SPLIT_256B 2
  359. # define ADDR_SURF_TILE_SPLIT_512B 3
  360. # define ADDR_SURF_TILE_SPLIT_1KB 4
  361. # define ADDR_SURF_TILE_SPLIT_2KB 5
  362. # define ADDR_SURF_TILE_SPLIT_4KB 6
  363. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  364. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  365. # define ADDR_SURF_THIN_MICRO_TILING 1
  366. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  367. # define ADDR_SURF_ROTATED_MICRO_TILING 3
  368. # define SAMPLE_SPLIT(x) ((x) << 25)
  369. # define ADDR_SURF_SAMPLE_SPLIT_1 0
  370. # define ADDR_SURF_SAMPLE_SPLIT_2 1
  371. # define ADDR_SURF_SAMPLE_SPLIT_4 2
  372. # define ADDR_SURF_SAMPLE_SPLIT_8 3
  373. #define GB_MACROTILE_MODE0 0x9990
  374. # define BANK_WIDTH(x) ((x) << 0)
  375. # define ADDR_SURF_BANK_WIDTH_1 0
  376. # define ADDR_SURF_BANK_WIDTH_2 1
  377. # define ADDR_SURF_BANK_WIDTH_4 2
  378. # define ADDR_SURF_BANK_WIDTH_8 3
  379. # define BANK_HEIGHT(x) ((x) << 2)
  380. # define ADDR_SURF_BANK_HEIGHT_1 0
  381. # define ADDR_SURF_BANK_HEIGHT_2 1
  382. # define ADDR_SURF_BANK_HEIGHT_4 2
  383. # define ADDR_SURF_BANK_HEIGHT_8 3
  384. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  385. # define ADDR_SURF_MACRO_ASPECT_1 0
  386. # define ADDR_SURF_MACRO_ASPECT_2 1
  387. # define ADDR_SURF_MACRO_ASPECT_4 2
  388. # define ADDR_SURF_MACRO_ASPECT_8 3
  389. # define NUM_BANKS(x) ((x) << 6)
  390. # define ADDR_SURF_2_BANK 0
  391. # define ADDR_SURF_4_BANK 1
  392. # define ADDR_SURF_8_BANK 2
  393. # define ADDR_SURF_16_BANK 3
  394. #define CB_HW_CONTROL 0x9A10
  395. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  396. #define BACKEND_DISABLE_MASK 0x00FF0000
  397. #define BACKEND_DISABLE_SHIFT 16
  398. #define TCP_CHAN_STEER_LO 0xac0c
  399. #define TCP_CHAN_STEER_HI 0xac10
  400. #define TC_CFG_L1_LOAD_POLICY0 0xAC68
  401. #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
  402. #define TC_CFG_L1_STORE_POLICY 0xAC70
  403. #define TC_CFG_L2_LOAD_POLICY0 0xAC74
  404. #define TC_CFG_L2_LOAD_POLICY1 0xAC78
  405. #define TC_CFG_L2_STORE_POLICY0 0xAC7C
  406. #define TC_CFG_L2_STORE_POLICY1 0xAC80
  407. #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
  408. #define TC_CFG_L1_VOLATILE 0xAC88
  409. #define TC_CFG_L2_VOLATILE 0xAC8C
  410. #define CP_RB0_BASE 0xC100
  411. #define CP_RB0_CNTL 0xC104
  412. #define RB_BUFSZ(x) ((x) << 0)
  413. #define RB_BLKSZ(x) ((x) << 8)
  414. #define BUF_SWAP_32BIT (2 << 16)
  415. #define RB_NO_UPDATE (1 << 27)
  416. #define RB_RPTR_WR_ENA (1 << 31)
  417. #define CP_RB0_RPTR_ADDR 0xC10C
  418. #define RB_RPTR_SWAP_32BIT (2 << 0)
  419. #define CP_RB0_RPTR_ADDR_HI 0xC110
  420. #define CP_RB0_WPTR 0xC114
  421. #define CP_DEVICE_ID 0xC12C
  422. #define CP_ENDIAN_SWAP 0xC140
  423. #define CP_RB_VMID 0xC144
  424. #define CP_PFP_UCODE_ADDR 0xC150
  425. #define CP_PFP_UCODE_DATA 0xC154
  426. #define CP_ME_RAM_RADDR 0xC158
  427. #define CP_ME_RAM_WADDR 0xC15C
  428. #define CP_ME_RAM_DATA 0xC160
  429. #define CP_CE_UCODE_ADDR 0xC168
  430. #define CP_CE_UCODE_DATA 0xC16C
  431. #define CP_MEC_ME1_UCODE_ADDR 0xC170
  432. #define CP_MEC_ME1_UCODE_DATA 0xC174
  433. #define CP_MEC_ME2_UCODE_ADDR 0xC178
  434. #define CP_MEC_ME2_UCODE_DATA 0xC17C
  435. #define CP_INT_CNTL_RING0 0xC1A8
  436. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  437. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  438. # define PRIV_INSTR_INT_ENABLE (1 << 22)
  439. # define PRIV_REG_INT_ENABLE (1 << 23)
  440. # define TIME_STAMP_INT_ENABLE (1 << 26)
  441. # define CP_RINGID2_INT_ENABLE (1 << 29)
  442. # define CP_RINGID1_INT_ENABLE (1 << 30)
  443. # define CP_RINGID0_INT_ENABLE (1 << 31)
  444. #define CP_MAX_CONTEXT 0xC2B8
  445. #define CP_RB0_BASE_HI 0xC2C4
  446. #define RLC_CNTL 0xC300
  447. # define RLC_ENABLE (1 << 0)
  448. #define RLC_MC_CNTL 0xC30C
  449. #define RLC_LB_CNTR_MAX 0xC348
  450. #define RLC_LB_CNTL 0xC364
  451. #define RLC_LB_CNTR_INIT 0xC36C
  452. #define RLC_SAVE_AND_RESTORE_BASE 0xC374
  453. #define RLC_DRIVER_DMA_STATUS 0xC378
  454. #define RLC_GPM_UCODE_ADDR 0xC388
  455. #define RLC_GPM_UCODE_DATA 0xC38C
  456. #define RLC_UCODE_CNTL 0xC39C
  457. #define RLC_CGCG_CGLS_CTRL 0xC424
  458. #define RLC_LB_INIT_CU_MASK 0xC43C
  459. #define RLC_LB_PARAMS 0xC444
  460. #define RLC_SERDES_CU_MASTER_BUSY 0xC484
  461. #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
  462. # define SE_MASTER_BUSY_MASK 0x0000ffff
  463. # define GC_MASTER_BUSY (1 << 16)
  464. # define TC0_MASTER_BUSY (1 << 17)
  465. # define TC1_MASTER_BUSY (1 << 18)
  466. #define RLC_GPM_SCRATCH_ADDR 0xC4B0
  467. #define RLC_GPM_SCRATCH_DATA 0xC4B4
  468. #define PA_SC_RASTER_CONFIG 0x28350
  469. # define RASTER_CONFIG_RB_MAP_0 0
  470. # define RASTER_CONFIG_RB_MAP_1 1
  471. # define RASTER_CONFIG_RB_MAP_2 2
  472. # define RASTER_CONFIG_RB_MAP_3 3
  473. #define VGT_EVENT_INITIATOR 0x28a90
  474. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  475. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  476. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  477. # define CACHE_FLUSH_TS (4 << 0)
  478. # define CACHE_FLUSH (6 << 0)
  479. # define CS_PARTIAL_FLUSH (7 << 0)
  480. # define VGT_STREAMOUT_RESET (10 << 0)
  481. # define END_OF_PIPE_INCR_DE (11 << 0)
  482. # define END_OF_PIPE_IB_END (12 << 0)
  483. # define RST_PIX_CNT (13 << 0)
  484. # define VS_PARTIAL_FLUSH (15 << 0)
  485. # define PS_PARTIAL_FLUSH (16 << 0)
  486. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  487. # define ZPASS_DONE (21 << 0)
  488. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  489. # define PERFCOUNTER_START (23 << 0)
  490. # define PERFCOUNTER_STOP (24 << 0)
  491. # define PIPELINESTAT_START (25 << 0)
  492. # define PIPELINESTAT_STOP (26 << 0)
  493. # define PERFCOUNTER_SAMPLE (27 << 0)
  494. # define SAMPLE_PIPELINESTAT (30 << 0)
  495. # define SO_VGT_STREAMOUT_FLUSH (31 << 0)
  496. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  497. # define RESET_VTX_CNT (33 << 0)
  498. # define VGT_FLUSH (36 << 0)
  499. # define BOTTOM_OF_PIPE_TS (40 << 0)
  500. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  501. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  502. # define FLUSH_AND_INV_DB_META (44 << 0)
  503. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  504. # define FLUSH_AND_INV_CB_META (46 << 0)
  505. # define CS_DONE (47 << 0)
  506. # define PS_DONE (48 << 0)
  507. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  508. # define THREAD_TRACE_START (51 << 0)
  509. # define THREAD_TRACE_STOP (52 << 0)
  510. # define THREAD_TRACE_FLUSH (54 << 0)
  511. # define THREAD_TRACE_FINISH (55 << 0)
  512. # define PIXEL_PIPE_STAT_CONTROL (56 << 0)
  513. # define PIXEL_PIPE_STAT_DUMP (57 << 0)
  514. # define PIXEL_PIPE_STAT_RESET (58 << 0)
  515. #define SCRATCH_REG0 0x30100
  516. #define SCRATCH_REG1 0x30104
  517. #define SCRATCH_REG2 0x30108
  518. #define SCRATCH_REG3 0x3010C
  519. #define SCRATCH_REG4 0x30110
  520. #define SCRATCH_REG5 0x30114
  521. #define SCRATCH_REG6 0x30118
  522. #define SCRATCH_REG7 0x3011C
  523. #define SCRATCH_UMSK 0x30140
  524. #define SCRATCH_ADDR 0x30144
  525. #define CP_SEM_WAIT_TIMER 0x301BC
  526. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
  527. #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
  528. #define GRBM_GFX_INDEX 0x30800
  529. #define INSTANCE_INDEX(x) ((x) << 0)
  530. #define SH_INDEX(x) ((x) << 8)
  531. #define SE_INDEX(x) ((x) << 16)
  532. #define SH_BROADCAST_WRITES (1 << 29)
  533. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  534. #define SE_BROADCAST_WRITES (1 << 31)
  535. #define VGT_ESGS_RING_SIZE 0x30900
  536. #define VGT_GSVS_RING_SIZE 0x30904
  537. #define VGT_PRIMITIVE_TYPE 0x30908
  538. #define VGT_INDEX_TYPE 0x3090C
  539. #define VGT_NUM_INDICES 0x30930
  540. #define VGT_NUM_INSTANCES 0x30934
  541. #define VGT_TF_RING_SIZE 0x30938
  542. #define VGT_HS_OFFCHIP_PARAM 0x3093C
  543. #define VGT_TF_MEMORY_BASE 0x30940
  544. #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
  545. #define PA_SC_LINE_STIPPLE_STATE 0x30a04
  546. #define SQC_CACHES 0x30d20
  547. #define CP_PERFMON_CNTL 0x36020
  548. #define CGTS_TCC_DISABLE 0x3c00c
  549. #define CGTS_USER_TCC_DISABLE 0x3c010
  550. #define TCC_DISABLE_MASK 0xFFFF0000
  551. #define TCC_DISABLE_SHIFT 16
  552. #define CB_CGTT_SCLK_CTRL 0x3c2a0
  553. /*
  554. * PM4
  555. */
  556. #define PACKET_TYPE0 0
  557. #define PACKET_TYPE1 1
  558. #define PACKET_TYPE2 2
  559. #define PACKET_TYPE3 3
  560. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  561. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  562. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  563. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  564. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  565. (((reg) >> 2) & 0xFFFF) | \
  566. ((n) & 0x3FFF) << 16)
  567. #define CP_PACKET2 0x80000000
  568. #define PACKET2_PAD_SHIFT 0
  569. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  570. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  571. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  572. (((op) & 0xFF) << 8) | \
  573. ((n) & 0x3FFF) << 16)
  574. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  575. /* Packet 3 types */
  576. #define PACKET3_NOP 0x10
  577. #define PACKET3_SET_BASE 0x11
  578. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  579. #define CE_PARTITION_BASE 3
  580. #define PACKET3_CLEAR_STATE 0x12
  581. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  582. #define PACKET3_DISPATCH_DIRECT 0x15
  583. #define PACKET3_DISPATCH_INDIRECT 0x16
  584. #define PACKET3_ATOMIC_GDS 0x1D
  585. #define PACKET3_ATOMIC_MEM 0x1E
  586. #define PACKET3_OCCLUSION_QUERY 0x1F
  587. #define PACKET3_SET_PREDICATION 0x20
  588. #define PACKET3_REG_RMW 0x21
  589. #define PACKET3_COND_EXEC 0x22
  590. #define PACKET3_PRED_EXEC 0x23
  591. #define PACKET3_DRAW_INDIRECT 0x24
  592. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  593. #define PACKET3_INDEX_BASE 0x26
  594. #define PACKET3_DRAW_INDEX_2 0x27
  595. #define PACKET3_CONTEXT_CONTROL 0x28
  596. #define PACKET3_INDEX_TYPE 0x2A
  597. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  598. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  599. #define PACKET3_NUM_INSTANCES 0x2F
  600. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  601. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  602. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  603. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  604. #define PACKET3_DRAW_PREAMBLE 0x36
  605. #define PACKET3_WRITE_DATA 0x37
  606. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  607. /* 0 - register
  608. * 1 - memory (sync - via GRBM)
  609. * 2 - gl2
  610. * 3 - gds
  611. * 4 - reserved
  612. * 5 - memory (async - direct)
  613. */
  614. #define WR_ONE_ADDR (1 << 16)
  615. #define WR_CONFIRM (1 << 20)
  616. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  617. /* 0 - LRU
  618. * 1 - Stream
  619. */
  620. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  621. /* 0 - me
  622. * 1 - pfp
  623. * 2 - ce
  624. */
  625. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  626. #define PACKET3_MEM_SEMAPHORE 0x39
  627. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  628. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  629. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  630. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  631. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  632. #define PACKET3_COPY_DW 0x3B
  633. #define PACKET3_WAIT_REG_MEM 0x3C
  634. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  635. /* 0 - always
  636. * 1 - <
  637. * 2 - <=
  638. * 3 - ==
  639. * 4 - !=
  640. * 5 - >=
  641. * 6 - >
  642. */
  643. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  644. /* 0 - reg
  645. * 1 - mem
  646. */
  647. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  648. /* 0 - wait_reg_mem
  649. * 1 - wr_wait_wr_reg
  650. */
  651. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  652. /* 0 - me
  653. * 1 - pfp
  654. */
  655. #define PACKET3_INDIRECT_BUFFER 0x3F
  656. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  657. #define INDIRECT_BUFFER_VALID (1 << 23)
  658. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  659. /* 0 - LRU
  660. * 1 - Stream
  661. * 2 - Bypass
  662. */
  663. #define PACKET3_COPY_DATA 0x40
  664. #define PACKET3_PFP_SYNC_ME 0x42
  665. #define PACKET3_SURFACE_SYNC 0x43
  666. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  667. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  668. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  669. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  670. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  671. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  672. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  673. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  674. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  675. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  676. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  677. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  678. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  679. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  680. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  681. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  682. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  683. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  684. # define PACKET3_CB_ACTION_ENA (1 << 25)
  685. # define PACKET3_DB_ACTION_ENA (1 << 26)
  686. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  687. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  688. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  689. #define PACKET3_COND_WRITE 0x45
  690. #define PACKET3_EVENT_WRITE 0x46
  691. #define EVENT_TYPE(x) ((x) << 0)
  692. #define EVENT_INDEX(x) ((x) << 8)
  693. /* 0 - any non-TS event
  694. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  695. * 2 - SAMPLE_PIPELINESTAT
  696. * 3 - SAMPLE_STREAMOUTSTAT*
  697. * 4 - *S_PARTIAL_FLUSH
  698. * 5 - EOP events
  699. * 6 - EOS events
  700. */
  701. #define PACKET3_EVENT_WRITE_EOP 0x47
  702. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  703. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  704. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  705. #define EOP_TCL1_ACTION_EN (1 << 16)
  706. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  707. #define EOP_CACHE_POLICY(x) ((x) << 25)
  708. /* 0 - LRU
  709. * 1 - Stream
  710. * 2 - Bypass
  711. */
  712. #define EOP_TCL2_VOLATILE (1 << 27)
  713. #define DATA_SEL(x) ((x) << 29)
  714. /* 0 - discard
  715. * 1 - send low 32bit data
  716. * 2 - send 64bit data
  717. * 3 - send 64bit GPU counter value
  718. * 4 - send 64bit sys counter value
  719. */
  720. #define INT_SEL(x) ((x) << 24)
  721. /* 0 - none
  722. * 1 - interrupt only (DATA_SEL = 0)
  723. * 2 - interrupt when data write is confirmed
  724. */
  725. #define DST_SEL(x) ((x) << 16)
  726. /* 0 - MC
  727. * 1 - TC/L2
  728. */
  729. #define PACKET3_EVENT_WRITE_EOS 0x48
  730. #define PACKET3_RELEASE_MEM 0x49
  731. #define PACKET3_PREAMBLE_CNTL 0x4A
  732. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  733. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  734. #define PACKET3_DMA_DATA 0x50
  735. #define PACKET3_AQUIRE_MEM 0x58
  736. #define PACKET3_REWIND 0x59
  737. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  738. #define PACKET3_LOAD_SH_REG 0x5F
  739. #define PACKET3_LOAD_CONFIG_REG 0x60
  740. #define PACKET3_LOAD_CONTEXT_REG 0x61
  741. #define PACKET3_SET_CONFIG_REG 0x68
  742. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  743. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  744. #define PACKET3_SET_CONTEXT_REG 0x69
  745. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  746. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  747. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  748. #define PACKET3_SET_SH_REG 0x76
  749. #define PACKET3_SET_SH_REG_START 0x0000b000
  750. #define PACKET3_SET_SH_REG_END 0x0000c000
  751. #define PACKET3_SET_SH_REG_OFFSET 0x77
  752. #define PACKET3_SET_QUEUE_REG 0x78
  753. #define PACKET3_SET_UCONFIG_REG 0x79
  754. #define PACKET3_SET_UCONFIG_REG_START 0x00030000
  755. #define PACKET3_SET_UCONFIG_REG_END 0x00031000
  756. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  757. #define PACKET3_SCRATCH_RAM_READ 0x7E
  758. #define PACKET3_LOAD_CONST_RAM 0x80
  759. #define PACKET3_WRITE_CONST_RAM 0x81
  760. #define PACKET3_DUMP_CONST_RAM 0x83
  761. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  762. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  763. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  764. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  765. #define PACKET3_SWITCH_BUFFER 0x8B
  766. #endif