qla_mbx.c 129 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. /*
  12. * qla2x00_mailbox_command
  13. * Issue mailbox command and waits for completion.
  14. *
  15. * Input:
  16. * ha = adapter block pointer.
  17. * mcp = driver internal mbx struct pointer.
  18. *
  19. * Output:
  20. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  21. *
  22. * Returns:
  23. * 0 : QLA_SUCCESS = cmd performed success
  24. * 1 : QLA_FUNCTION_FAILED (error encountered)
  25. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  26. *
  27. * Context:
  28. * Kernel context.
  29. */
  30. static int
  31. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  32. {
  33. int rval;
  34. unsigned long flags = 0;
  35. device_reg_t __iomem *reg;
  36. uint8_t abort_active;
  37. uint8_t io_lock_on;
  38. uint16_t command = 0;
  39. uint16_t *iptr;
  40. uint16_t __iomem *optr;
  41. uint32_t cnt;
  42. uint32_t mboxes;
  43. unsigned long wait_time;
  44. struct qla_hw_data *ha = vha->hw;
  45. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  46. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  47. if (ha->pdev->error_state > pci_channel_io_frozen) {
  48. ql_log(ql_log_warn, vha, 0x1001,
  49. "error_state is greater than pci_channel_io_frozen, "
  50. "exiting.\n");
  51. return QLA_FUNCTION_TIMEOUT;
  52. }
  53. if (vha->device_flags & DFLG_DEV_FAILED) {
  54. ql_log(ql_log_warn, vha, 0x1002,
  55. "Device in failed state, exiting.\n");
  56. return QLA_FUNCTION_TIMEOUT;
  57. }
  58. reg = ha->iobase;
  59. io_lock_on = base_vha->flags.init_done;
  60. rval = QLA_SUCCESS;
  61. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  62. if (ha->flags.pci_channel_io_perm_failure) {
  63. ql_log(ql_log_warn, vha, 0x1003,
  64. "Perm failure on EEH timeout MBX, exiting.\n");
  65. return QLA_FUNCTION_TIMEOUT;
  66. }
  67. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  68. /* Setting Link-Down error */
  69. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  70. ql_log(ql_log_warn, vha, 0x1004,
  71. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  72. return QLA_FUNCTION_TIMEOUT;
  73. }
  74. /*
  75. * Wait for active mailbox commands to finish by waiting at most tov
  76. * seconds. This is to serialize actual issuing of mailbox cmds during
  77. * non ISP abort time.
  78. */
  79. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  80. /* Timeout occurred. Return error. */
  81. ql_log(ql_log_warn, vha, 0x1005,
  82. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  83. mcp->mb[0]);
  84. return QLA_FUNCTION_TIMEOUT;
  85. }
  86. ha->flags.mbox_busy = 1;
  87. /* Save mailbox command for debug */
  88. ha->mcp = mcp;
  89. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  90. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  91. spin_lock_irqsave(&ha->hardware_lock, flags);
  92. /* Load mailbox registers. */
  93. if (IS_P3P_TYPE(ha))
  94. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  95. else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
  96. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  97. else
  98. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  99. iptr = mcp->mb;
  100. command = mcp->mb[0];
  101. mboxes = mcp->out_mb;
  102. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1111,
  103. "Mailbox registers (OUT):\n");
  104. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  105. if (IS_QLA2200(ha) && cnt == 8)
  106. optr =
  107. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  108. if (mboxes & BIT_0) {
  109. ql_dbg(ql_dbg_mbx, vha, 0x1112,
  110. "mbox[%d]<-0x%04x\n", cnt, *iptr);
  111. WRT_REG_WORD(optr, *iptr);
  112. }
  113. mboxes >>= 1;
  114. optr++;
  115. iptr++;
  116. }
  117. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  118. "I/O Address = %p.\n", optr);
  119. /* Issue set host interrupt command to send cmd out. */
  120. ha->flags.mbox_int = 0;
  121. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  122. /* Unlock mbx registers and wait for interrupt */
  123. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  124. "Going to unlock irq & waiting for interrupts. "
  125. "jiffies=%lx.\n", jiffies);
  126. /* Wait for mbx cmd completion until timeout */
  127. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  128. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  129. if (IS_P3P_TYPE(ha)) {
  130. if (RD_REG_DWORD(&reg->isp82.hint) &
  131. HINT_MBX_INT_PENDING) {
  132. spin_unlock_irqrestore(&ha->hardware_lock,
  133. flags);
  134. ha->flags.mbox_busy = 0;
  135. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  136. "Pending mailbox timeout, exiting.\n");
  137. rval = QLA_FUNCTION_TIMEOUT;
  138. goto premature_exit;
  139. }
  140. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  141. } else if (IS_FWI2_CAPABLE(ha))
  142. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  143. else
  144. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  145. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  146. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  147. mcp->tov * HZ)) {
  148. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  149. "cmd=%x Timeout.\n", command);
  150. spin_lock_irqsave(&ha->hardware_lock, flags);
  151. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  152. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  153. }
  154. } else {
  155. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  156. "Cmd=%x Polling Mode.\n", command);
  157. if (IS_P3P_TYPE(ha)) {
  158. if (RD_REG_DWORD(&reg->isp82.hint) &
  159. HINT_MBX_INT_PENDING) {
  160. spin_unlock_irqrestore(&ha->hardware_lock,
  161. flags);
  162. ha->flags.mbox_busy = 0;
  163. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  164. "Pending mailbox timeout, exiting.\n");
  165. rval = QLA_FUNCTION_TIMEOUT;
  166. goto premature_exit;
  167. }
  168. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  169. } else if (IS_FWI2_CAPABLE(ha))
  170. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  171. else
  172. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  173. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  174. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  175. while (!ha->flags.mbox_int) {
  176. if (time_after(jiffies, wait_time))
  177. break;
  178. /* Check for pending interrupts. */
  179. qla2x00_poll(ha->rsp_q_map[0]);
  180. if (!ha->flags.mbox_int &&
  181. !(IS_QLA2200(ha) &&
  182. command == MBC_LOAD_RISC_RAM_EXTENDED))
  183. msleep(10);
  184. } /* while */
  185. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  186. "Waited %d sec.\n",
  187. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  188. }
  189. /* Check whether we timed out */
  190. if (ha->flags.mbox_int) {
  191. uint16_t *iptr2;
  192. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  193. "Cmd=%x completed.\n", command);
  194. /* Got interrupt. Clear the flag. */
  195. ha->flags.mbox_int = 0;
  196. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  197. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  198. ha->flags.mbox_busy = 0;
  199. /* Setting Link-Down error */
  200. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  201. ha->mcp = NULL;
  202. rval = QLA_FUNCTION_FAILED;
  203. ql_log(ql_log_warn, vha, 0x1015,
  204. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  205. goto premature_exit;
  206. }
  207. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  208. rval = QLA_FUNCTION_FAILED;
  209. /* Load return mailbox registers. */
  210. iptr2 = mcp->mb;
  211. iptr = (uint16_t *)&ha->mailbox_out[0];
  212. mboxes = mcp->in_mb;
  213. ql_dbg(ql_dbg_mbx, vha, 0x1113,
  214. "Mailbox registers (IN):\n");
  215. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  216. if (mboxes & BIT_0) {
  217. *iptr2 = *iptr;
  218. ql_dbg(ql_dbg_mbx, vha, 0x1114,
  219. "mbox[%d]->0x%04x\n", cnt, *iptr2);
  220. }
  221. mboxes >>= 1;
  222. iptr2++;
  223. iptr++;
  224. }
  225. } else {
  226. uint16_t mb0;
  227. uint32_t ictrl;
  228. if (IS_FWI2_CAPABLE(ha)) {
  229. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  230. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  231. } else {
  232. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  233. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  234. }
  235. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  236. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  237. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  238. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  239. /*
  240. * Attempt to capture a firmware dump for further analysis
  241. * of the current firmware state. We do not need to do this
  242. * if we are intentionally generating a dump.
  243. */
  244. if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
  245. ha->isp_ops->fw_dump(vha, 0);
  246. rval = QLA_FUNCTION_TIMEOUT;
  247. }
  248. ha->flags.mbox_busy = 0;
  249. /* Clean up */
  250. ha->mcp = NULL;
  251. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  252. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  253. "Checking for additional resp interrupt.\n");
  254. /* polling mode for non isp_abort commands. */
  255. qla2x00_poll(ha->rsp_q_map[0]);
  256. }
  257. if (rval == QLA_FUNCTION_TIMEOUT &&
  258. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  259. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  260. ha->flags.eeh_busy) {
  261. /* not in dpc. schedule it for dpc to take over. */
  262. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  263. "Timeout, schedule isp_abort_needed.\n");
  264. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  265. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  266. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  267. if (IS_QLA82XX(ha)) {
  268. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  269. "disabling pause transmit on port "
  270. "0 & 1.\n");
  271. qla82xx_wr_32(ha,
  272. QLA82XX_CRB_NIU + 0x98,
  273. CRB_NIU_XG_PAUSE_CTL_P0|
  274. CRB_NIU_XG_PAUSE_CTL_P1);
  275. }
  276. ql_log(ql_log_info, base_vha, 0x101c,
  277. "Mailbox cmd timeout occurred, cmd=0x%x, "
  278. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  279. "abort.\n", command, mcp->mb[0],
  280. ha->flags.eeh_busy);
  281. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  282. qla2xxx_wake_dpc(vha);
  283. }
  284. } else if (!abort_active) {
  285. /* call abort directly since we are in the DPC thread */
  286. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  287. "Timeout, calling abort_isp.\n");
  288. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  289. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  290. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  291. if (IS_QLA82XX(ha)) {
  292. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  293. "disabling pause transmit on port "
  294. "0 & 1.\n");
  295. qla82xx_wr_32(ha,
  296. QLA82XX_CRB_NIU + 0x98,
  297. CRB_NIU_XG_PAUSE_CTL_P0|
  298. CRB_NIU_XG_PAUSE_CTL_P1);
  299. }
  300. ql_log(ql_log_info, base_vha, 0x101e,
  301. "Mailbox cmd timeout occurred, cmd=0x%x, "
  302. "mb[0]=0x%x. Scheduling ISP abort ",
  303. command, mcp->mb[0]);
  304. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  305. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  306. /* Allow next mbx cmd to come in. */
  307. complete(&ha->mbx_cmd_comp);
  308. if (ha->isp_ops->abort_isp(vha)) {
  309. /* Failed. retry later. */
  310. set_bit(ISP_ABORT_NEEDED,
  311. &vha->dpc_flags);
  312. }
  313. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  314. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  315. "Finished abort_isp.\n");
  316. goto mbx_done;
  317. }
  318. }
  319. }
  320. premature_exit:
  321. /* Allow next mbx cmd to come in. */
  322. complete(&ha->mbx_cmd_comp);
  323. mbx_done:
  324. if (rval) {
  325. ql_log(ql_log_warn, base_vha, 0x1020,
  326. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  327. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  328. } else {
  329. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  330. }
  331. return rval;
  332. }
  333. int
  334. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  335. uint32_t risc_code_size)
  336. {
  337. int rval;
  338. struct qla_hw_data *ha = vha->hw;
  339. mbx_cmd_t mc;
  340. mbx_cmd_t *mcp = &mc;
  341. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  342. "Entered %s.\n", __func__);
  343. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  344. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  345. mcp->mb[8] = MSW(risc_addr);
  346. mcp->out_mb = MBX_8|MBX_0;
  347. } else {
  348. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  349. mcp->out_mb = MBX_0;
  350. }
  351. mcp->mb[1] = LSW(risc_addr);
  352. mcp->mb[2] = MSW(req_dma);
  353. mcp->mb[3] = LSW(req_dma);
  354. mcp->mb[6] = MSW(MSD(req_dma));
  355. mcp->mb[7] = LSW(MSD(req_dma));
  356. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  357. if (IS_FWI2_CAPABLE(ha)) {
  358. mcp->mb[4] = MSW(risc_code_size);
  359. mcp->mb[5] = LSW(risc_code_size);
  360. mcp->out_mb |= MBX_5|MBX_4;
  361. } else {
  362. mcp->mb[4] = LSW(risc_code_size);
  363. mcp->out_mb |= MBX_4;
  364. }
  365. mcp->in_mb = MBX_0;
  366. mcp->tov = MBX_TOV_SECONDS;
  367. mcp->flags = 0;
  368. rval = qla2x00_mailbox_command(vha, mcp);
  369. if (rval != QLA_SUCCESS) {
  370. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  371. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  372. } else {
  373. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  374. "Done %s.\n", __func__);
  375. }
  376. return rval;
  377. }
  378. #define EXTENDED_BB_CREDITS BIT_0
  379. /*
  380. * qla2x00_execute_fw
  381. * Start adapter firmware.
  382. *
  383. * Input:
  384. * ha = adapter block pointer.
  385. * TARGET_QUEUE_LOCK must be released.
  386. * ADAPTER_STATE_LOCK must be released.
  387. *
  388. * Returns:
  389. * qla2x00 local function return status code.
  390. *
  391. * Context:
  392. * Kernel context.
  393. */
  394. int
  395. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  396. {
  397. int rval;
  398. struct qla_hw_data *ha = vha->hw;
  399. mbx_cmd_t mc;
  400. mbx_cmd_t *mcp = &mc;
  401. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  402. "Entered %s.\n", __func__);
  403. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  404. mcp->out_mb = MBX_0;
  405. mcp->in_mb = MBX_0;
  406. if (IS_FWI2_CAPABLE(ha)) {
  407. mcp->mb[1] = MSW(risc_addr);
  408. mcp->mb[2] = LSW(risc_addr);
  409. mcp->mb[3] = 0;
  410. if (IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
  411. struct nvram_81xx *nv = ha->nvram;
  412. mcp->mb[4] = (nv->enhanced_features &
  413. EXTENDED_BB_CREDITS);
  414. } else
  415. mcp->mb[4] = 0;
  416. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  417. mcp->in_mb |= MBX_1;
  418. } else {
  419. mcp->mb[1] = LSW(risc_addr);
  420. mcp->out_mb |= MBX_1;
  421. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  422. mcp->mb[2] = 0;
  423. mcp->out_mb |= MBX_2;
  424. }
  425. }
  426. mcp->tov = MBX_TOV_SECONDS;
  427. mcp->flags = 0;
  428. rval = qla2x00_mailbox_command(vha, mcp);
  429. if (rval != QLA_SUCCESS) {
  430. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  431. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  432. } else {
  433. if (IS_FWI2_CAPABLE(ha)) {
  434. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  435. "Done exchanges=%x.\n", mcp->mb[1]);
  436. } else {
  437. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  438. "Done %s.\n", __func__);
  439. }
  440. }
  441. return rval;
  442. }
  443. /*
  444. * qla2x00_get_fw_version
  445. * Get firmware version.
  446. *
  447. * Input:
  448. * ha: adapter state pointer.
  449. * major: pointer for major number.
  450. * minor: pointer for minor number.
  451. * subminor: pointer for subminor number.
  452. *
  453. * Returns:
  454. * qla2x00 local function return status code.
  455. *
  456. * Context:
  457. * Kernel context.
  458. */
  459. int
  460. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  461. {
  462. int rval;
  463. mbx_cmd_t mc;
  464. mbx_cmd_t *mcp = &mc;
  465. struct qla_hw_data *ha = vha->hw;
  466. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  467. "Entered %s.\n", __func__);
  468. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  469. mcp->out_mb = MBX_0;
  470. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  471. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
  472. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  473. if (IS_FWI2_CAPABLE(ha))
  474. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  475. mcp->flags = 0;
  476. mcp->tov = MBX_TOV_SECONDS;
  477. rval = qla2x00_mailbox_command(vha, mcp);
  478. if (rval != QLA_SUCCESS)
  479. goto failed;
  480. /* Return mailbox data. */
  481. ha->fw_major_version = mcp->mb[1];
  482. ha->fw_minor_version = mcp->mb[2];
  483. ha->fw_subminor_version = mcp->mb[3];
  484. ha->fw_attributes = mcp->mb[6];
  485. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  486. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  487. else
  488. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  489. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  490. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  491. ha->mpi_version[1] = mcp->mb[11] >> 8;
  492. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  493. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  494. ha->phy_version[0] = mcp->mb[8] & 0xff;
  495. ha->phy_version[1] = mcp->mb[9] >> 8;
  496. ha->phy_version[2] = mcp->mb[9] & 0xff;
  497. }
  498. if (IS_FWI2_CAPABLE(ha)) {
  499. ha->fw_attributes_h = mcp->mb[15];
  500. ha->fw_attributes_ext[0] = mcp->mb[16];
  501. ha->fw_attributes_ext[1] = mcp->mb[17];
  502. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  503. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  504. __func__, mcp->mb[15], mcp->mb[6]);
  505. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  506. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  507. __func__, mcp->mb[17], mcp->mb[16]);
  508. }
  509. failed:
  510. if (rval != QLA_SUCCESS) {
  511. /*EMPTY*/
  512. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  513. } else {
  514. /*EMPTY*/
  515. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  516. "Done %s.\n", __func__);
  517. }
  518. return rval;
  519. }
  520. /*
  521. * qla2x00_get_fw_options
  522. * Set firmware options.
  523. *
  524. * Input:
  525. * ha = adapter block pointer.
  526. * fwopt = pointer for firmware options.
  527. *
  528. * Returns:
  529. * qla2x00 local function return status code.
  530. *
  531. * Context:
  532. * Kernel context.
  533. */
  534. int
  535. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  536. {
  537. int rval;
  538. mbx_cmd_t mc;
  539. mbx_cmd_t *mcp = &mc;
  540. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  541. "Entered %s.\n", __func__);
  542. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  543. mcp->out_mb = MBX_0;
  544. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  545. mcp->tov = MBX_TOV_SECONDS;
  546. mcp->flags = 0;
  547. rval = qla2x00_mailbox_command(vha, mcp);
  548. if (rval != QLA_SUCCESS) {
  549. /*EMPTY*/
  550. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  551. } else {
  552. fwopts[0] = mcp->mb[0];
  553. fwopts[1] = mcp->mb[1];
  554. fwopts[2] = mcp->mb[2];
  555. fwopts[3] = mcp->mb[3];
  556. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  557. "Done %s.\n", __func__);
  558. }
  559. return rval;
  560. }
  561. /*
  562. * qla2x00_set_fw_options
  563. * Set firmware options.
  564. *
  565. * Input:
  566. * ha = adapter block pointer.
  567. * fwopt = pointer for firmware options.
  568. *
  569. * Returns:
  570. * qla2x00 local function return status code.
  571. *
  572. * Context:
  573. * Kernel context.
  574. */
  575. int
  576. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  577. {
  578. int rval;
  579. mbx_cmd_t mc;
  580. mbx_cmd_t *mcp = &mc;
  581. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  582. "Entered %s.\n", __func__);
  583. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  584. mcp->mb[1] = fwopts[1];
  585. mcp->mb[2] = fwopts[2];
  586. mcp->mb[3] = fwopts[3];
  587. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  588. mcp->in_mb = MBX_0;
  589. if (IS_FWI2_CAPABLE(vha->hw)) {
  590. mcp->in_mb |= MBX_1;
  591. } else {
  592. mcp->mb[10] = fwopts[10];
  593. mcp->mb[11] = fwopts[11];
  594. mcp->mb[12] = 0; /* Undocumented, but used */
  595. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  596. }
  597. mcp->tov = MBX_TOV_SECONDS;
  598. mcp->flags = 0;
  599. rval = qla2x00_mailbox_command(vha, mcp);
  600. fwopts[0] = mcp->mb[0];
  601. if (rval != QLA_SUCCESS) {
  602. /*EMPTY*/
  603. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  604. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  605. } else {
  606. /*EMPTY*/
  607. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  608. "Done %s.\n", __func__);
  609. }
  610. return rval;
  611. }
  612. /*
  613. * qla2x00_mbx_reg_test
  614. * Mailbox register wrap test.
  615. *
  616. * Input:
  617. * ha = adapter block pointer.
  618. * TARGET_QUEUE_LOCK must be released.
  619. * ADAPTER_STATE_LOCK must be released.
  620. *
  621. * Returns:
  622. * qla2x00 local function return status code.
  623. *
  624. * Context:
  625. * Kernel context.
  626. */
  627. int
  628. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  629. {
  630. int rval;
  631. mbx_cmd_t mc;
  632. mbx_cmd_t *mcp = &mc;
  633. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  634. "Entered %s.\n", __func__);
  635. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  636. mcp->mb[1] = 0xAAAA;
  637. mcp->mb[2] = 0x5555;
  638. mcp->mb[3] = 0xAA55;
  639. mcp->mb[4] = 0x55AA;
  640. mcp->mb[5] = 0xA5A5;
  641. mcp->mb[6] = 0x5A5A;
  642. mcp->mb[7] = 0x2525;
  643. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  644. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  645. mcp->tov = MBX_TOV_SECONDS;
  646. mcp->flags = 0;
  647. rval = qla2x00_mailbox_command(vha, mcp);
  648. if (rval == QLA_SUCCESS) {
  649. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  650. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  651. rval = QLA_FUNCTION_FAILED;
  652. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  653. mcp->mb[7] != 0x2525)
  654. rval = QLA_FUNCTION_FAILED;
  655. }
  656. if (rval != QLA_SUCCESS) {
  657. /*EMPTY*/
  658. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  659. } else {
  660. /*EMPTY*/
  661. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  662. "Done %s.\n", __func__);
  663. }
  664. return rval;
  665. }
  666. /*
  667. * qla2x00_verify_checksum
  668. * Verify firmware checksum.
  669. *
  670. * Input:
  671. * ha = adapter block pointer.
  672. * TARGET_QUEUE_LOCK must be released.
  673. * ADAPTER_STATE_LOCK must be released.
  674. *
  675. * Returns:
  676. * qla2x00 local function return status code.
  677. *
  678. * Context:
  679. * Kernel context.
  680. */
  681. int
  682. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  683. {
  684. int rval;
  685. mbx_cmd_t mc;
  686. mbx_cmd_t *mcp = &mc;
  687. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  688. "Entered %s.\n", __func__);
  689. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  690. mcp->out_mb = MBX_0;
  691. mcp->in_mb = MBX_0;
  692. if (IS_FWI2_CAPABLE(vha->hw)) {
  693. mcp->mb[1] = MSW(risc_addr);
  694. mcp->mb[2] = LSW(risc_addr);
  695. mcp->out_mb |= MBX_2|MBX_1;
  696. mcp->in_mb |= MBX_2|MBX_1;
  697. } else {
  698. mcp->mb[1] = LSW(risc_addr);
  699. mcp->out_mb |= MBX_1;
  700. mcp->in_mb |= MBX_1;
  701. }
  702. mcp->tov = MBX_TOV_SECONDS;
  703. mcp->flags = 0;
  704. rval = qla2x00_mailbox_command(vha, mcp);
  705. if (rval != QLA_SUCCESS) {
  706. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  707. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  708. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  709. } else {
  710. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  711. "Done %s.\n", __func__);
  712. }
  713. return rval;
  714. }
  715. /*
  716. * qla2x00_issue_iocb
  717. * Issue IOCB using mailbox command
  718. *
  719. * Input:
  720. * ha = adapter state pointer.
  721. * buffer = buffer pointer.
  722. * phys_addr = physical address of buffer.
  723. * size = size of buffer.
  724. * TARGET_QUEUE_LOCK must be released.
  725. * ADAPTER_STATE_LOCK must be released.
  726. *
  727. * Returns:
  728. * qla2x00 local function return status code.
  729. *
  730. * Context:
  731. * Kernel context.
  732. */
  733. int
  734. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  735. dma_addr_t phys_addr, size_t size, uint32_t tov)
  736. {
  737. int rval;
  738. mbx_cmd_t mc;
  739. mbx_cmd_t *mcp = &mc;
  740. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  741. "Entered %s.\n", __func__);
  742. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  743. mcp->mb[1] = 0;
  744. mcp->mb[2] = MSW(phys_addr);
  745. mcp->mb[3] = LSW(phys_addr);
  746. mcp->mb[6] = MSW(MSD(phys_addr));
  747. mcp->mb[7] = LSW(MSD(phys_addr));
  748. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  749. mcp->in_mb = MBX_2|MBX_0;
  750. mcp->tov = tov;
  751. mcp->flags = 0;
  752. rval = qla2x00_mailbox_command(vha, mcp);
  753. if (rval != QLA_SUCCESS) {
  754. /*EMPTY*/
  755. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  756. } else {
  757. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  758. /* Mask reserved bits. */
  759. sts_entry->entry_status &=
  760. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  761. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  762. "Done %s.\n", __func__);
  763. }
  764. return rval;
  765. }
  766. int
  767. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  768. size_t size)
  769. {
  770. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  771. MBX_TOV_SECONDS);
  772. }
  773. /*
  774. * qla2x00_abort_command
  775. * Abort command aborts a specified IOCB.
  776. *
  777. * Input:
  778. * ha = adapter block pointer.
  779. * sp = SB structure pointer.
  780. *
  781. * Returns:
  782. * qla2x00 local function return status code.
  783. *
  784. * Context:
  785. * Kernel context.
  786. */
  787. int
  788. qla2x00_abort_command(srb_t *sp)
  789. {
  790. unsigned long flags = 0;
  791. int rval;
  792. uint32_t handle = 0;
  793. mbx_cmd_t mc;
  794. mbx_cmd_t *mcp = &mc;
  795. fc_port_t *fcport = sp->fcport;
  796. scsi_qla_host_t *vha = fcport->vha;
  797. struct qla_hw_data *ha = vha->hw;
  798. struct req_que *req = vha->req;
  799. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  800. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  801. "Entered %s.\n", __func__);
  802. spin_lock_irqsave(&ha->hardware_lock, flags);
  803. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  804. if (req->outstanding_cmds[handle] == sp)
  805. break;
  806. }
  807. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  808. if (handle == req->num_outstanding_cmds) {
  809. /* command not found */
  810. return QLA_FUNCTION_FAILED;
  811. }
  812. mcp->mb[0] = MBC_ABORT_COMMAND;
  813. if (HAS_EXTENDED_IDS(ha))
  814. mcp->mb[1] = fcport->loop_id;
  815. else
  816. mcp->mb[1] = fcport->loop_id << 8;
  817. mcp->mb[2] = (uint16_t)handle;
  818. mcp->mb[3] = (uint16_t)(handle >> 16);
  819. mcp->mb[6] = (uint16_t)cmd->device->lun;
  820. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  821. mcp->in_mb = MBX_0;
  822. mcp->tov = MBX_TOV_SECONDS;
  823. mcp->flags = 0;
  824. rval = qla2x00_mailbox_command(vha, mcp);
  825. if (rval != QLA_SUCCESS) {
  826. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  827. } else {
  828. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  829. "Done %s.\n", __func__);
  830. }
  831. return rval;
  832. }
  833. int
  834. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  835. {
  836. int rval, rval2;
  837. mbx_cmd_t mc;
  838. mbx_cmd_t *mcp = &mc;
  839. scsi_qla_host_t *vha;
  840. struct req_que *req;
  841. struct rsp_que *rsp;
  842. l = l;
  843. vha = fcport->vha;
  844. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  845. "Entered %s.\n", __func__);
  846. req = vha->hw->req_q_map[0];
  847. rsp = req->rsp;
  848. mcp->mb[0] = MBC_ABORT_TARGET;
  849. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  850. if (HAS_EXTENDED_IDS(vha->hw)) {
  851. mcp->mb[1] = fcport->loop_id;
  852. mcp->mb[10] = 0;
  853. mcp->out_mb |= MBX_10;
  854. } else {
  855. mcp->mb[1] = fcport->loop_id << 8;
  856. }
  857. mcp->mb[2] = vha->hw->loop_reset_delay;
  858. mcp->mb[9] = vha->vp_idx;
  859. mcp->in_mb = MBX_0;
  860. mcp->tov = MBX_TOV_SECONDS;
  861. mcp->flags = 0;
  862. rval = qla2x00_mailbox_command(vha, mcp);
  863. if (rval != QLA_SUCCESS) {
  864. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  865. "Failed=%x.\n", rval);
  866. }
  867. /* Issue marker IOCB. */
  868. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  869. MK_SYNC_ID);
  870. if (rval2 != QLA_SUCCESS) {
  871. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  872. "Failed to issue marker IOCB (%x).\n", rval2);
  873. } else {
  874. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  875. "Done %s.\n", __func__);
  876. }
  877. return rval;
  878. }
  879. int
  880. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  881. {
  882. int rval, rval2;
  883. mbx_cmd_t mc;
  884. mbx_cmd_t *mcp = &mc;
  885. scsi_qla_host_t *vha;
  886. struct req_que *req;
  887. struct rsp_que *rsp;
  888. vha = fcport->vha;
  889. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  890. "Entered %s.\n", __func__);
  891. req = vha->hw->req_q_map[0];
  892. rsp = req->rsp;
  893. mcp->mb[0] = MBC_LUN_RESET;
  894. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  895. if (HAS_EXTENDED_IDS(vha->hw))
  896. mcp->mb[1] = fcport->loop_id;
  897. else
  898. mcp->mb[1] = fcport->loop_id << 8;
  899. mcp->mb[2] = l;
  900. mcp->mb[3] = 0;
  901. mcp->mb[9] = vha->vp_idx;
  902. mcp->in_mb = MBX_0;
  903. mcp->tov = MBX_TOV_SECONDS;
  904. mcp->flags = 0;
  905. rval = qla2x00_mailbox_command(vha, mcp);
  906. if (rval != QLA_SUCCESS) {
  907. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  908. }
  909. /* Issue marker IOCB. */
  910. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  911. MK_SYNC_ID_LUN);
  912. if (rval2 != QLA_SUCCESS) {
  913. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  914. "Failed to issue marker IOCB (%x).\n", rval2);
  915. } else {
  916. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  917. "Done %s.\n", __func__);
  918. }
  919. return rval;
  920. }
  921. /*
  922. * qla2x00_get_adapter_id
  923. * Get adapter ID and topology.
  924. *
  925. * Input:
  926. * ha = adapter block pointer.
  927. * id = pointer for loop ID.
  928. * al_pa = pointer for AL_PA.
  929. * area = pointer for area.
  930. * domain = pointer for domain.
  931. * top = pointer for topology.
  932. * TARGET_QUEUE_LOCK must be released.
  933. * ADAPTER_STATE_LOCK must be released.
  934. *
  935. * Returns:
  936. * qla2x00 local function return status code.
  937. *
  938. * Context:
  939. * Kernel context.
  940. */
  941. int
  942. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  943. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  944. {
  945. int rval;
  946. mbx_cmd_t mc;
  947. mbx_cmd_t *mcp = &mc;
  948. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  949. "Entered %s.\n", __func__);
  950. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  951. mcp->mb[9] = vha->vp_idx;
  952. mcp->out_mb = MBX_9|MBX_0;
  953. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  954. if (IS_CNA_CAPABLE(vha->hw))
  955. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  956. mcp->tov = MBX_TOV_SECONDS;
  957. mcp->flags = 0;
  958. rval = qla2x00_mailbox_command(vha, mcp);
  959. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  960. rval = QLA_COMMAND_ERROR;
  961. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  962. rval = QLA_INVALID_COMMAND;
  963. /* Return data. */
  964. *id = mcp->mb[1];
  965. *al_pa = LSB(mcp->mb[2]);
  966. *area = MSB(mcp->mb[2]);
  967. *domain = LSB(mcp->mb[3]);
  968. *top = mcp->mb[6];
  969. *sw_cap = mcp->mb[7];
  970. if (rval != QLA_SUCCESS) {
  971. /*EMPTY*/
  972. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  973. } else {
  974. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  975. "Done %s.\n", __func__);
  976. if (IS_CNA_CAPABLE(vha->hw)) {
  977. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  978. vha->fcoe_fcf_idx = mcp->mb[10];
  979. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  980. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  981. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  982. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  983. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  984. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  985. }
  986. }
  987. return rval;
  988. }
  989. /*
  990. * qla2x00_get_retry_cnt
  991. * Get current firmware login retry count and delay.
  992. *
  993. * Input:
  994. * ha = adapter block pointer.
  995. * retry_cnt = pointer to login retry count.
  996. * tov = pointer to login timeout value.
  997. *
  998. * Returns:
  999. * qla2x00 local function return status code.
  1000. *
  1001. * Context:
  1002. * Kernel context.
  1003. */
  1004. int
  1005. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1006. uint16_t *r_a_tov)
  1007. {
  1008. int rval;
  1009. uint16_t ratov;
  1010. mbx_cmd_t mc;
  1011. mbx_cmd_t *mcp = &mc;
  1012. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1013. "Entered %s.\n", __func__);
  1014. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1015. mcp->out_mb = MBX_0;
  1016. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1017. mcp->tov = MBX_TOV_SECONDS;
  1018. mcp->flags = 0;
  1019. rval = qla2x00_mailbox_command(vha, mcp);
  1020. if (rval != QLA_SUCCESS) {
  1021. /*EMPTY*/
  1022. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1023. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1024. } else {
  1025. /* Convert returned data and check our values. */
  1026. *r_a_tov = mcp->mb[3] / 2;
  1027. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1028. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1029. /* Update to the larger values */
  1030. *retry_cnt = (uint8_t)mcp->mb[1];
  1031. *tov = ratov;
  1032. }
  1033. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1034. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1035. }
  1036. return rval;
  1037. }
  1038. /*
  1039. * qla2x00_init_firmware
  1040. * Initialize adapter firmware.
  1041. *
  1042. * Input:
  1043. * ha = adapter block pointer.
  1044. * dptr = Initialization control block pointer.
  1045. * size = size of initialization control block.
  1046. * TARGET_QUEUE_LOCK must be released.
  1047. * ADAPTER_STATE_LOCK must be released.
  1048. *
  1049. * Returns:
  1050. * qla2x00 local function return status code.
  1051. *
  1052. * Context:
  1053. * Kernel context.
  1054. */
  1055. int
  1056. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1057. {
  1058. int rval;
  1059. mbx_cmd_t mc;
  1060. mbx_cmd_t *mcp = &mc;
  1061. struct qla_hw_data *ha = vha->hw;
  1062. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1063. "Entered %s.\n", __func__);
  1064. if (IS_P3P_TYPE(ha) && ql2xdbwr)
  1065. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1066. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1067. if (ha->flags.npiv_supported)
  1068. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1069. else
  1070. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1071. mcp->mb[1] = 0;
  1072. mcp->mb[2] = MSW(ha->init_cb_dma);
  1073. mcp->mb[3] = LSW(ha->init_cb_dma);
  1074. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1075. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1076. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1077. if ((IS_QLA81XX(ha) || IS_QLA83XX(ha)) && ha->ex_init_cb->ex_version) {
  1078. mcp->mb[1] = BIT_0;
  1079. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1080. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1081. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1082. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1083. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1084. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1085. }
  1086. /* 1 and 2 should normally be captured. */
  1087. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1088. if (IS_QLA83XX(ha))
  1089. /* mb3 is additional info about the installed SFP. */
  1090. mcp->in_mb |= MBX_3;
  1091. mcp->buf_size = size;
  1092. mcp->flags = MBX_DMA_OUT;
  1093. mcp->tov = MBX_TOV_SECONDS;
  1094. rval = qla2x00_mailbox_command(vha, mcp);
  1095. if (rval != QLA_SUCCESS) {
  1096. /*EMPTY*/
  1097. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1098. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1099. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1100. } else {
  1101. /*EMPTY*/
  1102. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1103. "Done %s.\n", __func__);
  1104. }
  1105. return rval;
  1106. }
  1107. /*
  1108. * qla2x00_get_node_name_list
  1109. * Issue get node name list mailbox command, kmalloc()
  1110. * and return the resulting list. Caller must kfree() it!
  1111. *
  1112. * Input:
  1113. * ha = adapter state pointer.
  1114. * out_data = resulting list
  1115. * out_len = length of the resulting list
  1116. *
  1117. * Returns:
  1118. * qla2x00 local function return status code.
  1119. *
  1120. * Context:
  1121. * Kernel context.
  1122. */
  1123. int
  1124. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1125. {
  1126. struct qla_hw_data *ha = vha->hw;
  1127. struct qla_port_24xx_data *list = NULL;
  1128. void *pmap;
  1129. mbx_cmd_t mc;
  1130. dma_addr_t pmap_dma;
  1131. ulong dma_size;
  1132. int rval, left;
  1133. left = 1;
  1134. while (left > 0) {
  1135. dma_size = left * sizeof(*list);
  1136. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1137. &pmap_dma, GFP_KERNEL);
  1138. if (!pmap) {
  1139. ql_log(ql_log_warn, vha, 0x113f,
  1140. "%s(%ld): DMA Alloc failed of %ld\n",
  1141. __func__, vha->host_no, dma_size);
  1142. rval = QLA_MEMORY_ALLOC_FAILED;
  1143. goto out;
  1144. }
  1145. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1146. mc.mb[1] = BIT_1 | BIT_3;
  1147. mc.mb[2] = MSW(pmap_dma);
  1148. mc.mb[3] = LSW(pmap_dma);
  1149. mc.mb[6] = MSW(MSD(pmap_dma));
  1150. mc.mb[7] = LSW(MSD(pmap_dma));
  1151. mc.mb[8] = dma_size;
  1152. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1153. mc.in_mb = MBX_0|MBX_1;
  1154. mc.tov = 30;
  1155. mc.flags = MBX_DMA_IN;
  1156. rval = qla2x00_mailbox_command(vha, &mc);
  1157. if (rval != QLA_SUCCESS) {
  1158. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1159. (mc.mb[1] == 0xA)) {
  1160. left += le16_to_cpu(mc.mb[2]) /
  1161. sizeof(struct qla_port_24xx_data);
  1162. goto restart;
  1163. }
  1164. goto out_free;
  1165. }
  1166. left = 0;
  1167. list = kzalloc(dma_size, GFP_KERNEL);
  1168. if (!list) {
  1169. ql_log(ql_log_warn, vha, 0x1140,
  1170. "%s(%ld): failed to allocate node names list "
  1171. "structure.\n", __func__, vha->host_no);
  1172. rval = QLA_MEMORY_ALLOC_FAILED;
  1173. goto out_free;
  1174. }
  1175. memcpy(list, pmap, dma_size);
  1176. restart:
  1177. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1178. }
  1179. *out_data = list;
  1180. *out_len = dma_size;
  1181. out:
  1182. return rval;
  1183. out_free:
  1184. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1185. return rval;
  1186. }
  1187. /*
  1188. * qla2x00_get_port_database
  1189. * Issue normal/enhanced get port database mailbox command
  1190. * and copy device name as necessary.
  1191. *
  1192. * Input:
  1193. * ha = adapter state pointer.
  1194. * dev = structure pointer.
  1195. * opt = enhanced cmd option byte.
  1196. *
  1197. * Returns:
  1198. * qla2x00 local function return status code.
  1199. *
  1200. * Context:
  1201. * Kernel context.
  1202. */
  1203. int
  1204. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1205. {
  1206. int rval;
  1207. mbx_cmd_t mc;
  1208. mbx_cmd_t *mcp = &mc;
  1209. port_database_t *pd;
  1210. struct port_database_24xx *pd24;
  1211. dma_addr_t pd_dma;
  1212. struct qla_hw_data *ha = vha->hw;
  1213. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1214. "Entered %s.\n", __func__);
  1215. pd24 = NULL;
  1216. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1217. if (pd == NULL) {
  1218. ql_log(ql_log_warn, vha, 0x1050,
  1219. "Failed to allocate port database structure.\n");
  1220. return QLA_MEMORY_ALLOC_FAILED;
  1221. }
  1222. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1223. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1224. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1225. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1226. mcp->mb[2] = MSW(pd_dma);
  1227. mcp->mb[3] = LSW(pd_dma);
  1228. mcp->mb[6] = MSW(MSD(pd_dma));
  1229. mcp->mb[7] = LSW(MSD(pd_dma));
  1230. mcp->mb[9] = vha->vp_idx;
  1231. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1232. mcp->in_mb = MBX_0;
  1233. if (IS_FWI2_CAPABLE(ha)) {
  1234. mcp->mb[1] = fcport->loop_id;
  1235. mcp->mb[10] = opt;
  1236. mcp->out_mb |= MBX_10|MBX_1;
  1237. mcp->in_mb |= MBX_1;
  1238. } else if (HAS_EXTENDED_IDS(ha)) {
  1239. mcp->mb[1] = fcport->loop_id;
  1240. mcp->mb[10] = opt;
  1241. mcp->out_mb |= MBX_10|MBX_1;
  1242. } else {
  1243. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1244. mcp->out_mb |= MBX_1;
  1245. }
  1246. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1247. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1248. mcp->flags = MBX_DMA_IN;
  1249. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1250. rval = qla2x00_mailbox_command(vha, mcp);
  1251. if (rval != QLA_SUCCESS)
  1252. goto gpd_error_out;
  1253. if (IS_FWI2_CAPABLE(ha)) {
  1254. uint64_t zero = 0;
  1255. pd24 = (struct port_database_24xx *) pd;
  1256. /* Check for logged in state. */
  1257. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1258. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1259. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1260. "Unable to verify login-state (%x/%x) for "
  1261. "loop_id %x.\n", pd24->current_login_state,
  1262. pd24->last_login_state, fcport->loop_id);
  1263. rval = QLA_FUNCTION_FAILED;
  1264. goto gpd_error_out;
  1265. }
  1266. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1267. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1268. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1269. /* We lost the device mid way. */
  1270. rval = QLA_NOT_LOGGED_IN;
  1271. goto gpd_error_out;
  1272. }
  1273. /* Names are little-endian. */
  1274. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1275. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1276. /* Get port_id of device. */
  1277. fcport->d_id.b.domain = pd24->port_id[0];
  1278. fcport->d_id.b.area = pd24->port_id[1];
  1279. fcport->d_id.b.al_pa = pd24->port_id[2];
  1280. fcport->d_id.b.rsvd_1 = 0;
  1281. /* If not target must be initiator or unknown type. */
  1282. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1283. fcport->port_type = FCT_INITIATOR;
  1284. else
  1285. fcport->port_type = FCT_TARGET;
  1286. /* Passback COS information. */
  1287. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1288. FC_COS_CLASS2 : FC_COS_CLASS3;
  1289. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1290. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1291. } else {
  1292. uint64_t zero = 0;
  1293. /* Check for logged in state. */
  1294. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1295. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1296. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1297. "Unable to verify login-state (%x/%x) - "
  1298. "portid=%02x%02x%02x.\n", pd->master_state,
  1299. pd->slave_state, fcport->d_id.b.domain,
  1300. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1301. rval = QLA_FUNCTION_FAILED;
  1302. goto gpd_error_out;
  1303. }
  1304. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1305. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1306. memcmp(fcport->port_name, pd->port_name, 8))) {
  1307. /* We lost the device mid way. */
  1308. rval = QLA_NOT_LOGGED_IN;
  1309. goto gpd_error_out;
  1310. }
  1311. /* Names are little-endian. */
  1312. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1313. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1314. /* Get port_id of device. */
  1315. fcport->d_id.b.domain = pd->port_id[0];
  1316. fcport->d_id.b.area = pd->port_id[3];
  1317. fcport->d_id.b.al_pa = pd->port_id[2];
  1318. fcport->d_id.b.rsvd_1 = 0;
  1319. /* If not target must be initiator or unknown type. */
  1320. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1321. fcport->port_type = FCT_INITIATOR;
  1322. else
  1323. fcport->port_type = FCT_TARGET;
  1324. /* Passback COS information. */
  1325. fcport->supported_classes = (pd->options & BIT_4) ?
  1326. FC_COS_CLASS2: FC_COS_CLASS3;
  1327. }
  1328. gpd_error_out:
  1329. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1330. if (rval != QLA_SUCCESS) {
  1331. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1332. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1333. mcp->mb[0], mcp->mb[1]);
  1334. } else {
  1335. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1336. "Done %s.\n", __func__);
  1337. }
  1338. return rval;
  1339. }
  1340. /*
  1341. * qla2x00_get_firmware_state
  1342. * Get adapter firmware state.
  1343. *
  1344. * Input:
  1345. * ha = adapter block pointer.
  1346. * dptr = pointer for firmware state.
  1347. * TARGET_QUEUE_LOCK must be released.
  1348. * ADAPTER_STATE_LOCK must be released.
  1349. *
  1350. * Returns:
  1351. * qla2x00 local function return status code.
  1352. *
  1353. * Context:
  1354. * Kernel context.
  1355. */
  1356. int
  1357. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1358. {
  1359. int rval;
  1360. mbx_cmd_t mc;
  1361. mbx_cmd_t *mcp = &mc;
  1362. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1363. "Entered %s.\n", __func__);
  1364. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1365. mcp->out_mb = MBX_0;
  1366. if (IS_FWI2_CAPABLE(vha->hw))
  1367. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1368. else
  1369. mcp->in_mb = MBX_1|MBX_0;
  1370. mcp->tov = MBX_TOV_SECONDS;
  1371. mcp->flags = 0;
  1372. rval = qla2x00_mailbox_command(vha, mcp);
  1373. /* Return firmware states. */
  1374. states[0] = mcp->mb[1];
  1375. if (IS_FWI2_CAPABLE(vha->hw)) {
  1376. states[1] = mcp->mb[2];
  1377. states[2] = mcp->mb[3];
  1378. states[3] = mcp->mb[4];
  1379. states[4] = mcp->mb[5];
  1380. }
  1381. if (rval != QLA_SUCCESS) {
  1382. /*EMPTY*/
  1383. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1384. } else {
  1385. /*EMPTY*/
  1386. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1387. "Done %s.\n", __func__);
  1388. }
  1389. return rval;
  1390. }
  1391. /*
  1392. * qla2x00_get_port_name
  1393. * Issue get port name mailbox command.
  1394. * Returned name is in big endian format.
  1395. *
  1396. * Input:
  1397. * ha = adapter block pointer.
  1398. * loop_id = loop ID of device.
  1399. * name = pointer for name.
  1400. * TARGET_QUEUE_LOCK must be released.
  1401. * ADAPTER_STATE_LOCK must be released.
  1402. *
  1403. * Returns:
  1404. * qla2x00 local function return status code.
  1405. *
  1406. * Context:
  1407. * Kernel context.
  1408. */
  1409. int
  1410. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1411. uint8_t opt)
  1412. {
  1413. int rval;
  1414. mbx_cmd_t mc;
  1415. mbx_cmd_t *mcp = &mc;
  1416. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1417. "Entered %s.\n", __func__);
  1418. mcp->mb[0] = MBC_GET_PORT_NAME;
  1419. mcp->mb[9] = vha->vp_idx;
  1420. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1421. if (HAS_EXTENDED_IDS(vha->hw)) {
  1422. mcp->mb[1] = loop_id;
  1423. mcp->mb[10] = opt;
  1424. mcp->out_mb |= MBX_10;
  1425. } else {
  1426. mcp->mb[1] = loop_id << 8 | opt;
  1427. }
  1428. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1429. mcp->tov = MBX_TOV_SECONDS;
  1430. mcp->flags = 0;
  1431. rval = qla2x00_mailbox_command(vha, mcp);
  1432. if (rval != QLA_SUCCESS) {
  1433. /*EMPTY*/
  1434. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1435. } else {
  1436. if (name != NULL) {
  1437. /* This function returns name in big endian. */
  1438. name[0] = MSB(mcp->mb[2]);
  1439. name[1] = LSB(mcp->mb[2]);
  1440. name[2] = MSB(mcp->mb[3]);
  1441. name[3] = LSB(mcp->mb[3]);
  1442. name[4] = MSB(mcp->mb[6]);
  1443. name[5] = LSB(mcp->mb[6]);
  1444. name[6] = MSB(mcp->mb[7]);
  1445. name[7] = LSB(mcp->mb[7]);
  1446. }
  1447. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1448. "Done %s.\n", __func__);
  1449. }
  1450. return rval;
  1451. }
  1452. /*
  1453. * qla24xx_link_initialization
  1454. * Issue link initialization mailbox command.
  1455. *
  1456. * Input:
  1457. * ha = adapter block pointer.
  1458. * TARGET_QUEUE_LOCK must be released.
  1459. * ADAPTER_STATE_LOCK must be released.
  1460. *
  1461. * Returns:
  1462. * qla2x00 local function return status code.
  1463. *
  1464. * Context:
  1465. * Kernel context.
  1466. */
  1467. int
  1468. qla24xx_link_initialize(scsi_qla_host_t *vha)
  1469. {
  1470. int rval;
  1471. mbx_cmd_t mc;
  1472. mbx_cmd_t *mcp = &mc;
  1473. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  1474. "Entered %s.\n", __func__);
  1475. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  1476. return QLA_FUNCTION_FAILED;
  1477. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  1478. mcp->mb[1] = BIT_4;
  1479. if (vha->hw->operating_mode == LOOP)
  1480. mcp->mb[1] |= BIT_6;
  1481. else
  1482. mcp->mb[1] |= BIT_5;
  1483. mcp->mb[2] = 0;
  1484. mcp->mb[3] = 0;
  1485. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1486. mcp->in_mb = MBX_0;
  1487. mcp->tov = MBX_TOV_SECONDS;
  1488. mcp->flags = 0;
  1489. rval = qla2x00_mailbox_command(vha, mcp);
  1490. if (rval != QLA_SUCCESS) {
  1491. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  1492. } else {
  1493. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  1494. "Done %s.\n", __func__);
  1495. }
  1496. return rval;
  1497. }
  1498. /*
  1499. * qla2x00_lip_reset
  1500. * Issue LIP reset mailbox command.
  1501. *
  1502. * Input:
  1503. * ha = adapter block pointer.
  1504. * TARGET_QUEUE_LOCK must be released.
  1505. * ADAPTER_STATE_LOCK must be released.
  1506. *
  1507. * Returns:
  1508. * qla2x00 local function return status code.
  1509. *
  1510. * Context:
  1511. * Kernel context.
  1512. */
  1513. int
  1514. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1515. {
  1516. int rval;
  1517. mbx_cmd_t mc;
  1518. mbx_cmd_t *mcp = &mc;
  1519. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1520. "Entered %s.\n", __func__);
  1521. if (IS_CNA_CAPABLE(vha->hw)) {
  1522. /* Logout across all FCFs. */
  1523. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1524. mcp->mb[1] = BIT_1;
  1525. mcp->mb[2] = 0;
  1526. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1527. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1528. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1529. mcp->mb[1] = BIT_6;
  1530. mcp->mb[2] = 0;
  1531. mcp->mb[3] = vha->hw->loop_reset_delay;
  1532. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1533. } else {
  1534. mcp->mb[0] = MBC_LIP_RESET;
  1535. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1536. if (HAS_EXTENDED_IDS(vha->hw)) {
  1537. mcp->mb[1] = 0x00ff;
  1538. mcp->mb[10] = 0;
  1539. mcp->out_mb |= MBX_10;
  1540. } else {
  1541. mcp->mb[1] = 0xff00;
  1542. }
  1543. mcp->mb[2] = vha->hw->loop_reset_delay;
  1544. mcp->mb[3] = 0;
  1545. }
  1546. mcp->in_mb = MBX_0;
  1547. mcp->tov = MBX_TOV_SECONDS;
  1548. mcp->flags = 0;
  1549. rval = qla2x00_mailbox_command(vha, mcp);
  1550. if (rval != QLA_SUCCESS) {
  1551. /*EMPTY*/
  1552. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1553. } else {
  1554. /*EMPTY*/
  1555. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1556. "Done %s.\n", __func__);
  1557. }
  1558. return rval;
  1559. }
  1560. /*
  1561. * qla2x00_send_sns
  1562. * Send SNS command.
  1563. *
  1564. * Input:
  1565. * ha = adapter block pointer.
  1566. * sns = pointer for command.
  1567. * cmd_size = command size.
  1568. * buf_size = response/command size.
  1569. * TARGET_QUEUE_LOCK must be released.
  1570. * ADAPTER_STATE_LOCK must be released.
  1571. *
  1572. * Returns:
  1573. * qla2x00 local function return status code.
  1574. *
  1575. * Context:
  1576. * Kernel context.
  1577. */
  1578. int
  1579. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1580. uint16_t cmd_size, size_t buf_size)
  1581. {
  1582. int rval;
  1583. mbx_cmd_t mc;
  1584. mbx_cmd_t *mcp = &mc;
  1585. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1586. "Entered %s.\n", __func__);
  1587. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1588. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1589. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1590. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1591. mcp->mb[1] = cmd_size;
  1592. mcp->mb[2] = MSW(sns_phys_address);
  1593. mcp->mb[3] = LSW(sns_phys_address);
  1594. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1595. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1596. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1597. mcp->in_mb = MBX_0|MBX_1;
  1598. mcp->buf_size = buf_size;
  1599. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1600. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1601. rval = qla2x00_mailbox_command(vha, mcp);
  1602. if (rval != QLA_SUCCESS) {
  1603. /*EMPTY*/
  1604. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1605. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1606. rval, mcp->mb[0], mcp->mb[1]);
  1607. } else {
  1608. /*EMPTY*/
  1609. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1610. "Done %s.\n", __func__);
  1611. }
  1612. return rval;
  1613. }
  1614. int
  1615. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1616. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1617. {
  1618. int rval;
  1619. struct logio_entry_24xx *lg;
  1620. dma_addr_t lg_dma;
  1621. uint32_t iop[2];
  1622. struct qla_hw_data *ha = vha->hw;
  1623. struct req_que *req;
  1624. struct rsp_que *rsp;
  1625. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1626. "Entered %s.\n", __func__);
  1627. if (ha->flags.cpu_affinity_enabled)
  1628. req = ha->req_q_map[0];
  1629. else
  1630. req = vha->req;
  1631. rsp = req->rsp;
  1632. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1633. if (lg == NULL) {
  1634. ql_log(ql_log_warn, vha, 0x1062,
  1635. "Failed to allocate login IOCB.\n");
  1636. return QLA_MEMORY_ALLOC_FAILED;
  1637. }
  1638. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1639. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1640. lg->entry_count = 1;
  1641. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1642. lg->nport_handle = cpu_to_le16(loop_id);
  1643. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1644. if (opt & BIT_0)
  1645. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1646. if (opt & BIT_1)
  1647. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1648. lg->port_id[0] = al_pa;
  1649. lg->port_id[1] = area;
  1650. lg->port_id[2] = domain;
  1651. lg->vp_index = vha->vp_idx;
  1652. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1653. (ha->r_a_tov / 10 * 2) + 2);
  1654. if (rval != QLA_SUCCESS) {
  1655. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1656. "Failed to issue login IOCB (%x).\n", rval);
  1657. } else if (lg->entry_status != 0) {
  1658. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1659. "Failed to complete IOCB -- error status (%x).\n",
  1660. lg->entry_status);
  1661. rval = QLA_FUNCTION_FAILED;
  1662. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1663. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1664. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1665. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1666. "Failed to complete IOCB -- completion status (%x) "
  1667. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1668. iop[0], iop[1]);
  1669. switch (iop[0]) {
  1670. case LSC_SCODE_PORTID_USED:
  1671. mb[0] = MBS_PORT_ID_USED;
  1672. mb[1] = LSW(iop[1]);
  1673. break;
  1674. case LSC_SCODE_NPORT_USED:
  1675. mb[0] = MBS_LOOP_ID_USED;
  1676. break;
  1677. case LSC_SCODE_NOLINK:
  1678. case LSC_SCODE_NOIOCB:
  1679. case LSC_SCODE_NOXCB:
  1680. case LSC_SCODE_CMD_FAILED:
  1681. case LSC_SCODE_NOFABRIC:
  1682. case LSC_SCODE_FW_NOT_READY:
  1683. case LSC_SCODE_NOT_LOGGED_IN:
  1684. case LSC_SCODE_NOPCB:
  1685. case LSC_SCODE_ELS_REJECT:
  1686. case LSC_SCODE_CMD_PARAM_ERR:
  1687. case LSC_SCODE_NONPORT:
  1688. case LSC_SCODE_LOGGED_IN:
  1689. case LSC_SCODE_NOFLOGI_ACC:
  1690. default:
  1691. mb[0] = MBS_COMMAND_ERROR;
  1692. break;
  1693. }
  1694. } else {
  1695. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  1696. "Done %s.\n", __func__);
  1697. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1698. mb[0] = MBS_COMMAND_COMPLETE;
  1699. mb[1] = 0;
  1700. if (iop[0] & BIT_4) {
  1701. if (iop[0] & BIT_8)
  1702. mb[1] |= BIT_1;
  1703. } else
  1704. mb[1] = BIT_0;
  1705. /* Passback COS information. */
  1706. mb[10] = 0;
  1707. if (lg->io_parameter[7] || lg->io_parameter[8])
  1708. mb[10] |= BIT_0; /* Class 2. */
  1709. if (lg->io_parameter[9] || lg->io_parameter[10])
  1710. mb[10] |= BIT_1; /* Class 3. */
  1711. if (lg->io_parameter[0] & __constant_cpu_to_le32(BIT_7))
  1712. mb[10] |= BIT_7; /* Confirmed Completion
  1713. * Allowed
  1714. */
  1715. }
  1716. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1717. return rval;
  1718. }
  1719. /*
  1720. * qla2x00_login_fabric
  1721. * Issue login fabric port mailbox command.
  1722. *
  1723. * Input:
  1724. * ha = adapter block pointer.
  1725. * loop_id = device loop ID.
  1726. * domain = device domain.
  1727. * area = device area.
  1728. * al_pa = device AL_PA.
  1729. * status = pointer for return status.
  1730. * opt = command options.
  1731. * TARGET_QUEUE_LOCK must be released.
  1732. * ADAPTER_STATE_LOCK must be released.
  1733. *
  1734. * Returns:
  1735. * qla2x00 local function return status code.
  1736. *
  1737. * Context:
  1738. * Kernel context.
  1739. */
  1740. int
  1741. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1742. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1743. {
  1744. int rval;
  1745. mbx_cmd_t mc;
  1746. mbx_cmd_t *mcp = &mc;
  1747. struct qla_hw_data *ha = vha->hw;
  1748. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  1749. "Entered %s.\n", __func__);
  1750. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1751. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1752. if (HAS_EXTENDED_IDS(ha)) {
  1753. mcp->mb[1] = loop_id;
  1754. mcp->mb[10] = opt;
  1755. mcp->out_mb |= MBX_10;
  1756. } else {
  1757. mcp->mb[1] = (loop_id << 8) | opt;
  1758. }
  1759. mcp->mb[2] = domain;
  1760. mcp->mb[3] = area << 8 | al_pa;
  1761. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1762. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1763. mcp->flags = 0;
  1764. rval = qla2x00_mailbox_command(vha, mcp);
  1765. /* Return mailbox statuses. */
  1766. if (mb != NULL) {
  1767. mb[0] = mcp->mb[0];
  1768. mb[1] = mcp->mb[1];
  1769. mb[2] = mcp->mb[2];
  1770. mb[6] = mcp->mb[6];
  1771. mb[7] = mcp->mb[7];
  1772. /* COS retrieved from Get-Port-Database mailbox command. */
  1773. mb[10] = 0;
  1774. }
  1775. if (rval != QLA_SUCCESS) {
  1776. /* RLU tmp code: need to change main mailbox_command function to
  1777. * return ok even when the mailbox completion value is not
  1778. * SUCCESS. The caller needs to be responsible to interpret
  1779. * the return values of this mailbox command if we're not
  1780. * to change too much of the existing code.
  1781. */
  1782. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1783. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1784. mcp->mb[0] == 0x4006)
  1785. rval = QLA_SUCCESS;
  1786. /*EMPTY*/
  1787. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1788. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1789. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1790. } else {
  1791. /*EMPTY*/
  1792. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  1793. "Done %s.\n", __func__);
  1794. }
  1795. return rval;
  1796. }
  1797. /*
  1798. * qla2x00_login_local_device
  1799. * Issue login loop port mailbox command.
  1800. *
  1801. * Input:
  1802. * ha = adapter block pointer.
  1803. * loop_id = device loop ID.
  1804. * opt = command options.
  1805. *
  1806. * Returns:
  1807. * Return status code.
  1808. *
  1809. * Context:
  1810. * Kernel context.
  1811. *
  1812. */
  1813. int
  1814. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1815. uint16_t *mb_ret, uint8_t opt)
  1816. {
  1817. int rval;
  1818. mbx_cmd_t mc;
  1819. mbx_cmd_t *mcp = &mc;
  1820. struct qla_hw_data *ha = vha->hw;
  1821. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  1822. "Entered %s.\n", __func__);
  1823. if (IS_FWI2_CAPABLE(ha))
  1824. return qla24xx_login_fabric(vha, fcport->loop_id,
  1825. fcport->d_id.b.domain, fcport->d_id.b.area,
  1826. fcport->d_id.b.al_pa, mb_ret, opt);
  1827. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1828. if (HAS_EXTENDED_IDS(ha))
  1829. mcp->mb[1] = fcport->loop_id;
  1830. else
  1831. mcp->mb[1] = fcport->loop_id << 8;
  1832. mcp->mb[2] = opt;
  1833. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1834. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1835. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1836. mcp->flags = 0;
  1837. rval = qla2x00_mailbox_command(vha, mcp);
  1838. /* Return mailbox statuses. */
  1839. if (mb_ret != NULL) {
  1840. mb_ret[0] = mcp->mb[0];
  1841. mb_ret[1] = mcp->mb[1];
  1842. mb_ret[6] = mcp->mb[6];
  1843. mb_ret[7] = mcp->mb[7];
  1844. }
  1845. if (rval != QLA_SUCCESS) {
  1846. /* AV tmp code: need to change main mailbox_command function to
  1847. * return ok even when the mailbox completion value is not
  1848. * SUCCESS. The caller needs to be responsible to interpret
  1849. * the return values of this mailbox command if we're not
  1850. * to change too much of the existing code.
  1851. */
  1852. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1853. rval = QLA_SUCCESS;
  1854. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1855. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1856. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1857. } else {
  1858. /*EMPTY*/
  1859. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  1860. "Done %s.\n", __func__);
  1861. }
  1862. return (rval);
  1863. }
  1864. int
  1865. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1866. uint8_t area, uint8_t al_pa)
  1867. {
  1868. int rval;
  1869. struct logio_entry_24xx *lg;
  1870. dma_addr_t lg_dma;
  1871. struct qla_hw_data *ha = vha->hw;
  1872. struct req_que *req;
  1873. struct rsp_que *rsp;
  1874. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  1875. "Entered %s.\n", __func__);
  1876. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1877. if (lg == NULL) {
  1878. ql_log(ql_log_warn, vha, 0x106e,
  1879. "Failed to allocate logout IOCB.\n");
  1880. return QLA_MEMORY_ALLOC_FAILED;
  1881. }
  1882. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1883. if (ql2xmaxqueues > 1)
  1884. req = ha->req_q_map[0];
  1885. else
  1886. req = vha->req;
  1887. rsp = req->rsp;
  1888. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1889. lg->entry_count = 1;
  1890. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1891. lg->nport_handle = cpu_to_le16(loop_id);
  1892. lg->control_flags =
  1893. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1894. LCF_FREE_NPORT);
  1895. lg->port_id[0] = al_pa;
  1896. lg->port_id[1] = area;
  1897. lg->port_id[2] = domain;
  1898. lg->vp_index = vha->vp_idx;
  1899. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1900. (ha->r_a_tov / 10 * 2) + 2);
  1901. if (rval != QLA_SUCCESS) {
  1902. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1903. "Failed to issue logout IOCB (%x).\n", rval);
  1904. } else if (lg->entry_status != 0) {
  1905. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1906. "Failed to complete IOCB -- error status (%x).\n",
  1907. lg->entry_status);
  1908. rval = QLA_FUNCTION_FAILED;
  1909. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1910. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1911. "Failed to complete IOCB -- completion status (%x) "
  1912. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1913. le32_to_cpu(lg->io_parameter[0]),
  1914. le32_to_cpu(lg->io_parameter[1]));
  1915. } else {
  1916. /*EMPTY*/
  1917. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  1918. "Done %s.\n", __func__);
  1919. }
  1920. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1921. return rval;
  1922. }
  1923. /*
  1924. * qla2x00_fabric_logout
  1925. * Issue logout fabric port mailbox command.
  1926. *
  1927. * Input:
  1928. * ha = adapter block pointer.
  1929. * loop_id = device loop ID.
  1930. * TARGET_QUEUE_LOCK must be released.
  1931. * ADAPTER_STATE_LOCK must be released.
  1932. *
  1933. * Returns:
  1934. * qla2x00 local function return status code.
  1935. *
  1936. * Context:
  1937. * Kernel context.
  1938. */
  1939. int
  1940. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1941. uint8_t area, uint8_t al_pa)
  1942. {
  1943. int rval;
  1944. mbx_cmd_t mc;
  1945. mbx_cmd_t *mcp = &mc;
  1946. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  1947. "Entered %s.\n", __func__);
  1948. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1949. mcp->out_mb = MBX_1|MBX_0;
  1950. if (HAS_EXTENDED_IDS(vha->hw)) {
  1951. mcp->mb[1] = loop_id;
  1952. mcp->mb[10] = 0;
  1953. mcp->out_mb |= MBX_10;
  1954. } else {
  1955. mcp->mb[1] = loop_id << 8;
  1956. }
  1957. mcp->in_mb = MBX_1|MBX_0;
  1958. mcp->tov = MBX_TOV_SECONDS;
  1959. mcp->flags = 0;
  1960. rval = qla2x00_mailbox_command(vha, mcp);
  1961. if (rval != QLA_SUCCESS) {
  1962. /*EMPTY*/
  1963. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1964. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1965. } else {
  1966. /*EMPTY*/
  1967. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  1968. "Done %s.\n", __func__);
  1969. }
  1970. return rval;
  1971. }
  1972. /*
  1973. * qla2x00_full_login_lip
  1974. * Issue full login LIP mailbox command.
  1975. *
  1976. * Input:
  1977. * ha = adapter block pointer.
  1978. * TARGET_QUEUE_LOCK must be released.
  1979. * ADAPTER_STATE_LOCK must be released.
  1980. *
  1981. * Returns:
  1982. * qla2x00 local function return status code.
  1983. *
  1984. * Context:
  1985. * Kernel context.
  1986. */
  1987. int
  1988. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1989. {
  1990. int rval;
  1991. mbx_cmd_t mc;
  1992. mbx_cmd_t *mcp = &mc;
  1993. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  1994. "Entered %s.\n", __func__);
  1995. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1996. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1997. mcp->mb[2] = 0;
  1998. mcp->mb[3] = 0;
  1999. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2000. mcp->in_mb = MBX_0;
  2001. mcp->tov = MBX_TOV_SECONDS;
  2002. mcp->flags = 0;
  2003. rval = qla2x00_mailbox_command(vha, mcp);
  2004. if (rval != QLA_SUCCESS) {
  2005. /*EMPTY*/
  2006. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2007. } else {
  2008. /*EMPTY*/
  2009. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2010. "Done %s.\n", __func__);
  2011. }
  2012. return rval;
  2013. }
  2014. /*
  2015. * qla2x00_get_id_list
  2016. *
  2017. * Input:
  2018. * ha = adapter block pointer.
  2019. *
  2020. * Returns:
  2021. * qla2x00 local function return status code.
  2022. *
  2023. * Context:
  2024. * Kernel context.
  2025. */
  2026. int
  2027. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2028. uint16_t *entries)
  2029. {
  2030. int rval;
  2031. mbx_cmd_t mc;
  2032. mbx_cmd_t *mcp = &mc;
  2033. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2034. "Entered %s.\n", __func__);
  2035. if (id_list == NULL)
  2036. return QLA_FUNCTION_FAILED;
  2037. mcp->mb[0] = MBC_GET_ID_LIST;
  2038. mcp->out_mb = MBX_0;
  2039. if (IS_FWI2_CAPABLE(vha->hw)) {
  2040. mcp->mb[2] = MSW(id_list_dma);
  2041. mcp->mb[3] = LSW(id_list_dma);
  2042. mcp->mb[6] = MSW(MSD(id_list_dma));
  2043. mcp->mb[7] = LSW(MSD(id_list_dma));
  2044. mcp->mb[8] = 0;
  2045. mcp->mb[9] = vha->vp_idx;
  2046. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2047. } else {
  2048. mcp->mb[1] = MSW(id_list_dma);
  2049. mcp->mb[2] = LSW(id_list_dma);
  2050. mcp->mb[3] = MSW(MSD(id_list_dma));
  2051. mcp->mb[6] = LSW(MSD(id_list_dma));
  2052. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2053. }
  2054. mcp->in_mb = MBX_1|MBX_0;
  2055. mcp->tov = MBX_TOV_SECONDS;
  2056. mcp->flags = 0;
  2057. rval = qla2x00_mailbox_command(vha, mcp);
  2058. if (rval != QLA_SUCCESS) {
  2059. /*EMPTY*/
  2060. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2061. } else {
  2062. *entries = mcp->mb[1];
  2063. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2064. "Done %s.\n", __func__);
  2065. }
  2066. return rval;
  2067. }
  2068. /*
  2069. * qla2x00_get_resource_cnts
  2070. * Get current firmware resource counts.
  2071. *
  2072. * Input:
  2073. * ha = adapter block pointer.
  2074. *
  2075. * Returns:
  2076. * qla2x00 local function return status code.
  2077. *
  2078. * Context:
  2079. * Kernel context.
  2080. */
  2081. int
  2082. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  2083. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  2084. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  2085. {
  2086. int rval;
  2087. mbx_cmd_t mc;
  2088. mbx_cmd_t *mcp = &mc;
  2089. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2090. "Entered %s.\n", __func__);
  2091. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2092. mcp->out_mb = MBX_0;
  2093. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2094. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
  2095. mcp->in_mb |= MBX_12;
  2096. mcp->tov = MBX_TOV_SECONDS;
  2097. mcp->flags = 0;
  2098. rval = qla2x00_mailbox_command(vha, mcp);
  2099. if (rval != QLA_SUCCESS) {
  2100. /*EMPTY*/
  2101. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2102. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2103. } else {
  2104. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2105. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2106. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2107. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2108. mcp->mb[11], mcp->mb[12]);
  2109. if (cur_xchg_cnt)
  2110. *cur_xchg_cnt = mcp->mb[3];
  2111. if (orig_xchg_cnt)
  2112. *orig_xchg_cnt = mcp->mb[6];
  2113. if (cur_iocb_cnt)
  2114. *cur_iocb_cnt = mcp->mb[7];
  2115. if (orig_iocb_cnt)
  2116. *orig_iocb_cnt = mcp->mb[10];
  2117. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  2118. *max_npiv_vports = mcp->mb[11];
  2119. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  2120. *max_fcfs = mcp->mb[12];
  2121. }
  2122. return (rval);
  2123. }
  2124. /*
  2125. * qla2x00_get_fcal_position_map
  2126. * Get FCAL (LILP) position map using mailbox command
  2127. *
  2128. * Input:
  2129. * ha = adapter state pointer.
  2130. * pos_map = buffer pointer (can be NULL).
  2131. *
  2132. * Returns:
  2133. * qla2x00 local function return status code.
  2134. *
  2135. * Context:
  2136. * Kernel context.
  2137. */
  2138. int
  2139. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2140. {
  2141. int rval;
  2142. mbx_cmd_t mc;
  2143. mbx_cmd_t *mcp = &mc;
  2144. char *pmap;
  2145. dma_addr_t pmap_dma;
  2146. struct qla_hw_data *ha = vha->hw;
  2147. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2148. "Entered %s.\n", __func__);
  2149. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2150. if (pmap == NULL) {
  2151. ql_log(ql_log_warn, vha, 0x1080,
  2152. "Memory alloc failed.\n");
  2153. return QLA_MEMORY_ALLOC_FAILED;
  2154. }
  2155. memset(pmap, 0, FCAL_MAP_SIZE);
  2156. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2157. mcp->mb[2] = MSW(pmap_dma);
  2158. mcp->mb[3] = LSW(pmap_dma);
  2159. mcp->mb[6] = MSW(MSD(pmap_dma));
  2160. mcp->mb[7] = LSW(MSD(pmap_dma));
  2161. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2162. mcp->in_mb = MBX_1|MBX_0;
  2163. mcp->buf_size = FCAL_MAP_SIZE;
  2164. mcp->flags = MBX_DMA_IN;
  2165. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2166. rval = qla2x00_mailbox_command(vha, mcp);
  2167. if (rval == QLA_SUCCESS) {
  2168. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2169. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2170. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2171. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2172. pmap, pmap[0] + 1);
  2173. if (pos_map)
  2174. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2175. }
  2176. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2177. if (rval != QLA_SUCCESS) {
  2178. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2179. } else {
  2180. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2181. "Done %s.\n", __func__);
  2182. }
  2183. return rval;
  2184. }
  2185. /*
  2186. * qla2x00_get_link_status
  2187. *
  2188. * Input:
  2189. * ha = adapter block pointer.
  2190. * loop_id = device loop ID.
  2191. * ret_buf = pointer to link status return buffer.
  2192. *
  2193. * Returns:
  2194. * 0 = success.
  2195. * BIT_0 = mem alloc error.
  2196. * BIT_1 = mailbox error.
  2197. */
  2198. int
  2199. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2200. struct link_statistics *stats, dma_addr_t stats_dma)
  2201. {
  2202. int rval;
  2203. mbx_cmd_t mc;
  2204. mbx_cmd_t *mcp = &mc;
  2205. uint32_t *siter, *diter, dwords;
  2206. struct qla_hw_data *ha = vha->hw;
  2207. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2208. "Entered %s.\n", __func__);
  2209. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2210. mcp->mb[2] = MSW(stats_dma);
  2211. mcp->mb[3] = LSW(stats_dma);
  2212. mcp->mb[6] = MSW(MSD(stats_dma));
  2213. mcp->mb[7] = LSW(MSD(stats_dma));
  2214. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2215. mcp->in_mb = MBX_0;
  2216. if (IS_FWI2_CAPABLE(ha)) {
  2217. mcp->mb[1] = loop_id;
  2218. mcp->mb[4] = 0;
  2219. mcp->mb[10] = 0;
  2220. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2221. mcp->in_mb |= MBX_1;
  2222. } else if (HAS_EXTENDED_IDS(ha)) {
  2223. mcp->mb[1] = loop_id;
  2224. mcp->mb[10] = 0;
  2225. mcp->out_mb |= MBX_10|MBX_1;
  2226. } else {
  2227. mcp->mb[1] = loop_id << 8;
  2228. mcp->out_mb |= MBX_1;
  2229. }
  2230. mcp->tov = MBX_TOV_SECONDS;
  2231. mcp->flags = IOCTL_CMD;
  2232. rval = qla2x00_mailbox_command(vha, mcp);
  2233. if (rval == QLA_SUCCESS) {
  2234. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2235. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2236. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2237. rval = QLA_FUNCTION_FAILED;
  2238. } else {
  2239. /* Copy over data -- firmware data is LE. */
  2240. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2241. "Done %s.\n", __func__);
  2242. dwords = offsetof(struct link_statistics, unused1) / 4;
  2243. siter = diter = &stats->link_fail_cnt;
  2244. while (dwords--)
  2245. *diter++ = le32_to_cpu(*siter++);
  2246. }
  2247. } else {
  2248. /* Failed. */
  2249. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2250. }
  2251. return rval;
  2252. }
  2253. int
  2254. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2255. dma_addr_t stats_dma)
  2256. {
  2257. int rval;
  2258. mbx_cmd_t mc;
  2259. mbx_cmd_t *mcp = &mc;
  2260. uint32_t *siter, *diter, dwords;
  2261. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2262. "Entered %s.\n", __func__);
  2263. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2264. mcp->mb[2] = MSW(stats_dma);
  2265. mcp->mb[3] = LSW(stats_dma);
  2266. mcp->mb[6] = MSW(MSD(stats_dma));
  2267. mcp->mb[7] = LSW(MSD(stats_dma));
  2268. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2269. mcp->mb[9] = vha->vp_idx;
  2270. mcp->mb[10] = 0;
  2271. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2272. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2273. mcp->tov = MBX_TOV_SECONDS;
  2274. mcp->flags = IOCTL_CMD;
  2275. rval = qla2x00_mailbox_command(vha, mcp);
  2276. if (rval == QLA_SUCCESS) {
  2277. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2278. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2279. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2280. rval = QLA_FUNCTION_FAILED;
  2281. } else {
  2282. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2283. "Done %s.\n", __func__);
  2284. /* Copy over data -- firmware data is LE. */
  2285. dwords = sizeof(struct link_statistics) / 4;
  2286. siter = diter = &stats->link_fail_cnt;
  2287. while (dwords--)
  2288. *diter++ = le32_to_cpu(*siter++);
  2289. }
  2290. } else {
  2291. /* Failed. */
  2292. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2293. }
  2294. return rval;
  2295. }
  2296. int
  2297. qla24xx_abort_command(srb_t *sp)
  2298. {
  2299. int rval;
  2300. unsigned long flags = 0;
  2301. struct abort_entry_24xx *abt;
  2302. dma_addr_t abt_dma;
  2303. uint32_t handle;
  2304. fc_port_t *fcport = sp->fcport;
  2305. struct scsi_qla_host *vha = fcport->vha;
  2306. struct qla_hw_data *ha = vha->hw;
  2307. struct req_que *req = vha->req;
  2308. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2309. "Entered %s.\n", __func__);
  2310. spin_lock_irqsave(&ha->hardware_lock, flags);
  2311. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2312. if (req->outstanding_cmds[handle] == sp)
  2313. break;
  2314. }
  2315. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2316. if (handle == req->num_outstanding_cmds) {
  2317. /* Command not found. */
  2318. return QLA_FUNCTION_FAILED;
  2319. }
  2320. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2321. if (abt == NULL) {
  2322. ql_log(ql_log_warn, vha, 0x108d,
  2323. "Failed to allocate abort IOCB.\n");
  2324. return QLA_MEMORY_ALLOC_FAILED;
  2325. }
  2326. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2327. abt->entry_type = ABORT_IOCB_TYPE;
  2328. abt->entry_count = 1;
  2329. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2330. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2331. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2332. abt->port_id[0] = fcport->d_id.b.al_pa;
  2333. abt->port_id[1] = fcport->d_id.b.area;
  2334. abt->port_id[2] = fcport->d_id.b.domain;
  2335. abt->vp_index = fcport->vha->vp_idx;
  2336. abt->req_que_no = cpu_to_le16(req->id);
  2337. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2338. if (rval != QLA_SUCCESS) {
  2339. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2340. "Failed to issue IOCB (%x).\n", rval);
  2341. } else if (abt->entry_status != 0) {
  2342. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2343. "Failed to complete IOCB -- error status (%x).\n",
  2344. abt->entry_status);
  2345. rval = QLA_FUNCTION_FAILED;
  2346. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2347. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2348. "Failed to complete IOCB -- completion status (%x).\n",
  2349. le16_to_cpu(abt->nport_handle));
  2350. rval = QLA_FUNCTION_FAILED;
  2351. } else {
  2352. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2353. "Done %s.\n", __func__);
  2354. }
  2355. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2356. return rval;
  2357. }
  2358. struct tsk_mgmt_cmd {
  2359. union {
  2360. struct tsk_mgmt_entry tsk;
  2361. struct sts_entry_24xx sts;
  2362. } p;
  2363. };
  2364. static int
  2365. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2366. unsigned int l, int tag)
  2367. {
  2368. int rval, rval2;
  2369. struct tsk_mgmt_cmd *tsk;
  2370. struct sts_entry_24xx *sts;
  2371. dma_addr_t tsk_dma;
  2372. scsi_qla_host_t *vha;
  2373. struct qla_hw_data *ha;
  2374. struct req_que *req;
  2375. struct rsp_que *rsp;
  2376. vha = fcport->vha;
  2377. ha = vha->hw;
  2378. req = vha->req;
  2379. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2380. "Entered %s.\n", __func__);
  2381. if (ha->flags.cpu_affinity_enabled)
  2382. rsp = ha->rsp_q_map[tag + 1];
  2383. else
  2384. rsp = req->rsp;
  2385. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2386. if (tsk == NULL) {
  2387. ql_log(ql_log_warn, vha, 0x1093,
  2388. "Failed to allocate task management IOCB.\n");
  2389. return QLA_MEMORY_ALLOC_FAILED;
  2390. }
  2391. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2392. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2393. tsk->p.tsk.entry_count = 1;
  2394. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2395. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2396. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2397. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2398. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2399. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2400. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2401. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2402. if (type == TCF_LUN_RESET) {
  2403. int_to_scsilun(l, &tsk->p.tsk.lun);
  2404. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2405. sizeof(tsk->p.tsk.lun));
  2406. }
  2407. sts = &tsk->p.sts;
  2408. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2409. if (rval != QLA_SUCCESS) {
  2410. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2411. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2412. } else if (sts->entry_status != 0) {
  2413. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2414. "Failed to complete IOCB -- error status (%x).\n",
  2415. sts->entry_status);
  2416. rval = QLA_FUNCTION_FAILED;
  2417. } else if (sts->comp_status !=
  2418. __constant_cpu_to_le16(CS_COMPLETE)) {
  2419. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2420. "Failed to complete IOCB -- completion status (%x).\n",
  2421. le16_to_cpu(sts->comp_status));
  2422. rval = QLA_FUNCTION_FAILED;
  2423. } else if (le16_to_cpu(sts->scsi_status) &
  2424. SS_RESPONSE_INFO_LEN_VALID) {
  2425. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2426. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2427. "Ignoring inconsistent data length -- not enough "
  2428. "response info (%d).\n",
  2429. le32_to_cpu(sts->rsp_data_len));
  2430. } else if (sts->data[3]) {
  2431. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2432. "Failed to complete IOCB -- response (%x).\n",
  2433. sts->data[3]);
  2434. rval = QLA_FUNCTION_FAILED;
  2435. }
  2436. }
  2437. /* Issue marker IOCB. */
  2438. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2439. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2440. if (rval2 != QLA_SUCCESS) {
  2441. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2442. "Failed to issue marker IOCB (%x).\n", rval2);
  2443. } else {
  2444. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2445. "Done %s.\n", __func__);
  2446. }
  2447. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2448. return rval;
  2449. }
  2450. int
  2451. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2452. {
  2453. struct qla_hw_data *ha = fcport->vha->hw;
  2454. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2455. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2456. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2457. }
  2458. int
  2459. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2460. {
  2461. struct qla_hw_data *ha = fcport->vha->hw;
  2462. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2463. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2464. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2465. }
  2466. int
  2467. qla2x00_system_error(scsi_qla_host_t *vha)
  2468. {
  2469. int rval;
  2470. mbx_cmd_t mc;
  2471. mbx_cmd_t *mcp = &mc;
  2472. struct qla_hw_data *ha = vha->hw;
  2473. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2474. return QLA_FUNCTION_FAILED;
  2475. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2476. "Entered %s.\n", __func__);
  2477. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2478. mcp->out_mb = MBX_0;
  2479. mcp->in_mb = MBX_0;
  2480. mcp->tov = 5;
  2481. mcp->flags = 0;
  2482. rval = qla2x00_mailbox_command(vha, mcp);
  2483. if (rval != QLA_SUCCESS) {
  2484. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2485. } else {
  2486. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2487. "Done %s.\n", __func__);
  2488. }
  2489. return rval;
  2490. }
  2491. /**
  2492. * qla2x00_set_serdes_params() -
  2493. * @ha: HA context
  2494. *
  2495. * Returns
  2496. */
  2497. int
  2498. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2499. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2500. {
  2501. int rval;
  2502. mbx_cmd_t mc;
  2503. mbx_cmd_t *mcp = &mc;
  2504. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2505. "Entered %s.\n", __func__);
  2506. mcp->mb[0] = MBC_SERDES_PARAMS;
  2507. mcp->mb[1] = BIT_0;
  2508. mcp->mb[2] = sw_em_1g | BIT_15;
  2509. mcp->mb[3] = sw_em_2g | BIT_15;
  2510. mcp->mb[4] = sw_em_4g | BIT_15;
  2511. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2512. mcp->in_mb = MBX_0;
  2513. mcp->tov = MBX_TOV_SECONDS;
  2514. mcp->flags = 0;
  2515. rval = qla2x00_mailbox_command(vha, mcp);
  2516. if (rval != QLA_SUCCESS) {
  2517. /*EMPTY*/
  2518. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2519. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2520. } else {
  2521. /*EMPTY*/
  2522. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2523. "Done %s.\n", __func__);
  2524. }
  2525. return rval;
  2526. }
  2527. int
  2528. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2529. {
  2530. int rval;
  2531. mbx_cmd_t mc;
  2532. mbx_cmd_t *mcp = &mc;
  2533. if (!IS_FWI2_CAPABLE(vha->hw))
  2534. return QLA_FUNCTION_FAILED;
  2535. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2536. "Entered %s.\n", __func__);
  2537. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2538. mcp->mb[1] = 0;
  2539. mcp->out_mb = MBX_1|MBX_0;
  2540. mcp->in_mb = MBX_0;
  2541. mcp->tov = 5;
  2542. mcp->flags = 0;
  2543. rval = qla2x00_mailbox_command(vha, mcp);
  2544. if (rval != QLA_SUCCESS) {
  2545. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2546. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2547. rval = QLA_INVALID_COMMAND;
  2548. } else {
  2549. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  2550. "Done %s.\n", __func__);
  2551. }
  2552. return rval;
  2553. }
  2554. int
  2555. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2556. uint16_t buffers)
  2557. {
  2558. int rval;
  2559. mbx_cmd_t mc;
  2560. mbx_cmd_t *mcp = &mc;
  2561. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  2562. "Entered %s.\n", __func__);
  2563. if (!IS_FWI2_CAPABLE(vha->hw))
  2564. return QLA_FUNCTION_FAILED;
  2565. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2566. return QLA_FUNCTION_FAILED;
  2567. mcp->mb[0] = MBC_TRACE_CONTROL;
  2568. mcp->mb[1] = TC_EFT_ENABLE;
  2569. mcp->mb[2] = LSW(eft_dma);
  2570. mcp->mb[3] = MSW(eft_dma);
  2571. mcp->mb[4] = LSW(MSD(eft_dma));
  2572. mcp->mb[5] = MSW(MSD(eft_dma));
  2573. mcp->mb[6] = buffers;
  2574. mcp->mb[7] = TC_AEN_DISABLE;
  2575. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2576. mcp->in_mb = MBX_1|MBX_0;
  2577. mcp->tov = MBX_TOV_SECONDS;
  2578. mcp->flags = 0;
  2579. rval = qla2x00_mailbox_command(vha, mcp);
  2580. if (rval != QLA_SUCCESS) {
  2581. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2582. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2583. rval, mcp->mb[0], mcp->mb[1]);
  2584. } else {
  2585. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  2586. "Done %s.\n", __func__);
  2587. }
  2588. return rval;
  2589. }
  2590. int
  2591. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2592. {
  2593. int rval;
  2594. mbx_cmd_t mc;
  2595. mbx_cmd_t *mcp = &mc;
  2596. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  2597. "Entered %s.\n", __func__);
  2598. if (!IS_FWI2_CAPABLE(vha->hw))
  2599. return QLA_FUNCTION_FAILED;
  2600. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2601. return QLA_FUNCTION_FAILED;
  2602. mcp->mb[0] = MBC_TRACE_CONTROL;
  2603. mcp->mb[1] = TC_EFT_DISABLE;
  2604. mcp->out_mb = MBX_1|MBX_0;
  2605. mcp->in_mb = MBX_1|MBX_0;
  2606. mcp->tov = MBX_TOV_SECONDS;
  2607. mcp->flags = 0;
  2608. rval = qla2x00_mailbox_command(vha, mcp);
  2609. if (rval != QLA_SUCCESS) {
  2610. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2611. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2612. rval, mcp->mb[0], mcp->mb[1]);
  2613. } else {
  2614. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  2615. "Done %s.\n", __func__);
  2616. }
  2617. return rval;
  2618. }
  2619. int
  2620. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2621. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2622. {
  2623. int rval;
  2624. mbx_cmd_t mc;
  2625. mbx_cmd_t *mcp = &mc;
  2626. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  2627. "Entered %s.\n", __func__);
  2628. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2629. !IS_QLA83XX(vha->hw))
  2630. return QLA_FUNCTION_FAILED;
  2631. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2632. return QLA_FUNCTION_FAILED;
  2633. mcp->mb[0] = MBC_TRACE_CONTROL;
  2634. mcp->mb[1] = TC_FCE_ENABLE;
  2635. mcp->mb[2] = LSW(fce_dma);
  2636. mcp->mb[3] = MSW(fce_dma);
  2637. mcp->mb[4] = LSW(MSD(fce_dma));
  2638. mcp->mb[5] = MSW(MSD(fce_dma));
  2639. mcp->mb[6] = buffers;
  2640. mcp->mb[7] = TC_AEN_DISABLE;
  2641. mcp->mb[8] = 0;
  2642. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2643. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2644. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2645. MBX_1|MBX_0;
  2646. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2647. mcp->tov = MBX_TOV_SECONDS;
  2648. mcp->flags = 0;
  2649. rval = qla2x00_mailbox_command(vha, mcp);
  2650. if (rval != QLA_SUCCESS) {
  2651. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2652. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2653. rval, mcp->mb[0], mcp->mb[1]);
  2654. } else {
  2655. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  2656. "Done %s.\n", __func__);
  2657. if (mb)
  2658. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2659. if (dwords)
  2660. *dwords = buffers;
  2661. }
  2662. return rval;
  2663. }
  2664. int
  2665. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2666. {
  2667. int rval;
  2668. mbx_cmd_t mc;
  2669. mbx_cmd_t *mcp = &mc;
  2670. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  2671. "Entered %s.\n", __func__);
  2672. if (!IS_FWI2_CAPABLE(vha->hw))
  2673. return QLA_FUNCTION_FAILED;
  2674. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2675. return QLA_FUNCTION_FAILED;
  2676. mcp->mb[0] = MBC_TRACE_CONTROL;
  2677. mcp->mb[1] = TC_FCE_DISABLE;
  2678. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2679. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2680. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2681. MBX_1|MBX_0;
  2682. mcp->tov = MBX_TOV_SECONDS;
  2683. mcp->flags = 0;
  2684. rval = qla2x00_mailbox_command(vha, mcp);
  2685. if (rval != QLA_SUCCESS) {
  2686. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2687. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2688. rval, mcp->mb[0], mcp->mb[1]);
  2689. } else {
  2690. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  2691. "Done %s.\n", __func__);
  2692. if (wr)
  2693. *wr = (uint64_t) mcp->mb[5] << 48 |
  2694. (uint64_t) mcp->mb[4] << 32 |
  2695. (uint64_t) mcp->mb[3] << 16 |
  2696. (uint64_t) mcp->mb[2];
  2697. if (rd)
  2698. *rd = (uint64_t) mcp->mb[9] << 48 |
  2699. (uint64_t) mcp->mb[8] << 32 |
  2700. (uint64_t) mcp->mb[7] << 16 |
  2701. (uint64_t) mcp->mb[6];
  2702. }
  2703. return rval;
  2704. }
  2705. int
  2706. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2707. uint16_t *port_speed, uint16_t *mb)
  2708. {
  2709. int rval;
  2710. mbx_cmd_t mc;
  2711. mbx_cmd_t *mcp = &mc;
  2712. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  2713. "Entered %s.\n", __func__);
  2714. if (!IS_IIDMA_CAPABLE(vha->hw))
  2715. return QLA_FUNCTION_FAILED;
  2716. mcp->mb[0] = MBC_PORT_PARAMS;
  2717. mcp->mb[1] = loop_id;
  2718. mcp->mb[2] = mcp->mb[3] = 0;
  2719. mcp->mb[9] = vha->vp_idx;
  2720. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2721. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2722. mcp->tov = MBX_TOV_SECONDS;
  2723. mcp->flags = 0;
  2724. rval = qla2x00_mailbox_command(vha, mcp);
  2725. /* Return mailbox statuses. */
  2726. if (mb != NULL) {
  2727. mb[0] = mcp->mb[0];
  2728. mb[1] = mcp->mb[1];
  2729. mb[3] = mcp->mb[3];
  2730. }
  2731. if (rval != QLA_SUCCESS) {
  2732. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2733. } else {
  2734. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  2735. "Done %s.\n", __func__);
  2736. if (port_speed)
  2737. *port_speed = mcp->mb[3];
  2738. }
  2739. return rval;
  2740. }
  2741. int
  2742. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2743. uint16_t port_speed, uint16_t *mb)
  2744. {
  2745. int rval;
  2746. mbx_cmd_t mc;
  2747. mbx_cmd_t *mcp = &mc;
  2748. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  2749. "Entered %s.\n", __func__);
  2750. if (!IS_IIDMA_CAPABLE(vha->hw))
  2751. return QLA_FUNCTION_FAILED;
  2752. mcp->mb[0] = MBC_PORT_PARAMS;
  2753. mcp->mb[1] = loop_id;
  2754. mcp->mb[2] = BIT_0;
  2755. if (IS_CNA_CAPABLE(vha->hw))
  2756. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2757. else
  2758. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2759. mcp->mb[9] = vha->vp_idx;
  2760. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2761. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2762. mcp->tov = MBX_TOV_SECONDS;
  2763. mcp->flags = 0;
  2764. rval = qla2x00_mailbox_command(vha, mcp);
  2765. /* Return mailbox statuses. */
  2766. if (mb != NULL) {
  2767. mb[0] = mcp->mb[0];
  2768. mb[1] = mcp->mb[1];
  2769. mb[3] = mcp->mb[3];
  2770. }
  2771. if (rval != QLA_SUCCESS) {
  2772. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  2773. "Failed=%x.\n", rval);
  2774. } else {
  2775. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  2776. "Done %s.\n", __func__);
  2777. }
  2778. return rval;
  2779. }
  2780. void
  2781. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2782. struct vp_rpt_id_entry_24xx *rptid_entry)
  2783. {
  2784. uint8_t vp_idx;
  2785. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2786. struct qla_hw_data *ha = vha->hw;
  2787. scsi_qla_host_t *vp;
  2788. unsigned long flags;
  2789. int found;
  2790. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  2791. "Entered %s.\n", __func__);
  2792. if (rptid_entry->entry_status != 0)
  2793. return;
  2794. if (rptid_entry->format == 0) {
  2795. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  2796. "Format 0 : Number of VPs setup %d, number of "
  2797. "VPs acquired %d.\n",
  2798. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2799. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2800. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  2801. "Primary port id %02x%02x%02x.\n",
  2802. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2803. rptid_entry->port_id[0]);
  2804. } else if (rptid_entry->format == 1) {
  2805. vp_idx = LSB(stat);
  2806. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  2807. "Format 1: VP[%d] enabled - status %d - with "
  2808. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2809. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2810. rptid_entry->port_id[0]);
  2811. vp = vha;
  2812. if (vp_idx == 0 && (MSB(stat) != 1))
  2813. goto reg_needed;
  2814. if (MSB(stat) != 0 && MSB(stat) != 2) {
  2815. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2816. "Could not acquire ID for VP[%d].\n", vp_idx);
  2817. return;
  2818. }
  2819. found = 0;
  2820. spin_lock_irqsave(&ha->vport_slock, flags);
  2821. list_for_each_entry(vp, &ha->vp_list, list) {
  2822. if (vp_idx == vp->vp_idx) {
  2823. found = 1;
  2824. break;
  2825. }
  2826. }
  2827. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2828. if (!found)
  2829. return;
  2830. vp->d_id.b.domain = rptid_entry->port_id[2];
  2831. vp->d_id.b.area = rptid_entry->port_id[1];
  2832. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2833. /*
  2834. * Cannot configure here as we are still sitting on the
  2835. * response queue. Handle it in dpc context.
  2836. */
  2837. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2838. reg_needed:
  2839. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2840. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2841. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2842. qla2xxx_wake_dpc(vha);
  2843. }
  2844. }
  2845. /*
  2846. * qla24xx_modify_vp_config
  2847. * Change VP configuration for vha
  2848. *
  2849. * Input:
  2850. * vha = adapter block pointer.
  2851. *
  2852. * Returns:
  2853. * qla2xxx local function return status code.
  2854. *
  2855. * Context:
  2856. * Kernel context.
  2857. */
  2858. int
  2859. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2860. {
  2861. int rval;
  2862. struct vp_config_entry_24xx *vpmod;
  2863. dma_addr_t vpmod_dma;
  2864. struct qla_hw_data *ha = vha->hw;
  2865. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2866. /* This can be called by the parent */
  2867. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  2868. "Entered %s.\n", __func__);
  2869. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2870. if (!vpmod) {
  2871. ql_log(ql_log_warn, vha, 0x10bc,
  2872. "Failed to allocate modify VP IOCB.\n");
  2873. return QLA_MEMORY_ALLOC_FAILED;
  2874. }
  2875. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2876. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2877. vpmod->entry_count = 1;
  2878. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2879. vpmod->vp_count = 1;
  2880. vpmod->vp_index1 = vha->vp_idx;
  2881. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2882. qlt_modify_vp_config(vha, vpmod);
  2883. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2884. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2885. vpmod->entry_count = 1;
  2886. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2887. if (rval != QLA_SUCCESS) {
  2888. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2889. "Failed to issue VP config IOCB (%x).\n", rval);
  2890. } else if (vpmod->comp_status != 0) {
  2891. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2892. "Failed to complete IOCB -- error status (%x).\n",
  2893. vpmod->comp_status);
  2894. rval = QLA_FUNCTION_FAILED;
  2895. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2896. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2897. "Failed to complete IOCB -- completion status (%x).\n",
  2898. le16_to_cpu(vpmod->comp_status));
  2899. rval = QLA_FUNCTION_FAILED;
  2900. } else {
  2901. /* EMPTY */
  2902. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  2903. "Done %s.\n", __func__);
  2904. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2905. }
  2906. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2907. return rval;
  2908. }
  2909. /*
  2910. * qla24xx_control_vp
  2911. * Enable a virtual port for given host
  2912. *
  2913. * Input:
  2914. * ha = adapter block pointer.
  2915. * vhba = virtual adapter (unused)
  2916. * index = index number for enabled VP
  2917. *
  2918. * Returns:
  2919. * qla2xxx local function return status code.
  2920. *
  2921. * Context:
  2922. * Kernel context.
  2923. */
  2924. int
  2925. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2926. {
  2927. int rval;
  2928. int map, pos;
  2929. struct vp_ctrl_entry_24xx *vce;
  2930. dma_addr_t vce_dma;
  2931. struct qla_hw_data *ha = vha->hw;
  2932. int vp_index = vha->vp_idx;
  2933. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2934. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  2935. "Entered %s enabling index %d.\n", __func__, vp_index);
  2936. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2937. return QLA_PARAMETER_ERROR;
  2938. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2939. if (!vce) {
  2940. ql_log(ql_log_warn, vha, 0x10c2,
  2941. "Failed to allocate VP control IOCB.\n");
  2942. return QLA_MEMORY_ALLOC_FAILED;
  2943. }
  2944. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2945. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2946. vce->entry_count = 1;
  2947. vce->command = cpu_to_le16(cmd);
  2948. vce->vp_count = __constant_cpu_to_le16(1);
  2949. /* index map in firmware starts with 1; decrement index
  2950. * this is ok as we never use index 0
  2951. */
  2952. map = (vp_index - 1) / 8;
  2953. pos = (vp_index - 1) & 7;
  2954. mutex_lock(&ha->vport_lock);
  2955. vce->vp_idx_map[map] |= 1 << pos;
  2956. mutex_unlock(&ha->vport_lock);
  2957. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2958. if (rval != QLA_SUCCESS) {
  2959. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2960. "Failed to issue VP control IOCB (%x).\n", rval);
  2961. } else if (vce->entry_status != 0) {
  2962. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2963. "Failed to complete IOCB -- error status (%x).\n",
  2964. vce->entry_status);
  2965. rval = QLA_FUNCTION_FAILED;
  2966. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2967. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2968. "Failed to complet IOCB -- completion status (%x).\n",
  2969. le16_to_cpu(vce->comp_status));
  2970. rval = QLA_FUNCTION_FAILED;
  2971. } else {
  2972. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  2973. "Done %s.\n", __func__);
  2974. }
  2975. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2976. return rval;
  2977. }
  2978. /*
  2979. * qla2x00_send_change_request
  2980. * Receive or disable RSCN request from fabric controller
  2981. *
  2982. * Input:
  2983. * ha = adapter block pointer
  2984. * format = registration format:
  2985. * 0 - Reserved
  2986. * 1 - Fabric detected registration
  2987. * 2 - N_port detected registration
  2988. * 3 - Full registration
  2989. * FF - clear registration
  2990. * vp_idx = Virtual port index
  2991. *
  2992. * Returns:
  2993. * qla2x00 local function return status code.
  2994. *
  2995. * Context:
  2996. * Kernel Context
  2997. */
  2998. int
  2999. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  3000. uint16_t vp_idx)
  3001. {
  3002. int rval;
  3003. mbx_cmd_t mc;
  3004. mbx_cmd_t *mcp = &mc;
  3005. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3006. "Entered %s.\n", __func__);
  3007. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3008. mcp->mb[1] = format;
  3009. mcp->mb[9] = vp_idx;
  3010. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3011. mcp->in_mb = MBX_0|MBX_1;
  3012. mcp->tov = MBX_TOV_SECONDS;
  3013. mcp->flags = 0;
  3014. rval = qla2x00_mailbox_command(vha, mcp);
  3015. if (rval == QLA_SUCCESS) {
  3016. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3017. rval = BIT_1;
  3018. }
  3019. } else
  3020. rval = BIT_1;
  3021. return rval;
  3022. }
  3023. int
  3024. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3025. uint32_t size)
  3026. {
  3027. int rval;
  3028. mbx_cmd_t mc;
  3029. mbx_cmd_t *mcp = &mc;
  3030. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3031. "Entered %s.\n", __func__);
  3032. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3033. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3034. mcp->mb[8] = MSW(addr);
  3035. mcp->out_mb = MBX_8|MBX_0;
  3036. } else {
  3037. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3038. mcp->out_mb = MBX_0;
  3039. }
  3040. mcp->mb[1] = LSW(addr);
  3041. mcp->mb[2] = MSW(req_dma);
  3042. mcp->mb[3] = LSW(req_dma);
  3043. mcp->mb[6] = MSW(MSD(req_dma));
  3044. mcp->mb[7] = LSW(MSD(req_dma));
  3045. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3046. if (IS_FWI2_CAPABLE(vha->hw)) {
  3047. mcp->mb[4] = MSW(size);
  3048. mcp->mb[5] = LSW(size);
  3049. mcp->out_mb |= MBX_5|MBX_4;
  3050. } else {
  3051. mcp->mb[4] = LSW(size);
  3052. mcp->out_mb |= MBX_4;
  3053. }
  3054. mcp->in_mb = MBX_0;
  3055. mcp->tov = MBX_TOV_SECONDS;
  3056. mcp->flags = 0;
  3057. rval = qla2x00_mailbox_command(vha, mcp);
  3058. if (rval != QLA_SUCCESS) {
  3059. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3060. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3061. } else {
  3062. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3063. "Done %s.\n", __func__);
  3064. }
  3065. return rval;
  3066. }
  3067. /* 84XX Support **************************************************************/
  3068. struct cs84xx_mgmt_cmd {
  3069. union {
  3070. struct verify_chip_entry_84xx req;
  3071. struct verify_chip_rsp_84xx rsp;
  3072. } p;
  3073. };
  3074. int
  3075. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3076. {
  3077. int rval, retry;
  3078. struct cs84xx_mgmt_cmd *mn;
  3079. dma_addr_t mn_dma;
  3080. uint16_t options;
  3081. unsigned long flags;
  3082. struct qla_hw_data *ha = vha->hw;
  3083. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3084. "Entered %s.\n", __func__);
  3085. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3086. if (mn == NULL) {
  3087. return QLA_MEMORY_ALLOC_FAILED;
  3088. }
  3089. /* Force Update? */
  3090. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3091. /* Diagnostic firmware? */
  3092. /* options |= MENLO_DIAG_FW; */
  3093. /* We update the firmware with only one data sequence. */
  3094. options |= VCO_END_OF_DATA;
  3095. do {
  3096. retry = 0;
  3097. memset(mn, 0, sizeof(*mn));
  3098. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3099. mn->p.req.entry_count = 1;
  3100. mn->p.req.options = cpu_to_le16(options);
  3101. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3102. "Dump of Verify Request.\n");
  3103. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3104. (uint8_t *)mn, sizeof(*mn));
  3105. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3106. if (rval != QLA_SUCCESS) {
  3107. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3108. "Failed to issue verify IOCB (%x).\n", rval);
  3109. goto verify_done;
  3110. }
  3111. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3112. "Dump of Verify Response.\n");
  3113. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3114. (uint8_t *)mn, sizeof(*mn));
  3115. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3116. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3117. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3118. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3119. "cs=%x fc=%x.\n", status[0], status[1]);
  3120. if (status[0] != CS_COMPLETE) {
  3121. rval = QLA_FUNCTION_FAILED;
  3122. if (!(options & VCO_DONT_UPDATE_FW)) {
  3123. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3124. "Firmware update failed. Retrying "
  3125. "without update firmware.\n");
  3126. options |= VCO_DONT_UPDATE_FW;
  3127. options &= ~VCO_FORCE_UPDATE;
  3128. retry = 1;
  3129. }
  3130. } else {
  3131. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3132. "Firmware updated to %x.\n",
  3133. le32_to_cpu(mn->p.rsp.fw_ver));
  3134. /* NOTE: we only update OP firmware. */
  3135. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3136. ha->cs84xx->op_fw_version =
  3137. le32_to_cpu(mn->p.rsp.fw_ver);
  3138. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3139. flags);
  3140. }
  3141. } while (retry);
  3142. verify_done:
  3143. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3144. if (rval != QLA_SUCCESS) {
  3145. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3146. "Failed=%x.\n", rval);
  3147. } else {
  3148. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3149. "Done %s.\n", __func__);
  3150. }
  3151. return rval;
  3152. }
  3153. int
  3154. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3155. {
  3156. int rval;
  3157. unsigned long flags;
  3158. mbx_cmd_t mc;
  3159. mbx_cmd_t *mcp = &mc;
  3160. struct qla_hw_data *ha = vha->hw;
  3161. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3162. "Entered %s.\n", __func__);
  3163. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3164. mcp->mb[1] = req->options;
  3165. mcp->mb[2] = MSW(LSD(req->dma));
  3166. mcp->mb[3] = LSW(LSD(req->dma));
  3167. mcp->mb[6] = MSW(MSD(req->dma));
  3168. mcp->mb[7] = LSW(MSD(req->dma));
  3169. mcp->mb[5] = req->length;
  3170. if (req->rsp)
  3171. mcp->mb[10] = req->rsp->id;
  3172. mcp->mb[12] = req->qos;
  3173. mcp->mb[11] = req->vp_idx;
  3174. mcp->mb[13] = req->rid;
  3175. if (IS_QLA83XX(ha))
  3176. mcp->mb[15] = 0;
  3177. mcp->mb[4] = req->id;
  3178. /* que in ptr index */
  3179. mcp->mb[8] = 0;
  3180. /* que out ptr index */
  3181. mcp->mb[9] = 0;
  3182. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3183. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3184. mcp->in_mb = MBX_0;
  3185. mcp->flags = MBX_DMA_OUT;
  3186. mcp->tov = MBX_TOV_SECONDS * 2;
  3187. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  3188. mcp->in_mb |= MBX_1;
  3189. if (IS_QLA83XX(ha)) {
  3190. mcp->out_mb |= MBX_15;
  3191. /* debug q create issue in SR-IOV */
  3192. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3193. }
  3194. spin_lock_irqsave(&ha->hardware_lock, flags);
  3195. if (!(req->options & BIT_0)) {
  3196. WRT_REG_DWORD(req->req_q_in, 0);
  3197. if (!IS_QLA83XX(ha))
  3198. WRT_REG_DWORD(req->req_q_out, 0);
  3199. }
  3200. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3201. rval = qla2x00_mailbox_command(vha, mcp);
  3202. if (rval != QLA_SUCCESS) {
  3203. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3204. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3205. } else {
  3206. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3207. "Done %s.\n", __func__);
  3208. }
  3209. return rval;
  3210. }
  3211. int
  3212. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3213. {
  3214. int rval;
  3215. unsigned long flags;
  3216. mbx_cmd_t mc;
  3217. mbx_cmd_t *mcp = &mc;
  3218. struct qla_hw_data *ha = vha->hw;
  3219. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3220. "Entered %s.\n", __func__);
  3221. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3222. mcp->mb[1] = rsp->options;
  3223. mcp->mb[2] = MSW(LSD(rsp->dma));
  3224. mcp->mb[3] = LSW(LSD(rsp->dma));
  3225. mcp->mb[6] = MSW(MSD(rsp->dma));
  3226. mcp->mb[7] = LSW(MSD(rsp->dma));
  3227. mcp->mb[5] = rsp->length;
  3228. mcp->mb[14] = rsp->msix->entry;
  3229. mcp->mb[13] = rsp->rid;
  3230. if (IS_QLA83XX(ha))
  3231. mcp->mb[15] = 0;
  3232. mcp->mb[4] = rsp->id;
  3233. /* que in ptr index */
  3234. mcp->mb[8] = 0;
  3235. /* que out ptr index */
  3236. mcp->mb[9] = 0;
  3237. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3238. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3239. mcp->in_mb = MBX_0;
  3240. mcp->flags = MBX_DMA_OUT;
  3241. mcp->tov = MBX_TOV_SECONDS * 2;
  3242. if (IS_QLA81XX(ha)) {
  3243. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3244. mcp->in_mb |= MBX_1;
  3245. } else if (IS_QLA83XX(ha)) {
  3246. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3247. mcp->in_mb |= MBX_1;
  3248. /* debug q create issue in SR-IOV */
  3249. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3250. }
  3251. spin_lock_irqsave(&ha->hardware_lock, flags);
  3252. if (!(rsp->options & BIT_0)) {
  3253. WRT_REG_DWORD(rsp->rsp_q_out, 0);
  3254. if (!IS_QLA83XX(ha))
  3255. WRT_REG_DWORD(rsp->rsp_q_in, 0);
  3256. }
  3257. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3258. rval = qla2x00_mailbox_command(vha, mcp);
  3259. if (rval != QLA_SUCCESS) {
  3260. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3261. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3262. } else {
  3263. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3264. "Done %s.\n", __func__);
  3265. }
  3266. return rval;
  3267. }
  3268. int
  3269. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3270. {
  3271. int rval;
  3272. mbx_cmd_t mc;
  3273. mbx_cmd_t *mcp = &mc;
  3274. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3275. "Entered %s.\n", __func__);
  3276. mcp->mb[0] = MBC_IDC_ACK;
  3277. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3278. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3279. mcp->in_mb = MBX_0;
  3280. mcp->tov = MBX_TOV_SECONDS;
  3281. mcp->flags = 0;
  3282. rval = qla2x00_mailbox_command(vha, mcp);
  3283. if (rval != QLA_SUCCESS) {
  3284. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3285. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3286. } else {
  3287. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3288. "Done %s.\n", __func__);
  3289. }
  3290. return rval;
  3291. }
  3292. int
  3293. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3294. {
  3295. int rval;
  3296. mbx_cmd_t mc;
  3297. mbx_cmd_t *mcp = &mc;
  3298. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3299. "Entered %s.\n", __func__);
  3300. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3301. return QLA_FUNCTION_FAILED;
  3302. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3303. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3304. mcp->out_mb = MBX_1|MBX_0;
  3305. mcp->in_mb = MBX_1|MBX_0;
  3306. mcp->tov = MBX_TOV_SECONDS;
  3307. mcp->flags = 0;
  3308. rval = qla2x00_mailbox_command(vha, mcp);
  3309. if (rval != QLA_SUCCESS) {
  3310. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3311. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3312. rval, mcp->mb[0], mcp->mb[1]);
  3313. } else {
  3314. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3315. "Done %s.\n", __func__);
  3316. *sector_size = mcp->mb[1];
  3317. }
  3318. return rval;
  3319. }
  3320. int
  3321. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3322. {
  3323. int rval;
  3324. mbx_cmd_t mc;
  3325. mbx_cmd_t *mcp = &mc;
  3326. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3327. return QLA_FUNCTION_FAILED;
  3328. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3329. "Entered %s.\n", __func__);
  3330. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3331. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3332. FAC_OPT_CMD_WRITE_PROTECT;
  3333. mcp->out_mb = MBX_1|MBX_0;
  3334. mcp->in_mb = MBX_1|MBX_0;
  3335. mcp->tov = MBX_TOV_SECONDS;
  3336. mcp->flags = 0;
  3337. rval = qla2x00_mailbox_command(vha, mcp);
  3338. if (rval != QLA_SUCCESS) {
  3339. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3340. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3341. rval, mcp->mb[0], mcp->mb[1]);
  3342. } else {
  3343. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3344. "Done %s.\n", __func__);
  3345. }
  3346. return rval;
  3347. }
  3348. int
  3349. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3350. {
  3351. int rval;
  3352. mbx_cmd_t mc;
  3353. mbx_cmd_t *mcp = &mc;
  3354. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3355. return QLA_FUNCTION_FAILED;
  3356. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3357. "Entered %s.\n", __func__);
  3358. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3359. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3360. mcp->mb[2] = LSW(start);
  3361. mcp->mb[3] = MSW(start);
  3362. mcp->mb[4] = LSW(finish);
  3363. mcp->mb[5] = MSW(finish);
  3364. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3365. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3366. mcp->tov = MBX_TOV_SECONDS;
  3367. mcp->flags = 0;
  3368. rval = qla2x00_mailbox_command(vha, mcp);
  3369. if (rval != QLA_SUCCESS) {
  3370. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3371. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3372. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3373. } else {
  3374. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3375. "Done %s.\n", __func__);
  3376. }
  3377. return rval;
  3378. }
  3379. int
  3380. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3381. {
  3382. int rval = 0;
  3383. mbx_cmd_t mc;
  3384. mbx_cmd_t *mcp = &mc;
  3385. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3386. "Entered %s.\n", __func__);
  3387. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3388. mcp->out_mb = MBX_0;
  3389. mcp->in_mb = MBX_0|MBX_1;
  3390. mcp->tov = MBX_TOV_SECONDS;
  3391. mcp->flags = 0;
  3392. rval = qla2x00_mailbox_command(vha, mcp);
  3393. if (rval != QLA_SUCCESS) {
  3394. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3395. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3396. rval, mcp->mb[0], mcp->mb[1]);
  3397. } else {
  3398. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3399. "Done %s.\n", __func__);
  3400. }
  3401. return rval;
  3402. }
  3403. int
  3404. qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3405. {
  3406. int rval;
  3407. mbx_cmd_t mc;
  3408. mbx_cmd_t *mcp = &mc;
  3409. int i;
  3410. int len;
  3411. uint16_t *str;
  3412. struct qla_hw_data *ha = vha->hw;
  3413. if (!IS_P3P_TYPE(ha))
  3414. return QLA_FUNCTION_FAILED;
  3415. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
  3416. "Entered %s.\n", __func__);
  3417. str = (void *)version;
  3418. len = strlen(version);
  3419. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3420. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
  3421. mcp->out_mb = MBX_1|MBX_0;
  3422. for (i = 4; i < 16 && len; i++, str++, len -= 2) {
  3423. mcp->mb[i] = cpu_to_le16p(str);
  3424. mcp->out_mb |= 1<<i;
  3425. }
  3426. for (; i < 16; i++) {
  3427. mcp->mb[i] = 0;
  3428. mcp->out_mb |= 1<<i;
  3429. }
  3430. mcp->in_mb = MBX_1|MBX_0;
  3431. mcp->tov = MBX_TOV_SECONDS;
  3432. mcp->flags = 0;
  3433. rval = qla2x00_mailbox_command(vha, mcp);
  3434. if (rval != QLA_SUCCESS) {
  3435. ql_dbg(ql_dbg_mbx, vha, 0x117c,
  3436. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3437. } else {
  3438. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
  3439. "Done %s.\n", __func__);
  3440. }
  3441. return rval;
  3442. }
  3443. int
  3444. qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3445. {
  3446. int rval;
  3447. mbx_cmd_t mc;
  3448. mbx_cmd_t *mcp = &mc;
  3449. int len;
  3450. uint16_t dwlen;
  3451. uint8_t *str;
  3452. dma_addr_t str_dma;
  3453. struct qla_hw_data *ha = vha->hw;
  3454. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
  3455. IS_P3P_TYPE(ha))
  3456. return QLA_FUNCTION_FAILED;
  3457. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
  3458. "Entered %s.\n", __func__);
  3459. str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
  3460. if (!str) {
  3461. ql_log(ql_log_warn, vha, 0x117f,
  3462. "Failed to allocate driver version param.\n");
  3463. return QLA_MEMORY_ALLOC_FAILED;
  3464. }
  3465. memcpy(str, "\x7\x3\x11\x0", 4);
  3466. dwlen = str[0];
  3467. len = dwlen * 4 - 4;
  3468. memset(str + 4, 0, len);
  3469. if (len > strlen(version))
  3470. len = strlen(version);
  3471. memcpy(str + 4, version, len);
  3472. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3473. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
  3474. mcp->mb[2] = MSW(LSD(str_dma));
  3475. mcp->mb[3] = LSW(LSD(str_dma));
  3476. mcp->mb[6] = MSW(MSD(str_dma));
  3477. mcp->mb[7] = LSW(MSD(str_dma));
  3478. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3479. mcp->in_mb = MBX_1|MBX_0;
  3480. mcp->tov = MBX_TOV_SECONDS;
  3481. mcp->flags = 0;
  3482. rval = qla2x00_mailbox_command(vha, mcp);
  3483. if (rval != QLA_SUCCESS) {
  3484. ql_dbg(ql_dbg_mbx, vha, 0x1180,
  3485. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3486. } else {
  3487. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
  3488. "Done %s.\n", __func__);
  3489. }
  3490. dma_pool_free(ha->s_dma_pool, str, str_dma);
  3491. return rval;
  3492. }
  3493. static int
  3494. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  3495. {
  3496. int rval;
  3497. mbx_cmd_t mc;
  3498. mbx_cmd_t *mcp = &mc;
  3499. if (!IS_FWI2_CAPABLE(vha->hw))
  3500. return QLA_FUNCTION_FAILED;
  3501. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  3502. "Entered %s.\n", __func__);
  3503. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  3504. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  3505. mcp->out_mb = MBX_1|MBX_0;
  3506. mcp->in_mb = MBX_1|MBX_0;
  3507. mcp->tov = MBX_TOV_SECONDS;
  3508. mcp->flags = 0;
  3509. rval = qla2x00_mailbox_command(vha, mcp);
  3510. *temp = mcp->mb[1];
  3511. if (rval != QLA_SUCCESS) {
  3512. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  3513. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3514. } else {
  3515. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  3516. "Done %s.\n", __func__);
  3517. }
  3518. return rval;
  3519. }
  3520. int
  3521. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3522. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3523. {
  3524. int rval;
  3525. mbx_cmd_t mc;
  3526. mbx_cmd_t *mcp = &mc;
  3527. struct qla_hw_data *ha = vha->hw;
  3528. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  3529. "Entered %s.\n", __func__);
  3530. if (!IS_FWI2_CAPABLE(ha))
  3531. return QLA_FUNCTION_FAILED;
  3532. if (len == 1)
  3533. opt |= BIT_0;
  3534. mcp->mb[0] = MBC_READ_SFP;
  3535. mcp->mb[1] = dev;
  3536. mcp->mb[2] = MSW(sfp_dma);
  3537. mcp->mb[3] = LSW(sfp_dma);
  3538. mcp->mb[6] = MSW(MSD(sfp_dma));
  3539. mcp->mb[7] = LSW(MSD(sfp_dma));
  3540. mcp->mb[8] = len;
  3541. mcp->mb[9] = off;
  3542. mcp->mb[10] = opt;
  3543. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3544. mcp->in_mb = MBX_1|MBX_0;
  3545. mcp->tov = MBX_TOV_SECONDS;
  3546. mcp->flags = 0;
  3547. rval = qla2x00_mailbox_command(vha, mcp);
  3548. if (opt & BIT_0)
  3549. *sfp = mcp->mb[1];
  3550. if (rval != QLA_SUCCESS) {
  3551. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3552. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3553. } else {
  3554. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  3555. "Done %s.\n", __func__);
  3556. }
  3557. return rval;
  3558. }
  3559. int
  3560. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3561. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3562. {
  3563. int rval;
  3564. mbx_cmd_t mc;
  3565. mbx_cmd_t *mcp = &mc;
  3566. struct qla_hw_data *ha = vha->hw;
  3567. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  3568. "Entered %s.\n", __func__);
  3569. if (!IS_FWI2_CAPABLE(ha))
  3570. return QLA_FUNCTION_FAILED;
  3571. if (len == 1)
  3572. opt |= BIT_0;
  3573. if (opt & BIT_0)
  3574. len = *sfp;
  3575. mcp->mb[0] = MBC_WRITE_SFP;
  3576. mcp->mb[1] = dev;
  3577. mcp->mb[2] = MSW(sfp_dma);
  3578. mcp->mb[3] = LSW(sfp_dma);
  3579. mcp->mb[6] = MSW(MSD(sfp_dma));
  3580. mcp->mb[7] = LSW(MSD(sfp_dma));
  3581. mcp->mb[8] = len;
  3582. mcp->mb[9] = off;
  3583. mcp->mb[10] = opt;
  3584. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3585. mcp->in_mb = MBX_1|MBX_0;
  3586. mcp->tov = MBX_TOV_SECONDS;
  3587. mcp->flags = 0;
  3588. rval = qla2x00_mailbox_command(vha, mcp);
  3589. if (rval != QLA_SUCCESS) {
  3590. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3591. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3592. } else {
  3593. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  3594. "Done %s.\n", __func__);
  3595. }
  3596. return rval;
  3597. }
  3598. int
  3599. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3600. uint16_t size_in_bytes, uint16_t *actual_size)
  3601. {
  3602. int rval;
  3603. mbx_cmd_t mc;
  3604. mbx_cmd_t *mcp = &mc;
  3605. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  3606. "Entered %s.\n", __func__);
  3607. if (!IS_CNA_CAPABLE(vha->hw))
  3608. return QLA_FUNCTION_FAILED;
  3609. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3610. mcp->mb[2] = MSW(stats_dma);
  3611. mcp->mb[3] = LSW(stats_dma);
  3612. mcp->mb[6] = MSW(MSD(stats_dma));
  3613. mcp->mb[7] = LSW(MSD(stats_dma));
  3614. mcp->mb[8] = size_in_bytes >> 2;
  3615. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3616. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3617. mcp->tov = MBX_TOV_SECONDS;
  3618. mcp->flags = 0;
  3619. rval = qla2x00_mailbox_command(vha, mcp);
  3620. if (rval != QLA_SUCCESS) {
  3621. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3622. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3623. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3624. } else {
  3625. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  3626. "Done %s.\n", __func__);
  3627. *actual_size = mcp->mb[2] << 2;
  3628. }
  3629. return rval;
  3630. }
  3631. int
  3632. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3633. uint16_t size)
  3634. {
  3635. int rval;
  3636. mbx_cmd_t mc;
  3637. mbx_cmd_t *mcp = &mc;
  3638. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  3639. "Entered %s.\n", __func__);
  3640. if (!IS_CNA_CAPABLE(vha->hw))
  3641. return QLA_FUNCTION_FAILED;
  3642. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3643. mcp->mb[1] = 0;
  3644. mcp->mb[2] = MSW(tlv_dma);
  3645. mcp->mb[3] = LSW(tlv_dma);
  3646. mcp->mb[6] = MSW(MSD(tlv_dma));
  3647. mcp->mb[7] = LSW(MSD(tlv_dma));
  3648. mcp->mb[8] = size;
  3649. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3650. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3651. mcp->tov = MBX_TOV_SECONDS;
  3652. mcp->flags = 0;
  3653. rval = qla2x00_mailbox_command(vha, mcp);
  3654. if (rval != QLA_SUCCESS) {
  3655. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3656. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3657. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3658. } else {
  3659. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  3660. "Done %s.\n", __func__);
  3661. }
  3662. return rval;
  3663. }
  3664. int
  3665. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3666. {
  3667. int rval;
  3668. mbx_cmd_t mc;
  3669. mbx_cmd_t *mcp = &mc;
  3670. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  3671. "Entered %s.\n", __func__);
  3672. if (!IS_FWI2_CAPABLE(vha->hw))
  3673. return QLA_FUNCTION_FAILED;
  3674. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3675. mcp->mb[1] = LSW(risc_addr);
  3676. mcp->mb[8] = MSW(risc_addr);
  3677. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3678. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3679. mcp->tov = 30;
  3680. mcp->flags = 0;
  3681. rval = qla2x00_mailbox_command(vha, mcp);
  3682. if (rval != QLA_SUCCESS) {
  3683. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3684. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3685. } else {
  3686. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  3687. "Done %s.\n", __func__);
  3688. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3689. }
  3690. return rval;
  3691. }
  3692. int
  3693. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3694. uint16_t *mresp)
  3695. {
  3696. int rval;
  3697. mbx_cmd_t mc;
  3698. mbx_cmd_t *mcp = &mc;
  3699. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  3700. "Entered %s.\n", __func__);
  3701. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3702. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3703. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3704. /* transfer count */
  3705. mcp->mb[10] = LSW(mreq->transfer_size);
  3706. mcp->mb[11] = MSW(mreq->transfer_size);
  3707. /* send data address */
  3708. mcp->mb[14] = LSW(mreq->send_dma);
  3709. mcp->mb[15] = MSW(mreq->send_dma);
  3710. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3711. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3712. /* receive data address */
  3713. mcp->mb[16] = LSW(mreq->rcv_dma);
  3714. mcp->mb[17] = MSW(mreq->rcv_dma);
  3715. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3716. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3717. /* Iteration count */
  3718. mcp->mb[18] = LSW(mreq->iteration_count);
  3719. mcp->mb[19] = MSW(mreq->iteration_count);
  3720. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3721. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3722. if (IS_CNA_CAPABLE(vha->hw))
  3723. mcp->out_mb |= MBX_2;
  3724. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3725. mcp->buf_size = mreq->transfer_size;
  3726. mcp->tov = MBX_TOV_SECONDS;
  3727. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3728. rval = qla2x00_mailbox_command(vha, mcp);
  3729. if (rval != QLA_SUCCESS) {
  3730. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3731. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3732. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3733. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3734. } else {
  3735. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  3736. "Done %s.\n", __func__);
  3737. }
  3738. /* Copy mailbox information */
  3739. memcpy( mresp, mcp->mb, 64);
  3740. return rval;
  3741. }
  3742. int
  3743. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3744. uint16_t *mresp)
  3745. {
  3746. int rval;
  3747. mbx_cmd_t mc;
  3748. mbx_cmd_t *mcp = &mc;
  3749. struct qla_hw_data *ha = vha->hw;
  3750. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  3751. "Entered %s.\n", __func__);
  3752. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3753. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3754. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3755. if (IS_CNA_CAPABLE(ha)) {
  3756. mcp->mb[1] |= BIT_15;
  3757. mcp->mb[2] = vha->fcoe_fcf_idx;
  3758. }
  3759. mcp->mb[16] = LSW(mreq->rcv_dma);
  3760. mcp->mb[17] = MSW(mreq->rcv_dma);
  3761. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3762. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3763. mcp->mb[10] = LSW(mreq->transfer_size);
  3764. mcp->mb[14] = LSW(mreq->send_dma);
  3765. mcp->mb[15] = MSW(mreq->send_dma);
  3766. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3767. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3768. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3769. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3770. if (IS_CNA_CAPABLE(ha))
  3771. mcp->out_mb |= MBX_2;
  3772. mcp->in_mb = MBX_0;
  3773. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3774. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3775. mcp->in_mb |= MBX_1;
  3776. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3777. mcp->in_mb |= MBX_3;
  3778. mcp->tov = MBX_TOV_SECONDS;
  3779. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3780. mcp->buf_size = mreq->transfer_size;
  3781. rval = qla2x00_mailbox_command(vha, mcp);
  3782. if (rval != QLA_SUCCESS) {
  3783. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3784. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3785. rval, mcp->mb[0], mcp->mb[1]);
  3786. } else {
  3787. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  3788. "Done %s.\n", __func__);
  3789. }
  3790. /* Copy mailbox information */
  3791. memcpy(mresp, mcp->mb, 64);
  3792. return rval;
  3793. }
  3794. int
  3795. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3796. {
  3797. int rval;
  3798. mbx_cmd_t mc;
  3799. mbx_cmd_t *mcp = &mc;
  3800. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  3801. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3802. mcp->mb[0] = MBC_ISP84XX_RESET;
  3803. mcp->mb[1] = enable_diagnostic;
  3804. mcp->out_mb = MBX_1|MBX_0;
  3805. mcp->in_mb = MBX_1|MBX_0;
  3806. mcp->tov = MBX_TOV_SECONDS;
  3807. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3808. rval = qla2x00_mailbox_command(vha, mcp);
  3809. if (rval != QLA_SUCCESS)
  3810. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3811. else
  3812. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  3813. "Done %s.\n", __func__);
  3814. return rval;
  3815. }
  3816. int
  3817. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3818. {
  3819. int rval;
  3820. mbx_cmd_t mc;
  3821. mbx_cmd_t *mcp = &mc;
  3822. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  3823. "Entered %s.\n", __func__);
  3824. if (!IS_FWI2_CAPABLE(vha->hw))
  3825. return QLA_FUNCTION_FAILED;
  3826. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3827. mcp->mb[1] = LSW(risc_addr);
  3828. mcp->mb[2] = LSW(data);
  3829. mcp->mb[3] = MSW(data);
  3830. mcp->mb[8] = MSW(risc_addr);
  3831. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3832. mcp->in_mb = MBX_0;
  3833. mcp->tov = 30;
  3834. mcp->flags = 0;
  3835. rval = qla2x00_mailbox_command(vha, mcp);
  3836. if (rval != QLA_SUCCESS) {
  3837. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3838. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3839. } else {
  3840. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  3841. "Done %s.\n", __func__);
  3842. }
  3843. return rval;
  3844. }
  3845. int
  3846. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3847. {
  3848. int rval;
  3849. uint32_t stat, timer;
  3850. uint16_t mb0 = 0;
  3851. struct qla_hw_data *ha = vha->hw;
  3852. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3853. rval = QLA_SUCCESS;
  3854. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  3855. "Entered %s.\n", __func__);
  3856. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3857. /* Write the MBC data to the registers */
  3858. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3859. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3860. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3861. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3862. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3863. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3864. /* Poll for MBC interrupt */
  3865. for (timer = 6000000; timer; timer--) {
  3866. /* Check for pending interrupts. */
  3867. stat = RD_REG_DWORD(&reg->host_status);
  3868. if (stat & HSRX_RISC_INT) {
  3869. stat &= 0xff;
  3870. if (stat == 0x1 || stat == 0x2 ||
  3871. stat == 0x10 || stat == 0x11) {
  3872. set_bit(MBX_INTERRUPT,
  3873. &ha->mbx_cmd_flags);
  3874. mb0 = RD_REG_WORD(&reg->mailbox0);
  3875. WRT_REG_DWORD(&reg->hccr,
  3876. HCCRX_CLR_RISC_INT);
  3877. RD_REG_DWORD(&reg->hccr);
  3878. break;
  3879. }
  3880. }
  3881. udelay(5);
  3882. }
  3883. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3884. rval = mb0 & MBS_MASK;
  3885. else
  3886. rval = QLA_FUNCTION_FAILED;
  3887. if (rval != QLA_SUCCESS) {
  3888. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3889. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3890. } else {
  3891. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  3892. "Done %s.\n", __func__);
  3893. }
  3894. return rval;
  3895. }
  3896. int
  3897. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3898. {
  3899. int rval;
  3900. mbx_cmd_t mc;
  3901. mbx_cmd_t *mcp = &mc;
  3902. struct qla_hw_data *ha = vha->hw;
  3903. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  3904. "Entered %s.\n", __func__);
  3905. if (!IS_FWI2_CAPABLE(ha))
  3906. return QLA_FUNCTION_FAILED;
  3907. mcp->mb[0] = MBC_DATA_RATE;
  3908. mcp->mb[1] = 0;
  3909. mcp->out_mb = MBX_1|MBX_0;
  3910. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3911. if (IS_QLA83XX(ha))
  3912. mcp->in_mb |= MBX_3;
  3913. mcp->tov = MBX_TOV_SECONDS;
  3914. mcp->flags = 0;
  3915. rval = qla2x00_mailbox_command(vha, mcp);
  3916. if (rval != QLA_SUCCESS) {
  3917. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3918. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3919. } else {
  3920. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  3921. "Done %s.\n", __func__);
  3922. if (mcp->mb[1] != 0x7)
  3923. ha->link_data_rate = mcp->mb[1];
  3924. }
  3925. return rval;
  3926. }
  3927. int
  3928. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3929. {
  3930. int rval;
  3931. mbx_cmd_t mc;
  3932. mbx_cmd_t *mcp = &mc;
  3933. struct qla_hw_data *ha = vha->hw;
  3934. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  3935. "Entered %s.\n", __func__);
  3936. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha))
  3937. return QLA_FUNCTION_FAILED;
  3938. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3939. mcp->out_mb = MBX_0;
  3940. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3941. mcp->tov = MBX_TOV_SECONDS;
  3942. mcp->flags = 0;
  3943. rval = qla2x00_mailbox_command(vha, mcp);
  3944. if (rval != QLA_SUCCESS) {
  3945. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3946. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3947. } else {
  3948. /* Copy all bits to preserve original value */
  3949. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3950. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  3951. "Done %s.\n", __func__);
  3952. }
  3953. return rval;
  3954. }
  3955. int
  3956. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3957. {
  3958. int rval;
  3959. mbx_cmd_t mc;
  3960. mbx_cmd_t *mcp = &mc;
  3961. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  3962. "Entered %s.\n", __func__);
  3963. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3964. /* Copy all bits to preserve original setting */
  3965. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3966. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3967. mcp->in_mb = MBX_0;
  3968. mcp->tov = MBX_TOV_SECONDS;
  3969. mcp->flags = 0;
  3970. rval = qla2x00_mailbox_command(vha, mcp);
  3971. if (rval != QLA_SUCCESS) {
  3972. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3973. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3974. } else
  3975. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  3976. "Done %s.\n", __func__);
  3977. return rval;
  3978. }
  3979. int
  3980. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3981. uint16_t *mb)
  3982. {
  3983. int rval;
  3984. mbx_cmd_t mc;
  3985. mbx_cmd_t *mcp = &mc;
  3986. struct qla_hw_data *ha = vha->hw;
  3987. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  3988. "Entered %s.\n", __func__);
  3989. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3990. return QLA_FUNCTION_FAILED;
  3991. mcp->mb[0] = MBC_PORT_PARAMS;
  3992. mcp->mb[1] = loop_id;
  3993. if (ha->flags.fcp_prio_enabled)
  3994. mcp->mb[2] = BIT_1;
  3995. else
  3996. mcp->mb[2] = BIT_2;
  3997. mcp->mb[4] = priority & 0xf;
  3998. mcp->mb[9] = vha->vp_idx;
  3999. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4000. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4001. mcp->tov = 30;
  4002. mcp->flags = 0;
  4003. rval = qla2x00_mailbox_command(vha, mcp);
  4004. if (mb != NULL) {
  4005. mb[0] = mcp->mb[0];
  4006. mb[1] = mcp->mb[1];
  4007. mb[3] = mcp->mb[3];
  4008. mb[4] = mcp->mb[4];
  4009. }
  4010. if (rval != QLA_SUCCESS) {
  4011. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  4012. } else {
  4013. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  4014. "Done %s.\n", __func__);
  4015. }
  4016. return rval;
  4017. }
  4018. int
  4019. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  4020. {
  4021. int rval = QLA_FUNCTION_FAILED;
  4022. struct qla_hw_data *ha = vha->hw;
  4023. uint8_t byte;
  4024. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
  4025. ql_dbg(ql_dbg_mbx, vha, 0x1150,
  4026. "Thermal not supported by this card.\n");
  4027. return rval;
  4028. }
  4029. if (IS_QLA25XX(ha)) {
  4030. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  4031. ha->pdev->subsystem_device == 0x0175) {
  4032. rval = qla2x00_read_sfp(vha, 0, &byte,
  4033. 0x98, 0x1, 1, BIT_13|BIT_0);
  4034. *temp = byte;
  4035. return rval;
  4036. }
  4037. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  4038. ha->pdev->subsystem_device == 0x338e) {
  4039. rval = qla2x00_read_sfp(vha, 0, &byte,
  4040. 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
  4041. *temp = byte;
  4042. return rval;
  4043. }
  4044. ql_dbg(ql_dbg_mbx, vha, 0x10c9,
  4045. "Thermal not supported by this card.\n");
  4046. return rval;
  4047. }
  4048. if (IS_QLA82XX(ha)) {
  4049. *temp = qla82xx_read_temperature(vha);
  4050. rval = QLA_SUCCESS;
  4051. return rval;
  4052. } else if (IS_QLA8044(ha)) {
  4053. *temp = qla8044_read_temperature(vha);
  4054. rval = QLA_SUCCESS;
  4055. return rval;
  4056. }
  4057. rval = qla2x00_read_asic_temperature(vha, temp);
  4058. return rval;
  4059. }
  4060. int
  4061. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  4062. {
  4063. int rval;
  4064. struct qla_hw_data *ha = vha->hw;
  4065. mbx_cmd_t mc;
  4066. mbx_cmd_t *mcp = &mc;
  4067. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  4068. "Entered %s.\n", __func__);
  4069. if (!IS_FWI2_CAPABLE(ha))
  4070. return QLA_FUNCTION_FAILED;
  4071. memset(mcp, 0, sizeof(mbx_cmd_t));
  4072. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4073. mcp->mb[1] = 1;
  4074. mcp->out_mb = MBX_1|MBX_0;
  4075. mcp->in_mb = MBX_0;
  4076. mcp->tov = 30;
  4077. mcp->flags = 0;
  4078. rval = qla2x00_mailbox_command(vha, mcp);
  4079. if (rval != QLA_SUCCESS) {
  4080. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  4081. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4082. } else {
  4083. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  4084. "Done %s.\n", __func__);
  4085. }
  4086. return rval;
  4087. }
  4088. int
  4089. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  4090. {
  4091. int rval;
  4092. struct qla_hw_data *ha = vha->hw;
  4093. mbx_cmd_t mc;
  4094. mbx_cmd_t *mcp = &mc;
  4095. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  4096. "Entered %s.\n", __func__);
  4097. if (!IS_P3P_TYPE(ha))
  4098. return QLA_FUNCTION_FAILED;
  4099. memset(mcp, 0, sizeof(mbx_cmd_t));
  4100. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4101. mcp->mb[1] = 0;
  4102. mcp->out_mb = MBX_1|MBX_0;
  4103. mcp->in_mb = MBX_0;
  4104. mcp->tov = 30;
  4105. mcp->flags = 0;
  4106. rval = qla2x00_mailbox_command(vha, mcp);
  4107. if (rval != QLA_SUCCESS) {
  4108. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  4109. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4110. } else {
  4111. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  4112. "Done %s.\n", __func__);
  4113. }
  4114. return rval;
  4115. }
  4116. int
  4117. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  4118. {
  4119. struct qla_hw_data *ha = vha->hw;
  4120. mbx_cmd_t mc;
  4121. mbx_cmd_t *mcp = &mc;
  4122. int rval = QLA_FUNCTION_FAILED;
  4123. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  4124. "Entered %s.\n", __func__);
  4125. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4126. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4127. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4128. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  4129. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  4130. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4131. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  4132. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4133. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4134. mcp->tov = MBX_TOV_SECONDS;
  4135. rval = qla2x00_mailbox_command(vha, mcp);
  4136. /* Always copy back return mailbox values. */
  4137. if (rval != QLA_SUCCESS) {
  4138. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  4139. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4140. (mcp->mb[1] << 16) | mcp->mb[0],
  4141. (mcp->mb[3] << 16) | mcp->mb[2]);
  4142. } else {
  4143. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  4144. "Done %s.\n", __func__);
  4145. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  4146. if (!ha->md_template_size) {
  4147. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  4148. "Null template size obtained.\n");
  4149. rval = QLA_FUNCTION_FAILED;
  4150. }
  4151. }
  4152. return rval;
  4153. }
  4154. int
  4155. qla82xx_md_get_template(scsi_qla_host_t *vha)
  4156. {
  4157. struct qla_hw_data *ha = vha->hw;
  4158. mbx_cmd_t mc;
  4159. mbx_cmd_t *mcp = &mc;
  4160. int rval = QLA_FUNCTION_FAILED;
  4161. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  4162. "Entered %s.\n", __func__);
  4163. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4164. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4165. if (!ha->md_tmplt_hdr) {
  4166. ql_log(ql_log_warn, vha, 0x1124,
  4167. "Unable to allocate memory for Minidump template.\n");
  4168. return rval;
  4169. }
  4170. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4171. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4172. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4173. mcp->mb[2] = LSW(RQST_TMPLT);
  4174. mcp->mb[3] = MSW(RQST_TMPLT);
  4175. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4176. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4177. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4178. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4179. mcp->mb[8] = LSW(ha->md_template_size);
  4180. mcp->mb[9] = MSW(ha->md_template_size);
  4181. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4182. mcp->tov = MBX_TOV_SECONDS;
  4183. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4184. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4185. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4186. rval = qla2x00_mailbox_command(vha, mcp);
  4187. if (rval != QLA_SUCCESS) {
  4188. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4189. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4190. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4191. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4192. } else
  4193. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4194. "Done %s.\n", __func__);
  4195. return rval;
  4196. }
  4197. int
  4198. qla8044_md_get_template(scsi_qla_host_t *vha)
  4199. {
  4200. struct qla_hw_data *ha = vha->hw;
  4201. mbx_cmd_t mc;
  4202. mbx_cmd_t *mcp = &mc;
  4203. int rval = QLA_FUNCTION_FAILED;
  4204. int offset = 0, size = MINIDUMP_SIZE_36K;
  4205. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
  4206. "Entered %s.\n", __func__);
  4207. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4208. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4209. if (!ha->md_tmplt_hdr) {
  4210. ql_log(ql_log_warn, vha, 0xb11b,
  4211. "Unable to allocate memory for Minidump template.\n");
  4212. return rval;
  4213. }
  4214. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4215. while (offset < ha->md_template_size) {
  4216. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4217. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4218. mcp->mb[2] = LSW(RQST_TMPLT);
  4219. mcp->mb[3] = MSW(RQST_TMPLT);
  4220. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4221. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4222. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4223. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4224. mcp->mb[8] = LSW(size);
  4225. mcp->mb[9] = MSW(size);
  4226. mcp->mb[10] = offset & 0x0000FFFF;
  4227. mcp->mb[11] = offset & 0xFFFF0000;
  4228. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4229. mcp->tov = MBX_TOV_SECONDS;
  4230. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4231. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4232. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4233. rval = qla2x00_mailbox_command(vha, mcp);
  4234. if (rval != QLA_SUCCESS) {
  4235. ql_dbg(ql_dbg_mbx, vha, 0xb11c,
  4236. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4237. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4238. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4239. return rval;
  4240. } else
  4241. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
  4242. "Done %s.\n", __func__);
  4243. offset = offset + size;
  4244. }
  4245. return rval;
  4246. }
  4247. int
  4248. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4249. {
  4250. int rval;
  4251. struct qla_hw_data *ha = vha->hw;
  4252. mbx_cmd_t mc;
  4253. mbx_cmd_t *mcp = &mc;
  4254. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4255. return QLA_FUNCTION_FAILED;
  4256. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4257. "Entered %s.\n", __func__);
  4258. memset(mcp, 0, sizeof(mbx_cmd_t));
  4259. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4260. mcp->mb[1] = led_cfg[0];
  4261. mcp->mb[2] = led_cfg[1];
  4262. if (IS_QLA8031(ha)) {
  4263. mcp->mb[3] = led_cfg[2];
  4264. mcp->mb[4] = led_cfg[3];
  4265. mcp->mb[5] = led_cfg[4];
  4266. mcp->mb[6] = led_cfg[5];
  4267. }
  4268. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4269. if (IS_QLA8031(ha))
  4270. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4271. mcp->in_mb = MBX_0;
  4272. mcp->tov = 30;
  4273. mcp->flags = 0;
  4274. rval = qla2x00_mailbox_command(vha, mcp);
  4275. if (rval != QLA_SUCCESS) {
  4276. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4277. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4278. } else {
  4279. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4280. "Done %s.\n", __func__);
  4281. }
  4282. return rval;
  4283. }
  4284. int
  4285. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4286. {
  4287. int rval;
  4288. struct qla_hw_data *ha = vha->hw;
  4289. mbx_cmd_t mc;
  4290. mbx_cmd_t *mcp = &mc;
  4291. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4292. return QLA_FUNCTION_FAILED;
  4293. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4294. "Entered %s.\n", __func__);
  4295. memset(mcp, 0, sizeof(mbx_cmd_t));
  4296. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4297. mcp->out_mb = MBX_0;
  4298. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4299. if (IS_QLA8031(ha))
  4300. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4301. mcp->tov = 30;
  4302. mcp->flags = 0;
  4303. rval = qla2x00_mailbox_command(vha, mcp);
  4304. if (rval != QLA_SUCCESS) {
  4305. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4306. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4307. } else {
  4308. led_cfg[0] = mcp->mb[1];
  4309. led_cfg[1] = mcp->mb[2];
  4310. if (IS_QLA8031(ha)) {
  4311. led_cfg[2] = mcp->mb[3];
  4312. led_cfg[3] = mcp->mb[4];
  4313. led_cfg[4] = mcp->mb[5];
  4314. led_cfg[5] = mcp->mb[6];
  4315. }
  4316. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4317. "Done %s.\n", __func__);
  4318. }
  4319. return rval;
  4320. }
  4321. int
  4322. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4323. {
  4324. int rval;
  4325. struct qla_hw_data *ha = vha->hw;
  4326. mbx_cmd_t mc;
  4327. mbx_cmd_t *mcp = &mc;
  4328. if (!IS_P3P_TYPE(ha))
  4329. return QLA_FUNCTION_FAILED;
  4330. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4331. "Entered %s.\n", __func__);
  4332. memset(mcp, 0, sizeof(mbx_cmd_t));
  4333. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4334. if (enable)
  4335. mcp->mb[7] = 0xE;
  4336. else
  4337. mcp->mb[7] = 0xD;
  4338. mcp->out_mb = MBX_7|MBX_0;
  4339. mcp->in_mb = MBX_0;
  4340. mcp->tov = MBX_TOV_SECONDS;
  4341. mcp->flags = 0;
  4342. rval = qla2x00_mailbox_command(vha, mcp);
  4343. if (rval != QLA_SUCCESS) {
  4344. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4345. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4346. } else {
  4347. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4348. "Done %s.\n", __func__);
  4349. }
  4350. return rval;
  4351. }
  4352. int
  4353. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4354. {
  4355. int rval;
  4356. struct qla_hw_data *ha = vha->hw;
  4357. mbx_cmd_t mc;
  4358. mbx_cmd_t *mcp = &mc;
  4359. if (!IS_QLA83XX(ha))
  4360. return QLA_FUNCTION_FAILED;
  4361. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4362. "Entered %s.\n", __func__);
  4363. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4364. mcp->mb[1] = LSW(reg);
  4365. mcp->mb[2] = MSW(reg);
  4366. mcp->mb[3] = LSW(data);
  4367. mcp->mb[4] = MSW(data);
  4368. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4369. mcp->in_mb = MBX_1|MBX_0;
  4370. mcp->tov = MBX_TOV_SECONDS;
  4371. mcp->flags = 0;
  4372. rval = qla2x00_mailbox_command(vha, mcp);
  4373. if (rval != QLA_SUCCESS) {
  4374. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4375. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4376. } else {
  4377. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4378. "Done %s.\n", __func__);
  4379. }
  4380. return rval;
  4381. }
  4382. int
  4383. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4384. {
  4385. int rval;
  4386. struct qla_hw_data *ha = vha->hw;
  4387. mbx_cmd_t mc;
  4388. mbx_cmd_t *mcp = &mc;
  4389. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4390. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4391. "Implicit LOGO Unsupported.\n");
  4392. return QLA_FUNCTION_FAILED;
  4393. }
  4394. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4395. "Entering %s.\n", __func__);
  4396. /* Perform Implicit LOGO. */
  4397. mcp->mb[0] = MBC_PORT_LOGOUT;
  4398. mcp->mb[1] = fcport->loop_id;
  4399. mcp->mb[10] = BIT_15;
  4400. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4401. mcp->in_mb = MBX_0;
  4402. mcp->tov = MBX_TOV_SECONDS;
  4403. mcp->flags = 0;
  4404. rval = qla2x00_mailbox_command(vha, mcp);
  4405. if (rval != QLA_SUCCESS)
  4406. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4407. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4408. else
  4409. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4410. "Done %s.\n", __func__);
  4411. return rval;
  4412. }
  4413. int
  4414. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4415. {
  4416. int rval;
  4417. mbx_cmd_t mc;
  4418. mbx_cmd_t *mcp = &mc;
  4419. struct qla_hw_data *ha = vha->hw;
  4420. unsigned long retry_max_time = jiffies + (2 * HZ);
  4421. if (!IS_QLA83XX(ha))
  4422. return QLA_FUNCTION_FAILED;
  4423. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4424. retry_rd_reg:
  4425. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4426. mcp->mb[1] = LSW(reg);
  4427. mcp->mb[2] = MSW(reg);
  4428. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4429. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4430. mcp->tov = MBX_TOV_SECONDS;
  4431. mcp->flags = 0;
  4432. rval = qla2x00_mailbox_command(vha, mcp);
  4433. if (rval != QLA_SUCCESS) {
  4434. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4435. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4436. rval, mcp->mb[0], mcp->mb[1]);
  4437. } else {
  4438. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4439. if (*data == QLA8XXX_BAD_VALUE) {
  4440. /*
  4441. * During soft-reset CAMRAM register reads might
  4442. * return 0xbad0bad0. So retry for MAX of 2 sec
  4443. * while reading camram registers.
  4444. */
  4445. if (time_after(jiffies, retry_max_time)) {
  4446. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4447. "Failure to read CAMRAM register. "
  4448. "data=0x%x.\n", *data);
  4449. return QLA_FUNCTION_FAILED;
  4450. }
  4451. msleep(100);
  4452. goto retry_rd_reg;
  4453. }
  4454. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4455. }
  4456. return rval;
  4457. }
  4458. int
  4459. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4460. {
  4461. int rval;
  4462. mbx_cmd_t mc;
  4463. mbx_cmd_t *mcp = &mc;
  4464. struct qla_hw_data *ha = vha->hw;
  4465. if (!IS_QLA83XX(ha))
  4466. return QLA_FUNCTION_FAILED;
  4467. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4468. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4469. mcp->out_mb = MBX_0;
  4470. mcp->in_mb = MBX_1|MBX_0;
  4471. mcp->tov = MBX_TOV_SECONDS;
  4472. mcp->flags = 0;
  4473. rval = qla2x00_mailbox_command(vha, mcp);
  4474. if (rval != QLA_SUCCESS) {
  4475. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4476. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4477. rval, mcp->mb[0], mcp->mb[1]);
  4478. ha->isp_ops->fw_dump(vha, 0);
  4479. } else {
  4480. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4481. }
  4482. return rval;
  4483. }
  4484. int
  4485. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4486. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4487. {
  4488. int rval;
  4489. mbx_cmd_t mc;
  4490. mbx_cmd_t *mcp = &mc;
  4491. uint8_t subcode = (uint8_t)options;
  4492. struct qla_hw_data *ha = vha->hw;
  4493. if (!IS_QLA8031(ha))
  4494. return QLA_FUNCTION_FAILED;
  4495. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4496. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4497. mcp->mb[1] = options;
  4498. mcp->out_mb = MBX_1|MBX_0;
  4499. if (subcode & BIT_2) {
  4500. mcp->mb[2] = LSW(start_addr);
  4501. mcp->mb[3] = MSW(start_addr);
  4502. mcp->mb[4] = LSW(end_addr);
  4503. mcp->mb[5] = MSW(end_addr);
  4504. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4505. }
  4506. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4507. if (!(subcode & (BIT_2 | BIT_5)))
  4508. mcp->in_mb |= MBX_4|MBX_3;
  4509. mcp->tov = MBX_TOV_SECONDS;
  4510. mcp->flags = 0;
  4511. rval = qla2x00_mailbox_command(vha, mcp);
  4512. if (rval != QLA_SUCCESS) {
  4513. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4514. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  4515. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  4516. mcp->mb[4]);
  4517. ha->isp_ops->fw_dump(vha, 0);
  4518. } else {
  4519. if (subcode & BIT_5)
  4520. *sector_size = mcp->mb[1];
  4521. else if (subcode & (BIT_6 | BIT_7)) {
  4522. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  4523. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4524. } else if (subcode & (BIT_3 | BIT_4)) {
  4525. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  4526. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4527. }
  4528. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  4529. }
  4530. return rval;
  4531. }
  4532. int
  4533. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  4534. uint32_t size)
  4535. {
  4536. int rval;
  4537. mbx_cmd_t mc;
  4538. mbx_cmd_t *mcp = &mc;
  4539. if (!IS_MCTP_CAPABLE(vha->hw))
  4540. return QLA_FUNCTION_FAILED;
  4541. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  4542. "Entered %s.\n", __func__);
  4543. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  4544. mcp->mb[1] = LSW(addr);
  4545. mcp->mb[2] = MSW(req_dma);
  4546. mcp->mb[3] = LSW(req_dma);
  4547. mcp->mb[4] = MSW(size);
  4548. mcp->mb[5] = LSW(size);
  4549. mcp->mb[6] = MSW(MSD(req_dma));
  4550. mcp->mb[7] = LSW(MSD(req_dma));
  4551. mcp->mb[8] = MSW(addr);
  4552. /* Setting RAM ID to valid */
  4553. mcp->mb[10] |= BIT_7;
  4554. /* For MCTP RAM ID is 0x40 */
  4555. mcp->mb[10] |= 0x40;
  4556. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  4557. MBX_0;
  4558. mcp->in_mb = MBX_0;
  4559. mcp->tov = MBX_TOV_SECONDS;
  4560. mcp->flags = 0;
  4561. rval = qla2x00_mailbox_command(vha, mcp);
  4562. if (rval != QLA_SUCCESS) {
  4563. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  4564. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4565. } else {
  4566. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  4567. "Done %s.\n", __func__);
  4568. }
  4569. return rval;
  4570. }