mpi2_cnfg.h 146 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020
  1. /*
  2. * Copyright (c) 2000-2013 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.23
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  18. * Added Manufacturing Page 11.
  19. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  20. * define.
  21. * 06-26-07 02.00.02 Adding generic structure for product-specific
  22. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  23. * Rework of BIOS Page 2 configuration page.
  24. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  25. * forms.
  26. * Added configuration pages IOC Page 8 and Driver
  27. * Persistent Mapping Page 0.
  28. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  29. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  30. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  31. * Page 0).
  32. * Added new value for AccessStatus field of SAS Device
  33. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  34. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  35. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  36. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  37. * NVDATA.
  38. * Modified IOC Page 7 to use masks and added field for
  39. * SASBroadcastPrimitiveMasks.
  40. * Added MPI2_CONFIG_PAGE_BIOS_4.
  41. * Added MPI2_CONFIG_PAGE_LOG_0.
  42. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  43. * Added SAS Device IDs.
  44. * Updated Integrated RAID configuration pages including
  45. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  46. * Page 0.
  47. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  48. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  49. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  50. * Added missing MaxNumRoutedSasAddresses field to
  51. * MPI2_CONFIG_PAGE_EXPANDER_0.
  52. * Added SAS Port Page 0.
  53. * Modified structure layout for
  54. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  55. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  56. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  57. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  58. * to 0x000000FF.
  59. * Added two new values for the Physical Disk Coercion Size
  60. * bits in the Flags field of Manufacturing Page 4.
  61. * Added product-specific Manufacturing pages 16 to 31.
  62. * Modified Flags bits for controlling write cache on SATA
  63. * drives in IO Unit Page 1.
  64. * Added new bit to AdditionalControlFlags of SAS IO Unit
  65. * Page 1 to control Invalid Topology Correction.
  66. * Added additional defines for RAID Volume Page 0
  67. * VolumeStatusFlags field.
  68. * Modified meaning of RAID Volume Page 0 VolumeSettings
  69. * define for auto-configure of hot-swap drives.
  70. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  71. * added related defines.
  72. * Added PhysDiskAttributes field (and related defines) to
  73. * RAID Physical Disk Page 0.
  74. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  75. * Added three new DiscoveryStatus bits for SAS IO Unit
  76. * Page 0 and SAS Expander Page 0.
  77. * Removed multiplexing information from SAS IO Unit pages.
  78. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  79. * Removed Zone Address Resolved bit from PhyInfo and from
  80. * Expander Page 0 Flags field.
  81. * Added two new AccessStatus values to SAS Device Page 0
  82. * for indicating routing problems. Added 3 reserved words
  83. * to this page.
  84. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  85. * Inserted missing reserved field into structure for IOC
  86. * Page 6.
  87. * Added more pending task bits to RAID Volume Page 0
  88. * VolumeStatusFlags defines.
  89. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  90. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  91. * and SAS Expander Page 0 to flag a downstream initiator
  92. * when in simplified routing mode.
  93. * Removed SATA Init Failure defines for DiscoveryStatus
  94. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  95. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  96. * Added PortGroups, DmaGroup, and ControlGroup fields to
  97. * SAS Device Page 0.
  98. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  99. * Unit Page 6.
  100. * Added expander reduced functionality data to SAS
  101. * Expander Page 0.
  102. * Added SAS PHY Page 2 and SAS PHY Page 3.
  103. * 07-30-09 02.00.12 Added IO Unit Page 7.
  104. * Added new device ids.
  105. * Added SAS IO Unit Page 5.
  106. * Added partial and slumber power management capable flags
  107. * to SAS Device Page 0 Flags field.
  108. * Added PhyInfo defines for power condition.
  109. * Added Ethernet configuration pages.
  110. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  111. * Added SAS PHY Page 4 structure and defines.
  112. * 02-10-10 02.00.14 Modified the comments for the configuration page
  113. * structures that contain an array of data. The host
  114. * should use the "count" field in the page data (e.g. the
  115. * NumPhys field) to determine the number of valid elements
  116. * in the array.
  117. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  118. * Added PowerManagementCapabilities to IO Unit Page 7.
  119. * Added PortWidthModGroup field to
  120. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  121. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  122. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  123. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  124. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  125. * define.
  126. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  127. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  128. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  129. * defines.
  130. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  131. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  132. * the Pinout field.
  133. * Added BoardTemperature and BoardTemperatureUnits fields
  134. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  135. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  136. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  137. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  138. * Added IO Unit Page 8, IO Unit Page 9,
  139. * and IO Unit Page 10.
  140. * Added SASNotifyPrimitiveMasks field to
  141. * MPI2_CONFIG_PAGE_IOC_7.
  142. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  143. * 05-25-11 02.00.20 Cleaned up a few comments.
  144. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  145. * for PCIe link as obsolete.
  146. * Added SpinupFlags field containing a Disable Spin-up
  147. * bit to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of
  148. * SAS IO Unit Page 4.
  149. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  150. * Added UEFIVersion field to BIOS Page 1 and defined new
  151. * BiosOptions bits.
  152. * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
  153. * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
  154. * --------------------------------------------------------------------------
  155. */
  156. #ifndef MPI2_CNFG_H
  157. #define MPI2_CNFG_H
  158. /*****************************************************************************
  159. * Configuration Page Header and defines
  160. *****************************************************************************/
  161. /* Config Page Header */
  162. typedef struct _MPI2_CONFIG_PAGE_HEADER
  163. {
  164. U8 PageVersion; /* 0x00 */
  165. U8 PageLength; /* 0x01 */
  166. U8 PageNumber; /* 0x02 */
  167. U8 PageType; /* 0x03 */
  168. } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
  169. Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
  170. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
  171. {
  172. MPI2_CONFIG_PAGE_HEADER Struct;
  173. U8 Bytes[4];
  174. U16 Word16[2];
  175. U32 Word32;
  176. } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  177. Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
  178. /* Extended Config Page Header */
  179. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
  180. {
  181. U8 PageVersion; /* 0x00 */
  182. U8 Reserved1; /* 0x01 */
  183. U8 PageNumber; /* 0x02 */
  184. U8 PageType; /* 0x03 */
  185. U16 ExtPageLength; /* 0x04 */
  186. U8 ExtPageType; /* 0x06 */
  187. U8 Reserved2; /* 0x07 */
  188. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  189. MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  190. Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
  191. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
  192. {
  193. MPI2_CONFIG_PAGE_HEADER Struct;
  194. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  195. U8 Bytes[8];
  196. U16 Word16[4];
  197. U32 Word32[2];
  198. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  199. Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
  200. /* PageType field values */
  201. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  202. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  203. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  204. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  205. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  206. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  207. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  208. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  209. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  210. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  211. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  212. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  213. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  214. /* ExtPageType field values */
  215. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  216. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  217. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  218. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  219. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  220. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  221. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  222. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  223. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  224. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  225. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  226. /*****************************************************************************
  227. * PageAddress defines
  228. *****************************************************************************/
  229. /* RAID Volume PageAddress format */
  230. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  231. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  232. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  233. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  234. /* RAID Physical Disk PageAddress format */
  235. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  236. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  237. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  238. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  239. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  240. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  241. /* SAS Expander PageAddress format */
  242. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  243. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  244. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  245. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  246. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  247. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  248. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  249. /* SAS Device PageAddress format */
  250. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  251. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  252. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  253. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  254. /* SAS PHY PageAddress format */
  255. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  256. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  257. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  258. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  259. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  260. /* SAS Port PageAddress format */
  261. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  262. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  263. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  264. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  265. /* SAS Enclosure PageAddress format */
  266. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  267. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  268. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  269. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  270. /* RAID Configuration PageAddress format */
  271. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  272. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  273. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  274. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  275. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  276. /* Driver Persistent Mapping PageAddress format */
  277. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  278. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  279. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  280. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  281. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  282. /* Ethernet PageAddress format */
  283. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  284. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  285. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  286. /****************************************************************************
  287. * Configuration messages
  288. ****************************************************************************/
  289. /* Configuration Request Message */
  290. typedef struct _MPI2_CONFIG_REQUEST
  291. {
  292. U8 Action; /* 0x00 */
  293. U8 SGLFlags; /* 0x01 */
  294. U8 ChainOffset; /* 0x02 */
  295. U8 Function; /* 0x03 */
  296. U16 ExtPageLength; /* 0x04 */
  297. U8 ExtPageType; /* 0x06 */
  298. U8 MsgFlags; /* 0x07 */
  299. U8 VP_ID; /* 0x08 */
  300. U8 VF_ID; /* 0x09 */
  301. U16 Reserved1; /* 0x0A */
  302. U8 Reserved2; /* 0x0C */
  303. U8 ProxyVF_ID; /* 0x0D */
  304. U16 Reserved4; /* 0x0E */
  305. U32 Reserved3; /* 0x10 */
  306. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  307. U32 PageAddress; /* 0x18 */
  308. MPI2_SGE_IO_UNION PageBufferSGE; /* 0x1C */
  309. } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
  310. Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
  311. /* values for the Action field */
  312. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  313. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  314. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  315. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  316. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  317. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  318. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  319. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  320. /* use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  321. /* Config Reply Message */
  322. typedef struct _MPI2_CONFIG_REPLY
  323. {
  324. U8 Action; /* 0x00 */
  325. U8 SGLFlags; /* 0x01 */
  326. U8 MsgLength; /* 0x02 */
  327. U8 Function; /* 0x03 */
  328. U16 ExtPageLength; /* 0x04 */
  329. U8 ExtPageType; /* 0x06 */
  330. U8 MsgFlags; /* 0x07 */
  331. U8 VP_ID; /* 0x08 */
  332. U8 VF_ID; /* 0x09 */
  333. U16 Reserved1; /* 0x0A */
  334. U16 Reserved2; /* 0x0C */
  335. U16 IOCStatus; /* 0x0E */
  336. U32 IOCLogInfo; /* 0x10 */
  337. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  338. } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
  339. Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
  340. /*****************************************************************************
  341. *
  342. * C o n f i g u r a t i o n P a g e s
  343. *
  344. *****************************************************************************/
  345. /****************************************************************************
  346. * Manufacturing Config pages
  347. ****************************************************************************/
  348. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  349. /* SAS */
  350. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  351. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  352. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  353. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  354. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  355. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  356. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  357. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  358. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  359. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  360. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  361. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  362. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  363. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  364. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  365. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  366. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  367. /* Manufacturing Page 0 */
  368. typedef struct _MPI2_CONFIG_PAGE_MAN_0
  369. {
  370. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  371. U8 ChipName[16]; /* 0x04 */
  372. U8 ChipRevision[8]; /* 0x14 */
  373. U8 BoardName[16]; /* 0x1C */
  374. U8 BoardAssembly[16]; /* 0x2C */
  375. U8 BoardTracerNumber[16]; /* 0x3C */
  376. } MPI2_CONFIG_PAGE_MAN_0,
  377. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
  378. Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
  379. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  380. /* Manufacturing Page 1 */
  381. typedef struct _MPI2_CONFIG_PAGE_MAN_1
  382. {
  383. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  384. U8 VPD[256]; /* 0x04 */
  385. } MPI2_CONFIG_PAGE_MAN_1,
  386. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
  387. Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
  388. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  389. typedef struct _MPI2_CHIP_REVISION_ID
  390. {
  391. U16 DeviceID; /* 0x00 */
  392. U8 PCIRevisionID; /* 0x02 */
  393. U8 Reserved; /* 0x03 */
  394. } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
  395. Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
  396. /* Manufacturing Page 2 */
  397. /*
  398. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  399. * one and check Header.PageLength at runtime.
  400. */
  401. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  402. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  403. #endif
  404. typedef struct _MPI2_CONFIG_PAGE_MAN_2
  405. {
  406. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  407. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  408. U32 HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
  409. } MPI2_CONFIG_PAGE_MAN_2,
  410. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
  411. Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
  412. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  413. /* Manufacturing Page 3 */
  414. /*
  415. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  416. * one and check Header.PageLength at runtime.
  417. */
  418. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  419. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  420. #endif
  421. typedef struct _MPI2_CONFIG_PAGE_MAN_3
  422. {
  423. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  424. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  425. U32 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
  426. } MPI2_CONFIG_PAGE_MAN_3,
  427. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
  428. Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
  429. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  430. /* Manufacturing Page 4 */
  431. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
  432. {
  433. U8 PowerSaveFlags; /* 0x00 */
  434. U8 InternalOperationsSleepTime; /* 0x01 */
  435. U8 InternalOperationsRunTime; /* 0x02 */
  436. U8 HostIdleTime; /* 0x03 */
  437. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  438. MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  439. Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
  440. /* defines for the PowerSaveFlags field */
  441. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  442. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  443. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  444. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  445. typedef struct _MPI2_CONFIG_PAGE_MAN_4
  446. {
  447. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  448. U32 Reserved1; /* 0x04 */
  449. U32 Flags; /* 0x08 */
  450. U8 InquirySize; /* 0x0C */
  451. U8 Reserved2; /* 0x0D */
  452. U16 Reserved3; /* 0x0E */
  453. U8 InquiryData[56]; /* 0x10 */
  454. U32 RAID0VolumeSettings; /* 0x48 */
  455. U32 RAID1EVolumeSettings; /* 0x4C */
  456. U32 RAID1VolumeSettings; /* 0x50 */
  457. U32 RAID10VolumeSettings; /* 0x54 */
  458. U32 Reserved4; /* 0x58 */
  459. U32 Reserved5; /* 0x5C */
  460. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /* 0x60 */
  461. U8 MaxOCEDisks; /* 0x64 */
  462. U8 ResyncRate; /* 0x65 */
  463. U16 DataScrubDuration; /* 0x66 */
  464. U8 MaxHotSpares; /* 0x68 */
  465. U8 MaxPhysDisksPerVol; /* 0x69 */
  466. U8 MaxPhysDisks; /* 0x6A */
  467. U8 MaxVolumes; /* 0x6B */
  468. } MPI2_CONFIG_PAGE_MAN_4,
  469. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
  470. Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
  471. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  472. /* Manufacturing Page 4 Flags field */
  473. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  474. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  475. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  476. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  477. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  478. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  479. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  480. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  481. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  482. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  483. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  484. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  485. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  486. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  487. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  488. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  489. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  490. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  491. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  492. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  493. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  494. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  495. /* Manufacturing Page 5 */
  496. /*
  497. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  498. * one and check the value returned for NumPhys at runtime.
  499. */
  500. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  501. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  502. #endif
  503. typedef struct _MPI2_MANUFACTURING5_ENTRY
  504. {
  505. U64 WWID; /* 0x00 */
  506. U64 DeviceName; /* 0x08 */
  507. } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
  508. Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
  509. typedef struct _MPI2_CONFIG_PAGE_MAN_5
  510. {
  511. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  512. U8 NumPhys; /* 0x04 */
  513. U8 Reserved1; /* 0x05 */
  514. U16 Reserved2; /* 0x06 */
  515. U32 Reserved3; /* 0x08 */
  516. U32 Reserved4; /* 0x0C */
  517. MPI2_MANUFACTURING5_ENTRY Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
  518. } MPI2_CONFIG_PAGE_MAN_5,
  519. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
  520. Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
  521. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  522. /* Manufacturing Page 6 */
  523. typedef struct _MPI2_CONFIG_PAGE_MAN_6
  524. {
  525. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  526. U32 ProductSpecificInfo;/* 0x04 */
  527. } MPI2_CONFIG_PAGE_MAN_6,
  528. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
  529. Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
  530. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  531. /* Manufacturing Page 7 */
  532. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
  533. {
  534. U32 Pinout; /* 0x00 */
  535. U8 Connector[16]; /* 0x04 */
  536. U8 Location; /* 0x14 */
  537. U8 ReceptacleID; /* 0x15 */
  538. U16 Slot; /* 0x16 */
  539. U32 Reserved2; /* 0x18 */
  540. } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  541. Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
  542. /* defines for the Pinout field */
  543. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  544. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  545. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  546. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  547. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  548. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  549. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  550. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  551. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  552. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  553. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  554. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  555. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  556. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  557. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  558. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  559. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  560. /* defines for the Location field */
  561. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  562. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  563. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  564. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  565. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  566. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  567. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  568. /*
  569. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  570. * one and check the value returned for NumPhys at runtime.
  571. */
  572. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  573. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  574. #endif
  575. typedef struct _MPI2_CONFIG_PAGE_MAN_7
  576. {
  577. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  578. U32 Reserved1; /* 0x04 */
  579. U32 Reserved2; /* 0x08 */
  580. U32 Flags; /* 0x0C */
  581. U8 EnclosureName[16]; /* 0x10 */
  582. U8 NumPhys; /* 0x20 */
  583. U8 Reserved3; /* 0x21 */
  584. U16 Reserved4; /* 0x22 */
  585. MPI2_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
  586. } MPI2_CONFIG_PAGE_MAN_7,
  587. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
  588. Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
  589. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  590. /* defines for the Flags field */
  591. #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
  592. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  593. /*
  594. * Generic structure to use for product-specific manufacturing pages
  595. * (currently Manufacturing Page 8 through Manufacturing Page 31).
  596. */
  597. typedef struct _MPI2_CONFIG_PAGE_MAN_PS
  598. {
  599. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  600. U32 ProductSpecificInfo;/* 0x04 */
  601. } MPI2_CONFIG_PAGE_MAN_PS,
  602. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
  603. Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
  604. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  605. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  606. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  607. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  608. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  609. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  610. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  611. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  612. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  613. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  614. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  615. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  616. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  617. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  618. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  619. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  620. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  621. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  622. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  623. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  624. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  625. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  626. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  627. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  628. /****************************************************************************
  629. * IO Unit Config Pages
  630. ****************************************************************************/
  631. /* IO Unit Page 0 */
  632. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
  633. {
  634. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  635. U64 UniqueValue; /* 0x04 */
  636. MPI2_VERSION_UNION NvdataVersionDefault; /* 0x08 */
  637. MPI2_VERSION_UNION NvdataVersionPersistent; /* 0x0A */
  638. } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  639. Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
  640. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  641. /* IO Unit Page 1 */
  642. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
  643. {
  644. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  645. U32 Flags; /* 0x04 */
  646. } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  647. Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
  648. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  649. /* IO Unit Page 1 Flags defines */
  650. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  651. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  652. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  653. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  654. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  655. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  656. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  657. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  658. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  659. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  660. /* IO Unit Page 3 */
  661. /*
  662. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  663. * one and check the value returned for GPIOCount at runtime.
  664. */
  665. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  666. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  667. #endif
  668. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
  669. {
  670. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  671. U8 GPIOCount; /* 0x04 */
  672. U8 Reserved1; /* 0x05 */
  673. U16 Reserved2; /* 0x06 */
  674. U16 GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
  675. } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  676. Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
  677. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  678. /* defines for IO Unit Page 3 GPIOVal field */
  679. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  680. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  681. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  682. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  683. /* IO Unit Page 5 */
  684. /*
  685. * Upper layer code (drivers, utilities, etc.) should leave this define set to
  686. * one and check the value returned for NumDmaEngines at runtime.
  687. */
  688. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  689. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  690. #endif
  691. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  692. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  693. U64 RaidAcceleratorBufferBaseAddress; /* 0x04 */
  694. U64 RaidAcceleratorBufferSize; /* 0x0C */
  695. U64 RaidAcceleratorControlBaseAddress; /* 0x14 */
  696. U8 RAControlSize; /* 0x1C */
  697. U8 NumDmaEngines; /* 0x1D */
  698. U8 RAMinControlSize; /* 0x1E */
  699. U8 RAMaxControlSize; /* 0x1F */
  700. U32 Reserved1; /* 0x20 */
  701. U32 Reserved2; /* 0x24 */
  702. U32 Reserved3; /* 0x28 */
  703. U32 DmaEngineCapabilities
  704. [MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
  705. } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  706. Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
  707. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  708. /* defines for IO Unit Page 5 DmaEngineCapabilities field */
  709. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  710. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  711. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  712. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  713. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  714. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  715. /* IO Unit Page 6 */
  716. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  717. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  718. U16 Flags; /* 0x04 */
  719. U8 RAHostControlSize; /* 0x06 */
  720. U8 Reserved0; /* 0x07 */
  721. U64 RaidAcceleratorHostControlBaseAddress; /* 0x08 */
  722. U32 Reserved1; /* 0x10 */
  723. U32 Reserved2; /* 0x14 */
  724. U32 Reserved3; /* 0x18 */
  725. } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  726. Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
  727. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  728. /* defines for IO Unit Page 6 Flags field */
  729. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  730. /* IO Unit Page 7 */
  731. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  732. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  733. U16 Reserved1; /* 0x04 */
  734. U8 PCIeWidth; /* 0x06 */
  735. U8 PCIeSpeed; /* 0x07 */
  736. U32 ProcessorState; /* 0x08 */
  737. U32 PowerManagementCapabilities; /* 0x0C */
  738. U16 IOCTemperature; /* 0x10 */
  739. U8 IOCTemperatureUnits; /* 0x12 */
  740. U8 IOCSpeed; /* 0x13 */
  741. U16 BoardTemperature; /* 0x14 */
  742. U8 BoardTemperatureUnits; /* 0x16 */
  743. U8 Reserved3; /* 0x17 */
  744. } MPI2_CONFIG_PAGE_IO_UNIT_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  745. Mpi2IOUnitPage7_t, MPI2_POINTER pMpi2IOUnitPage7_t;
  746. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x02)
  747. /* defines for IO Unit Page 7 PCIeWidth field */
  748. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  749. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  750. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  751. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  752. /* defines for IO Unit Page 7 PCIeSpeed field */
  753. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  754. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  755. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  756. /* defines for IO Unit Page 7 ProcessorState field */
  757. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  758. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  759. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  760. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  761. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  762. /* defines for IO Unit Page 7 PowerManagementCapabilities field */
  763. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  764. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  765. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  766. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /* obsolete */
  767. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /* obsolete */
  768. /* defines for IO Unit Page 7 IOCTemperatureUnits field */
  769. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  770. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  771. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  772. /* defines for IO Unit Page 7 IOCSpeed field */
  773. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  774. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  775. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  776. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  777. /* defines for IO Unit Page 7 BoardTemperatureUnits field */
  778. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  779. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  780. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  781. /* IO Unit Page 8 */
  782. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  783. typedef struct _MPI2_IOUNIT8_SENSOR {
  784. U16 Flags; /* 0x00 */
  785. U16 Reserved1; /* 0x02 */
  786. U16
  787. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /* 0x04 */
  788. U32 Reserved2; /* 0x0C */
  789. U32 Reserved3; /* 0x10 */
  790. U32 Reserved4; /* 0x14 */
  791. } MPI2_IOUNIT8_SENSOR, MPI2_POINTER PTR_MPI2_IOUNIT8_SENSOR,
  792. Mpi2IOUnit8Sensor_t, MPI2_POINTER pMpi2IOUnit8Sensor_t;
  793. /* defines for IO Unit Page 8 Sensor Flags field */
  794. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  795. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  796. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  797. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  798. /*
  799. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  800. * one and check the value returned for NumSensors at runtime.
  801. */
  802. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  803. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  804. #endif
  805. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  806. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  807. U32 Reserved1; /* 0x04 */
  808. U32 Reserved2; /* 0x08 */
  809. U8 NumSensors; /* 0x0C */
  810. U8 PollingInterval; /* 0x0D */
  811. U16 Reserved3; /* 0x0E */
  812. MPI2_IOUNIT8_SENSOR
  813. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/* 0x10 */
  814. } MPI2_CONFIG_PAGE_IO_UNIT_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  815. Mpi2IOUnitPage8_t, MPI2_POINTER pMpi2IOUnitPage8_t;
  816. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  817. /* IO Unit Page 9 */
  818. typedef struct _MPI2_IOUNIT9_SENSOR {
  819. U16 CurrentTemperature; /* 0x00 */
  820. U16 Reserved1; /* 0x02 */
  821. U8 Flags; /* 0x04 */
  822. U8 Reserved2; /* 0x05 */
  823. U16 Reserved3; /* 0x06 */
  824. U32 Reserved4; /* 0x08 */
  825. U32 Reserved5; /* 0x0C */
  826. } MPI2_IOUNIT9_SENSOR, MPI2_POINTER PTR_MPI2_IOUNIT9_SENSOR,
  827. Mpi2IOUnit9Sensor_t, MPI2_POINTER pMpi2IOUnit9Sensor_t;
  828. /* defines for IO Unit Page 9 Sensor Flags field */
  829. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  830. /*
  831. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  832. * one and check the value returned for NumSensors at runtime.
  833. */
  834. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  835. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  836. #endif
  837. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  838. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  839. U32 Reserved1; /* 0x04 */
  840. U32 Reserved2; /* 0x08 */
  841. U8 NumSensors; /* 0x0C */
  842. U8 Reserved4; /* 0x0D */
  843. U16 Reserved3; /* 0x0E */
  844. MPI2_IOUNIT9_SENSOR
  845. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/* 0x10 */
  846. } MPI2_CONFIG_PAGE_IO_UNIT_9, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  847. Mpi2IOUnitPage9_t, MPI2_POINTER pMpi2IOUnitPage9_t;
  848. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  849. /* IO Unit Page 10 */
  850. typedef struct _MPI2_IOUNIT10_FUNCTION {
  851. U8 CreditPercent; /* 0x00 */
  852. U8 Reserved1; /* 0x01 */
  853. U16 Reserved2; /* 0x02 */
  854. } MPI2_IOUNIT10_FUNCTION, MPI2_POINTER PTR_MPI2_IOUNIT10_FUNCTION,
  855. Mpi2IOUnit10Function_t, MPI2_POINTER pMpi2IOUnit10Function_t;
  856. /*
  857. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  858. * one and check the value returned for NumFunctions at runtime.
  859. */
  860. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  861. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  862. #endif
  863. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  864. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  865. U8 NumFunctions; /* 0x04 */
  866. U8 Reserved1; /* 0x05 */
  867. U16 Reserved2; /* 0x06 */
  868. U32 Reserved3; /* 0x08 */
  869. U32 Reserved4; /* 0x0C */
  870. MPI2_IOUNIT10_FUNCTION
  871. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/* 0x10 */
  872. } MPI2_CONFIG_PAGE_IO_UNIT_10, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  873. Mpi2IOUnitPage10_t, MPI2_POINTER pMpi2IOUnitPage10_t;
  874. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  875. /****************************************************************************
  876. * IOC Config Pages
  877. ****************************************************************************/
  878. /* IOC Page 0 */
  879. typedef struct _MPI2_CONFIG_PAGE_IOC_0
  880. {
  881. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  882. U32 Reserved1; /* 0x04 */
  883. U32 Reserved2; /* 0x08 */
  884. U16 VendorID; /* 0x0C */
  885. U16 DeviceID; /* 0x0E */
  886. U8 RevisionID; /* 0x10 */
  887. U8 Reserved3; /* 0x11 */
  888. U16 Reserved4; /* 0x12 */
  889. U32 ClassCode; /* 0x14 */
  890. U16 SubsystemVendorID; /* 0x18 */
  891. U16 SubsystemID; /* 0x1A */
  892. } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
  893. Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
  894. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  895. /* IOC Page 1 */
  896. typedef struct _MPI2_CONFIG_PAGE_IOC_1
  897. {
  898. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  899. U32 Flags; /* 0x04 */
  900. U32 CoalescingTimeout; /* 0x08 */
  901. U8 CoalescingDepth; /* 0x0C */
  902. U8 PCISlotNum; /* 0x0D */
  903. U8 PCIBusNum; /* 0x0E */
  904. U8 PCIDomainSegment; /* 0x0F */
  905. U32 Reserved1; /* 0x10 */
  906. U32 Reserved2; /* 0x14 */
  907. } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
  908. Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
  909. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  910. /* defines for IOC Page 1 Flags field */
  911. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  912. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  913. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  914. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  915. /* IOC Page 6 */
  916. typedef struct _MPI2_CONFIG_PAGE_IOC_6
  917. {
  918. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  919. U32 CapabilitiesFlags; /* 0x04 */
  920. U8 MaxDrivesRAID0; /* 0x08 */
  921. U8 MaxDrivesRAID1; /* 0x09 */
  922. U8 MaxDrivesRAID1E; /* 0x0A */
  923. U8 MaxDrivesRAID10; /* 0x0B */
  924. U8 MinDrivesRAID0; /* 0x0C */
  925. U8 MinDrivesRAID1; /* 0x0D */
  926. U8 MinDrivesRAID1E; /* 0x0E */
  927. U8 MinDrivesRAID10; /* 0x0F */
  928. U32 Reserved1; /* 0x10 */
  929. U8 MaxGlobalHotSpares; /* 0x14 */
  930. U8 MaxPhysDisks; /* 0x15 */
  931. U8 MaxVolumes; /* 0x16 */
  932. U8 MaxConfigs; /* 0x17 */
  933. U8 MaxOCEDisks; /* 0x18 */
  934. U8 Reserved2; /* 0x19 */
  935. U16 Reserved3; /* 0x1A */
  936. U32 SupportedStripeSizeMapRAID0; /* 0x1C */
  937. U32 SupportedStripeSizeMapRAID1E; /* 0x20 */
  938. U32 SupportedStripeSizeMapRAID10; /* 0x24 */
  939. U32 Reserved4; /* 0x28 */
  940. U32 Reserved5; /* 0x2C */
  941. U16 DefaultMetadataSize; /* 0x30 */
  942. U16 Reserved6; /* 0x32 */
  943. U16 MaxBadBlockTableEntries; /* 0x34 */
  944. U16 Reserved7; /* 0x36 */
  945. U32 IRNvsramVersion; /* 0x38 */
  946. } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
  947. Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
  948. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  949. /* defines for IOC Page 6 CapabilitiesFlags */
  950. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  951. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  952. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  953. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  954. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  955. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  956. /* IOC Page 7 */
  957. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  958. typedef struct _MPI2_CONFIG_PAGE_IOC_7
  959. {
  960. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  961. U32 Reserved1; /* 0x04 */
  962. U32 EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
  963. U16 SASBroadcastPrimitiveMasks; /* 0x18 */
  964. U16 SASNotifyPrimitiveMasks; /* 0x1A */
  965. U32 Reserved3; /* 0x1C */
  966. } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
  967. Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
  968. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  969. /* IOC Page 8 */
  970. typedef struct _MPI2_CONFIG_PAGE_IOC_8
  971. {
  972. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  973. U8 NumDevsPerEnclosure; /* 0x04 */
  974. U8 Reserved1; /* 0x05 */
  975. U16 Reserved2; /* 0x06 */
  976. U16 MaxPersistentEntries; /* 0x08 */
  977. U16 MaxNumPhysicalMappedIDs; /* 0x0A */
  978. U16 Flags; /* 0x0C */
  979. U16 Reserved3; /* 0x0E */
  980. U16 IRVolumeMappingFlags; /* 0x10 */
  981. U16 Reserved4; /* 0x12 */
  982. U32 Reserved5; /* 0x14 */
  983. } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
  984. Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
  985. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  986. /* defines for IOC Page 8 Flags field */
  987. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  988. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  989. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  990. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  991. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  992. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  993. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  994. /* defines for IOC Page 8 IRVolumeMappingFlags */
  995. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  996. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  997. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  998. /****************************************************************************
  999. * BIOS Config Pages
  1000. ****************************************************************************/
  1001. /* BIOS Page 1 */
  1002. typedef struct _MPI2_CONFIG_PAGE_BIOS_1
  1003. {
  1004. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1005. U32 BiosOptions; /* 0x04 */
  1006. U32 IOCSettings; /* 0x08 */
  1007. U32 Reserved1; /* 0x0C */
  1008. U32 DeviceSettings; /* 0x10 */
  1009. U16 NumberOfDevices; /* 0x14 */
  1010. U16 UEFIVersion; /* 0x16 */
  1011. U16 IOTimeoutBlockDevicesNonRM; /* 0x18 */
  1012. U16 IOTimeoutSequential; /* 0x1A */
  1013. U16 IOTimeoutOther; /* 0x1C */
  1014. U16 IOTimeoutBlockDevicesRM; /* 0x1E */
  1015. } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1016. Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
  1017. #define MPI2_BIOSPAGE1_PAGEVERSION (0x05)
  1018. /* values for BIOS Page 1 BiosOptions field */
  1019. #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
  1020. #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
  1021. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1022. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1023. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1024. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1025. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1026. /* values for BIOS Page 1 IOCSettings field */
  1027. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1028. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1029. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1030. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1031. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1032. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1033. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1034. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1035. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1036. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1037. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1038. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1039. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1040. /* values for BIOS Page 1 DeviceSettings field */
  1041. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1042. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1043. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1044. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1045. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1046. /* defines for BIOS Page 1 UEFIVersion field */
  1047. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1048. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1049. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1050. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1051. /* BIOS Page 2 */
  1052. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
  1053. {
  1054. U32 Reserved1; /* 0x00 */
  1055. U32 Reserved2; /* 0x04 */
  1056. U32 Reserved3; /* 0x08 */
  1057. U32 Reserved4; /* 0x0C */
  1058. U32 Reserved5; /* 0x10 */
  1059. U32 Reserved6; /* 0x14 */
  1060. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1061. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1062. Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
  1063. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
  1064. {
  1065. U64 SASAddress; /* 0x00 */
  1066. U8 LUN[8]; /* 0x08 */
  1067. U32 Reserved1; /* 0x10 */
  1068. U32 Reserved2; /* 0x14 */
  1069. } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1070. Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
  1071. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
  1072. {
  1073. U64 EnclosureLogicalID; /* 0x00 */
  1074. U32 Reserved1; /* 0x08 */
  1075. U32 Reserved2; /* 0x0C */
  1076. U16 SlotNumber; /* 0x10 */
  1077. U16 Reserved3; /* 0x12 */
  1078. U32 Reserved4; /* 0x14 */
  1079. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1080. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1081. Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
  1082. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
  1083. {
  1084. U64 DeviceName; /* 0x00 */
  1085. U8 LUN[8]; /* 0x08 */
  1086. U32 Reserved1; /* 0x10 */
  1087. U32 Reserved2; /* 0x14 */
  1088. } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1089. Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
  1090. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
  1091. {
  1092. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1093. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1094. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1095. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1096. } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1097. Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
  1098. typedef struct _MPI2_CONFIG_PAGE_BIOS_2
  1099. {
  1100. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1101. U32 Reserved1; /* 0x04 */
  1102. U32 Reserved2; /* 0x08 */
  1103. U32 Reserved3; /* 0x0C */
  1104. U32 Reserved4; /* 0x10 */
  1105. U32 Reserved5; /* 0x14 */
  1106. U32 Reserved6; /* 0x18 */
  1107. U8 ReqBootDeviceForm; /* 0x1C */
  1108. U8 Reserved7; /* 0x1D */
  1109. U16 Reserved8; /* 0x1E */
  1110. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /* 0x20 */
  1111. U8 ReqAltBootDeviceForm; /* 0x38 */
  1112. U8 Reserved9; /* 0x39 */
  1113. U16 Reserved10; /* 0x3A */
  1114. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /* 0x3C */
  1115. U8 CurrentBootDeviceForm; /* 0x58 */
  1116. U8 Reserved11; /* 0x59 */
  1117. U16 Reserved12; /* 0x5A */
  1118. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /* 0x58 */
  1119. } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1120. Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
  1121. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1122. /* values for BIOS Page 2 BootDeviceForm fields */
  1123. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1124. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1125. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1126. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1127. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1128. /* BIOS Page 3 */
  1129. typedef struct _MPI2_ADAPTER_INFO
  1130. {
  1131. U8 PciBusNumber; /* 0x00 */
  1132. U8 PciDeviceAndFunctionNumber; /* 0x01 */
  1133. U16 AdapterFlags; /* 0x02 */
  1134. } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
  1135. Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
  1136. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1137. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1138. typedef struct _MPI2_CONFIG_PAGE_BIOS_3
  1139. {
  1140. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1141. U32 GlobalFlags; /* 0x04 */
  1142. U32 BiosVersion; /* 0x08 */
  1143. MPI2_ADAPTER_INFO AdapterOrder[4]; /* 0x0C */
  1144. U32 Reserved1; /* 0x1C */
  1145. } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1146. Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
  1147. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  1148. /* values for BIOS Page 3 GlobalFlags */
  1149. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1150. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1151. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1152. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1153. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1154. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1155. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1156. /* BIOS Page 4 */
  1157. /*
  1158. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1159. * one and check the value returned for NumPhys at runtime.
  1160. */
  1161. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1162. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1163. #endif
  1164. typedef struct _MPI2_BIOS4_ENTRY
  1165. {
  1166. U64 ReassignmentWWID; /* 0x00 */
  1167. U64 ReassignmentDeviceName; /* 0x08 */
  1168. } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
  1169. Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
  1170. typedef struct _MPI2_CONFIG_PAGE_BIOS_4
  1171. {
  1172. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1173. U8 NumPhys; /* 0x04 */
  1174. U8 Reserved1; /* 0x05 */
  1175. U16 Reserved2; /* 0x06 */
  1176. MPI2_BIOS4_ENTRY Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /* 0x08 */
  1177. } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1178. Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
  1179. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1180. /****************************************************************************
  1181. * RAID Volume Config Pages
  1182. ****************************************************************************/
  1183. /* RAID Volume Page 0 */
  1184. typedef struct _MPI2_RAIDVOL0_PHYS_DISK
  1185. {
  1186. U8 RAIDSetNum; /* 0x00 */
  1187. U8 PhysDiskMap; /* 0x01 */
  1188. U8 PhysDiskNum; /* 0x02 */
  1189. U8 Reserved; /* 0x03 */
  1190. } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1191. Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
  1192. /* defines for the PhysDiskMap field */
  1193. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1194. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1195. typedef struct _MPI2_RAIDVOL0_SETTINGS
  1196. {
  1197. U16 Settings; /* 0x00 */
  1198. U8 HotSparePool; /* 0x01 */
  1199. U8 Reserved; /* 0x02 */
  1200. } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
  1201. Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
  1202. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1203. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1204. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1205. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1206. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1207. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1208. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1209. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1210. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1211. /* RAID Volume Page 0 VolumeSettings defines */
  1212. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1213. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1214. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1215. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1216. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1217. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1218. /*
  1219. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1220. * one and check the value returned for NumPhysDisks at runtime.
  1221. */
  1222. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1223. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1224. #endif
  1225. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
  1226. {
  1227. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1228. U16 DevHandle; /* 0x04 */
  1229. U8 VolumeState; /* 0x06 */
  1230. U8 VolumeType; /* 0x07 */
  1231. U32 VolumeStatusFlags; /* 0x08 */
  1232. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /* 0x0C */
  1233. U64 MaxLBA; /* 0x10 */
  1234. U32 StripeSize; /* 0x18 */
  1235. U16 BlockSize; /* 0x1C */
  1236. U16 Reserved1; /* 0x1E */
  1237. U8 SupportedPhysDisks; /* 0x20 */
  1238. U8 ResyncRate; /* 0x21 */
  1239. U16 DataScrubDuration; /* 0x22 */
  1240. U8 NumPhysDisks; /* 0x24 */
  1241. U8 Reserved2; /* 0x25 */
  1242. U8 Reserved3; /* 0x26 */
  1243. U8 InactiveStatus; /* 0x27 */
  1244. MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
  1245. } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1246. Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
  1247. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1248. /* values for RAID VolumeState */
  1249. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1250. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1251. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1252. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1253. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1254. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1255. /* values for RAID VolumeType */
  1256. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1257. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1258. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1259. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1260. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1261. /* values for RAID Volume Page 0 VolumeStatusFlags field */
  1262. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1263. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1264. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1265. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1266. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1267. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1268. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1269. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1270. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1271. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1272. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1273. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1274. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1275. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1276. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1277. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1278. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1279. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1280. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1281. /* values for RAID Volume Page 0 SupportedPhysDisks field */
  1282. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1283. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1284. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1285. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1286. /* values for RAID Volume Page 0 InactiveStatus field */
  1287. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1288. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1289. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1290. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1291. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1292. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1293. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1294. /* RAID Volume Page 1 */
  1295. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
  1296. {
  1297. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1298. U16 DevHandle; /* 0x04 */
  1299. U16 Reserved0; /* 0x06 */
  1300. U8 GUID[24]; /* 0x08 */
  1301. U8 Name[16]; /* 0x20 */
  1302. U64 WWID; /* 0x30 */
  1303. U32 Reserved1; /* 0x38 */
  1304. U32 Reserved2; /* 0x3C */
  1305. } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1306. Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
  1307. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1308. /****************************************************************************
  1309. * RAID Physical Disk Config Pages
  1310. ****************************************************************************/
  1311. /* RAID Physical Disk Page 0 */
  1312. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
  1313. {
  1314. U16 Reserved1; /* 0x00 */
  1315. U8 HotSparePool; /* 0x02 */
  1316. U8 Reserved2; /* 0x03 */
  1317. } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1318. Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
  1319. /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1320. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
  1321. {
  1322. U8 VendorID[8]; /* 0x00 */
  1323. U8 ProductID[16]; /* 0x08 */
  1324. U8 ProductRevLevel[4]; /* 0x18 */
  1325. U8 SerialNum[32]; /* 0x1C */
  1326. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1327. MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1328. Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
  1329. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
  1330. {
  1331. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1332. U16 DevHandle; /* 0x04 */
  1333. U8 Reserved1; /* 0x06 */
  1334. U8 PhysDiskNum; /* 0x07 */
  1335. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /* 0x08 */
  1336. U32 Reserved2; /* 0x0C */
  1337. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /* 0x10 */
  1338. U32 Reserved3; /* 0x4C */
  1339. U8 PhysDiskState; /* 0x50 */
  1340. U8 OfflineReason; /* 0x51 */
  1341. U8 IncompatibleReason; /* 0x52 */
  1342. U8 PhysDiskAttributes; /* 0x53 */
  1343. U32 PhysDiskStatusFlags; /* 0x54 */
  1344. U64 DeviceMaxLBA; /* 0x58 */
  1345. U64 HostMaxLBA; /* 0x60 */
  1346. U64 CoercedMaxLBA; /* 0x68 */
  1347. U16 BlockSize; /* 0x70 */
  1348. U16 Reserved5; /* 0x72 */
  1349. U32 Reserved6; /* 0x74 */
  1350. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1351. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1352. Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
  1353. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1354. /* PhysDiskState defines */
  1355. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1356. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1357. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1358. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1359. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1360. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1361. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1362. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1363. /* OfflineReason defines */
  1364. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1365. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1366. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1367. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1368. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1369. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1370. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1371. /* IncompatibleReason defines */
  1372. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1373. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1374. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1375. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1376. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1377. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1378. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1379. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1380. /* PhysDiskAttributes defines */
  1381. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1382. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1383. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1384. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1385. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1386. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1387. /* PhysDiskStatusFlags defines */
  1388. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1389. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1390. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1391. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1392. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1393. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1394. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1395. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1396. /* RAID Physical Disk Page 1 */
  1397. /*
  1398. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1399. * one and check the value returned for NumPhysDiskPaths at runtime.
  1400. */
  1401. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1402. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1403. #endif
  1404. typedef struct _MPI2_RAIDPHYSDISK1_PATH
  1405. {
  1406. U16 DevHandle; /* 0x00 */
  1407. U16 Reserved1; /* 0x02 */
  1408. U64 WWID; /* 0x04 */
  1409. U64 OwnerWWID; /* 0x0C */
  1410. U8 OwnerIdentifier; /* 0x14 */
  1411. U8 Reserved2; /* 0x15 */
  1412. U16 Flags; /* 0x16 */
  1413. } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
  1414. Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
  1415. /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1416. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1417. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1418. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1419. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
  1420. {
  1421. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1422. U8 NumPhysDiskPaths; /* 0x04 */
  1423. U8 PhysDiskNum; /* 0x05 */
  1424. U16 Reserved1; /* 0x06 */
  1425. U32 Reserved2; /* 0x08 */
  1426. MPI2_RAIDPHYSDISK1_PATH PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
  1427. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1428. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1429. Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
  1430. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1431. /****************************************************************************
  1432. * values for fields used by several types of SAS Config Pages
  1433. ****************************************************************************/
  1434. /* values for NegotiatedLinkRates fields */
  1435. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1436. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1437. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1438. /* link rates used for Negotiated Physical and Logical Link Rate */
  1439. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1440. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1441. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1442. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1443. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1444. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1445. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1446. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1447. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1448. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1449. /* values for AttachedPhyInfo fields */
  1450. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1451. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1452. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1453. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1454. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1455. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1456. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1457. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1458. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1459. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1460. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1461. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1462. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1463. /* values for PhyInfo fields */
  1464. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1465. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1466. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1467. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1468. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1469. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1470. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1471. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1472. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1473. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1474. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1475. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1476. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1477. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1478. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1479. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1480. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1481. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1482. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1483. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1484. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1485. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1486. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1487. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1488. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1489. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1490. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1491. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1492. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1493. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1494. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1495. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1496. /* values for SAS ProgrammedLinkRate fields */
  1497. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1498. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1499. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1500. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1501. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1502. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1503. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1504. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1505. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1506. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1507. /* values for SAS HwLinkRate fields */
  1508. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1509. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1510. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1511. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1512. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1513. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1514. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1515. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1516. /****************************************************************************
  1517. * SAS IO Unit Config Pages
  1518. ****************************************************************************/
  1519. /* SAS IO Unit Page 0 */
  1520. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
  1521. {
  1522. U8 Port; /* 0x00 */
  1523. U8 PortFlags; /* 0x01 */
  1524. U8 PhyFlags; /* 0x02 */
  1525. U8 NegotiatedLinkRate; /* 0x03 */
  1526. U32 ControllerPhyDeviceInfo;/* 0x04 */
  1527. U16 AttachedDevHandle; /* 0x08 */
  1528. U16 ControllerDevHandle; /* 0x0A */
  1529. U32 DiscoveryStatus; /* 0x0C */
  1530. U32 Reserved; /* 0x10 */
  1531. } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1532. Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
  1533. /*
  1534. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1535. * one and check the value returned for NumPhys at runtime.
  1536. */
  1537. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1538. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1539. #endif
  1540. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
  1541. {
  1542. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1543. U32 Reserved1; /* 0x08 */
  1544. U8 NumPhys; /* 0x0C */
  1545. U8 Reserved2; /* 0x0D */
  1546. U16 Reserved3; /* 0x0E */
  1547. MPI2_SAS_IO_UNIT0_PHY_DATA PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /* 0x10 */
  1548. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1549. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1550. Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
  1551. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1552. /* values for SAS IO Unit Page 0 PortFlags */
  1553. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1554. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1555. /* values for SAS IO Unit Page 0 PhyFlags */
  1556. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1557. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1558. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1559. /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1560. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  1561. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1562. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1563. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1564. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1565. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1566. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1567. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1568. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1569. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1570. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1571. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1572. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1573. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1574. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1575. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1576. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1577. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1578. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1579. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1580. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1581. /* SAS IO Unit Page 1 */
  1582. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
  1583. {
  1584. U8 Port; /* 0x00 */
  1585. U8 PortFlags; /* 0x01 */
  1586. U8 PhyFlags; /* 0x02 */
  1587. U8 MaxMinLinkRate; /* 0x03 */
  1588. U32 ControllerPhyDeviceInfo; /* 0x04 */
  1589. U16 MaxTargetPortConnectTime; /* 0x08 */
  1590. U16 Reserved1; /* 0x0A */
  1591. } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1592. Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
  1593. /*
  1594. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1595. * one and check the value returned for NumPhys at runtime.
  1596. */
  1597. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1598. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1599. #endif
  1600. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
  1601. {
  1602. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1603. U16 ControlFlags; /* 0x08 */
  1604. U16 SASNarrowMaxQueueDepth; /* 0x0A */
  1605. U16 AdditionalControlFlags; /* 0x0C */
  1606. U16 SASWideMaxQueueDepth; /* 0x0E */
  1607. U8 NumPhys; /* 0x10 */
  1608. U8 SATAMaxQDepth; /* 0x11 */
  1609. U8 ReportDeviceMissingDelay; /* 0x12 */
  1610. U8 IODeviceMissingDelay; /* 0x13 */
  1611. MPI2_SAS_IO_UNIT1_PHY_DATA PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /* 0x14 */
  1612. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1613. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1614. Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
  1615. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1616. /* values for SAS IO Unit Page 1 ControlFlags */
  1617. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1618. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1619. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1620. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1621. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1622. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1623. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1624. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1625. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1626. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1627. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1628. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1629. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1630. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1631. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1632. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1633. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1634. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  1635. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1636. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1637. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1638. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1639. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1640. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1641. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1642. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1643. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1644. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1645. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1646. /* values for SAS IO Unit Page 1 PortFlags */
  1647. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1648. /* values for SAS IO Unit Page 1 PhyFlags */
  1649. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1650. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1651. /* values for SAS IO Unit Page 1 MaxMinLinkRate */
  1652. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1653. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1654. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1655. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1656. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1657. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1658. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1659. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1660. /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1661. /* SAS IO Unit Page 4 */
  1662. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1663. {
  1664. U8 MaxTargetSpinup; /* 0x00 */
  1665. U8 SpinupDelay; /* 0x01 */
  1666. U8 SpinupFlags; /* 0x02 */
  1667. U8 Reserved1; /* 0x03 */
  1668. } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1669. Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
  1670. /* defines for SAS IO Unit Page 4 SpinupFlags */
  1671. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  1672. /*
  1673. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1674. * one and check the value returned for NumPhys at runtime.
  1675. */
  1676. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1677. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1678. #endif
  1679. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
  1680. {
  1681. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1682. MPI2_SAS_IOUNIT4_SPINUP_GROUP SpinupGroupParameters[4]; /* 0x08 */
  1683. U32 Reserved1; /* 0x18 */
  1684. U32 Reserved2; /* 0x1C */
  1685. U32 Reserved3; /* 0x20 */
  1686. U8 BootDeviceWaitTime; /* 0x24 */
  1687. U8 Reserved4; /* 0x25 */
  1688. U16 Reserved5; /* 0x26 */
  1689. U8 NumPhys; /* 0x28 */
  1690. U8 PEInitialSpinupDelay; /* 0x29 */
  1691. U8 PEReplyDelay; /* 0x2A */
  1692. U8 Flags; /* 0x2B */
  1693. U8 PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /* 0x2C */
  1694. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1695. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1696. Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
  1697. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1698. /* defines for Flags field */
  1699. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1700. /* defines for PHY field */
  1701. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1702. /* SAS IO Unit Page 5 */
  1703. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  1704. U8 ControlFlags; /* 0x00 */
  1705. U8 PortWidthModGroup; /* 0x01 */
  1706. U16 InactivityTimerExponent; /* 0x02 */
  1707. U8 SATAPartialTimeout; /* 0x04 */
  1708. U8 Reserved2; /* 0x05 */
  1709. U8 SATASlumberTimeout; /* 0x06 */
  1710. U8 Reserved3; /* 0x07 */
  1711. U8 SASPartialTimeout; /* 0x08 */
  1712. U8 Reserved4; /* 0x09 */
  1713. U8 SASSlumberTimeout; /* 0x0A */
  1714. U8 Reserved5; /* 0x0B */
  1715. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1716. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1717. Mpi2SasIOUnit5PhyPmSettings_t, MPI2_POINTER pMpi2SasIOUnit5PhyPmSettings_t;
  1718. /* defines for ControlFlags field */
  1719. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1720. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1721. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1722. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1723. /* defines for PortWidthModeGroup field */
  1724. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  1725. /* defines for InactivityTimerExponent field */
  1726. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  1727. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  1728. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  1729. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  1730. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  1731. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  1732. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  1733. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  1734. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  1735. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  1736. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  1737. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  1738. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  1739. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  1740. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  1741. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  1742. /*
  1743. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1744. * one and check the value returned for NumPhys at runtime.
  1745. */
  1746. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  1747. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  1748. #endif
  1749. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  1750. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1751. U8 NumPhys; /* 0x08 */
  1752. U8 Reserved1; /* 0x09 */
  1753. U16 Reserved2; /* 0x0A */
  1754. U32 Reserved3; /* 0x0C */
  1755. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS SASPhyPowerManagementSettings
  1756. [MPI2_SAS_IOUNIT5_PHY_MAX]; /* 0x10 */
  1757. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1758. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1759. Mpi2SasIOUnitPage5_t, MPI2_POINTER pMpi2SasIOUnitPage5_t;
  1760. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  1761. /* SAS IO Unit Page 6 */
  1762. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  1763. U8 CurrentStatus; /* 0x00 */
  1764. U8 CurrentModulation; /* 0x01 */
  1765. U8 CurrentUtilization; /* 0x02 */
  1766. U8 Reserved1; /* 0x03 */
  1767. U32 Reserved2; /* 0x04 */
  1768. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1769. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1770. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  1771. MPI2_POINTER pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  1772. /* defines for CurrentStatus field */
  1773. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  1774. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  1775. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  1776. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  1777. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  1778. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  1779. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  1780. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  1781. /* defines for CurrentModulation field */
  1782. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  1783. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  1784. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  1785. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  1786. /*
  1787. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1788. * one and check the value returned for NumGroups at runtime.
  1789. */
  1790. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  1791. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  1792. #endif
  1793. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  1794. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1795. U32 Reserved1; /* 0x08 */
  1796. U32 Reserved2; /* 0x0C */
  1797. U8 NumGroups; /* 0x10 */
  1798. U8 Reserved3; /* 0x11 */
  1799. U16 Reserved4; /* 0x12 */
  1800. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  1801. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /* 0x14 */
  1802. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1803. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1804. Mpi2SasIOUnitPage6_t, MPI2_POINTER pMpi2SasIOUnitPage6_t;
  1805. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  1806. /* SAS IO Unit Page 7 */
  1807. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  1808. U8 Flags; /* 0x00 */
  1809. U8 Reserved1; /* 0x01 */
  1810. U16 Reserved2; /* 0x02 */
  1811. U8 Threshold75Pct; /* 0x04 */
  1812. U8 Threshold50Pct; /* 0x05 */
  1813. U8 Threshold25Pct; /* 0x06 */
  1814. U8 Reserved3; /* 0x07 */
  1815. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1816. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1817. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  1818. MPI2_POINTER pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  1819. /* defines for Flags field */
  1820. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  1821. /*
  1822. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1823. * one and check the value returned for NumGroups at runtime.
  1824. */
  1825. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  1826. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  1827. #endif
  1828. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  1829. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1830. U8 SamplingInterval; /* 0x08 */
  1831. U8 WindowLength; /* 0x09 */
  1832. U16 Reserved1; /* 0x0A */
  1833. U32 Reserved2; /* 0x0C */
  1834. U32 Reserved3; /* 0x10 */
  1835. U8 NumGroups; /* 0x14 */
  1836. U8 Reserved4; /* 0x15 */
  1837. U16 Reserved5; /* 0x16 */
  1838. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  1839. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX]; /* 0x18 */
  1840. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1841. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1842. Mpi2SasIOUnitPage7_t, MPI2_POINTER pMpi2SasIOUnitPage7_t;
  1843. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  1844. /* SAS IO Unit Page 8 */
  1845. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  1846. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1847. U32 Reserved1; /* 0x08 */
  1848. U32 PowerManagementCapabilities;/* 0x0C */
  1849. U32 Reserved2; /* 0x10 */
  1850. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1851. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1852. Mpi2SasIOUnitPage8_t, MPI2_POINTER pMpi2SasIOUnitPage8_t;
  1853. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  1854. /* defines for PowerManagementCapabilities field */
  1855. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  1856. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  1857. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  1858. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  1859. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  1860. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  1861. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  1862. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  1863. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  1864. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  1865. /* SAS IO Unit Page 16 */
  1866. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  1867. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1868. U64 TimeStamp; /* 0x08 */
  1869. U32 Reserved1; /* 0x10 */
  1870. U32 Reserved2; /* 0x14 */
  1871. U32 FastPathPendedRequests; /* 0x18 */
  1872. U32 FastPathUnPendedRequests; /* 0x1C */
  1873. U32 FastPathHostRequestStarts; /* 0x20 */
  1874. U32 FastPathFirmwareRequestStarts; /* 0x24 */
  1875. U32 FastPathHostCompletions; /* 0x28 */
  1876. U32 FastPathFirmwareCompletions; /* 0x2C */
  1877. U32 NonFastPathRequestStarts; /* 0x30 */
  1878. U32 NonFastPathHostCompletions; /* 0x30 */
  1879. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  1880. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  1881. Mpi2SasIOUnitPage16_t, MPI2_POINTER pMpi2SasIOUnitPage16_t;
  1882. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  1883. /****************************************************************************
  1884. * SAS Expander Config Pages
  1885. ****************************************************************************/
  1886. /* SAS Expander Page 0 */
  1887. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
  1888. {
  1889. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1890. U8 PhysicalPort; /* 0x08 */
  1891. U8 ReportGenLength; /* 0x09 */
  1892. U16 EnclosureHandle; /* 0x0A */
  1893. U64 SASAddress; /* 0x0C */
  1894. U32 DiscoveryStatus; /* 0x14 */
  1895. U16 DevHandle; /* 0x18 */
  1896. U16 ParentDevHandle; /* 0x1A */
  1897. U16 ExpanderChangeCount; /* 0x1C */
  1898. U16 ExpanderRouteIndexes; /* 0x1E */
  1899. U8 NumPhys; /* 0x20 */
  1900. U8 SASLevel; /* 0x21 */
  1901. U16 Flags; /* 0x22 */
  1902. U16 STPBusInactivityTimeLimit; /* 0x24 */
  1903. U16 STPMaxConnectTimeLimit; /* 0x26 */
  1904. U16 STP_SMP_NexusLossTime; /* 0x28 */
  1905. U16 MaxNumRoutedSasAddresses; /* 0x2A */
  1906. U64 ActiveZoneManagerSASAddress;/* 0x2C */
  1907. U16 ZoneLockInactivityLimit; /* 0x34 */
  1908. U16 Reserved1; /* 0x36 */
  1909. U8 TimeToReducedFunc; /* 0x38 */
  1910. U8 InitialTimeToReducedFunc; /* 0x39 */
  1911. U8 MaxReducedFuncTime; /* 0x3A */
  1912. U8 Reserved2; /* 0x3B */
  1913. } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  1914. Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
  1915. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  1916. /* values for SAS Expander Page 0 DiscoveryStatus field */
  1917. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1918. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1919. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1920. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1921. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1922. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1923. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1924. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1925. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1926. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1927. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  1928. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  1929. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  1930. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1931. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  1932. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1933. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  1934. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  1935. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1936. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  1937. /* values for SAS Expander Page 0 Flags field */
  1938. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1939. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1940. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1941. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1942. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1943. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1944. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1945. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1946. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1947. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1948. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1949. /* SAS Expander Page 1 */
  1950. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
  1951. {
  1952. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1953. U8 PhysicalPort; /* 0x08 */
  1954. U8 Reserved1; /* 0x09 */
  1955. U16 Reserved2; /* 0x0A */
  1956. U8 NumPhys; /* 0x0C */
  1957. U8 Phy; /* 0x0D */
  1958. U16 NumTableEntriesProgrammed; /* 0x0E */
  1959. U8 ProgrammedLinkRate; /* 0x10 */
  1960. U8 HwLinkRate; /* 0x11 */
  1961. U16 AttachedDevHandle; /* 0x12 */
  1962. U32 PhyInfo; /* 0x14 */
  1963. U32 AttachedDeviceInfo; /* 0x18 */
  1964. U16 ExpanderDevHandle; /* 0x1C */
  1965. U8 ChangeCount; /* 0x1E */
  1966. U8 NegotiatedLinkRate; /* 0x1F */
  1967. U8 PhyIdentifier; /* 0x20 */
  1968. U8 AttachedPhyIdentifier; /* 0x21 */
  1969. U8 Reserved3; /* 0x22 */
  1970. U8 DiscoveryInfo; /* 0x23 */
  1971. U32 AttachedPhyInfo; /* 0x24 */
  1972. U8 ZoneGroup; /* 0x28 */
  1973. U8 SelfConfigStatus; /* 0x29 */
  1974. U16 Reserved4; /* 0x2A */
  1975. } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  1976. Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
  1977. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  1978. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1979. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1980. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1981. /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
  1982. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1983. /* values for SAS Expander Page 1 DiscoveryInfo field */
  1984. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1985. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1986. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  1987. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1988. /****************************************************************************
  1989. * SAS Device Config Pages
  1990. ****************************************************************************/
  1991. /* SAS Device Page 0 */
  1992. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
  1993. {
  1994. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1995. U16 Slot; /* 0x08 */
  1996. U16 EnclosureHandle; /* 0x0A */
  1997. U64 SASAddress; /* 0x0C */
  1998. U16 ParentDevHandle; /* 0x14 */
  1999. U8 PhyNum; /* 0x16 */
  2000. U8 AccessStatus; /* 0x17 */
  2001. U16 DevHandle; /* 0x18 */
  2002. U8 AttachedPhyIdentifier; /* 0x1A */
  2003. U8 ZoneGroup; /* 0x1B */
  2004. U32 DeviceInfo; /* 0x1C */
  2005. U16 Flags; /* 0x20 */
  2006. U8 PhysicalPort; /* 0x22 */
  2007. U8 MaxPortConnections; /* 0x23 */
  2008. U64 DeviceName; /* 0x24 */
  2009. U8 PortGroups; /* 0x2C */
  2010. U8 DmaGroup; /* 0x2D */
  2011. U8 ControlGroup; /* 0x2E */
  2012. U8 Reserved1; /* 0x2F */
  2013. U32 Reserved2; /* 0x30 */
  2014. U32 Reserved3; /* 0x34 */
  2015. } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2016. Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
  2017. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  2018. /* values for SAS Device Page 0 AccessStatus field */
  2019. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2020. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2021. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2022. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2023. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2024. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2025. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2026. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2027. /* specific values for SATA Init failures */
  2028. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2029. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2030. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2031. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2032. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2033. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2034. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2035. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2036. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2037. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2038. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2039. /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2040. /* values for SAS Device Page 0 Flags field */
  2041. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2042. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2043. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2044. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2045. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2046. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2047. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2048. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2049. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2050. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2051. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2052. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2053. /* SAS Device Page 1 */
  2054. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
  2055. {
  2056. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2057. U32 Reserved1; /* 0x08 */
  2058. U64 SASAddress; /* 0x0C */
  2059. U32 Reserved2; /* 0x14 */
  2060. U16 DevHandle; /* 0x18 */
  2061. U16 Reserved3; /* 0x1A */
  2062. U8 InitialRegDeviceFIS[20];/* 0x1C */
  2063. } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2064. Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
  2065. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2066. /****************************************************************************
  2067. * SAS PHY Config Pages
  2068. ****************************************************************************/
  2069. /* SAS PHY Page 0 */
  2070. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
  2071. {
  2072. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2073. U16 OwnerDevHandle; /* 0x08 */
  2074. U16 Reserved1; /* 0x0A */
  2075. U16 AttachedDevHandle; /* 0x0C */
  2076. U8 AttachedPhyIdentifier; /* 0x0E */
  2077. U8 Reserved2; /* 0x0F */
  2078. U32 AttachedPhyInfo; /* 0x10 */
  2079. U8 ProgrammedLinkRate; /* 0x14 */
  2080. U8 HwLinkRate; /* 0x15 */
  2081. U8 ChangeCount; /* 0x16 */
  2082. U8 Flags; /* 0x17 */
  2083. U32 PhyInfo; /* 0x18 */
  2084. U8 NegotiatedLinkRate; /* 0x1C */
  2085. U8 Reserved3; /* 0x1D */
  2086. U16 Reserved4; /* 0x1E */
  2087. } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2088. Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
  2089. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2090. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2091. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2092. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2093. /* values for SAS PHY Page 0 Flags field */
  2094. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2095. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2096. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2097. /* SAS PHY Page 1 */
  2098. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
  2099. {
  2100. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2101. U32 Reserved1; /* 0x08 */
  2102. U32 InvalidDwordCount; /* 0x0C */
  2103. U32 RunningDisparityErrorCount; /* 0x10 */
  2104. U32 LossDwordSynchCount; /* 0x14 */
  2105. U32 PhyResetProblemCount; /* 0x18 */
  2106. } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2107. Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
  2108. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2109. /* SAS PHY Page 2 */
  2110. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2111. U8 PhyEventCode; /* 0x00 */
  2112. U8 Reserved1; /* 0x01 */
  2113. U16 Reserved2; /* 0x02 */
  2114. U32 PhyEventInfo; /* 0x04 */
  2115. } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
  2116. Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
  2117. /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2118. /*
  2119. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2120. * one and check the value returned for NumPhyEvents at runtime.
  2121. */
  2122. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2123. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2124. #endif
  2125. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2126. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2127. U32 Reserved1; /* 0x08 */
  2128. U8 NumPhyEvents; /* 0x0C */
  2129. U8 Reserved2; /* 0x0D */
  2130. U16 Reserved3; /* 0x0E */
  2131. MPI2_SASPHY2_PHY_EVENT PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX];
  2132. /* 0x10 */
  2133. } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2134. Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
  2135. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2136. /* SAS PHY Page 3 */
  2137. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2138. U8 PhyEventCode; /* 0x00 */
  2139. U8 Reserved1; /* 0x01 */
  2140. U16 Reserved2; /* 0x02 */
  2141. U8 CounterType; /* 0x04 */
  2142. U8 ThresholdWindow; /* 0x05 */
  2143. U8 TimeUnits; /* 0x06 */
  2144. U8 Reserved3; /* 0x07 */
  2145. U32 EventThreshold; /* 0x08 */
  2146. U16 ThresholdFlags; /* 0x0C */
  2147. U16 Reserved4; /* 0x0E */
  2148. } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2149. Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
  2150. /* values for PhyEventCode field */
  2151. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2152. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2153. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2154. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2155. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2156. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2157. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2158. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2159. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2160. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2161. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2162. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2163. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2164. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2165. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2166. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2167. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2168. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2169. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2170. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2171. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2172. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2173. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2174. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2175. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2176. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2177. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2178. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2179. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2180. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2181. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2182. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2183. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2184. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2185. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2186. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2187. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2188. /* values for the CounterType field */
  2189. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2190. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2191. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2192. /* values for the TimeUnits field */
  2193. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2194. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2195. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2196. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2197. /* values for the ThresholdFlags field */
  2198. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2199. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2200. /*
  2201. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2202. * one and check the value returned for NumPhyEvents at runtime.
  2203. */
  2204. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2205. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2206. #endif
  2207. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2208. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2209. U32 Reserved1; /* 0x08 */
  2210. U8 NumPhyEvents; /* 0x0C */
  2211. U8 Reserved2; /* 0x0D */
  2212. U16 Reserved3; /* 0x0E */
  2213. MPI2_SASPHY3_PHY_EVENT_CONFIG PhyEventConfig
  2214. [MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
  2215. } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2216. Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
  2217. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2218. /* SAS PHY Page 4 */
  2219. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2220. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2221. U16 Reserved1; /* 0x08 */
  2222. U8 Reserved2; /* 0x0A */
  2223. U8 Flags; /* 0x0B */
  2224. U8 InitialFrame[28]; /* 0x0C */
  2225. } MPI2_CONFIG_PAGE_SAS_PHY_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2226. Mpi2SasPhyPage4_t, MPI2_POINTER pMpi2SasPhyPage4_t;
  2227. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2228. /* values for the Flags field */
  2229. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2230. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2231. /****************************************************************************
  2232. * SAS Port Config Pages
  2233. ****************************************************************************/
  2234. /* SAS Port Page 0 */
  2235. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
  2236. {
  2237. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2238. U8 PortNumber; /* 0x08 */
  2239. U8 PhysicalPort; /* 0x09 */
  2240. U8 PortWidth; /* 0x0A */
  2241. U8 PhysicalPortWidth; /* 0x0B */
  2242. U8 ZoneGroup; /* 0x0C */
  2243. U8 Reserved1; /* 0x0D */
  2244. U16 Reserved2; /* 0x0E */
  2245. U64 SASAddress; /* 0x10 */
  2246. U32 DeviceInfo; /* 0x18 */
  2247. U32 Reserved3; /* 0x1C */
  2248. U32 Reserved4; /* 0x20 */
  2249. } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2250. Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
  2251. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2252. /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2253. /****************************************************************************
  2254. * SAS Enclosure Config Pages
  2255. ****************************************************************************/
  2256. /* SAS Enclosure Page 0 */
  2257. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
  2258. {
  2259. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2260. U32 Reserved1; /* 0x08 */
  2261. U64 EnclosureLogicalID; /* 0x0C */
  2262. U16 Flags; /* 0x14 */
  2263. U16 EnclosureHandle; /* 0x16 */
  2264. U16 NumSlots; /* 0x18 */
  2265. U16 StartSlot; /* 0x1A */
  2266. U16 Reserved2; /* 0x1C */
  2267. U16 SEPDevHandle; /* 0x1E */
  2268. U32 Reserved3; /* 0x20 */
  2269. U32 Reserved4; /* 0x24 */
  2270. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2271. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2272. Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
  2273. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  2274. /* values for SAS Enclosure Page 0 Flags field */
  2275. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2276. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2277. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2278. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2279. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2280. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2281. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2282. /****************************************************************************
  2283. * Log Config Page
  2284. ****************************************************************************/
  2285. /* Log Page 0 */
  2286. /*
  2287. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2288. * one and check the value returned for NumLogEntries at runtime.
  2289. */
  2290. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2291. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2292. #endif
  2293. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2294. typedef struct _MPI2_LOG_0_ENTRY
  2295. {
  2296. U64 TimeStamp; /* 0x00 */
  2297. U32 Reserved1; /* 0x08 */
  2298. U16 LogSequence; /* 0x0C */
  2299. U16 LogEntryQualifier; /* 0x0E */
  2300. U8 VP_ID; /* 0x10 */
  2301. U8 VF_ID; /* 0x11 */
  2302. U16 Reserved2; /* 0x12 */
  2303. U8 LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
  2304. } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
  2305. Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
  2306. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  2307. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2308. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2309. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2310. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2311. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2312. typedef struct _MPI2_CONFIG_PAGE_LOG_0
  2313. {
  2314. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2315. U32 Reserved1; /* 0x08 */
  2316. U32 Reserved2; /* 0x0C */
  2317. U16 NumLogEntries; /* 0x10 */
  2318. U16 Reserved3; /* 0x12 */
  2319. MPI2_LOG_0_ENTRY LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
  2320. } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
  2321. Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
  2322. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2323. /****************************************************************************
  2324. * RAID Config Page
  2325. ****************************************************************************/
  2326. /* RAID Page 0 */
  2327. /*
  2328. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2329. * one and check the value returned for NumElements at runtime.
  2330. */
  2331. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2332. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2333. #endif
  2334. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2335. {
  2336. U16 ElementFlags; /* 0x00 */
  2337. U16 VolDevHandle; /* 0x02 */
  2338. U8 HotSparePool; /* 0x04 */
  2339. U8 PhysDiskNum; /* 0x05 */
  2340. U16 PhysDiskDevHandle; /* 0x06 */
  2341. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2342. MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2343. Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
  2344. /* values for the ElementFlags field */
  2345. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2346. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2347. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2348. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2349. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2350. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
  2351. {
  2352. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2353. U8 NumHotSpares; /* 0x08 */
  2354. U8 NumPhysDisks; /* 0x09 */
  2355. U8 NumVolumes; /* 0x0A */
  2356. U8 ConfigNum; /* 0x0B */
  2357. U32 Flags; /* 0x0C */
  2358. U8 ConfigGUID[24]; /* 0x10 */
  2359. U32 Reserved1; /* 0x28 */
  2360. U8 NumElements; /* 0x2C */
  2361. U8 Reserved2; /* 0x2D */
  2362. U16 Reserved3; /* 0x2E */
  2363. MPI2_RAIDCONFIG0_CONFIG_ELEMENT ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
  2364. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2365. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2366. Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
  2367. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2368. /* values for RAID Configuration Page 0 Flags field */
  2369. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2370. /****************************************************************************
  2371. * Driver Persistent Mapping Config Pages
  2372. ****************************************************************************/
  2373. /* Driver Persistent Mapping Page 0 */
  2374. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
  2375. {
  2376. U64 PhysicalIdentifier; /* 0x00 */
  2377. U16 MappingInformation; /* 0x08 */
  2378. U16 DeviceIndex; /* 0x0A */
  2379. U32 PhysicalBitsMapping; /* 0x0C */
  2380. U32 Reserved1; /* 0x10 */
  2381. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2382. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2383. Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
  2384. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
  2385. {
  2386. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2387. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /* 0x08 */
  2388. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2389. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2390. Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
  2391. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2392. /* values for Driver Persistent Mapping Page 0 MappingInformation field */
  2393. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2394. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2395. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2396. /****************************************************************************
  2397. * Ethernet Config Pages
  2398. ****************************************************************************/
  2399. /* Ethernet Page 0 */
  2400. /* IP address (union of IPv4 and IPv6) */
  2401. typedef union _MPI2_ETHERNET_IP_ADDR {
  2402. U32 IPv4Addr;
  2403. U32 IPv6Addr[4];
  2404. } MPI2_ETHERNET_IP_ADDR, MPI2_POINTER PTR_MPI2_ETHERNET_IP_ADDR,
  2405. Mpi2EthernetIpAddr_t, MPI2_POINTER pMpi2EthernetIpAddr_t;
  2406. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2407. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2408. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2409. U8 NumInterfaces; /* 0x08 */
  2410. U8 Reserved0; /* 0x09 */
  2411. U16 Reserved1; /* 0x0A */
  2412. U32 Status; /* 0x0C */
  2413. U8 MediaState; /* 0x10 */
  2414. U8 Reserved2; /* 0x11 */
  2415. U16 Reserved3; /* 0x12 */
  2416. U8 MacAddress[6]; /* 0x14 */
  2417. U8 Reserved4; /* 0x1A */
  2418. U8 Reserved5; /* 0x1B */
  2419. MPI2_ETHERNET_IP_ADDR IpAddress; /* 0x1C */
  2420. MPI2_ETHERNET_IP_ADDR SubnetMask; /* 0x2C */
  2421. MPI2_ETHERNET_IP_ADDR GatewayIpAddress; /* 0x3C */
  2422. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /* 0x4C */
  2423. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /* 0x5C */
  2424. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /* 0x6C */
  2425. U8 HostName
  2426. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2427. } MPI2_CONFIG_PAGE_ETHERNET_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2428. Mpi2EthernetPage0_t, MPI2_POINTER pMpi2EthernetPage0_t;
  2429. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2430. /* values for Ethernet Page 0 Status field */
  2431. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2432. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2433. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2434. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2435. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2436. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2437. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2438. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2439. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2440. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2441. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2442. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2443. /* values for Ethernet Page 0 MediaState field */
  2444. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2445. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2446. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2447. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2448. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2449. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2450. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2451. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2452. /* Ethernet Page 1 */
  2453. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2454. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2455. U32 Reserved0; /* 0x08 */
  2456. U32 Flags; /* 0x0C */
  2457. U8 MediaState; /* 0x10 */
  2458. U8 Reserved1; /* 0x11 */
  2459. U16 Reserved2; /* 0x12 */
  2460. U8 MacAddress[6]; /* 0x14 */
  2461. U8 Reserved3; /* 0x1A */
  2462. U8 Reserved4; /* 0x1B */
  2463. MPI2_ETHERNET_IP_ADDR StaticIpAddress; /* 0x1C */
  2464. MPI2_ETHERNET_IP_ADDR StaticSubnetMask; /* 0x2C */
  2465. MPI2_ETHERNET_IP_ADDR StaticGatewayIpAddress; /* 0x3C */
  2466. MPI2_ETHERNET_IP_ADDR StaticDNS1IpAddress; /* 0x4C */
  2467. MPI2_ETHERNET_IP_ADDR StaticDNS2IpAddress; /* 0x5C */
  2468. U32 Reserved5; /* 0x6C */
  2469. U32 Reserved6; /* 0x70 */
  2470. U32 Reserved7; /* 0x74 */
  2471. U32 Reserved8; /* 0x78 */
  2472. U8 HostName
  2473. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2474. } MPI2_CONFIG_PAGE_ETHERNET_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  2475. Mpi2EthernetPage1_t, MPI2_POINTER pMpi2EthernetPage1_t;
  2476. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  2477. /* values for Ethernet Page 1 Flags field */
  2478. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  2479. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  2480. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  2481. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  2482. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  2483. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  2484. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  2485. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  2486. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  2487. /* values for Ethernet Page 1 MediaState field */
  2488. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  2489. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  2490. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  2491. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  2492. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  2493. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  2494. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  2495. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  2496. /****************************************************************************
  2497. * Extended Manufacturing Config Pages
  2498. ****************************************************************************/
  2499. /*
  2500. * Generic structure to use for product-specific extended manufacturing pages
  2501. * (currently Extended Manufacturing Page 40 through Extended Manufacturing
  2502. * Page 60).
  2503. */
  2504. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  2505. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2506. U32 ProductSpecificInfo; /* 0x08 */
  2507. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2508. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2509. Mpi2ExtManufacturingPagePS_t,
  2510. MPI2_POINTER pMpi2ExtManufacturingPagePS_t;
  2511. /* PageVersion should be provided by product-specific code */
  2512. #endif