hw.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <asm/unaligned.h>
  18. #include "core.h"
  19. #include "hw.h"
  20. #include "reg.h"
  21. #include "phy.h"
  22. #include "initvals.h"
  23. static const u8 CLOCK_RATE[] = { 40, 80, 22, 44, 88, 40 };
  24. extern struct hal_percal_data iq_cal_multi_sample;
  25. extern struct hal_percal_data iq_cal_single_sample;
  26. extern struct hal_percal_data adc_gain_cal_multi_sample;
  27. extern struct hal_percal_data adc_gain_cal_single_sample;
  28. extern struct hal_percal_data adc_dc_cal_multi_sample;
  29. extern struct hal_percal_data adc_dc_cal_single_sample;
  30. extern struct hal_percal_data adc_init_dc_cal;
  31. static bool ath9k_hw_set_reset_reg(struct ath_hal *ah, u32 type);
  32. static void ath9k_hw_set_regs(struct ath_hal *ah, struct ath9k_channel *chan,
  33. enum ath9k_ht_macmode macmode);
  34. static u32 ath9k_hw_ini_fixup(struct ath_hal *ah,
  35. struct ar5416_eeprom *pEepData,
  36. u32 reg, u32 value);
  37. static void ath9k_hw_9280_spur_mitigate(struct ath_hal *ah, struct ath9k_channel *chan);
  38. static void ath9k_hw_spur_mitigate(struct ath_hal *ah, struct ath9k_channel *chan);
  39. /********************/
  40. /* Helper Functions */
  41. /********************/
  42. static u32 ath9k_hw_mac_usec(struct ath_hal *ah, u32 clks)
  43. {
  44. if (ah->ah_curchan != NULL)
  45. return clks / CLOCK_RATE[ath9k_hw_chan2wmode(ah, ah->ah_curchan)];
  46. else
  47. return clks / CLOCK_RATE[ATH9K_MODE_11B];
  48. }
  49. static u32 ath9k_hw_mac_to_usec(struct ath_hal *ah, u32 clks)
  50. {
  51. struct ath9k_channel *chan = ah->ah_curchan;
  52. if (chan && IS_CHAN_HT40(chan))
  53. return ath9k_hw_mac_usec(ah, clks) / 2;
  54. else
  55. return ath9k_hw_mac_usec(ah, clks);
  56. }
  57. static u32 ath9k_hw_mac_clks(struct ath_hal *ah, u32 usecs)
  58. {
  59. if (ah->ah_curchan != NULL)
  60. return usecs * CLOCK_RATE[ath9k_hw_chan2wmode(ah,
  61. ah->ah_curchan)];
  62. else
  63. return usecs * CLOCK_RATE[ATH9K_MODE_11B];
  64. }
  65. static u32 ath9k_hw_mac_to_clks(struct ath_hal *ah, u32 usecs)
  66. {
  67. struct ath9k_channel *chan = ah->ah_curchan;
  68. if (chan && IS_CHAN_HT40(chan))
  69. return ath9k_hw_mac_clks(ah, usecs) * 2;
  70. else
  71. return ath9k_hw_mac_clks(ah, usecs);
  72. }
  73. enum wireless_mode ath9k_hw_chan2wmode(struct ath_hal *ah,
  74. const struct ath9k_channel *chan)
  75. {
  76. if (IS_CHAN_B(chan))
  77. return ATH9K_MODE_11B;
  78. if (IS_CHAN_G(chan))
  79. return ATH9K_MODE_11G;
  80. return ATH9K_MODE_11A;
  81. }
  82. bool ath9k_hw_wait(struct ath_hal *ah, u32 reg, u32 mask, u32 val)
  83. {
  84. int i;
  85. for (i = 0; i < (AH_TIMEOUT / AH_TIME_QUANTUM); i++) {
  86. if ((REG_READ(ah, reg) & mask) == val)
  87. return true;
  88. udelay(AH_TIME_QUANTUM);
  89. }
  90. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  91. "timeout on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  92. reg, REG_READ(ah, reg), mask, val);
  93. return false;
  94. }
  95. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  96. {
  97. u32 retval;
  98. int i;
  99. for (i = 0, retval = 0; i < n; i++) {
  100. retval = (retval << 1) | (val & 1);
  101. val >>= 1;
  102. }
  103. return retval;
  104. }
  105. bool ath9k_get_channel_edges(struct ath_hal *ah,
  106. u16 flags, u16 *low,
  107. u16 *high)
  108. {
  109. struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  110. if (flags & CHANNEL_5GHZ) {
  111. *low = pCap->low_5ghz_chan;
  112. *high = pCap->high_5ghz_chan;
  113. return true;
  114. }
  115. if ((flags & CHANNEL_2GHZ)) {
  116. *low = pCap->low_2ghz_chan;
  117. *high = pCap->high_2ghz_chan;
  118. return true;
  119. }
  120. return false;
  121. }
  122. u16 ath9k_hw_computetxtime(struct ath_hal *ah,
  123. struct ath_rate_table *rates,
  124. u32 frameLen, u16 rateix,
  125. bool shortPreamble)
  126. {
  127. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  128. u32 kbps;
  129. kbps = rates->info[rateix].ratekbps;
  130. if (kbps == 0)
  131. return 0;
  132. switch (rates->info[rateix].phy) {
  133. case WLAN_RC_PHY_CCK:
  134. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  135. if (shortPreamble && rates->info[rateix].short_preamble)
  136. phyTime >>= 1;
  137. numBits = frameLen << 3;
  138. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  139. break;
  140. case WLAN_RC_PHY_OFDM:
  141. if (ah->ah_curchan && IS_CHAN_QUARTER_RATE(ah->ah_curchan)) {
  142. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  143. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  144. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  145. txTime = OFDM_SIFS_TIME_QUARTER
  146. + OFDM_PREAMBLE_TIME_QUARTER
  147. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  148. } else if (ah->ah_curchan &&
  149. IS_CHAN_HALF_RATE(ah->ah_curchan)) {
  150. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  151. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  152. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  153. txTime = OFDM_SIFS_TIME_HALF +
  154. OFDM_PREAMBLE_TIME_HALF
  155. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  156. } else {
  157. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  158. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  159. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  160. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  161. + (numSymbols * OFDM_SYMBOL_TIME);
  162. }
  163. break;
  164. default:
  165. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  166. "Unknown phy %u (rate ix %u)\n",
  167. rates->info[rateix].phy, rateix);
  168. txTime = 0;
  169. break;
  170. }
  171. return txTime;
  172. }
  173. u32 ath9k_hw_mhz2ieee(struct ath_hal *ah, u32 freq, u32 flags)
  174. {
  175. if (flags & CHANNEL_2GHZ) {
  176. if (freq == 2484)
  177. return 14;
  178. if (freq < 2484)
  179. return (freq - 2407) / 5;
  180. else
  181. return 15 + ((freq - 2512) / 20);
  182. } else if (flags & CHANNEL_5GHZ) {
  183. if (ath9k_regd_is_public_safety_sku(ah) &&
  184. IS_CHAN_IN_PUBLIC_SAFETY_BAND(freq)) {
  185. return ((freq * 10) +
  186. (((freq % 5) == 2) ? 5 : 0) - 49400) / 5;
  187. } else if ((flags & CHANNEL_A) && (freq <= 5000)) {
  188. return (freq - 4000) / 5;
  189. } else {
  190. return (freq - 5000) / 5;
  191. }
  192. } else {
  193. if (freq == 2484)
  194. return 14;
  195. if (freq < 2484)
  196. return (freq - 2407) / 5;
  197. if (freq < 5000) {
  198. if (ath9k_regd_is_public_safety_sku(ah)
  199. && IS_CHAN_IN_PUBLIC_SAFETY_BAND(freq)) {
  200. return ((freq * 10) +
  201. (((freq % 5) ==
  202. 2) ? 5 : 0) - 49400) / 5;
  203. } else if (freq > 4900) {
  204. return (freq - 4000) / 5;
  205. } else {
  206. return 15 + ((freq - 2512) / 20);
  207. }
  208. }
  209. return (freq - 5000) / 5;
  210. }
  211. }
  212. void ath9k_hw_get_channel_centers(struct ath_hal *ah,
  213. struct ath9k_channel *chan,
  214. struct chan_centers *centers)
  215. {
  216. int8_t extoff;
  217. struct ath_hal_5416 *ahp = AH5416(ah);
  218. if (!IS_CHAN_HT40(chan)) {
  219. centers->ctl_center = centers->ext_center =
  220. centers->synth_center = chan->channel;
  221. return;
  222. }
  223. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  224. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  225. centers->synth_center =
  226. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  227. extoff = 1;
  228. } else {
  229. centers->synth_center =
  230. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  231. extoff = -1;
  232. }
  233. centers->ctl_center =
  234. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  235. centers->ext_center =
  236. centers->synth_center + (extoff *
  237. ((ahp->ah_extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
  238. HT40_CHANNEL_CENTER_SHIFT : 15));
  239. }
  240. /******************/
  241. /* Chip Revisions */
  242. /******************/
  243. static void ath9k_hw_read_revisions(struct ath_hal *ah)
  244. {
  245. u32 val;
  246. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  247. if (val == 0xFF) {
  248. val = REG_READ(ah, AR_SREV);
  249. ah->ah_macVersion = (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  250. ah->ah_macRev = MS(val, AR_SREV_REVISION2);
  251. ah->ah_isPciExpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  252. } else {
  253. if (!AR_SREV_9100(ah))
  254. ah->ah_macVersion = MS(val, AR_SREV_VERSION);
  255. ah->ah_macRev = val & AR_SREV_REVISION;
  256. if (ah->ah_macVersion == AR_SREV_VERSION_5416_PCIE)
  257. ah->ah_isPciExpress = true;
  258. }
  259. }
  260. static int ath9k_hw_get_radiorev(struct ath_hal *ah)
  261. {
  262. u32 val;
  263. int i;
  264. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  265. for (i = 0; i < 8; i++)
  266. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  267. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  268. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  269. return ath9k_hw_reverse_bits(val, 8);
  270. }
  271. /************************************/
  272. /* HW Attach, Detach, Init Routines */
  273. /************************************/
  274. static void ath9k_hw_disablepcie(struct ath_hal *ah)
  275. {
  276. if (!AR_SREV_9100(ah))
  277. return;
  278. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  279. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  280. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  281. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  282. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  283. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  284. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  285. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  286. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  287. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  288. }
  289. static bool ath9k_hw_chip_test(struct ath_hal *ah)
  290. {
  291. u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
  292. u32 regHold[2];
  293. u32 patternData[4] = { 0x55555555,
  294. 0xaaaaaaaa,
  295. 0x66666666,
  296. 0x99999999 };
  297. int i, j;
  298. for (i = 0; i < 2; i++) {
  299. u32 addr = regAddr[i];
  300. u32 wrData, rdData;
  301. regHold[i] = REG_READ(ah, addr);
  302. for (j = 0; j < 0x100; j++) {
  303. wrData = (j << 16) | j;
  304. REG_WRITE(ah, addr, wrData);
  305. rdData = REG_READ(ah, addr);
  306. if (rdData != wrData) {
  307. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  308. "address test failed "
  309. "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  310. addr, wrData, rdData);
  311. return false;
  312. }
  313. }
  314. for (j = 0; j < 4; j++) {
  315. wrData = patternData[j];
  316. REG_WRITE(ah, addr, wrData);
  317. rdData = REG_READ(ah, addr);
  318. if (wrData != rdData) {
  319. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  320. "address test failed "
  321. "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  322. addr, wrData, rdData);
  323. return false;
  324. }
  325. }
  326. REG_WRITE(ah, regAddr[i], regHold[i]);
  327. }
  328. udelay(100);
  329. return true;
  330. }
  331. static const char *ath9k_hw_devname(u16 devid)
  332. {
  333. switch (devid) {
  334. case AR5416_DEVID_PCI:
  335. return "Atheros 5416";
  336. case AR5416_DEVID_PCIE:
  337. return "Atheros 5418";
  338. case AR9160_DEVID_PCI:
  339. return "Atheros 9160";
  340. case AR9280_DEVID_PCI:
  341. case AR9280_DEVID_PCIE:
  342. return "Atheros 9280";
  343. }
  344. return NULL;
  345. }
  346. static void ath9k_hw_set_defaults(struct ath_hal *ah)
  347. {
  348. int i;
  349. ah->ah_config.dma_beacon_response_time = 2;
  350. ah->ah_config.sw_beacon_response_time = 10;
  351. ah->ah_config.additional_swba_backoff = 0;
  352. ah->ah_config.ack_6mb = 0x0;
  353. ah->ah_config.cwm_ignore_extcca = 0;
  354. ah->ah_config.pcie_powersave_enable = 0;
  355. ah->ah_config.pcie_l1skp_enable = 0;
  356. ah->ah_config.pcie_clock_req = 0;
  357. ah->ah_config.pcie_power_reset = 0x100;
  358. ah->ah_config.pcie_restore = 0;
  359. ah->ah_config.pcie_waen = 0;
  360. ah->ah_config.analog_shiftreg = 1;
  361. ah->ah_config.ht_enable = 1;
  362. ah->ah_config.ofdm_trig_low = 200;
  363. ah->ah_config.ofdm_trig_high = 500;
  364. ah->ah_config.cck_trig_high = 200;
  365. ah->ah_config.cck_trig_low = 100;
  366. ah->ah_config.enable_ani = 1;
  367. ah->ah_config.noise_immunity_level = 4;
  368. ah->ah_config.ofdm_weaksignal_det = 1;
  369. ah->ah_config.cck_weaksignal_thr = 0;
  370. ah->ah_config.spur_immunity_level = 2;
  371. ah->ah_config.firstep_level = 0;
  372. ah->ah_config.rssi_thr_high = 40;
  373. ah->ah_config.rssi_thr_low = 7;
  374. ah->ah_config.diversity_control = 0;
  375. ah->ah_config.antenna_switch_swap = 0;
  376. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  377. ah->ah_config.spurchans[i][0] = AR_NO_SPUR;
  378. ah->ah_config.spurchans[i][1] = AR_NO_SPUR;
  379. }
  380. ah->ah_config.intr_mitigation = 1;
  381. }
  382. static struct ath_hal_5416 *ath9k_hw_newstate(u16 devid,
  383. struct ath_softc *sc,
  384. void __iomem *mem,
  385. int *status)
  386. {
  387. static const u8 defbssidmask[ETH_ALEN] =
  388. { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  389. struct ath_hal_5416 *ahp;
  390. struct ath_hal *ah;
  391. ahp = kzalloc(sizeof(struct ath_hal_5416), GFP_KERNEL);
  392. if (ahp == NULL) {
  393. DPRINTF(sc, ATH_DBG_FATAL,
  394. "Cannot allocate memory for state block\n");
  395. *status = -ENOMEM;
  396. return NULL;
  397. }
  398. ah = &ahp->ah;
  399. ah->ah_sc = sc;
  400. ah->ah_sh = mem;
  401. ah->ah_magic = AR5416_MAGIC;
  402. ah->ah_countryCode = CTRY_DEFAULT;
  403. ah->ah_devid = devid;
  404. ah->ah_subvendorid = 0;
  405. ah->ah_flags = 0;
  406. if ((devid == AR5416_AR9100_DEVID))
  407. ah->ah_macVersion = AR_SREV_VERSION_9100;
  408. if (!AR_SREV_9100(ah))
  409. ah->ah_flags = AH_USE_EEPROM;
  410. ah->ah_powerLimit = MAX_RATE_POWER;
  411. ah->ah_tpScale = ATH9K_TP_SCALE_MAX;
  412. ahp->ah_atimWindow = 0;
  413. ahp->ah_diversityControl = ah->ah_config.diversity_control;
  414. ahp->ah_antennaSwitchSwap =
  415. ah->ah_config.antenna_switch_swap;
  416. ahp->ah_staId1Defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
  417. ahp->ah_beaconInterval = 100;
  418. ahp->ah_enable32kHzClock = DONT_USE_32KHZ;
  419. ahp->ah_slottime = (u32) -1;
  420. ahp->ah_acktimeout = (u32) -1;
  421. ahp->ah_ctstimeout = (u32) -1;
  422. ahp->ah_globaltxtimeout = (u32) -1;
  423. memcpy(&ahp->ah_bssidmask, defbssidmask, ETH_ALEN);
  424. ahp->ah_gBeaconRate = 0;
  425. return ahp;
  426. }
  427. static int ath9k_hw_rfattach(struct ath_hal *ah)
  428. {
  429. bool rfStatus = false;
  430. int ecode = 0;
  431. rfStatus = ath9k_hw_init_rf(ah, &ecode);
  432. if (!rfStatus) {
  433. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  434. "RF setup failed, status %u\n", ecode);
  435. return ecode;
  436. }
  437. return 0;
  438. }
  439. static int ath9k_hw_rf_claim(struct ath_hal *ah)
  440. {
  441. u32 val;
  442. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  443. val = ath9k_hw_get_radiorev(ah);
  444. switch (val & AR_RADIO_SREV_MAJOR) {
  445. case 0:
  446. val = AR_RAD5133_SREV_MAJOR;
  447. break;
  448. case AR_RAD5133_SREV_MAJOR:
  449. case AR_RAD5122_SREV_MAJOR:
  450. case AR_RAD2133_SREV_MAJOR:
  451. case AR_RAD2122_SREV_MAJOR:
  452. break;
  453. default:
  454. DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
  455. "5G Radio Chip Rev 0x%02X is not "
  456. "supported by this driver\n",
  457. ah->ah_analog5GhzRev);
  458. return -EOPNOTSUPP;
  459. }
  460. ah->ah_analog5GhzRev = val;
  461. return 0;
  462. }
  463. static int ath9k_hw_init_macaddr(struct ath_hal *ah)
  464. {
  465. u32 sum;
  466. int i;
  467. u16 eeval;
  468. struct ath_hal_5416 *ahp = AH5416(ah);
  469. sum = 0;
  470. for (i = 0; i < 3; i++) {
  471. eeval = ath9k_hw_get_eeprom(ah, AR_EEPROM_MAC(i));
  472. sum += eeval;
  473. ahp->ah_macaddr[2 * i] = eeval >> 8;
  474. ahp->ah_macaddr[2 * i + 1] = eeval & 0xff;
  475. }
  476. if (sum == 0 || sum == 0xffff * 3) {
  477. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  478. "mac address read failed: %pM\n",
  479. ahp->ah_macaddr);
  480. return -EADDRNOTAVAIL;
  481. }
  482. return 0;
  483. }
  484. static void ath9k_hw_init_rxgain_ini(struct ath_hal *ah)
  485. {
  486. u32 rxgain_type;
  487. struct ath_hal_5416 *ahp = AH5416(ah);
  488. if (ath9k_hw_get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
  489. rxgain_type = ath9k_hw_get_eeprom(ah, EEP_RXGAIN_TYPE);
  490. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  491. INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
  492. ar9280Modes_backoff_13db_rxgain_9280_2,
  493. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
  494. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  495. INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
  496. ar9280Modes_backoff_23db_rxgain_9280_2,
  497. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
  498. else
  499. INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
  500. ar9280Modes_original_rxgain_9280_2,
  501. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  502. } else
  503. INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
  504. ar9280Modes_original_rxgain_9280_2,
  505. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  506. }
  507. static void ath9k_hw_init_txgain_ini(struct ath_hal *ah)
  508. {
  509. u32 txgain_type;
  510. struct ath_hal_5416 *ahp = AH5416(ah);
  511. if (ath9k_hw_get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
  512. txgain_type = ath9k_hw_get_eeprom(ah, EEP_TXGAIN_TYPE);
  513. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  514. INIT_INI_ARRAY(&ahp->ah_iniModesTxGain,
  515. ar9280Modes_high_power_tx_gain_9280_2,
  516. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
  517. else
  518. INIT_INI_ARRAY(&ahp->ah_iniModesTxGain,
  519. ar9280Modes_original_tx_gain_9280_2,
  520. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  521. } else
  522. INIT_INI_ARRAY(&ahp->ah_iniModesTxGain,
  523. ar9280Modes_original_tx_gain_9280_2,
  524. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  525. }
  526. static int ath9k_hw_post_attach(struct ath_hal *ah)
  527. {
  528. int ecode;
  529. if (!ath9k_hw_chip_test(ah)) {
  530. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  531. "hardware self-test failed\n");
  532. return -ENODEV;
  533. }
  534. ecode = ath9k_hw_rf_claim(ah);
  535. if (ecode != 0)
  536. return ecode;
  537. ecode = ath9k_hw_eeprom_attach(ah);
  538. if (ecode != 0)
  539. return ecode;
  540. ecode = ath9k_hw_rfattach(ah);
  541. if (ecode != 0)
  542. return ecode;
  543. if (!AR_SREV_9100(ah)) {
  544. ath9k_hw_ani_setup(ah);
  545. ath9k_hw_ani_attach(ah);
  546. }
  547. return 0;
  548. }
  549. static struct ath_hal *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
  550. void __iomem *mem, int *status)
  551. {
  552. struct ath_hal_5416 *ahp;
  553. struct ath_hal *ah;
  554. int ecode;
  555. u32 i, j;
  556. ahp = ath9k_hw_newstate(devid, sc, mem, status);
  557. if (ahp == NULL)
  558. return NULL;
  559. ah = &ahp->ah;
  560. ath9k_hw_set_defaults(ah);
  561. if (ah->ah_config.intr_mitigation != 0)
  562. ahp->ah_intrMitigation = true;
  563. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  564. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "Couldn't reset chip\n");
  565. ecode = -EIO;
  566. goto bad;
  567. }
  568. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  569. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
  570. ecode = -EIO;
  571. goto bad;
  572. }
  573. if (ah->ah_config.serialize_regmode == SER_REG_MODE_AUTO) {
  574. if (ah->ah_macVersion == AR_SREV_VERSION_5416_PCI) {
  575. ah->ah_config.serialize_regmode =
  576. SER_REG_MODE_ON;
  577. } else {
  578. ah->ah_config.serialize_regmode =
  579. SER_REG_MODE_OFF;
  580. }
  581. }
  582. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  583. "serialize_regmode is %d\n",
  584. ah->ah_config.serialize_regmode);
  585. if ((ah->ah_macVersion != AR_SREV_VERSION_5416_PCI) &&
  586. (ah->ah_macVersion != AR_SREV_VERSION_5416_PCIE) &&
  587. (ah->ah_macVersion != AR_SREV_VERSION_9160) &&
  588. (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah))) {
  589. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  590. "Mac Chip Rev 0x%02x.%x is not supported by "
  591. "this driver\n", ah->ah_macVersion, ah->ah_macRev);
  592. ecode = -EOPNOTSUPP;
  593. goto bad;
  594. }
  595. if (AR_SREV_9100(ah)) {
  596. ahp->ah_iqCalData.calData = &iq_cal_multi_sample;
  597. ahp->ah_suppCals = IQ_MISMATCH_CAL;
  598. ah->ah_isPciExpress = false;
  599. }
  600. ah->ah_phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  601. if (AR_SREV_9160_10_OR_LATER(ah)) {
  602. if (AR_SREV_9280_10_OR_LATER(ah)) {
  603. ahp->ah_iqCalData.calData = &iq_cal_single_sample;
  604. ahp->ah_adcGainCalData.calData =
  605. &adc_gain_cal_single_sample;
  606. ahp->ah_adcDcCalData.calData =
  607. &adc_dc_cal_single_sample;
  608. ahp->ah_adcDcCalInitData.calData =
  609. &adc_init_dc_cal;
  610. } else {
  611. ahp->ah_iqCalData.calData = &iq_cal_multi_sample;
  612. ahp->ah_adcGainCalData.calData =
  613. &adc_gain_cal_multi_sample;
  614. ahp->ah_adcDcCalData.calData =
  615. &adc_dc_cal_multi_sample;
  616. ahp->ah_adcDcCalInitData.calData =
  617. &adc_init_dc_cal;
  618. }
  619. ahp->ah_suppCals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
  620. }
  621. if (AR_SREV_9160(ah)) {
  622. ah->ah_config.enable_ani = 1;
  623. ahp->ah_ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
  624. ATH9K_ANI_FIRSTEP_LEVEL);
  625. } else {
  626. ahp->ah_ani_function = ATH9K_ANI_ALL;
  627. if (AR_SREV_9280_10_OR_LATER(ah)) {
  628. ahp->ah_ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  629. }
  630. }
  631. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  632. "This Mac Chip Rev 0x%02x.%x is \n",
  633. ah->ah_macVersion, ah->ah_macRev);
  634. if (AR_SREV_9280_20_OR_LATER(ah)) {
  635. INIT_INI_ARRAY(&ahp->ah_iniModes, ar9280Modes_9280_2,
  636. ARRAY_SIZE(ar9280Modes_9280_2), 6);
  637. INIT_INI_ARRAY(&ahp->ah_iniCommon, ar9280Common_9280_2,
  638. ARRAY_SIZE(ar9280Common_9280_2), 2);
  639. if (ah->ah_config.pcie_clock_req) {
  640. INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
  641. ar9280PciePhy_clkreq_off_L1_9280,
  642. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
  643. } else {
  644. INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
  645. ar9280PciePhy_clkreq_always_on_L1_9280,
  646. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  647. }
  648. INIT_INI_ARRAY(&ahp->ah_iniModesAdditional,
  649. ar9280Modes_fast_clock_9280_2,
  650. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  651. } else if (AR_SREV_9280_10_OR_LATER(ah)) {
  652. INIT_INI_ARRAY(&ahp->ah_iniModes, ar9280Modes_9280,
  653. ARRAY_SIZE(ar9280Modes_9280), 6);
  654. INIT_INI_ARRAY(&ahp->ah_iniCommon, ar9280Common_9280,
  655. ARRAY_SIZE(ar9280Common_9280), 2);
  656. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  657. INIT_INI_ARRAY(&ahp->ah_iniModes, ar5416Modes_9160,
  658. ARRAY_SIZE(ar5416Modes_9160), 6);
  659. INIT_INI_ARRAY(&ahp->ah_iniCommon, ar5416Common_9160,
  660. ARRAY_SIZE(ar5416Common_9160), 2);
  661. INIT_INI_ARRAY(&ahp->ah_iniBank0, ar5416Bank0_9160,
  662. ARRAY_SIZE(ar5416Bank0_9160), 2);
  663. INIT_INI_ARRAY(&ahp->ah_iniBB_RfGain, ar5416BB_RfGain_9160,
  664. ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
  665. INIT_INI_ARRAY(&ahp->ah_iniBank1, ar5416Bank1_9160,
  666. ARRAY_SIZE(ar5416Bank1_9160), 2);
  667. INIT_INI_ARRAY(&ahp->ah_iniBank2, ar5416Bank2_9160,
  668. ARRAY_SIZE(ar5416Bank2_9160), 2);
  669. INIT_INI_ARRAY(&ahp->ah_iniBank3, ar5416Bank3_9160,
  670. ARRAY_SIZE(ar5416Bank3_9160), 3);
  671. INIT_INI_ARRAY(&ahp->ah_iniBank6, ar5416Bank6_9160,
  672. ARRAY_SIZE(ar5416Bank6_9160), 3);
  673. INIT_INI_ARRAY(&ahp->ah_iniBank6TPC, ar5416Bank6TPC_9160,
  674. ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
  675. INIT_INI_ARRAY(&ahp->ah_iniBank7, ar5416Bank7_9160,
  676. ARRAY_SIZE(ar5416Bank7_9160), 2);
  677. if (AR_SREV_9160_11(ah)) {
  678. INIT_INI_ARRAY(&ahp->ah_iniAddac,
  679. ar5416Addac_91601_1,
  680. ARRAY_SIZE(ar5416Addac_91601_1), 2);
  681. } else {
  682. INIT_INI_ARRAY(&ahp->ah_iniAddac, ar5416Addac_9160,
  683. ARRAY_SIZE(ar5416Addac_9160), 2);
  684. }
  685. } else if (AR_SREV_9100_OR_LATER(ah)) {
  686. INIT_INI_ARRAY(&ahp->ah_iniModes, ar5416Modes_9100,
  687. ARRAY_SIZE(ar5416Modes_9100), 6);
  688. INIT_INI_ARRAY(&ahp->ah_iniCommon, ar5416Common_9100,
  689. ARRAY_SIZE(ar5416Common_9100), 2);
  690. INIT_INI_ARRAY(&ahp->ah_iniBank0, ar5416Bank0_9100,
  691. ARRAY_SIZE(ar5416Bank0_9100), 2);
  692. INIT_INI_ARRAY(&ahp->ah_iniBB_RfGain, ar5416BB_RfGain_9100,
  693. ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
  694. INIT_INI_ARRAY(&ahp->ah_iniBank1, ar5416Bank1_9100,
  695. ARRAY_SIZE(ar5416Bank1_9100), 2);
  696. INIT_INI_ARRAY(&ahp->ah_iniBank2, ar5416Bank2_9100,
  697. ARRAY_SIZE(ar5416Bank2_9100), 2);
  698. INIT_INI_ARRAY(&ahp->ah_iniBank3, ar5416Bank3_9100,
  699. ARRAY_SIZE(ar5416Bank3_9100), 3);
  700. INIT_INI_ARRAY(&ahp->ah_iniBank6, ar5416Bank6_9100,
  701. ARRAY_SIZE(ar5416Bank6_9100), 3);
  702. INIT_INI_ARRAY(&ahp->ah_iniBank6TPC, ar5416Bank6TPC_9100,
  703. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  704. INIT_INI_ARRAY(&ahp->ah_iniBank7, ar5416Bank7_9100,
  705. ARRAY_SIZE(ar5416Bank7_9100), 2);
  706. INIT_INI_ARRAY(&ahp->ah_iniAddac, ar5416Addac_9100,
  707. ARRAY_SIZE(ar5416Addac_9100), 2);
  708. } else {
  709. INIT_INI_ARRAY(&ahp->ah_iniModes, ar5416Modes,
  710. ARRAY_SIZE(ar5416Modes), 6);
  711. INIT_INI_ARRAY(&ahp->ah_iniCommon, ar5416Common,
  712. ARRAY_SIZE(ar5416Common), 2);
  713. INIT_INI_ARRAY(&ahp->ah_iniBank0, ar5416Bank0,
  714. ARRAY_SIZE(ar5416Bank0), 2);
  715. INIT_INI_ARRAY(&ahp->ah_iniBB_RfGain, ar5416BB_RfGain,
  716. ARRAY_SIZE(ar5416BB_RfGain), 3);
  717. INIT_INI_ARRAY(&ahp->ah_iniBank1, ar5416Bank1,
  718. ARRAY_SIZE(ar5416Bank1), 2);
  719. INIT_INI_ARRAY(&ahp->ah_iniBank2, ar5416Bank2,
  720. ARRAY_SIZE(ar5416Bank2), 2);
  721. INIT_INI_ARRAY(&ahp->ah_iniBank3, ar5416Bank3,
  722. ARRAY_SIZE(ar5416Bank3), 3);
  723. INIT_INI_ARRAY(&ahp->ah_iniBank6, ar5416Bank6,
  724. ARRAY_SIZE(ar5416Bank6), 3);
  725. INIT_INI_ARRAY(&ahp->ah_iniBank6TPC, ar5416Bank6TPC,
  726. ARRAY_SIZE(ar5416Bank6TPC), 3);
  727. INIT_INI_ARRAY(&ahp->ah_iniBank7, ar5416Bank7,
  728. ARRAY_SIZE(ar5416Bank7), 2);
  729. INIT_INI_ARRAY(&ahp->ah_iniAddac, ar5416Addac,
  730. ARRAY_SIZE(ar5416Addac), 2);
  731. }
  732. if (ah->ah_isPciExpress)
  733. ath9k_hw_configpcipowersave(ah, 0);
  734. else
  735. ath9k_hw_disablepcie(ah);
  736. ecode = ath9k_hw_post_attach(ah);
  737. if (ecode != 0)
  738. goto bad;
  739. /* rxgain table */
  740. if (AR_SREV_9280_20_OR_LATER(ah))
  741. ath9k_hw_init_rxgain_ini(ah);
  742. /* txgain table */
  743. if (AR_SREV_9280_20_OR_LATER(ah))
  744. ath9k_hw_init_txgain_ini(ah);
  745. if (ah->ah_devid == AR9280_DEVID_PCI) {
  746. for (i = 0; i < ahp->ah_iniModes.ia_rows; i++) {
  747. u32 reg = INI_RA(&ahp->ah_iniModes, i, 0);
  748. for (j = 1; j < ahp->ah_iniModes.ia_columns; j++) {
  749. u32 val = INI_RA(&ahp->ah_iniModes, i, j);
  750. INI_RA(&ahp->ah_iniModes, i, j) =
  751. ath9k_hw_ini_fixup(ah, &ahp->ah_eeprom,
  752. reg, val);
  753. }
  754. }
  755. }
  756. if (!ath9k_hw_fill_cap_info(ah)) {
  757. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  758. "failed ath9k_hw_fill_cap_info\n");
  759. ecode = -EINVAL;
  760. goto bad;
  761. }
  762. ecode = ath9k_hw_init_macaddr(ah);
  763. if (ecode != 0) {
  764. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  765. "failed initializing mac address\n");
  766. goto bad;
  767. }
  768. if (AR_SREV_9285(ah))
  769. ah->ah_txTrigLevel = (AR_FTRIG_256B >> AR_FTRIG_S);
  770. else
  771. ah->ah_txTrigLevel = (AR_FTRIG_512B >> AR_FTRIG_S);
  772. ath9k_init_nfcal_hist_buffer(ah);
  773. return ah;
  774. bad:
  775. if (ahp)
  776. ath9k_hw_detach((struct ath_hal *) ahp);
  777. if (status)
  778. *status = ecode;
  779. return NULL;
  780. }
  781. static void ath9k_hw_init_bb(struct ath_hal *ah,
  782. struct ath9k_channel *chan)
  783. {
  784. u32 synthDelay;
  785. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  786. if (IS_CHAN_B(chan))
  787. synthDelay = (4 * synthDelay) / 22;
  788. else
  789. synthDelay /= 10;
  790. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  791. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  792. }
  793. static void ath9k_hw_init_qos(struct ath_hal *ah)
  794. {
  795. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  796. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  797. REG_WRITE(ah, AR_QOS_NO_ACK,
  798. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  799. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  800. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  801. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  802. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  803. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  804. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  805. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  806. }
  807. static void ath9k_hw_init_pll(struct ath_hal *ah,
  808. struct ath9k_channel *chan)
  809. {
  810. u32 pll;
  811. if (AR_SREV_9100(ah)) {
  812. if (chan && IS_CHAN_5GHZ(chan))
  813. pll = 0x1450;
  814. else
  815. pll = 0x1458;
  816. } else {
  817. if (AR_SREV_9280_10_OR_LATER(ah)) {
  818. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  819. if (chan && IS_CHAN_HALF_RATE(chan))
  820. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  821. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  822. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  823. if (chan && IS_CHAN_5GHZ(chan)) {
  824. pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
  825. if (AR_SREV_9280_20(ah)) {
  826. if (((chan->channel % 20) == 0)
  827. || ((chan->channel % 10) == 0))
  828. pll = 0x2850;
  829. else
  830. pll = 0x142c;
  831. }
  832. } else {
  833. pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
  834. }
  835. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  836. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  837. if (chan && IS_CHAN_HALF_RATE(chan))
  838. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  839. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  840. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  841. if (chan && IS_CHAN_5GHZ(chan))
  842. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  843. else
  844. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  845. } else {
  846. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  847. if (chan && IS_CHAN_HALF_RATE(chan))
  848. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  849. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  850. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  851. if (chan && IS_CHAN_5GHZ(chan))
  852. pll |= SM(0xa, AR_RTC_PLL_DIV);
  853. else
  854. pll |= SM(0xb, AR_RTC_PLL_DIV);
  855. }
  856. }
  857. REG_WRITE(ah, (u16) (AR_RTC_PLL_CONTROL), pll);
  858. udelay(RTC_PLL_SETTLE_DELAY);
  859. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  860. }
  861. static void ath9k_hw_init_chain_masks(struct ath_hal *ah)
  862. {
  863. struct ath_hal_5416 *ahp = AH5416(ah);
  864. int rx_chainmask, tx_chainmask;
  865. rx_chainmask = ahp->ah_rxchainmask;
  866. tx_chainmask = ahp->ah_txchainmask;
  867. switch (rx_chainmask) {
  868. case 0x5:
  869. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  870. AR_PHY_SWAP_ALT_CHAIN);
  871. case 0x3:
  872. if (((ah)->ah_macVersion <= AR_SREV_VERSION_9160)) {
  873. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  874. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  875. break;
  876. }
  877. case 0x1:
  878. case 0x2:
  879. if (!AR_SREV_9280(ah))
  880. break;
  881. case 0x7:
  882. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  883. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  884. break;
  885. default:
  886. break;
  887. }
  888. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  889. if (tx_chainmask == 0x5) {
  890. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  891. AR_PHY_SWAP_ALT_CHAIN);
  892. }
  893. if (AR_SREV_9100(ah))
  894. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  895. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  896. }
  897. static void ath9k_hw_init_interrupt_masks(struct ath_hal *ah,
  898. enum nl80211_iftype opmode)
  899. {
  900. struct ath_hal_5416 *ahp = AH5416(ah);
  901. ahp->ah_maskReg = AR_IMR_TXERR |
  902. AR_IMR_TXURN |
  903. AR_IMR_RXERR |
  904. AR_IMR_RXORN |
  905. AR_IMR_BCNMISC;
  906. if (ahp->ah_intrMitigation)
  907. ahp->ah_maskReg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  908. else
  909. ahp->ah_maskReg |= AR_IMR_RXOK;
  910. ahp->ah_maskReg |= AR_IMR_TXOK;
  911. if (opmode == NL80211_IFTYPE_AP)
  912. ahp->ah_maskReg |= AR_IMR_MIB;
  913. REG_WRITE(ah, AR_IMR, ahp->ah_maskReg);
  914. REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
  915. if (!AR_SREV_9100(ah)) {
  916. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  917. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  918. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  919. }
  920. }
  921. static bool ath9k_hw_set_ack_timeout(struct ath_hal *ah, u32 us)
  922. {
  923. struct ath_hal_5416 *ahp = AH5416(ah);
  924. if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
  925. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
  926. ahp->ah_acktimeout = (u32) -1;
  927. return false;
  928. } else {
  929. REG_RMW_FIELD(ah, AR_TIME_OUT,
  930. AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
  931. ahp->ah_acktimeout = us;
  932. return true;
  933. }
  934. }
  935. static bool ath9k_hw_set_cts_timeout(struct ath_hal *ah, u32 us)
  936. {
  937. struct ath_hal_5416 *ahp = AH5416(ah);
  938. if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
  939. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
  940. ahp->ah_ctstimeout = (u32) -1;
  941. return false;
  942. } else {
  943. REG_RMW_FIELD(ah, AR_TIME_OUT,
  944. AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
  945. ahp->ah_ctstimeout = us;
  946. return true;
  947. }
  948. }
  949. static bool ath9k_hw_set_global_txtimeout(struct ath_hal *ah, u32 tu)
  950. {
  951. struct ath_hal_5416 *ahp = AH5416(ah);
  952. if (tu > 0xFFFF) {
  953. DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
  954. "bad global tx timeout %u\n", tu);
  955. ahp->ah_globaltxtimeout = (u32) -1;
  956. return false;
  957. } else {
  958. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  959. ahp->ah_globaltxtimeout = tu;
  960. return true;
  961. }
  962. }
  963. static void ath9k_hw_init_user_settings(struct ath_hal *ah)
  964. {
  965. struct ath_hal_5416 *ahp = AH5416(ah);
  966. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ahp->ah_miscMode 0x%x\n",
  967. ahp->ah_miscMode);
  968. if (ahp->ah_miscMode != 0)
  969. REG_WRITE(ah, AR_PCU_MISC,
  970. REG_READ(ah, AR_PCU_MISC) | ahp->ah_miscMode);
  971. if (ahp->ah_slottime != (u32) -1)
  972. ath9k_hw_setslottime(ah, ahp->ah_slottime);
  973. if (ahp->ah_acktimeout != (u32) -1)
  974. ath9k_hw_set_ack_timeout(ah, ahp->ah_acktimeout);
  975. if (ahp->ah_ctstimeout != (u32) -1)
  976. ath9k_hw_set_cts_timeout(ah, ahp->ah_ctstimeout);
  977. if (ahp->ah_globaltxtimeout != (u32) -1)
  978. ath9k_hw_set_global_txtimeout(ah, ahp->ah_globaltxtimeout);
  979. }
  980. const char *ath9k_hw_probe(u16 vendorid, u16 devid)
  981. {
  982. return vendorid == ATHEROS_VENDOR_ID ?
  983. ath9k_hw_devname(devid) : NULL;
  984. }
  985. void ath9k_hw_detach(struct ath_hal *ah)
  986. {
  987. if (!AR_SREV_9100(ah))
  988. ath9k_hw_ani_detach(ah);
  989. ath9k_hw_rfdetach(ah);
  990. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  991. kfree(ah);
  992. }
  993. struct ath_hal *ath9k_hw_attach(u16 devid, struct ath_softc *sc,
  994. void __iomem *mem, int *error)
  995. {
  996. struct ath_hal *ah = NULL;
  997. switch (devid) {
  998. case AR5416_DEVID_PCI:
  999. case AR5416_DEVID_PCIE:
  1000. case AR9160_DEVID_PCI:
  1001. case AR9280_DEVID_PCI:
  1002. case AR9280_DEVID_PCIE:
  1003. ah = ath9k_hw_do_attach(devid, sc, mem, error);
  1004. break;
  1005. default:
  1006. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  1007. "devid=0x%x not supported.\n", devid);
  1008. ah = NULL;
  1009. *error = -ENXIO;
  1010. break;
  1011. }
  1012. return ah;
  1013. }
  1014. /*******/
  1015. /* INI */
  1016. /*******/
  1017. static void ath9k_hw_override_ini(struct ath_hal *ah,
  1018. struct ath9k_channel *chan)
  1019. {
  1020. if (!AR_SREV_5416_V20_OR_LATER(ah) ||
  1021. AR_SREV_9280_10_OR_LATER(ah))
  1022. return;
  1023. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  1024. }
  1025. static u32 ath9k_hw_ini_fixup(struct ath_hal *ah,
  1026. struct ar5416_eeprom *pEepData,
  1027. u32 reg, u32 value)
  1028. {
  1029. struct base_eep_header *pBase = &(pEepData->baseEepHeader);
  1030. switch (ah->ah_devid) {
  1031. case AR9280_DEVID_PCI:
  1032. if (reg == 0x7894) {
  1033. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  1034. "ini VAL: %x EEPROM: %x\n", value,
  1035. (pBase->version & 0xff));
  1036. if ((pBase->version & 0xff) > 0x0a) {
  1037. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  1038. "PWDCLKIND: %d\n",
  1039. pBase->pwdclkind);
  1040. value &= ~AR_AN_TOP2_PWDCLKIND;
  1041. value |= AR_AN_TOP2_PWDCLKIND &
  1042. (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
  1043. } else {
  1044. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  1045. "PWDCLKIND Earlier Rev\n");
  1046. }
  1047. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  1048. "final ini VAL: %x\n", value);
  1049. }
  1050. break;
  1051. }
  1052. return value;
  1053. }
  1054. static int ath9k_hw_process_ini(struct ath_hal *ah,
  1055. struct ath9k_channel *chan,
  1056. enum ath9k_ht_macmode macmode)
  1057. {
  1058. int i, regWrites = 0;
  1059. struct ath_hal_5416 *ahp = AH5416(ah);
  1060. u32 modesIndex, freqIndex;
  1061. int status;
  1062. switch (chan->chanmode) {
  1063. case CHANNEL_A:
  1064. case CHANNEL_A_HT20:
  1065. modesIndex = 1;
  1066. freqIndex = 1;
  1067. break;
  1068. case CHANNEL_A_HT40PLUS:
  1069. case CHANNEL_A_HT40MINUS:
  1070. modesIndex = 2;
  1071. freqIndex = 1;
  1072. break;
  1073. case CHANNEL_G:
  1074. case CHANNEL_G_HT20:
  1075. case CHANNEL_B:
  1076. modesIndex = 4;
  1077. freqIndex = 2;
  1078. break;
  1079. case CHANNEL_G_HT40PLUS:
  1080. case CHANNEL_G_HT40MINUS:
  1081. modesIndex = 3;
  1082. freqIndex = 2;
  1083. break;
  1084. default:
  1085. return -EINVAL;
  1086. }
  1087. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  1088. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  1089. ath9k_hw_set_addac(ah, chan);
  1090. if (AR_SREV_5416_V22_OR_LATER(ah)) {
  1091. REG_WRITE_ARRAY(&ahp->ah_iniAddac, 1, regWrites);
  1092. } else {
  1093. struct ar5416IniArray temp;
  1094. u32 addacSize =
  1095. sizeof(u32) * ahp->ah_iniAddac.ia_rows *
  1096. ahp->ah_iniAddac.ia_columns;
  1097. memcpy(ahp->ah_addac5416_21,
  1098. ahp->ah_iniAddac.ia_array, addacSize);
  1099. (ahp->ah_addac5416_21)[31 * ahp->ah_iniAddac.ia_columns + 1] = 0;
  1100. temp.ia_array = ahp->ah_addac5416_21;
  1101. temp.ia_columns = ahp->ah_iniAddac.ia_columns;
  1102. temp.ia_rows = ahp->ah_iniAddac.ia_rows;
  1103. REG_WRITE_ARRAY(&temp, 1, regWrites);
  1104. }
  1105. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  1106. for (i = 0; i < ahp->ah_iniModes.ia_rows; i++) {
  1107. u32 reg = INI_RA(&ahp->ah_iniModes, i, 0);
  1108. u32 val = INI_RA(&ahp->ah_iniModes, i, modesIndex);
  1109. REG_WRITE(ah, reg, val);
  1110. if (reg >= 0x7800 && reg < 0x78a0
  1111. && ah->ah_config.analog_shiftreg) {
  1112. udelay(100);
  1113. }
  1114. DO_DELAY(regWrites);
  1115. }
  1116. if (AR_SREV_9280_20_OR_LATER(ah))
  1117. REG_WRITE_ARRAY(&ahp->ah_iniModesRxGain, modesIndex, regWrites);
  1118. if (AR_SREV_9280_20_OR_LATER(ah))
  1119. REG_WRITE_ARRAY(&ahp->ah_iniModesTxGain, modesIndex, regWrites);
  1120. for (i = 0; i < ahp->ah_iniCommon.ia_rows; i++) {
  1121. u32 reg = INI_RA(&ahp->ah_iniCommon, i, 0);
  1122. u32 val = INI_RA(&ahp->ah_iniCommon, i, 1);
  1123. REG_WRITE(ah, reg, val);
  1124. if (reg >= 0x7800 && reg < 0x78a0
  1125. && ah->ah_config.analog_shiftreg) {
  1126. udelay(100);
  1127. }
  1128. DO_DELAY(regWrites);
  1129. }
  1130. ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
  1131. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
  1132. REG_WRITE_ARRAY(&ahp->ah_iniModesAdditional, modesIndex,
  1133. regWrites);
  1134. }
  1135. ath9k_hw_override_ini(ah, chan);
  1136. ath9k_hw_set_regs(ah, chan, macmode);
  1137. ath9k_hw_init_chain_masks(ah);
  1138. status = ath9k_hw_set_txpower(ah, chan,
  1139. ath9k_regd_get_ctl(ah, chan),
  1140. ath9k_regd_get_antenna_allowed(ah,
  1141. chan),
  1142. chan->maxRegTxPower * 2,
  1143. min((u32) MAX_RATE_POWER,
  1144. (u32) ah->ah_powerLimit));
  1145. if (status != 0) {
  1146. DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
  1147. "error init'ing transmit power\n");
  1148. return -EIO;
  1149. }
  1150. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  1151. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  1152. "ar5416SetRfRegs failed\n");
  1153. return -EIO;
  1154. }
  1155. return 0;
  1156. }
  1157. /****************************************/
  1158. /* Reset and Channel Switching Routines */
  1159. /****************************************/
  1160. static void ath9k_hw_set_rfmode(struct ath_hal *ah, struct ath9k_channel *chan)
  1161. {
  1162. u32 rfMode = 0;
  1163. if (chan == NULL)
  1164. return;
  1165. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  1166. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  1167. if (!AR_SREV_9280_10_OR_LATER(ah))
  1168. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  1169. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  1170. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
  1171. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  1172. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  1173. }
  1174. static void ath9k_hw_mark_phy_inactive(struct ath_hal *ah)
  1175. {
  1176. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  1177. }
  1178. static inline void ath9k_hw_set_dma(struct ath_hal *ah)
  1179. {
  1180. u32 regval;
  1181. regval = REG_READ(ah, AR_AHB_MODE);
  1182. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  1183. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  1184. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  1185. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->ah_txTrigLevel);
  1186. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  1187. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  1188. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  1189. if (AR_SREV_9285(ah)) {
  1190. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1191. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  1192. } else {
  1193. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1194. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  1195. }
  1196. }
  1197. static void ath9k_hw_set_operating_mode(struct ath_hal *ah, int opmode)
  1198. {
  1199. u32 val;
  1200. val = REG_READ(ah, AR_STA_ID1);
  1201. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  1202. switch (opmode) {
  1203. case NL80211_IFTYPE_AP:
  1204. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  1205. | AR_STA_ID1_KSRCH_MODE);
  1206. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1207. break;
  1208. case NL80211_IFTYPE_ADHOC:
  1209. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  1210. | AR_STA_ID1_KSRCH_MODE);
  1211. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1212. break;
  1213. case NL80211_IFTYPE_STATION:
  1214. case NL80211_IFTYPE_MONITOR:
  1215. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  1216. break;
  1217. }
  1218. }
  1219. static inline void ath9k_hw_get_delta_slope_vals(struct ath_hal *ah,
  1220. u32 coef_scaled,
  1221. u32 *coef_mantissa,
  1222. u32 *coef_exponent)
  1223. {
  1224. u32 coef_exp, coef_man;
  1225. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1226. if ((coef_scaled >> coef_exp) & 0x1)
  1227. break;
  1228. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1229. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1230. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1231. *coef_exponent = coef_exp - 16;
  1232. }
  1233. static void ath9k_hw_set_delta_slope(struct ath_hal *ah,
  1234. struct ath9k_channel *chan)
  1235. {
  1236. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  1237. u32 clockMhzScaled = 0x64000000;
  1238. struct chan_centers centers;
  1239. if (IS_CHAN_HALF_RATE(chan))
  1240. clockMhzScaled = clockMhzScaled >> 1;
  1241. else if (IS_CHAN_QUARTER_RATE(chan))
  1242. clockMhzScaled = clockMhzScaled >> 2;
  1243. ath9k_hw_get_channel_centers(ah, chan, &centers);
  1244. coef_scaled = clockMhzScaled / centers.synth_center;
  1245. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1246. &ds_coef_exp);
  1247. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1248. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  1249. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1250. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  1251. coef_scaled = (9 * coef_scaled) / 10;
  1252. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1253. &ds_coef_exp);
  1254. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1255. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  1256. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1257. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  1258. }
  1259. static bool ath9k_hw_set_reset(struct ath_hal *ah, int type)
  1260. {
  1261. u32 rst_flags;
  1262. u32 tmpReg;
  1263. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1264. AR_RTC_FORCE_WAKE_ON_INT);
  1265. if (AR_SREV_9100(ah)) {
  1266. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1267. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1268. } else {
  1269. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1270. if (tmpReg &
  1271. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  1272. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  1273. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1274. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1275. } else {
  1276. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1277. }
  1278. rst_flags = AR_RTC_RC_MAC_WARM;
  1279. if (type == ATH9K_RESET_COLD)
  1280. rst_flags |= AR_RTC_RC_MAC_COLD;
  1281. }
  1282. REG_WRITE(ah, (u16) (AR_RTC_RC), rst_flags);
  1283. udelay(50);
  1284. REG_WRITE(ah, (u16) (AR_RTC_RC), 0);
  1285. if (!ath9k_hw_wait(ah, (u16) (AR_RTC_RC), AR_RTC_RC_M, 0)) {
  1286. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  1287. "RTC stuck in MAC reset\n");
  1288. return false;
  1289. }
  1290. if (!AR_SREV_9100(ah))
  1291. REG_WRITE(ah, AR_RC, 0);
  1292. ath9k_hw_init_pll(ah, NULL);
  1293. if (AR_SREV_9100(ah))
  1294. udelay(50);
  1295. return true;
  1296. }
  1297. static bool ath9k_hw_set_reset_power_on(struct ath_hal *ah)
  1298. {
  1299. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1300. AR_RTC_FORCE_WAKE_ON_INT);
  1301. REG_WRITE(ah, (u16) (AR_RTC_RESET), 0);
  1302. REG_WRITE(ah, (u16) (AR_RTC_RESET), 1);
  1303. if (!ath9k_hw_wait(ah,
  1304. AR_RTC_STATUS,
  1305. AR_RTC_STATUS_M,
  1306. AR_RTC_STATUS_ON)) {
  1307. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
  1308. return false;
  1309. }
  1310. ath9k_hw_read_revisions(ah);
  1311. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1312. }
  1313. static bool ath9k_hw_set_reset_reg(struct ath_hal *ah, u32 type)
  1314. {
  1315. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1316. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1317. switch (type) {
  1318. case ATH9K_RESET_POWER_ON:
  1319. return ath9k_hw_set_reset_power_on(ah);
  1320. break;
  1321. case ATH9K_RESET_WARM:
  1322. case ATH9K_RESET_COLD:
  1323. return ath9k_hw_set_reset(ah, type);
  1324. break;
  1325. default:
  1326. return false;
  1327. }
  1328. }
  1329. static void ath9k_hw_set_regs(struct ath_hal *ah, struct ath9k_channel *chan,
  1330. enum ath9k_ht_macmode macmode)
  1331. {
  1332. u32 phymode;
  1333. struct ath_hal_5416 *ahp = AH5416(ah);
  1334. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  1335. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH;
  1336. if (IS_CHAN_HT40(chan)) {
  1337. phymode |= AR_PHY_FC_DYN2040_EN;
  1338. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  1339. (chan->chanmode == CHANNEL_G_HT40PLUS))
  1340. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  1341. if (ahp->ah_extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
  1342. phymode |= AR_PHY_FC_DYN2040_EXT_CH;
  1343. }
  1344. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  1345. ath9k_hw_set11nmac2040(ah, macmode);
  1346. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  1347. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  1348. }
  1349. static bool ath9k_hw_chip_reset(struct ath_hal *ah,
  1350. struct ath9k_channel *chan)
  1351. {
  1352. struct ath_hal_5416 *ahp = AH5416(ah);
  1353. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1354. return false;
  1355. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1356. return false;
  1357. ahp->ah_chipFullSleep = false;
  1358. ath9k_hw_init_pll(ah, chan);
  1359. ath9k_hw_set_rfmode(ah, chan);
  1360. return true;
  1361. }
  1362. static struct ath9k_channel *ath9k_hw_check_chan(struct ath_hal *ah,
  1363. struct ath9k_channel *chan)
  1364. {
  1365. if (!(IS_CHAN_2GHZ(chan) ^ IS_CHAN_5GHZ(chan))) {
  1366. DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
  1367. "invalid channel %u/0x%x; not marked as "
  1368. "2GHz or 5GHz\n", chan->channel, chan->channelFlags);
  1369. return NULL;
  1370. }
  1371. if (!IS_CHAN_OFDM(chan) &&
  1372. !IS_CHAN_B(chan) &&
  1373. !IS_CHAN_HT20(chan) &&
  1374. !IS_CHAN_HT40(chan)) {
  1375. DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
  1376. "invalid channel %u/0x%x; not marked as "
  1377. "OFDM or CCK or HT20 or HT40PLUS or HT40MINUS\n",
  1378. chan->channel, chan->channelFlags);
  1379. return NULL;
  1380. }
  1381. return ath9k_regd_check_channel(ah, chan);
  1382. }
  1383. static bool ath9k_hw_channel_change(struct ath_hal *ah,
  1384. struct ath9k_channel *chan,
  1385. enum ath9k_ht_macmode macmode)
  1386. {
  1387. u32 synthDelay, qnum;
  1388. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1389. if (ath9k_hw_numtxpending(ah, qnum)) {
  1390. DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
  1391. "Transmit frames pending on queue %d\n", qnum);
  1392. return false;
  1393. }
  1394. }
  1395. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  1396. if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  1397. AR_PHY_RFBUS_GRANT_EN)) {
  1398. DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
  1399. "Could not kill baseband RX\n");
  1400. return false;
  1401. }
  1402. ath9k_hw_set_regs(ah, chan, macmode);
  1403. if (AR_SREV_9280_10_OR_LATER(ah)) {
  1404. if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
  1405. DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
  1406. "failed to set channel\n");
  1407. return false;
  1408. }
  1409. } else {
  1410. if (!(ath9k_hw_set_channel(ah, chan))) {
  1411. DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
  1412. "failed to set channel\n");
  1413. return false;
  1414. }
  1415. }
  1416. if (ath9k_hw_set_txpower(ah, chan,
  1417. ath9k_regd_get_ctl(ah, chan),
  1418. ath9k_regd_get_antenna_allowed(ah, chan),
  1419. chan->maxRegTxPower * 2,
  1420. min((u32) MAX_RATE_POWER,
  1421. (u32) ah->ah_powerLimit)) != 0) {
  1422. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1423. "error init'ing transmit power\n");
  1424. return false;
  1425. }
  1426. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  1427. if (IS_CHAN_B(chan))
  1428. synthDelay = (4 * synthDelay) / 22;
  1429. else
  1430. synthDelay /= 10;
  1431. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  1432. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  1433. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1434. ath9k_hw_set_delta_slope(ah, chan);
  1435. if (AR_SREV_9280_10_OR_LATER(ah))
  1436. ath9k_hw_9280_spur_mitigate(ah, chan);
  1437. else
  1438. ath9k_hw_spur_mitigate(ah, chan);
  1439. if (!chan->oneTimeCalsDone)
  1440. chan->oneTimeCalsDone = true;
  1441. return true;
  1442. }
  1443. static void ath9k_hw_9280_spur_mitigate(struct ath_hal *ah, struct ath9k_channel *chan)
  1444. {
  1445. int bb_spur = AR_NO_SPUR;
  1446. int freq;
  1447. int bin, cur_bin;
  1448. int bb_spur_off, spur_subchannel_sd;
  1449. int spur_freq_sd;
  1450. int spur_delta_phase;
  1451. int denominator;
  1452. int upper, lower, cur_vit_mask;
  1453. int tmp, newVal;
  1454. int i;
  1455. int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
  1456. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  1457. };
  1458. int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
  1459. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  1460. };
  1461. int inc[4] = { 0, 100, 0, 0 };
  1462. struct chan_centers centers;
  1463. int8_t mask_m[123];
  1464. int8_t mask_p[123];
  1465. int8_t mask_amt;
  1466. int tmp_mask;
  1467. int cur_bb_spur;
  1468. bool is2GHz = IS_CHAN_2GHZ(chan);
  1469. memset(&mask_m, 0, sizeof(int8_t) * 123);
  1470. memset(&mask_p, 0, sizeof(int8_t) * 123);
  1471. ath9k_hw_get_channel_centers(ah, chan, &centers);
  1472. freq = centers.synth_center;
  1473. ah->ah_config.spurmode = SPUR_ENABLE_EEPROM;
  1474. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  1475. cur_bb_spur = ath9k_hw_eeprom_get_spur_chan(ah, i, is2GHz);
  1476. if (is2GHz)
  1477. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
  1478. else
  1479. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
  1480. if (AR_NO_SPUR == cur_bb_spur)
  1481. break;
  1482. cur_bb_spur = cur_bb_spur - freq;
  1483. if (IS_CHAN_HT40(chan)) {
  1484. if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
  1485. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
  1486. bb_spur = cur_bb_spur;
  1487. break;
  1488. }
  1489. } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
  1490. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
  1491. bb_spur = cur_bb_spur;
  1492. break;
  1493. }
  1494. }
  1495. if (AR_NO_SPUR == bb_spur) {
  1496. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  1497. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  1498. return;
  1499. } else {
  1500. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  1501. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  1502. }
  1503. bin = bb_spur * 320;
  1504. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  1505. newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  1506. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  1507. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  1508. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  1509. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
  1510. newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  1511. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  1512. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  1513. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  1514. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  1515. REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
  1516. if (IS_CHAN_HT40(chan)) {
  1517. if (bb_spur < 0) {
  1518. spur_subchannel_sd = 1;
  1519. bb_spur_off = bb_spur + 10;
  1520. } else {
  1521. spur_subchannel_sd = 0;
  1522. bb_spur_off = bb_spur - 10;
  1523. }
  1524. } else {
  1525. spur_subchannel_sd = 0;
  1526. bb_spur_off = bb_spur;
  1527. }
  1528. if (IS_CHAN_HT40(chan))
  1529. spur_delta_phase =
  1530. ((bb_spur * 262144) /
  1531. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  1532. else
  1533. spur_delta_phase =
  1534. ((bb_spur * 524288) /
  1535. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  1536. denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
  1537. spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
  1538. newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  1539. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  1540. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  1541. REG_WRITE(ah, AR_PHY_TIMING11, newVal);
  1542. newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
  1543. REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
  1544. cur_bin = -6000;
  1545. upper = bin + 100;
  1546. lower = bin - 100;
  1547. for (i = 0; i < 4; i++) {
  1548. int pilot_mask = 0;
  1549. int chan_mask = 0;
  1550. int bp = 0;
  1551. for (bp = 0; bp < 30; bp++) {
  1552. if ((cur_bin > lower) && (cur_bin < upper)) {
  1553. pilot_mask = pilot_mask | 0x1 << bp;
  1554. chan_mask = chan_mask | 0x1 << bp;
  1555. }
  1556. cur_bin += 100;
  1557. }
  1558. cur_bin += inc[i];
  1559. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  1560. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  1561. }
  1562. cur_vit_mask = 6100;
  1563. upper = bin + 120;
  1564. lower = bin - 120;
  1565. for (i = 0; i < 123; i++) {
  1566. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  1567. /* workaround for gcc bug #37014 */
  1568. volatile int tmp = abs(cur_vit_mask - bin);
  1569. if (tmp < 75)
  1570. mask_amt = 1;
  1571. else
  1572. mask_amt = 0;
  1573. if (cur_vit_mask < 0)
  1574. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  1575. else
  1576. mask_p[cur_vit_mask / 100] = mask_amt;
  1577. }
  1578. cur_vit_mask -= 100;
  1579. }
  1580. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  1581. | (mask_m[48] << 26) | (mask_m[49] << 24)
  1582. | (mask_m[50] << 22) | (mask_m[51] << 20)
  1583. | (mask_m[52] << 18) | (mask_m[53] << 16)
  1584. | (mask_m[54] << 14) | (mask_m[55] << 12)
  1585. | (mask_m[56] << 10) | (mask_m[57] << 8)
  1586. | (mask_m[58] << 6) | (mask_m[59] << 4)
  1587. | (mask_m[60] << 2) | (mask_m[61] << 0);
  1588. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  1589. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  1590. tmp_mask = (mask_m[31] << 28)
  1591. | (mask_m[32] << 26) | (mask_m[33] << 24)
  1592. | (mask_m[34] << 22) | (mask_m[35] << 20)
  1593. | (mask_m[36] << 18) | (mask_m[37] << 16)
  1594. | (mask_m[48] << 14) | (mask_m[39] << 12)
  1595. | (mask_m[40] << 10) | (mask_m[41] << 8)
  1596. | (mask_m[42] << 6) | (mask_m[43] << 4)
  1597. | (mask_m[44] << 2) | (mask_m[45] << 0);
  1598. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  1599. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  1600. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  1601. | (mask_m[18] << 26) | (mask_m[18] << 24)
  1602. | (mask_m[20] << 22) | (mask_m[20] << 20)
  1603. | (mask_m[22] << 18) | (mask_m[22] << 16)
  1604. | (mask_m[24] << 14) | (mask_m[24] << 12)
  1605. | (mask_m[25] << 10) | (mask_m[26] << 8)
  1606. | (mask_m[27] << 6) | (mask_m[28] << 4)
  1607. | (mask_m[29] << 2) | (mask_m[30] << 0);
  1608. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  1609. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  1610. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  1611. | (mask_m[2] << 26) | (mask_m[3] << 24)
  1612. | (mask_m[4] << 22) | (mask_m[5] << 20)
  1613. | (mask_m[6] << 18) | (mask_m[7] << 16)
  1614. | (mask_m[8] << 14) | (mask_m[9] << 12)
  1615. | (mask_m[10] << 10) | (mask_m[11] << 8)
  1616. | (mask_m[12] << 6) | (mask_m[13] << 4)
  1617. | (mask_m[14] << 2) | (mask_m[15] << 0);
  1618. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  1619. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  1620. tmp_mask = (mask_p[15] << 28)
  1621. | (mask_p[14] << 26) | (mask_p[13] << 24)
  1622. | (mask_p[12] << 22) | (mask_p[11] << 20)
  1623. | (mask_p[10] << 18) | (mask_p[9] << 16)
  1624. | (mask_p[8] << 14) | (mask_p[7] << 12)
  1625. | (mask_p[6] << 10) | (mask_p[5] << 8)
  1626. | (mask_p[4] << 6) | (mask_p[3] << 4)
  1627. | (mask_p[2] << 2) | (mask_p[1] << 0);
  1628. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  1629. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  1630. tmp_mask = (mask_p[30] << 28)
  1631. | (mask_p[29] << 26) | (mask_p[28] << 24)
  1632. | (mask_p[27] << 22) | (mask_p[26] << 20)
  1633. | (mask_p[25] << 18) | (mask_p[24] << 16)
  1634. | (mask_p[23] << 14) | (mask_p[22] << 12)
  1635. | (mask_p[21] << 10) | (mask_p[20] << 8)
  1636. | (mask_p[19] << 6) | (mask_p[18] << 4)
  1637. | (mask_p[17] << 2) | (mask_p[16] << 0);
  1638. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  1639. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  1640. tmp_mask = (mask_p[45] << 28)
  1641. | (mask_p[44] << 26) | (mask_p[43] << 24)
  1642. | (mask_p[42] << 22) | (mask_p[41] << 20)
  1643. | (mask_p[40] << 18) | (mask_p[39] << 16)
  1644. | (mask_p[38] << 14) | (mask_p[37] << 12)
  1645. | (mask_p[36] << 10) | (mask_p[35] << 8)
  1646. | (mask_p[34] << 6) | (mask_p[33] << 4)
  1647. | (mask_p[32] << 2) | (mask_p[31] << 0);
  1648. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  1649. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  1650. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  1651. | (mask_p[59] << 26) | (mask_p[58] << 24)
  1652. | (mask_p[57] << 22) | (mask_p[56] << 20)
  1653. | (mask_p[55] << 18) | (mask_p[54] << 16)
  1654. | (mask_p[53] << 14) | (mask_p[52] << 12)
  1655. | (mask_p[51] << 10) | (mask_p[50] << 8)
  1656. | (mask_p[49] << 6) | (mask_p[48] << 4)
  1657. | (mask_p[47] << 2) | (mask_p[46] << 0);
  1658. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  1659. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  1660. }
  1661. static void ath9k_hw_spur_mitigate(struct ath_hal *ah, struct ath9k_channel *chan)
  1662. {
  1663. int bb_spur = AR_NO_SPUR;
  1664. int bin, cur_bin;
  1665. int spur_freq_sd;
  1666. int spur_delta_phase;
  1667. int denominator;
  1668. int upper, lower, cur_vit_mask;
  1669. int tmp, new;
  1670. int i;
  1671. int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
  1672. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  1673. };
  1674. int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
  1675. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  1676. };
  1677. int inc[4] = { 0, 100, 0, 0 };
  1678. int8_t mask_m[123];
  1679. int8_t mask_p[123];
  1680. int8_t mask_amt;
  1681. int tmp_mask;
  1682. int cur_bb_spur;
  1683. bool is2GHz = IS_CHAN_2GHZ(chan);
  1684. memset(&mask_m, 0, sizeof(int8_t) * 123);
  1685. memset(&mask_p, 0, sizeof(int8_t) * 123);
  1686. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  1687. cur_bb_spur = ath9k_hw_eeprom_get_spur_chan(ah, i, is2GHz);
  1688. if (AR_NO_SPUR == cur_bb_spur)
  1689. break;
  1690. cur_bb_spur = cur_bb_spur - (chan->channel * 10);
  1691. if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
  1692. bb_spur = cur_bb_spur;
  1693. break;
  1694. }
  1695. }
  1696. if (AR_NO_SPUR == bb_spur)
  1697. return;
  1698. bin = bb_spur * 32;
  1699. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  1700. new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  1701. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  1702. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  1703. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  1704. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
  1705. new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  1706. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  1707. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  1708. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  1709. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  1710. REG_WRITE(ah, AR_PHY_SPUR_REG, new);
  1711. spur_delta_phase = ((bb_spur * 524288) / 100) &
  1712. AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  1713. denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
  1714. spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
  1715. new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  1716. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  1717. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  1718. REG_WRITE(ah, AR_PHY_TIMING11, new);
  1719. cur_bin = -6000;
  1720. upper = bin + 100;
  1721. lower = bin - 100;
  1722. for (i = 0; i < 4; i++) {
  1723. int pilot_mask = 0;
  1724. int chan_mask = 0;
  1725. int bp = 0;
  1726. for (bp = 0; bp < 30; bp++) {
  1727. if ((cur_bin > lower) && (cur_bin < upper)) {
  1728. pilot_mask = pilot_mask | 0x1 << bp;
  1729. chan_mask = chan_mask | 0x1 << bp;
  1730. }
  1731. cur_bin += 100;
  1732. }
  1733. cur_bin += inc[i];
  1734. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  1735. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  1736. }
  1737. cur_vit_mask = 6100;
  1738. upper = bin + 120;
  1739. lower = bin - 120;
  1740. for (i = 0; i < 123; i++) {
  1741. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  1742. /* workaround for gcc bug #37014 */
  1743. volatile int tmp = abs(cur_vit_mask - bin);
  1744. if (tmp < 75)
  1745. mask_amt = 1;
  1746. else
  1747. mask_amt = 0;
  1748. if (cur_vit_mask < 0)
  1749. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  1750. else
  1751. mask_p[cur_vit_mask / 100] = mask_amt;
  1752. }
  1753. cur_vit_mask -= 100;
  1754. }
  1755. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  1756. | (mask_m[48] << 26) | (mask_m[49] << 24)
  1757. | (mask_m[50] << 22) | (mask_m[51] << 20)
  1758. | (mask_m[52] << 18) | (mask_m[53] << 16)
  1759. | (mask_m[54] << 14) | (mask_m[55] << 12)
  1760. | (mask_m[56] << 10) | (mask_m[57] << 8)
  1761. | (mask_m[58] << 6) | (mask_m[59] << 4)
  1762. | (mask_m[60] << 2) | (mask_m[61] << 0);
  1763. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  1764. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  1765. tmp_mask = (mask_m[31] << 28)
  1766. | (mask_m[32] << 26) | (mask_m[33] << 24)
  1767. | (mask_m[34] << 22) | (mask_m[35] << 20)
  1768. | (mask_m[36] << 18) | (mask_m[37] << 16)
  1769. | (mask_m[48] << 14) | (mask_m[39] << 12)
  1770. | (mask_m[40] << 10) | (mask_m[41] << 8)
  1771. | (mask_m[42] << 6) | (mask_m[43] << 4)
  1772. | (mask_m[44] << 2) | (mask_m[45] << 0);
  1773. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  1774. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  1775. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  1776. | (mask_m[18] << 26) | (mask_m[18] << 24)
  1777. | (mask_m[20] << 22) | (mask_m[20] << 20)
  1778. | (mask_m[22] << 18) | (mask_m[22] << 16)
  1779. | (mask_m[24] << 14) | (mask_m[24] << 12)
  1780. | (mask_m[25] << 10) | (mask_m[26] << 8)
  1781. | (mask_m[27] << 6) | (mask_m[28] << 4)
  1782. | (mask_m[29] << 2) | (mask_m[30] << 0);
  1783. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  1784. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  1785. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  1786. | (mask_m[2] << 26) | (mask_m[3] << 24)
  1787. | (mask_m[4] << 22) | (mask_m[5] << 20)
  1788. | (mask_m[6] << 18) | (mask_m[7] << 16)
  1789. | (mask_m[8] << 14) | (mask_m[9] << 12)
  1790. | (mask_m[10] << 10) | (mask_m[11] << 8)
  1791. | (mask_m[12] << 6) | (mask_m[13] << 4)
  1792. | (mask_m[14] << 2) | (mask_m[15] << 0);
  1793. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  1794. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  1795. tmp_mask = (mask_p[15] << 28)
  1796. | (mask_p[14] << 26) | (mask_p[13] << 24)
  1797. | (mask_p[12] << 22) | (mask_p[11] << 20)
  1798. | (mask_p[10] << 18) | (mask_p[9] << 16)
  1799. | (mask_p[8] << 14) | (mask_p[7] << 12)
  1800. | (mask_p[6] << 10) | (mask_p[5] << 8)
  1801. | (mask_p[4] << 6) | (mask_p[3] << 4)
  1802. | (mask_p[2] << 2) | (mask_p[1] << 0);
  1803. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  1804. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  1805. tmp_mask = (mask_p[30] << 28)
  1806. | (mask_p[29] << 26) | (mask_p[28] << 24)
  1807. | (mask_p[27] << 22) | (mask_p[26] << 20)
  1808. | (mask_p[25] << 18) | (mask_p[24] << 16)
  1809. | (mask_p[23] << 14) | (mask_p[22] << 12)
  1810. | (mask_p[21] << 10) | (mask_p[20] << 8)
  1811. | (mask_p[19] << 6) | (mask_p[18] << 4)
  1812. | (mask_p[17] << 2) | (mask_p[16] << 0);
  1813. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  1814. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  1815. tmp_mask = (mask_p[45] << 28)
  1816. | (mask_p[44] << 26) | (mask_p[43] << 24)
  1817. | (mask_p[42] << 22) | (mask_p[41] << 20)
  1818. | (mask_p[40] << 18) | (mask_p[39] << 16)
  1819. | (mask_p[38] << 14) | (mask_p[37] << 12)
  1820. | (mask_p[36] << 10) | (mask_p[35] << 8)
  1821. | (mask_p[34] << 6) | (mask_p[33] << 4)
  1822. | (mask_p[32] << 2) | (mask_p[31] << 0);
  1823. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  1824. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  1825. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  1826. | (mask_p[59] << 26) | (mask_p[58] << 24)
  1827. | (mask_p[57] << 22) | (mask_p[56] << 20)
  1828. | (mask_p[55] << 18) | (mask_p[54] << 16)
  1829. | (mask_p[53] << 14) | (mask_p[52] << 12)
  1830. | (mask_p[51] << 10) | (mask_p[50] << 8)
  1831. | (mask_p[49] << 6) | (mask_p[48] << 4)
  1832. | (mask_p[47] << 2) | (mask_p[46] << 0);
  1833. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  1834. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  1835. }
  1836. bool ath9k_hw_reset(struct ath_hal *ah, struct ath9k_channel *chan,
  1837. enum ath9k_ht_macmode macmode,
  1838. u8 txchainmask, u8 rxchainmask,
  1839. enum ath9k_ht_extprotspacing extprotspacing,
  1840. bool bChannelChange, int *status)
  1841. {
  1842. u32 saveLedState;
  1843. struct ath_hal_5416 *ahp = AH5416(ah);
  1844. struct ath9k_channel *curchan = ah->ah_curchan;
  1845. u32 saveDefAntenna;
  1846. u32 macStaId1;
  1847. int ecode;
  1848. int i, rx_chainmask;
  1849. ahp->ah_extprotspacing = extprotspacing;
  1850. ahp->ah_txchainmask = txchainmask;
  1851. ahp->ah_rxchainmask = rxchainmask;
  1852. if (AR_SREV_9280(ah)) {
  1853. ahp->ah_txchainmask &= 0x3;
  1854. ahp->ah_rxchainmask &= 0x3;
  1855. }
  1856. if (ath9k_hw_check_chan(ah, chan) == NULL) {
  1857. DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
  1858. "invalid channel %u/0x%x; no mapping\n",
  1859. chan->channel, chan->channelFlags);
  1860. ecode = -EINVAL;
  1861. goto bad;
  1862. }
  1863. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  1864. ecode = -EIO;
  1865. goto bad;
  1866. }
  1867. if (curchan)
  1868. ath9k_hw_getnf(ah, curchan);
  1869. if (bChannelChange &&
  1870. (ahp->ah_chipFullSleep != true) &&
  1871. (ah->ah_curchan != NULL) &&
  1872. (chan->channel != ah->ah_curchan->channel) &&
  1873. ((chan->channelFlags & CHANNEL_ALL) ==
  1874. (ah->ah_curchan->channelFlags & CHANNEL_ALL)) &&
  1875. (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
  1876. !IS_CHAN_A_5MHZ_SPACED(ah->ah_curchan)))) {
  1877. if (ath9k_hw_channel_change(ah, chan, macmode)) {
  1878. ath9k_hw_loadnf(ah, ah->ah_curchan);
  1879. ath9k_hw_start_nfcal(ah);
  1880. return true;
  1881. }
  1882. }
  1883. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1884. if (saveDefAntenna == 0)
  1885. saveDefAntenna = 1;
  1886. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1887. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1888. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1889. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1890. ath9k_hw_mark_phy_inactive(ah);
  1891. if (!ath9k_hw_chip_reset(ah, chan)) {
  1892. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
  1893. ecode = -EINVAL;
  1894. goto bad;
  1895. }
  1896. if (AR_SREV_9280(ah)) {
  1897. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  1898. AR_GPIO_JTAG_DISABLE);
  1899. if (test_bit(ATH9K_MODE_11A, ah->ah_caps.wireless_modes)) {
  1900. if (IS_CHAN_5GHZ(chan))
  1901. ath9k_hw_set_gpio(ah, 9, 0);
  1902. else
  1903. ath9k_hw_set_gpio(ah, 9, 1);
  1904. }
  1905. ath9k_hw_cfg_output(ah, 9, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  1906. }
  1907. ecode = ath9k_hw_process_ini(ah, chan, macmode);
  1908. if (ecode != 0) {
  1909. ecode = -EINVAL;
  1910. goto bad;
  1911. }
  1912. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1913. ath9k_hw_set_delta_slope(ah, chan);
  1914. if (AR_SREV_9280_10_OR_LATER(ah))
  1915. ath9k_hw_9280_spur_mitigate(ah, chan);
  1916. else
  1917. ath9k_hw_spur_mitigate(ah, chan);
  1918. if (!ath9k_hw_eeprom_set_board_values(ah, chan)) {
  1919. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1920. "error setting board options\n");
  1921. ecode = -EIO;
  1922. goto bad;
  1923. }
  1924. ath9k_hw_decrease_chain_power(ah, chan);
  1925. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ahp->ah_macaddr));
  1926. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ahp->ah_macaddr + 4)
  1927. | macStaId1
  1928. | AR_STA_ID1_RTS_USE_DEF
  1929. | (ah->ah_config.
  1930. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1931. | ahp->ah_staId1Defaults);
  1932. ath9k_hw_set_operating_mode(ah, ah->ah_opmode);
  1933. REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(ahp->ah_bssidmask));
  1934. REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(ahp->ah_bssidmask + 4));
  1935. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1936. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(ahp->ah_bssid));
  1937. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(ahp->ah_bssid + 4) |
  1938. ((ahp->ah_assocId & 0x3fff) << AR_BSS_ID1_AID_S));
  1939. REG_WRITE(ah, AR_ISR, ~0);
  1940. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1941. if (AR_SREV_9280_10_OR_LATER(ah)) {
  1942. if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
  1943. ecode = -EIO;
  1944. goto bad;
  1945. }
  1946. } else {
  1947. if (!(ath9k_hw_set_channel(ah, chan))) {
  1948. ecode = -EIO;
  1949. goto bad;
  1950. }
  1951. }
  1952. for (i = 0; i < AR_NUM_DCU; i++)
  1953. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1954. ahp->ah_intrTxqs = 0;
  1955. for (i = 0; i < ah->ah_caps.total_queues; i++)
  1956. ath9k_hw_resettxqueue(ah, i);
  1957. ath9k_hw_init_interrupt_masks(ah, ah->ah_opmode);
  1958. ath9k_hw_init_qos(ah);
  1959. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1960. if (ah->ah_caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1961. ath9k_enable_rfkill(ah);
  1962. #endif
  1963. ath9k_hw_init_user_settings(ah);
  1964. REG_WRITE(ah, AR_STA_ID1,
  1965. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1966. ath9k_hw_set_dma(ah);
  1967. REG_WRITE(ah, AR_OBS, 8);
  1968. if (ahp->ah_intrMitigation) {
  1969. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1970. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1971. }
  1972. ath9k_hw_init_bb(ah, chan);
  1973. if (!ath9k_hw_init_cal(ah, chan)){
  1974. ecode = -EIO;;
  1975. goto bad;
  1976. }
  1977. rx_chainmask = ahp->ah_rxchainmask;
  1978. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  1979. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  1980. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  1981. }
  1982. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1983. if (AR_SREV_9100(ah)) {
  1984. u32 mask;
  1985. mask = REG_READ(ah, AR_CFG);
  1986. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1987. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  1988. "CFG Byte Swap Set 0x%x\n", mask);
  1989. } else {
  1990. mask =
  1991. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1992. REG_WRITE(ah, AR_CFG, mask);
  1993. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  1994. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1995. }
  1996. } else {
  1997. #ifdef __BIG_ENDIAN
  1998. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1999. #endif
  2000. }
  2001. return true;
  2002. bad:
  2003. if (status)
  2004. *status = ecode;
  2005. return false;
  2006. }
  2007. /************************/
  2008. /* Key Cache Management */
  2009. /************************/
  2010. bool ath9k_hw_keyreset(struct ath_hal *ah, u16 entry)
  2011. {
  2012. u32 keyType;
  2013. if (entry >= ah->ah_caps.keycache_size) {
  2014. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2015. "entry %u out of range\n", entry);
  2016. return false;
  2017. }
  2018. keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
  2019. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
  2020. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
  2021. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
  2022. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
  2023. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
  2024. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
  2025. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
  2026. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
  2027. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  2028. u16 micentry = entry + 64;
  2029. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
  2030. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  2031. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
  2032. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  2033. }
  2034. if (ah->ah_curchan == NULL)
  2035. return true;
  2036. return true;
  2037. }
  2038. bool ath9k_hw_keysetmac(struct ath_hal *ah, u16 entry, const u8 *mac)
  2039. {
  2040. u32 macHi, macLo;
  2041. if (entry >= ah->ah_caps.keycache_size) {
  2042. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2043. "entry %u out of range\n", entry);
  2044. return false;
  2045. }
  2046. if (mac != NULL) {
  2047. macHi = (mac[5] << 8) | mac[4];
  2048. macLo = (mac[3] << 24) |
  2049. (mac[2] << 16) |
  2050. (mac[1] << 8) |
  2051. mac[0];
  2052. macLo >>= 1;
  2053. macLo |= (macHi & 1) << 31;
  2054. macHi >>= 1;
  2055. } else {
  2056. macLo = macHi = 0;
  2057. }
  2058. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
  2059. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
  2060. return true;
  2061. }
  2062. bool ath9k_hw_set_keycache_entry(struct ath_hal *ah, u16 entry,
  2063. const struct ath9k_keyval *k,
  2064. const u8 *mac, int xorKey)
  2065. {
  2066. const struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2067. u32 key0, key1, key2, key3, key4;
  2068. u32 keyType;
  2069. u32 xorMask = xorKey ?
  2070. (ATH9K_KEY_XOR << 24 | ATH9K_KEY_XOR << 16 | ATH9K_KEY_XOR << 8
  2071. | ATH9K_KEY_XOR) : 0;
  2072. struct ath_hal_5416 *ahp = AH5416(ah);
  2073. if (entry >= pCap->keycache_size) {
  2074. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2075. "entry %u out of range\n", entry);
  2076. return false;
  2077. }
  2078. switch (k->kv_type) {
  2079. case ATH9K_CIPHER_AES_OCB:
  2080. keyType = AR_KEYTABLE_TYPE_AES;
  2081. break;
  2082. case ATH9K_CIPHER_AES_CCM:
  2083. if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
  2084. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2085. "AES-CCM not supported by mac rev 0x%x\n",
  2086. ah->ah_macRev);
  2087. return false;
  2088. }
  2089. keyType = AR_KEYTABLE_TYPE_CCM;
  2090. break;
  2091. case ATH9K_CIPHER_TKIP:
  2092. keyType = AR_KEYTABLE_TYPE_TKIP;
  2093. if (ATH9K_IS_MIC_ENABLED(ah)
  2094. && entry + 64 >= pCap->keycache_size) {
  2095. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2096. "entry %u inappropriate for TKIP\n", entry);
  2097. return false;
  2098. }
  2099. break;
  2100. case ATH9K_CIPHER_WEP:
  2101. if (k->kv_len < LEN_WEP40) {
  2102. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2103. "WEP key length %u too small\n", k->kv_len);
  2104. return false;
  2105. }
  2106. if (k->kv_len <= LEN_WEP40)
  2107. keyType = AR_KEYTABLE_TYPE_40;
  2108. else if (k->kv_len <= LEN_WEP104)
  2109. keyType = AR_KEYTABLE_TYPE_104;
  2110. else
  2111. keyType = AR_KEYTABLE_TYPE_128;
  2112. break;
  2113. case ATH9K_CIPHER_CLR:
  2114. keyType = AR_KEYTABLE_TYPE_CLR;
  2115. break;
  2116. default:
  2117. DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
  2118. "cipher %u not supported\n", k->kv_type);
  2119. return false;
  2120. }
  2121. key0 = get_unaligned_le32(k->kv_val + 0) ^ xorMask;
  2122. key1 = (get_unaligned_le16(k->kv_val + 4) ^ xorMask) & 0xffff;
  2123. key2 = get_unaligned_le32(k->kv_val + 6) ^ xorMask;
  2124. key3 = (get_unaligned_le16(k->kv_val + 10) ^ xorMask) & 0xffff;
  2125. key4 = get_unaligned_le32(k->kv_val + 12) ^ xorMask;
  2126. if (k->kv_len <= LEN_WEP104)
  2127. key4 &= 0xff;
  2128. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  2129. u16 micentry = entry + 64;
  2130. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
  2131. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
  2132. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  2133. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  2134. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  2135. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  2136. (void) ath9k_hw_keysetmac(ah, entry, mac);
  2137. if (ahp->ah_miscMode & AR_PCU_MIC_NEW_LOC_ENA) {
  2138. u32 mic0, mic1, mic2, mic3, mic4;
  2139. mic0 = get_unaligned_le32(k->kv_mic + 0);
  2140. mic2 = get_unaligned_le32(k->kv_mic + 4);
  2141. mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
  2142. mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
  2143. mic4 = get_unaligned_le32(k->kv_txmic + 4);
  2144. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  2145. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
  2146. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  2147. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
  2148. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
  2149. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  2150. AR_KEYTABLE_TYPE_CLR);
  2151. } else {
  2152. u32 mic0, mic2;
  2153. mic0 = get_unaligned_le32(k->kv_mic + 0);
  2154. mic2 = get_unaligned_le32(k->kv_mic + 4);
  2155. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  2156. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  2157. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  2158. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  2159. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
  2160. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  2161. AR_KEYTABLE_TYPE_CLR);
  2162. }
  2163. REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
  2164. REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
  2165. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  2166. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  2167. } else {
  2168. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  2169. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  2170. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  2171. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  2172. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  2173. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  2174. (void) ath9k_hw_keysetmac(ah, entry, mac);
  2175. }
  2176. if (ah->ah_curchan == NULL)
  2177. return true;
  2178. return true;
  2179. }
  2180. bool ath9k_hw_keyisvalid(struct ath_hal *ah, u16 entry)
  2181. {
  2182. if (entry < ah->ah_caps.keycache_size) {
  2183. u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
  2184. if (val & AR_KEYTABLE_VALID)
  2185. return true;
  2186. }
  2187. return false;
  2188. }
  2189. /******************************/
  2190. /* Power Management (Chipset) */
  2191. /******************************/
  2192. static void ath9k_set_power_sleep(struct ath_hal *ah, int setChip)
  2193. {
  2194. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2195. if (setChip) {
  2196. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2197. AR_RTC_FORCE_WAKE_EN);
  2198. if (!AR_SREV_9100(ah))
  2199. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  2200. REG_CLR_BIT(ah, (u16) (AR_RTC_RESET),
  2201. AR_RTC_RESET_EN);
  2202. }
  2203. }
  2204. static void ath9k_set_power_network_sleep(struct ath_hal *ah, int setChip)
  2205. {
  2206. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2207. if (setChip) {
  2208. struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2209. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2210. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  2211. AR_RTC_FORCE_WAKE_ON_INT);
  2212. } else {
  2213. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2214. AR_RTC_FORCE_WAKE_EN);
  2215. }
  2216. }
  2217. }
  2218. static bool ath9k_hw_set_power_awake(struct ath_hal *ah,
  2219. int setChip)
  2220. {
  2221. u32 val;
  2222. int i;
  2223. if (setChip) {
  2224. if ((REG_READ(ah, AR_RTC_STATUS) &
  2225. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  2226. if (ath9k_hw_set_reset_reg(ah,
  2227. ATH9K_RESET_POWER_ON) != true) {
  2228. return false;
  2229. }
  2230. }
  2231. if (AR_SREV_9100(ah))
  2232. REG_SET_BIT(ah, AR_RTC_RESET,
  2233. AR_RTC_RESET_EN);
  2234. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2235. AR_RTC_FORCE_WAKE_EN);
  2236. udelay(50);
  2237. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  2238. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  2239. if (val == AR_RTC_STATUS_ON)
  2240. break;
  2241. udelay(50);
  2242. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2243. AR_RTC_FORCE_WAKE_EN);
  2244. }
  2245. if (i == 0) {
  2246. DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
  2247. "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
  2248. return false;
  2249. }
  2250. }
  2251. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2252. return true;
  2253. }
  2254. bool ath9k_hw_setpower(struct ath_hal *ah,
  2255. enum ath9k_power_mode mode)
  2256. {
  2257. struct ath_hal_5416 *ahp = AH5416(ah);
  2258. static const char *modes[] = {
  2259. "AWAKE",
  2260. "FULL-SLEEP",
  2261. "NETWORK SLEEP",
  2262. "UNDEFINED"
  2263. };
  2264. int status = true, setChip = true;
  2265. DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
  2266. modes[ahp->ah_powerMode], modes[mode],
  2267. setChip ? "set chip " : "");
  2268. switch (mode) {
  2269. case ATH9K_PM_AWAKE:
  2270. status = ath9k_hw_set_power_awake(ah, setChip);
  2271. break;
  2272. case ATH9K_PM_FULL_SLEEP:
  2273. ath9k_set_power_sleep(ah, setChip);
  2274. ahp->ah_chipFullSleep = true;
  2275. break;
  2276. case ATH9K_PM_NETWORK_SLEEP:
  2277. ath9k_set_power_network_sleep(ah, setChip);
  2278. break;
  2279. default:
  2280. DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
  2281. "Unknown power mode %u\n", mode);
  2282. return false;
  2283. }
  2284. ahp->ah_powerMode = mode;
  2285. return status;
  2286. }
  2287. void ath9k_hw_configpcipowersave(struct ath_hal *ah, int restore)
  2288. {
  2289. struct ath_hal_5416 *ahp = AH5416(ah);
  2290. u8 i;
  2291. if (ah->ah_isPciExpress != true)
  2292. return;
  2293. if (ah->ah_config.pcie_powersave_enable == 2)
  2294. return;
  2295. if (restore)
  2296. return;
  2297. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2298. for (i = 0; i < ahp->ah_iniPcieSerdes.ia_rows; i++) {
  2299. REG_WRITE(ah, INI_RA(&ahp->ah_iniPcieSerdes, i, 0),
  2300. INI_RA(&ahp->ah_iniPcieSerdes, i, 1));
  2301. }
  2302. udelay(1000);
  2303. } else if (AR_SREV_9280(ah) &&
  2304. (ah->ah_macRev == AR_SREV_REVISION_9280_10)) {
  2305. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
  2306. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2307. REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
  2308. REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
  2309. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
  2310. if (ah->ah_config.pcie_clock_req)
  2311. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
  2312. else
  2313. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
  2314. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2315. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2316. REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
  2317. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2318. udelay(1000);
  2319. } else {
  2320. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  2321. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2322. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  2323. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  2324. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  2325. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  2326. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2327. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2328. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  2329. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2330. }
  2331. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  2332. if (ah->ah_config.pcie_waen) {
  2333. REG_WRITE(ah, AR_WA, ah->ah_config.pcie_waen);
  2334. } else {
  2335. if (AR_SREV_9280(ah))
  2336. REG_WRITE(ah, AR_WA, 0x0040073f);
  2337. else
  2338. REG_WRITE(ah, AR_WA, 0x0000073f);
  2339. }
  2340. }
  2341. /**********************/
  2342. /* Interrupt Handling */
  2343. /**********************/
  2344. bool ath9k_hw_intrpend(struct ath_hal *ah)
  2345. {
  2346. u32 host_isr;
  2347. if (AR_SREV_9100(ah))
  2348. return true;
  2349. host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
  2350. if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
  2351. return true;
  2352. host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  2353. if ((host_isr & AR_INTR_SYNC_DEFAULT)
  2354. && (host_isr != AR_INTR_SPURIOUS))
  2355. return true;
  2356. return false;
  2357. }
  2358. bool ath9k_hw_getisr(struct ath_hal *ah, enum ath9k_int *masked)
  2359. {
  2360. u32 isr = 0;
  2361. u32 mask2 = 0;
  2362. struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2363. u32 sync_cause = 0;
  2364. bool fatal_int = false;
  2365. struct ath_hal_5416 *ahp = AH5416(ah);
  2366. if (!AR_SREV_9100(ah)) {
  2367. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  2368. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  2369. == AR_RTC_STATUS_ON) {
  2370. isr = REG_READ(ah, AR_ISR);
  2371. }
  2372. }
  2373. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
  2374. AR_INTR_SYNC_DEFAULT;
  2375. *masked = 0;
  2376. if (!isr && !sync_cause)
  2377. return false;
  2378. } else {
  2379. *masked = 0;
  2380. isr = REG_READ(ah, AR_ISR);
  2381. }
  2382. if (isr) {
  2383. if (isr & AR_ISR_BCNMISC) {
  2384. u32 isr2;
  2385. isr2 = REG_READ(ah, AR_ISR_S2);
  2386. if (isr2 & AR_ISR_S2_TIM)
  2387. mask2 |= ATH9K_INT_TIM;
  2388. if (isr2 & AR_ISR_S2_DTIM)
  2389. mask2 |= ATH9K_INT_DTIM;
  2390. if (isr2 & AR_ISR_S2_DTIMSYNC)
  2391. mask2 |= ATH9K_INT_DTIMSYNC;
  2392. if (isr2 & (AR_ISR_S2_CABEND))
  2393. mask2 |= ATH9K_INT_CABEND;
  2394. if (isr2 & AR_ISR_S2_GTT)
  2395. mask2 |= ATH9K_INT_GTT;
  2396. if (isr2 & AR_ISR_S2_CST)
  2397. mask2 |= ATH9K_INT_CST;
  2398. }
  2399. isr = REG_READ(ah, AR_ISR_RAC);
  2400. if (isr == 0xffffffff) {
  2401. *masked = 0;
  2402. return false;
  2403. }
  2404. *masked = isr & ATH9K_INT_COMMON;
  2405. if (ahp->ah_intrMitigation) {
  2406. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  2407. *masked |= ATH9K_INT_RX;
  2408. }
  2409. if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
  2410. *masked |= ATH9K_INT_RX;
  2411. if (isr &
  2412. (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
  2413. AR_ISR_TXEOL)) {
  2414. u32 s0_s, s1_s;
  2415. *masked |= ATH9K_INT_TX;
  2416. s0_s = REG_READ(ah, AR_ISR_S0_S);
  2417. ahp->ah_intrTxqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
  2418. ahp->ah_intrTxqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
  2419. s1_s = REG_READ(ah, AR_ISR_S1_S);
  2420. ahp->ah_intrTxqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
  2421. ahp->ah_intrTxqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
  2422. }
  2423. if (isr & AR_ISR_RXORN) {
  2424. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
  2425. "receive FIFO overrun interrupt\n");
  2426. }
  2427. if (!AR_SREV_9100(ah)) {
  2428. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2429. u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
  2430. if (isr5 & AR_ISR_S5_TIM_TIMER)
  2431. *masked |= ATH9K_INT_TIM_TIMER;
  2432. }
  2433. }
  2434. *masked |= mask2;
  2435. }
  2436. if (AR_SREV_9100(ah))
  2437. return true;
  2438. if (sync_cause) {
  2439. fatal_int =
  2440. (sync_cause &
  2441. (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
  2442. ? true : false;
  2443. if (fatal_int) {
  2444. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
  2445. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2446. "received PCI FATAL interrupt\n");
  2447. }
  2448. if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
  2449. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2450. "received PCI PERR interrupt\n");
  2451. }
  2452. }
  2453. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  2454. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
  2455. "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
  2456. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  2457. REG_WRITE(ah, AR_RC, 0);
  2458. *masked |= ATH9K_INT_FATAL;
  2459. }
  2460. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
  2461. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
  2462. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  2463. }
  2464. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  2465. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  2466. }
  2467. return true;
  2468. }
  2469. enum ath9k_int ath9k_hw_intrget(struct ath_hal *ah)
  2470. {
  2471. return AH5416(ah)->ah_maskReg;
  2472. }
  2473. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hal *ah, enum ath9k_int ints)
  2474. {
  2475. struct ath_hal_5416 *ahp = AH5416(ah);
  2476. u32 omask = ahp->ah_maskReg;
  2477. u32 mask, mask2;
  2478. struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2479. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
  2480. if (omask & ATH9K_INT_GLOBAL) {
  2481. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
  2482. REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
  2483. (void) REG_READ(ah, AR_IER);
  2484. if (!AR_SREV_9100(ah)) {
  2485. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
  2486. (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
  2487. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  2488. (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
  2489. }
  2490. }
  2491. mask = ints & ATH9K_INT_COMMON;
  2492. mask2 = 0;
  2493. if (ints & ATH9K_INT_TX) {
  2494. if (ahp->ah_txOkInterruptMask)
  2495. mask |= AR_IMR_TXOK;
  2496. if (ahp->ah_txDescInterruptMask)
  2497. mask |= AR_IMR_TXDESC;
  2498. if (ahp->ah_txErrInterruptMask)
  2499. mask |= AR_IMR_TXERR;
  2500. if (ahp->ah_txEolInterruptMask)
  2501. mask |= AR_IMR_TXEOL;
  2502. }
  2503. if (ints & ATH9K_INT_RX) {
  2504. mask |= AR_IMR_RXERR;
  2505. if (ahp->ah_intrMitigation)
  2506. mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
  2507. else
  2508. mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
  2509. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  2510. mask |= AR_IMR_GENTMR;
  2511. }
  2512. if (ints & (ATH9K_INT_BMISC)) {
  2513. mask |= AR_IMR_BCNMISC;
  2514. if (ints & ATH9K_INT_TIM)
  2515. mask2 |= AR_IMR_S2_TIM;
  2516. if (ints & ATH9K_INT_DTIM)
  2517. mask2 |= AR_IMR_S2_DTIM;
  2518. if (ints & ATH9K_INT_DTIMSYNC)
  2519. mask2 |= AR_IMR_S2_DTIMSYNC;
  2520. if (ints & ATH9K_INT_CABEND)
  2521. mask2 |= (AR_IMR_S2_CABEND);
  2522. }
  2523. if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
  2524. mask |= AR_IMR_BCNMISC;
  2525. if (ints & ATH9K_INT_GTT)
  2526. mask2 |= AR_IMR_S2_GTT;
  2527. if (ints & ATH9K_INT_CST)
  2528. mask2 |= AR_IMR_S2_CST;
  2529. }
  2530. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
  2531. REG_WRITE(ah, AR_IMR, mask);
  2532. mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
  2533. AR_IMR_S2_DTIM |
  2534. AR_IMR_S2_DTIMSYNC |
  2535. AR_IMR_S2_CABEND |
  2536. AR_IMR_S2_CABTO |
  2537. AR_IMR_S2_TSFOOR |
  2538. AR_IMR_S2_GTT | AR_IMR_S2_CST);
  2539. REG_WRITE(ah, AR_IMR_S2, mask | mask2);
  2540. ahp->ah_maskReg = ints;
  2541. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2542. if (ints & ATH9K_INT_TIM_TIMER)
  2543. REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2544. else
  2545. REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2546. }
  2547. if (ints & ATH9K_INT_GLOBAL) {
  2548. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
  2549. REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
  2550. if (!AR_SREV_9100(ah)) {
  2551. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
  2552. AR_INTR_MAC_IRQ);
  2553. REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
  2554. REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
  2555. AR_INTR_SYNC_DEFAULT);
  2556. REG_WRITE(ah, AR_INTR_SYNC_MASK,
  2557. AR_INTR_SYNC_DEFAULT);
  2558. }
  2559. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
  2560. REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
  2561. }
  2562. return omask;
  2563. }
  2564. /*******************/
  2565. /* Beacon Handling */
  2566. /*******************/
  2567. void ath9k_hw_beaconinit(struct ath_hal *ah, u32 next_beacon, u32 beacon_period)
  2568. {
  2569. struct ath_hal_5416 *ahp = AH5416(ah);
  2570. int flags = 0;
  2571. ahp->ah_beaconInterval = beacon_period;
  2572. switch (ah->ah_opmode) {
  2573. case NL80211_IFTYPE_STATION:
  2574. case NL80211_IFTYPE_MONITOR:
  2575. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2576. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
  2577. REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
  2578. flags |= AR_TBTT_TIMER_EN;
  2579. break;
  2580. case NL80211_IFTYPE_ADHOC:
  2581. REG_SET_BIT(ah, AR_TXCFG,
  2582. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  2583. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  2584. TU_TO_USEC(next_beacon +
  2585. (ahp->ah_atimWindow ? ahp->
  2586. ah_atimWindow : 1)));
  2587. flags |= AR_NDP_TIMER_EN;
  2588. case NL80211_IFTYPE_AP:
  2589. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2590. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  2591. TU_TO_USEC(next_beacon -
  2592. ah->ah_config.
  2593. dma_beacon_response_time));
  2594. REG_WRITE(ah, AR_NEXT_SWBA,
  2595. TU_TO_USEC(next_beacon -
  2596. ah->ah_config.
  2597. sw_beacon_response_time));
  2598. flags |=
  2599. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  2600. break;
  2601. default:
  2602. DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
  2603. "%s: unsupported opmode: %d\n",
  2604. __func__, ah->ah_opmode);
  2605. return;
  2606. break;
  2607. }
  2608. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2609. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2610. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  2611. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  2612. beacon_period &= ~ATH9K_BEACON_ENA;
  2613. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  2614. beacon_period &= ~ATH9K_BEACON_RESET_TSF;
  2615. ath9k_hw_reset_tsf(ah);
  2616. }
  2617. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  2618. }
  2619. void ath9k_hw_set_sta_beacon_timers(struct ath_hal *ah,
  2620. const struct ath9k_beacon_state *bs)
  2621. {
  2622. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  2623. struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2624. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  2625. REG_WRITE(ah, AR_BEACON_PERIOD,
  2626. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2627. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  2628. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2629. REG_RMW_FIELD(ah, AR_RSSI_THR,
  2630. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  2631. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  2632. if (bs->bs_sleepduration > beaconintval)
  2633. beaconintval = bs->bs_sleepduration;
  2634. dtimperiod = bs->bs_dtimperiod;
  2635. if (bs->bs_sleepduration > dtimperiod)
  2636. dtimperiod = bs->bs_sleepduration;
  2637. if (beaconintval == dtimperiod)
  2638. nextTbtt = bs->bs_nextdtim;
  2639. else
  2640. nextTbtt = bs->bs_nexttbtt;
  2641. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  2642. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  2643. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  2644. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  2645. REG_WRITE(ah, AR_NEXT_DTIM,
  2646. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  2647. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  2648. REG_WRITE(ah, AR_SLEEP1,
  2649. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  2650. | AR_SLEEP1_ASSUME_DTIM);
  2651. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  2652. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  2653. else
  2654. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  2655. REG_WRITE(ah, AR_SLEEP2,
  2656. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  2657. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  2658. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  2659. REG_SET_BIT(ah, AR_TIMER_MODE,
  2660. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  2661. AR_DTIM_TIMER_EN);
  2662. }
  2663. /*******************/
  2664. /* HW Capabilities */
  2665. /*******************/
  2666. bool ath9k_hw_fill_cap_info(struct ath_hal *ah)
  2667. {
  2668. struct ath_hal_5416 *ahp = AH5416(ah);
  2669. struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2670. u16 capField = 0, eeval;
  2671. eeval = ath9k_hw_get_eeprom(ah, EEP_REG_0);
  2672. ah->ah_currentRD = eeval;
  2673. eeval = ath9k_hw_get_eeprom(ah, EEP_REG_1);
  2674. ah->ah_currentRDExt = eeval;
  2675. capField = ath9k_hw_get_eeprom(ah, EEP_OP_CAP);
  2676. if (ah->ah_opmode != NL80211_IFTYPE_AP &&
  2677. ah->ah_subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  2678. if (ah->ah_currentRD == 0x64 || ah->ah_currentRD == 0x65)
  2679. ah->ah_currentRD += 5;
  2680. else if (ah->ah_currentRD == 0x41)
  2681. ah->ah_currentRD = 0x43;
  2682. DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
  2683. "regdomain mapped to 0x%x\n", ah->ah_currentRD);
  2684. }
  2685. eeval = ath9k_hw_get_eeprom(ah, EEP_OP_MODE);
  2686. bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
  2687. if (eeval & AR5416_OPFLAGS_11A) {
  2688. set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
  2689. if (ah->ah_config.ht_enable) {
  2690. if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
  2691. set_bit(ATH9K_MODE_11NA_HT20,
  2692. pCap->wireless_modes);
  2693. if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
  2694. set_bit(ATH9K_MODE_11NA_HT40PLUS,
  2695. pCap->wireless_modes);
  2696. set_bit(ATH9K_MODE_11NA_HT40MINUS,
  2697. pCap->wireless_modes);
  2698. }
  2699. }
  2700. }
  2701. if (eeval & AR5416_OPFLAGS_11G) {
  2702. set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
  2703. set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
  2704. if (ah->ah_config.ht_enable) {
  2705. if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
  2706. set_bit(ATH9K_MODE_11NG_HT20,
  2707. pCap->wireless_modes);
  2708. if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
  2709. set_bit(ATH9K_MODE_11NG_HT40PLUS,
  2710. pCap->wireless_modes);
  2711. set_bit(ATH9K_MODE_11NG_HT40MINUS,
  2712. pCap->wireless_modes);
  2713. }
  2714. }
  2715. }
  2716. pCap->tx_chainmask = ath9k_hw_get_eeprom(ah, EEP_TX_MASK);
  2717. if ((ah->ah_isPciExpress)
  2718. || (eeval & AR5416_OPFLAGS_11A)) {
  2719. pCap->rx_chainmask =
  2720. ath9k_hw_get_eeprom(ah, EEP_RX_MASK);
  2721. } else {
  2722. pCap->rx_chainmask =
  2723. (ath9k_hw_gpio_get(ah, 0)) ? 0x5 : 0x7;
  2724. }
  2725. if (!(AR_SREV_9280(ah) && (ah->ah_macRev == 0)))
  2726. ahp->ah_miscMode |= AR_PCU_MIC_NEW_LOC_ENA;
  2727. pCap->low_2ghz_chan = 2312;
  2728. pCap->high_2ghz_chan = 2732;
  2729. pCap->low_5ghz_chan = 4920;
  2730. pCap->high_5ghz_chan = 6100;
  2731. pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
  2732. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
  2733. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
  2734. pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
  2735. pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
  2736. pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
  2737. pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
  2738. if (ah->ah_config.ht_enable)
  2739. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  2740. else
  2741. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  2742. pCap->hw_caps |= ATH9K_HW_CAP_GTT;
  2743. pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
  2744. pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
  2745. pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
  2746. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  2747. pCap->total_queues =
  2748. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  2749. else
  2750. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  2751. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  2752. pCap->keycache_size =
  2753. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  2754. else
  2755. pCap->keycache_size = AR_KEYTABLE_SIZE;
  2756. pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
  2757. pCap->num_mr_retries = 4;
  2758. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  2759. if (AR_SREV_9280_10_OR_LATER(ah))
  2760. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2761. else
  2762. pCap->num_gpio_pins = AR_NUM_GPIO;
  2763. if (AR_SREV_9280_10_OR_LATER(ah)) {
  2764. pCap->hw_caps |= ATH9K_HW_CAP_WOW;
  2765. pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
  2766. } else {
  2767. pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
  2768. pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
  2769. }
  2770. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  2771. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  2772. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2773. } else {
  2774. pCap->rts_aggr_limit = (8 * 1024);
  2775. }
  2776. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  2777. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  2778. ah->ah_rfsilent = ath9k_hw_get_eeprom(ah, EEP_RF_SILENT);
  2779. if (ah->ah_rfsilent & EEP_RFSILENT_ENABLED) {
  2780. ah->ah_rfkill_gpio =
  2781. MS(ah->ah_rfsilent, EEP_RFSILENT_GPIO_SEL);
  2782. ah->ah_rfkill_polarity =
  2783. MS(ah->ah_rfsilent, EEP_RFSILENT_POLARITY);
  2784. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2785. }
  2786. #endif
  2787. if ((ah->ah_macVersion == AR_SREV_VERSION_5416_PCI) ||
  2788. (ah->ah_macVersion == AR_SREV_VERSION_5416_PCIE) ||
  2789. (ah->ah_macVersion == AR_SREV_VERSION_9160) ||
  2790. (ah->ah_macVersion == AR_SREV_VERSION_9100) ||
  2791. (ah->ah_macVersion == AR_SREV_VERSION_9280))
  2792. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2793. else
  2794. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  2795. if (AR_SREV_9280(ah))
  2796. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2797. else
  2798. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2799. if (ah->ah_currentRDExt & (1 << REG_EXT_JAPAN_MIDBAND)) {
  2800. pCap->reg_cap =
  2801. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2802. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  2803. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  2804. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  2805. } else {
  2806. pCap->reg_cap =
  2807. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2808. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  2809. }
  2810. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  2811. pCap->num_antcfg_5ghz =
  2812. ath9k_hw_get_num_ant_config(ah, IEEE80211_BAND_5GHZ);
  2813. pCap->num_antcfg_2ghz =
  2814. ath9k_hw_get_num_ant_config(ah, IEEE80211_BAND_2GHZ);
  2815. return true;
  2816. }
  2817. bool ath9k_hw_getcapability(struct ath_hal *ah, enum ath9k_capability_type type,
  2818. u32 capability, u32 *result)
  2819. {
  2820. struct ath_hal_5416 *ahp = AH5416(ah);
  2821. const struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  2822. switch (type) {
  2823. case ATH9K_CAP_CIPHER:
  2824. switch (capability) {
  2825. case ATH9K_CIPHER_AES_CCM:
  2826. case ATH9K_CIPHER_AES_OCB:
  2827. case ATH9K_CIPHER_TKIP:
  2828. case ATH9K_CIPHER_WEP:
  2829. case ATH9K_CIPHER_MIC:
  2830. case ATH9K_CIPHER_CLR:
  2831. return true;
  2832. default:
  2833. return false;
  2834. }
  2835. case ATH9K_CAP_TKIP_MIC:
  2836. switch (capability) {
  2837. case 0:
  2838. return true;
  2839. case 1:
  2840. return (ahp->ah_staId1Defaults &
  2841. AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
  2842. false;
  2843. }
  2844. case ATH9K_CAP_TKIP_SPLIT:
  2845. return (ahp->ah_miscMode & AR_PCU_MIC_NEW_LOC_ENA) ?
  2846. false : true;
  2847. case ATH9K_CAP_WME_TKIPMIC:
  2848. return 0;
  2849. case ATH9K_CAP_PHYCOUNTERS:
  2850. return ahp->ah_hasHwPhyCounters ? 0 : -ENXIO;
  2851. case ATH9K_CAP_DIVERSITY:
  2852. return (REG_READ(ah, AR_PHY_CCK_DETECT) &
  2853. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
  2854. true : false;
  2855. case ATH9K_CAP_PHYDIAG:
  2856. return true;
  2857. case ATH9K_CAP_MCAST_KEYSRCH:
  2858. switch (capability) {
  2859. case 0:
  2860. return true;
  2861. case 1:
  2862. if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
  2863. return false;
  2864. } else {
  2865. return (ahp->ah_staId1Defaults &
  2866. AR_STA_ID1_MCAST_KSRCH) ? true :
  2867. false;
  2868. }
  2869. }
  2870. return false;
  2871. case ATH9K_CAP_TSF_ADJUST:
  2872. return (ahp->ah_miscMode & AR_PCU_TX_ADD_TSF) ?
  2873. true : false;
  2874. case ATH9K_CAP_RFSILENT:
  2875. if (capability == 3)
  2876. return false;
  2877. case ATH9K_CAP_ANT_CFG_2GHZ:
  2878. *result = pCap->num_antcfg_2ghz;
  2879. return true;
  2880. case ATH9K_CAP_ANT_CFG_5GHZ:
  2881. *result = pCap->num_antcfg_5ghz;
  2882. return true;
  2883. case ATH9K_CAP_TXPOW:
  2884. switch (capability) {
  2885. case 0:
  2886. return 0;
  2887. case 1:
  2888. *result = ah->ah_powerLimit;
  2889. return 0;
  2890. case 2:
  2891. *result = ah->ah_maxPowerLevel;
  2892. return 0;
  2893. case 3:
  2894. *result = ah->ah_tpScale;
  2895. return 0;
  2896. }
  2897. return false;
  2898. default:
  2899. return false;
  2900. }
  2901. }
  2902. bool ath9k_hw_setcapability(struct ath_hal *ah, enum ath9k_capability_type type,
  2903. u32 capability, u32 setting, int *status)
  2904. {
  2905. struct ath_hal_5416 *ahp = AH5416(ah);
  2906. u32 v;
  2907. switch (type) {
  2908. case ATH9K_CAP_TKIP_MIC:
  2909. if (setting)
  2910. ahp->ah_staId1Defaults |=
  2911. AR_STA_ID1_CRPT_MIC_ENABLE;
  2912. else
  2913. ahp->ah_staId1Defaults &=
  2914. ~AR_STA_ID1_CRPT_MIC_ENABLE;
  2915. return true;
  2916. case ATH9K_CAP_DIVERSITY:
  2917. v = REG_READ(ah, AR_PHY_CCK_DETECT);
  2918. if (setting)
  2919. v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2920. else
  2921. v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2922. REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
  2923. return true;
  2924. case ATH9K_CAP_MCAST_KEYSRCH:
  2925. if (setting)
  2926. ahp->ah_staId1Defaults |= AR_STA_ID1_MCAST_KSRCH;
  2927. else
  2928. ahp->ah_staId1Defaults &= ~AR_STA_ID1_MCAST_KSRCH;
  2929. return true;
  2930. case ATH9K_CAP_TSF_ADJUST:
  2931. if (setting)
  2932. ahp->ah_miscMode |= AR_PCU_TX_ADD_TSF;
  2933. else
  2934. ahp->ah_miscMode &= ~AR_PCU_TX_ADD_TSF;
  2935. return true;
  2936. default:
  2937. return false;
  2938. }
  2939. }
  2940. /****************************/
  2941. /* GPIO / RFKILL / Antennae */
  2942. /****************************/
  2943. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hal *ah,
  2944. u32 gpio, u32 type)
  2945. {
  2946. int addr;
  2947. u32 gpio_shift, tmp;
  2948. if (gpio > 11)
  2949. addr = AR_GPIO_OUTPUT_MUX3;
  2950. else if (gpio > 5)
  2951. addr = AR_GPIO_OUTPUT_MUX2;
  2952. else
  2953. addr = AR_GPIO_OUTPUT_MUX1;
  2954. gpio_shift = (gpio % 6) * 5;
  2955. if (AR_SREV_9280_20_OR_LATER(ah)
  2956. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2957. REG_RMW(ah, addr, (type << gpio_shift),
  2958. (0x1f << gpio_shift));
  2959. } else {
  2960. tmp = REG_READ(ah, addr);
  2961. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2962. tmp &= ~(0x1f << gpio_shift);
  2963. tmp |= (type << gpio_shift);
  2964. REG_WRITE(ah, addr, tmp);
  2965. }
  2966. }
  2967. void ath9k_hw_cfg_gpio_input(struct ath_hal *ah, u32 gpio)
  2968. {
  2969. u32 gpio_shift;
  2970. ASSERT(gpio < ah->ah_caps.num_gpio_pins);
  2971. gpio_shift = gpio << 1;
  2972. REG_RMW(ah,
  2973. AR_GPIO_OE_OUT,
  2974. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  2975. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2976. }
  2977. u32 ath9k_hw_gpio_get(struct ath_hal *ah, u32 gpio)
  2978. {
  2979. if (gpio >= ah->ah_caps.num_gpio_pins)
  2980. return 0xffffffff;
  2981. if (AR_SREV_9280_10_OR_LATER(ah)) {
  2982. return (MS
  2983. (REG_READ(ah, AR_GPIO_IN_OUT),
  2984. AR928X_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) != 0;
  2985. } else {
  2986. return (MS(REG_READ(ah, AR_GPIO_IN_OUT), AR_GPIO_IN_VAL) &
  2987. AR_GPIO_BIT(gpio)) != 0;
  2988. }
  2989. }
  2990. void ath9k_hw_cfg_output(struct ath_hal *ah, u32 gpio,
  2991. u32 ah_signal_type)
  2992. {
  2993. u32 gpio_shift;
  2994. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  2995. gpio_shift = 2 * gpio;
  2996. REG_RMW(ah,
  2997. AR_GPIO_OE_OUT,
  2998. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  2999. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  3000. }
  3001. void ath9k_hw_set_gpio(struct ath_hal *ah, u32 gpio, u32 val)
  3002. {
  3003. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  3004. AR_GPIO_BIT(gpio));
  3005. }
  3006. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  3007. void ath9k_enable_rfkill(struct ath_hal *ah)
  3008. {
  3009. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  3010. AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
  3011. REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
  3012. AR_GPIO_INPUT_MUX2_RFSILENT);
  3013. ath9k_hw_cfg_gpio_input(ah, ah->ah_rfkill_gpio);
  3014. REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
  3015. }
  3016. #endif
  3017. int ath9k_hw_select_antconfig(struct ath_hal *ah, u32 cfg)
  3018. {
  3019. struct ath9k_channel *chan = ah->ah_curchan;
  3020. const struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
  3021. u16 ant_config;
  3022. u32 halNumAntConfig;
  3023. halNumAntConfig = IS_CHAN_2GHZ(chan) ?
  3024. pCap->num_antcfg_2ghz : pCap->num_antcfg_5ghz;
  3025. if (cfg < halNumAntConfig) {
  3026. if (!ath9k_hw_get_eeprom_antenna_cfg(ah, chan,
  3027. cfg, &ant_config)) {
  3028. REG_WRITE(ah, AR_PHY_SWITCH_COM, ant_config);
  3029. return 0;
  3030. }
  3031. }
  3032. return -EINVAL;
  3033. }
  3034. u32 ath9k_hw_getdefantenna(struct ath_hal *ah)
  3035. {
  3036. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  3037. }
  3038. void ath9k_hw_setantenna(struct ath_hal *ah, u32 antenna)
  3039. {
  3040. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  3041. }
  3042. bool ath9k_hw_setantennaswitch(struct ath_hal *ah,
  3043. enum ath9k_ant_setting settings,
  3044. struct ath9k_channel *chan,
  3045. u8 *tx_chainmask,
  3046. u8 *rx_chainmask,
  3047. u8 *antenna_cfgd)
  3048. {
  3049. struct ath_hal_5416 *ahp = AH5416(ah);
  3050. static u8 tx_chainmask_cfg, rx_chainmask_cfg;
  3051. if (AR_SREV_9280(ah)) {
  3052. if (!tx_chainmask_cfg) {
  3053. tx_chainmask_cfg = *tx_chainmask;
  3054. rx_chainmask_cfg = *rx_chainmask;
  3055. }
  3056. switch (settings) {
  3057. case ATH9K_ANT_FIXED_A:
  3058. *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
  3059. *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
  3060. *antenna_cfgd = true;
  3061. break;
  3062. case ATH9K_ANT_FIXED_B:
  3063. if (ah->ah_caps.tx_chainmask >
  3064. ATH9K_ANTENNA1_CHAINMASK) {
  3065. *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
  3066. }
  3067. *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
  3068. *antenna_cfgd = true;
  3069. break;
  3070. case ATH9K_ANT_VARIABLE:
  3071. *tx_chainmask = tx_chainmask_cfg;
  3072. *rx_chainmask = rx_chainmask_cfg;
  3073. *antenna_cfgd = true;
  3074. break;
  3075. default:
  3076. break;
  3077. }
  3078. } else {
  3079. ahp->ah_diversityControl = settings;
  3080. }
  3081. return true;
  3082. }
  3083. /*********************/
  3084. /* General Operation */
  3085. /*********************/
  3086. u32 ath9k_hw_getrxfilter(struct ath_hal *ah)
  3087. {
  3088. u32 bits = REG_READ(ah, AR_RX_FILTER);
  3089. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  3090. if (phybits & AR_PHY_ERR_RADAR)
  3091. bits |= ATH9K_RX_FILTER_PHYRADAR;
  3092. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  3093. bits |= ATH9K_RX_FILTER_PHYERR;
  3094. return bits;
  3095. }
  3096. void ath9k_hw_setrxfilter(struct ath_hal *ah, u32 bits)
  3097. {
  3098. u32 phybits;
  3099. REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
  3100. phybits = 0;
  3101. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  3102. phybits |= AR_PHY_ERR_RADAR;
  3103. if (bits & ATH9K_RX_FILTER_PHYERR)
  3104. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  3105. REG_WRITE(ah, AR_PHY_ERR, phybits);
  3106. if (phybits)
  3107. REG_WRITE(ah, AR_RXCFG,
  3108. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  3109. else
  3110. REG_WRITE(ah, AR_RXCFG,
  3111. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  3112. }
  3113. bool ath9k_hw_phy_disable(struct ath_hal *ah)
  3114. {
  3115. return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
  3116. }
  3117. bool ath9k_hw_disable(struct ath_hal *ah)
  3118. {
  3119. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  3120. return false;
  3121. return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
  3122. }
  3123. bool ath9k_hw_set_txpowerlimit(struct ath_hal *ah, u32 limit)
  3124. {
  3125. struct ath9k_channel *chan = ah->ah_curchan;
  3126. ah->ah_powerLimit = min(limit, (u32) MAX_RATE_POWER);
  3127. if (ath9k_hw_set_txpower(ah, chan,
  3128. ath9k_regd_get_ctl(ah, chan),
  3129. ath9k_regd_get_antenna_allowed(ah, chan),
  3130. chan->maxRegTxPower * 2,
  3131. min((u32) MAX_RATE_POWER,
  3132. (u32) ah->ah_powerLimit)) != 0)
  3133. return false;
  3134. return true;
  3135. }
  3136. void ath9k_hw_getmac(struct ath_hal *ah, u8 *mac)
  3137. {
  3138. struct ath_hal_5416 *ahp = AH5416(ah);
  3139. memcpy(mac, ahp->ah_macaddr, ETH_ALEN);
  3140. }
  3141. bool ath9k_hw_setmac(struct ath_hal *ah, const u8 *mac)
  3142. {
  3143. struct ath_hal_5416 *ahp = AH5416(ah);
  3144. memcpy(ahp->ah_macaddr, mac, ETH_ALEN);
  3145. return true;
  3146. }
  3147. void ath9k_hw_setopmode(struct ath_hal *ah)
  3148. {
  3149. ath9k_hw_set_operating_mode(ah, ah->ah_opmode);
  3150. }
  3151. void ath9k_hw_setmcastfilter(struct ath_hal *ah, u32 filter0, u32 filter1)
  3152. {
  3153. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  3154. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  3155. }
  3156. void ath9k_hw_getbssidmask(struct ath_hal *ah, u8 *mask)
  3157. {
  3158. struct ath_hal_5416 *ahp = AH5416(ah);
  3159. memcpy(mask, ahp->ah_bssidmask, ETH_ALEN);
  3160. }
  3161. bool ath9k_hw_setbssidmask(struct ath_hal *ah, const u8 *mask)
  3162. {
  3163. struct ath_hal_5416 *ahp = AH5416(ah);
  3164. memcpy(ahp->ah_bssidmask, mask, ETH_ALEN);
  3165. REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(ahp->ah_bssidmask));
  3166. REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(ahp->ah_bssidmask + 4));
  3167. return true;
  3168. }
  3169. void ath9k_hw_write_associd(struct ath_hal *ah, const u8 *bssid, u16 assocId)
  3170. {
  3171. struct ath_hal_5416 *ahp = AH5416(ah);
  3172. memcpy(ahp->ah_bssid, bssid, ETH_ALEN);
  3173. ahp->ah_assocId = assocId;
  3174. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(ahp->ah_bssid));
  3175. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(ahp->ah_bssid + 4) |
  3176. ((assocId & 0x3fff) << AR_BSS_ID1_AID_S));
  3177. }
  3178. u64 ath9k_hw_gettsf64(struct ath_hal *ah)
  3179. {
  3180. u64 tsf;
  3181. tsf = REG_READ(ah, AR_TSF_U32);
  3182. tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
  3183. return tsf;
  3184. }
  3185. void ath9k_hw_reset_tsf(struct ath_hal *ah)
  3186. {
  3187. int count;
  3188. count = 0;
  3189. while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
  3190. count++;
  3191. if (count > 10) {
  3192. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  3193. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  3194. break;
  3195. }
  3196. udelay(10);
  3197. }
  3198. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  3199. }
  3200. bool ath9k_hw_set_tsfadjust(struct ath_hal *ah, u32 setting)
  3201. {
  3202. struct ath_hal_5416 *ahp = AH5416(ah);
  3203. if (setting)
  3204. ahp->ah_miscMode |= AR_PCU_TX_ADD_TSF;
  3205. else
  3206. ahp->ah_miscMode &= ~AR_PCU_TX_ADD_TSF;
  3207. return true;
  3208. }
  3209. bool ath9k_hw_setslottime(struct ath_hal *ah, u32 us)
  3210. {
  3211. struct ath_hal_5416 *ahp = AH5416(ah);
  3212. if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
  3213. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
  3214. ahp->ah_slottime = (u32) -1;
  3215. return false;
  3216. } else {
  3217. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
  3218. ahp->ah_slottime = us;
  3219. return true;
  3220. }
  3221. }
  3222. void ath9k_hw_set11nmac2040(struct ath_hal *ah, enum ath9k_ht_macmode mode)
  3223. {
  3224. u32 macmode;
  3225. if (mode == ATH9K_HT_MACMODE_2040 &&
  3226. !ah->ah_config.cwm_ignore_extcca)
  3227. macmode = AR_2040_JOINED_RX_CLEAR;
  3228. else
  3229. macmode = 0;
  3230. REG_WRITE(ah, AR_2040_MODE, macmode);
  3231. }