entry64.S 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2010
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/linkage.h>
  12. #include <linux/init.h>
  13. #include <asm/cache.h>
  14. #include <asm/errno.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/unistd.h>
  19. #include <asm/page.h>
  20. /*
  21. * Stack layout for the system_call stack entry.
  22. * The first few entries are identical to the user_regs_struct.
  23. */
  24. SP_PTREGS = STACK_FRAME_OVERHEAD
  25. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  26. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  27. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  28. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  29. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  30. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  31. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  32. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  33. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  34. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  35. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  36. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  37. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  38. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  39. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  40. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  41. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  42. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  43. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  44. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  45. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  46. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  47. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  48. STACK_SIZE = 1 << STACK_SHIFT
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. _TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | \
  54. _TIF_SECCOMP>>8 | _TIF_SYSCALL_TRACEPOINT>>8)
  55. #define BASED(name) name-system_call(%r13)
  56. .macro HANDLE_SIE_INTERCEPT
  57. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  58. lg %r3,__LC_SIE_HOOK
  59. ltgr %r3,%r3
  60. jz 0f
  61. basr %r14,%r3
  62. 0:
  63. #endif
  64. .endm
  65. #ifdef CONFIG_TRACE_IRQFLAGS
  66. .macro TRACE_IRQS_ON
  67. basr %r2,%r0
  68. brasl %r14,trace_hardirqs_on_caller
  69. .endm
  70. .macro TRACE_IRQS_OFF
  71. basr %r2,%r0
  72. brasl %r14,trace_hardirqs_off_caller
  73. .endm
  74. #else
  75. #define TRACE_IRQS_ON
  76. #define TRACE_IRQS_OFF
  77. #endif
  78. #ifdef CONFIG_LOCKDEP
  79. .macro LOCKDEP_SYS_EXIT
  80. tm SP_PSW+1(%r15),0x01 # returning to user ?
  81. jz 0f
  82. brasl %r14,lockdep_sys_exit
  83. 0:
  84. .endm
  85. #else
  86. #define LOCKDEP_SYS_EXIT
  87. #endif
  88. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  89. lg %r10,\lc_from
  90. slg %r10,\lc_to
  91. alg %r10,\lc_sum
  92. stg %r10,\lc_sum
  93. .endm
  94. /*
  95. * Register usage in interrupt handlers:
  96. * R9 - pointer to current task structure
  97. * R13 - pointer to literal pool
  98. * R14 - return register for function calls
  99. * R15 - kernel stack pointer
  100. */
  101. .macro SAVE_ALL_SVC psworg,savearea
  102. stmg %r11,%r15,\savearea
  103. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  104. aghi %r15,-SP_SIZE # make room for registers & psw
  105. lg %r11,__LC_LAST_BREAK
  106. .endm
  107. .macro SAVE_ALL_PGM psworg,savearea
  108. stmg %r11,%r15,\savearea
  109. tm \psworg+1,0x01 # test problem state bit
  110. #ifdef CONFIG_CHECK_STACK
  111. jnz 1f
  112. tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  113. jnz 2f
  114. la %r12,\psworg
  115. j stack_overflow
  116. #else
  117. jz 2f
  118. #endif
  119. 1: lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  120. 2: aghi %r15,-SP_SIZE # make room for registers & psw
  121. larl %r13,system_call
  122. lg %r11,__LC_LAST_BREAK
  123. .endm
  124. .macro SAVE_ALL_ASYNC psworg,savearea
  125. stmg %r11,%r15,\savearea
  126. larl %r13,system_call
  127. lg %r11,__LC_LAST_BREAK
  128. la %r12,\psworg
  129. tm \psworg+1,0x01 # test problem state bit
  130. jnz 1f # from user -> load kernel stack
  131. clc \psworg+8(8),BASED(.Lcritical_end)
  132. jhe 0f
  133. clc \psworg+8(8),BASED(.Lcritical_start)
  134. jl 0f
  135. brasl %r14,cleanup_critical
  136. tm 1(%r12),0x01 # retest problem state after cleanup
  137. jnz 1f
  138. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  139. slgr %r14,%r15
  140. srag %r14,%r14,STACK_SHIFT
  141. #ifdef CONFIG_CHECK_STACK
  142. jnz 1f
  143. tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  144. jnz 2f
  145. j stack_overflow
  146. #else
  147. jz 2f
  148. #endif
  149. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  150. 2: aghi %r15,-SP_SIZE # make room for registers & psw
  151. .endm
  152. .macro CREATE_STACK_FRAME savearea
  153. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  154. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  155. mvc SP_R11(40,%r15),\savearea # move %r11-%r15 to stack
  156. stmg %r0,%r10,SP_R0(%r15) # store gprs %r0-%r10 to kernel stack
  157. .endm
  158. .macro RESTORE_ALL psworg,sync
  159. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  160. .if !\sync
  161. ni \psworg+1,0xfd # clear wait state bit
  162. .endif
  163. lg %r14,__LC_VDSO_PER_CPU
  164. lmg %r0,%r13,SP_R0(%r15) # load gprs 0-13 of user
  165. stpt __LC_EXIT_TIMER
  166. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  167. lmg %r14,%r15,SP_R14(%r15) # load grps 14-15 of user
  168. lpswe \psworg # back to caller
  169. .endm
  170. .macro LAST_BREAK
  171. srag %r10,%r11,23
  172. jz 0f
  173. stg %r11,__TI_last_break(%r12)
  174. 0:
  175. .endm
  176. .macro REENABLE_IRQS
  177. mvc __SF_EMPTY(1,%r15),SP_PSW(%r15)
  178. ni __SF_EMPTY(%r15),0xbf
  179. ssm __SF_EMPTY(%r15)
  180. .endm
  181. /*
  182. * Scheduler resume function, called by switch_to
  183. * gpr2 = (task_struct *) prev
  184. * gpr3 = (task_struct *) next
  185. * Returns:
  186. * gpr2 = prev
  187. */
  188. .globl __switch_to
  189. __switch_to:
  190. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  191. jz __switch_to_noper # if not we're fine
  192. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  193. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  194. je __switch_to_noper # we got away without bashing TLB's
  195. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  196. __switch_to_noper:
  197. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  198. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  199. jz __switch_to_no_mcck
  200. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  201. lg %r4,__THREAD_info(%r3) # get thread_info of next
  202. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  203. __switch_to_no_mcck:
  204. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  205. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  206. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  207. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  208. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  209. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  210. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  211. stg %r3,__LC_THREAD_INFO
  212. aghi %r3,STACK_SIZE
  213. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  214. br %r14
  215. __critical_start:
  216. /*
  217. * SVC interrupt handler routine. System calls are synchronous events and
  218. * are executed with interrupts enabled.
  219. */
  220. .globl system_call
  221. system_call:
  222. stpt __LC_SYNC_ENTER_TIMER
  223. sysc_saveall:
  224. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  225. CREATE_STACK_FRAME __LC_SAVE_AREA
  226. mvc SP_PSW(16,%r15),__LC_SVC_OLD_PSW
  227. mvc SP_ILC(4,%r15),__LC_SVC_ILC
  228. stg %r7,SP_ARGS(%r15)
  229. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  230. sysc_vtime:
  231. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  232. sysc_stime:
  233. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  234. sysc_update:
  235. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  236. LAST_BREAK
  237. sysc_do_svc:
  238. llgh %r7,SP_SVCNR(%r15)
  239. slag %r7,%r7,2 # shift and test for svc 0
  240. jnz sysc_nr_ok
  241. # svc 0: system call number in %r1
  242. llgfr %r1,%r1 # clear high word in r1
  243. cghi %r1,NR_syscalls
  244. jnl sysc_nr_ok
  245. sth %r1,SP_SVCNR(%r15)
  246. slag %r7,%r1,2 # shift and test for svc 0
  247. sysc_nr_ok:
  248. larl %r10,sys_call_table
  249. #ifdef CONFIG_COMPAT
  250. tm __TI_flags+5(%r12),(_TIF_31BIT>>16) # running in 31 bit mode ?
  251. jno sysc_noemu
  252. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  253. sysc_noemu:
  254. #endif
  255. tm __TI_flags+6(%r12),_TIF_SYSCALL
  256. lgf %r8,0(%r7,%r10) # load address of system call routine
  257. jnz sysc_tracesys
  258. basr %r14,%r8 # call sys_xxxx
  259. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  260. sysc_return:
  261. LOCKDEP_SYS_EXIT
  262. sysc_tif:
  263. tm __TI_flags+7(%r12),_TIF_WORK_SVC
  264. jnz sysc_work # there is work to do (signals etc.)
  265. sysc_restore:
  266. RESTORE_ALL __LC_RETURN_PSW,1
  267. sysc_done:
  268. #
  269. # There is work to do, but first we need to check if we return to userspace.
  270. #
  271. sysc_work:
  272. tm SP_PSW+1(%r15),0x01 # returning to user ?
  273. jno sysc_restore
  274. #
  275. # One of the work bits is on. Find out which one.
  276. #
  277. sysc_work_tif:
  278. tm __TI_flags+7(%r12),_TIF_MCCK_PENDING
  279. jo sysc_mcck_pending
  280. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  281. jo sysc_reschedule
  282. tm __TI_flags+7(%r12),_TIF_SIGPENDING
  283. jo sysc_sigpending
  284. tm __TI_flags+7(%r12),_TIF_NOTIFY_RESUME
  285. jo sysc_notify_resume
  286. tm __TI_flags+7(%r12),_TIF_RESTART_SVC
  287. jo sysc_restart
  288. tm __TI_flags+7(%r12),_TIF_SINGLE_STEP
  289. jo sysc_singlestep
  290. j sysc_return # beware of critical section cleanup
  291. #
  292. # _TIF_NEED_RESCHED is set, call schedule
  293. #
  294. sysc_reschedule:
  295. larl %r14,sysc_return
  296. jg schedule # return point is sysc_return
  297. #
  298. # _TIF_MCCK_PENDING is set, call handler
  299. #
  300. sysc_mcck_pending:
  301. larl %r14,sysc_return
  302. jg s390_handle_mcck # TIF bit will be cleared by handler
  303. #
  304. # _TIF_SIGPENDING is set, call do_signal
  305. #
  306. sysc_sigpending:
  307. ni __TI_flags+7(%r12),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  308. la %r2,SP_PTREGS(%r15) # load pt_regs
  309. brasl %r14,do_signal # call do_signal
  310. tm __TI_flags+7(%r12),_TIF_RESTART_SVC
  311. jo sysc_restart
  312. tm __TI_flags+7(%r12),_TIF_SINGLE_STEP
  313. jo sysc_singlestep
  314. j sysc_return
  315. #
  316. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  317. #
  318. sysc_notify_resume:
  319. la %r2,SP_PTREGS(%r15) # load pt_regs
  320. larl %r14,sysc_return
  321. jg do_notify_resume # call do_notify_resume
  322. #
  323. # _TIF_RESTART_SVC is set, set up registers and restart svc
  324. #
  325. sysc_restart:
  326. ni __TI_flags+7(%r12),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  327. lg %r7,SP_R2(%r15) # load new svc number
  328. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  329. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  330. sth %r7,SP_SVCNR(%r15)
  331. slag %r7,%r7,2
  332. j sysc_nr_ok # restart svc
  333. #
  334. # _TIF_SINGLE_STEP is set, call do_single_step
  335. #
  336. sysc_singlestep:
  337. ni __TI_flags+7(%r12),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  338. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  339. la %r2,SP_PTREGS(%r15) # address of register-save area
  340. larl %r14,sysc_return # load adr. of system return
  341. jg do_single_step # branch to do_sigtrap
  342. #
  343. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  344. # and after the system call
  345. #
  346. sysc_tracesys:
  347. la %r2,SP_PTREGS(%r15) # load pt_regs
  348. la %r3,0
  349. llgh %r0,SP_SVCNR(%r15)
  350. stg %r0,SP_R2(%r15)
  351. brasl %r14,do_syscall_trace_enter
  352. lghi %r0,NR_syscalls
  353. clgr %r0,%r2
  354. jnh sysc_tracenogo
  355. sllg %r7,%r2,2 # svc number *4
  356. lgf %r8,0(%r7,%r10)
  357. sysc_tracego:
  358. lmg %r3,%r6,SP_R3(%r15)
  359. lg %r2,SP_ORIG_R2(%r15)
  360. basr %r14,%r8 # call sys_xxx
  361. stg %r2,SP_R2(%r15) # store return value
  362. sysc_tracenogo:
  363. tm __TI_flags+6(%r12),_TIF_SYSCALL
  364. jz sysc_return
  365. la %r2,SP_PTREGS(%r15) # load pt_regs
  366. larl %r14,sysc_return # return point is sysc_return
  367. jg do_syscall_trace_exit
  368. #
  369. # a new process exits the kernel with ret_from_fork
  370. #
  371. .globl ret_from_fork
  372. ret_from_fork:
  373. lg %r13,__LC_SVC_NEW_PSW+8
  374. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  375. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  376. jo 0f
  377. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  378. 0: brasl %r14,schedule_tail
  379. TRACE_IRQS_ON
  380. stosm 24(%r15),0x03 # reenable interrupts
  381. j sysc_tracenogo
  382. #
  383. # kernel_execve function needs to deal with pt_regs that is not
  384. # at the usual place
  385. #
  386. .globl kernel_execve
  387. kernel_execve:
  388. stmg %r12,%r15,96(%r15)
  389. lgr %r14,%r15
  390. aghi %r15,-SP_SIZE
  391. stg %r14,__SF_BACKCHAIN(%r15)
  392. la %r12,SP_PTREGS(%r15)
  393. xc 0(__PT_SIZE,%r12),0(%r12)
  394. lgr %r5,%r12
  395. brasl %r14,do_execve
  396. ltgfr %r2,%r2
  397. je 0f
  398. aghi %r15,SP_SIZE
  399. lmg %r12,%r15,96(%r15)
  400. br %r14
  401. # execve succeeded.
  402. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  403. lg %r15,__LC_KERNEL_STACK # load ksp
  404. aghi %r15,-SP_SIZE # make room for registers & psw
  405. lg %r13,__LC_SVC_NEW_PSW+8
  406. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  407. lg %r12,__LC_THREAD_INFO
  408. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  409. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  410. brasl %r14,execve_tail
  411. j sysc_return
  412. /*
  413. * Program check handler routine
  414. */
  415. .globl pgm_check_handler
  416. pgm_check_handler:
  417. /*
  418. * First we need to check for a special case:
  419. * Single stepping an instruction that disables the PER event mask will
  420. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  421. * For a single stepped SVC the program check handler gets control after
  422. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  423. * then handle the PER event. Therefore we update the SVC old PSW to point
  424. * to the pgm_check_handler and branch to the SVC handler after we checked
  425. * if we have to load the kernel stack register.
  426. * For every other possible cause for PER event without the PER mask set
  427. * we just ignore the PER event (FIXME: is there anything we have to do
  428. * for LPSW?).
  429. */
  430. stpt __LC_SYNC_ENTER_TIMER
  431. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  432. jnz pgm_per # got per exception -> special case
  433. SAVE_ALL_PGM __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  434. CREATE_STACK_FRAME __LC_SAVE_AREA
  435. xc SP_ILC(4,%r15),SP_ILC(%r15)
  436. mvc SP_PSW(16,%r15),__LC_PGM_OLD_PSW
  437. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  438. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  439. jz pgm_no_vtime
  440. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  441. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  442. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  443. LAST_BREAK
  444. pgm_no_vtime:
  445. HANDLE_SIE_INTERCEPT
  446. stg %r11,SP_ARGS(%r15)
  447. lgf %r3,__LC_PGM_ILC # load program interruption code
  448. lg %r4,__LC_TRANS_EXC_CODE
  449. REENABLE_IRQS
  450. lghi %r8,0x7f
  451. ngr %r8,%r3
  452. sll %r8,3
  453. larl %r1,pgm_check_table
  454. lg %r1,0(%r8,%r1) # load address of handler routine
  455. la %r2,SP_PTREGS(%r15) # address of register-save area
  456. basr %r14,%r1 # branch to interrupt-handler
  457. pgm_exit:
  458. j sysc_return
  459. #
  460. # handle per exception
  461. #
  462. pgm_per:
  463. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  464. jnz pgm_per_std # ok, normal per event from user space
  465. # ok its one of the special cases, now we need to find out which one
  466. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  467. je pgm_svcper
  468. # no interesting special case, ignore PER event
  469. lpswe __LC_PGM_OLD_PSW
  470. #
  471. # Normal per exception
  472. #
  473. pgm_per_std:
  474. SAVE_ALL_PGM __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  475. CREATE_STACK_FRAME __LC_SAVE_AREA
  476. mvc SP_PSW(16,%r15),__LC_PGM_OLD_PSW
  477. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  478. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  479. jz pgm_no_vtime2
  480. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  481. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  482. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  483. LAST_BREAK
  484. pgm_no_vtime2:
  485. HANDLE_SIE_INTERCEPT
  486. lg %r1,__TI_task(%r12)
  487. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  488. jz kernel_per
  489. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  490. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  491. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  492. oi __TI_flags+7(%r12),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  493. lgf %r3,__LC_PGM_ILC # load program interruption code
  494. lg %r4,__LC_TRANS_EXC_CODE
  495. REENABLE_IRQS
  496. lghi %r8,0x7f
  497. ngr %r8,%r3 # clear per-event-bit and ilc
  498. je pgm_exit2
  499. sll %r8,3
  500. larl %r1,pgm_check_table
  501. lg %r1,0(%r8,%r1) # load address of handler routine
  502. la %r2,SP_PTREGS(%r15) # address of register-save area
  503. basr %r14,%r1 # branch to interrupt-handler
  504. pgm_exit2:
  505. j sysc_return
  506. #
  507. # it was a single stepped SVC that is causing all the trouble
  508. #
  509. pgm_svcper:
  510. SAVE_ALL_PGM __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  511. CREATE_STACK_FRAME __LC_SAVE_AREA
  512. mvc SP_PSW(16,%r15),__LC_SVC_OLD_PSW
  513. mvc SP_ILC(4,%r15),__LC_SVC_ILC
  514. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  515. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  516. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  517. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  518. LAST_BREAK
  519. lg %r8,__TI_task(%r12)
  520. mvc __THREAD_per+__PER_atmid(2,%r8),__LC_PER_ATMID
  521. mvc __THREAD_per+__PER_address(8,%r8),__LC_PER_ADDRESS
  522. mvc __THREAD_per+__PER_access_id(1,%r8),__LC_PER_ACCESS_ID
  523. oi __TI_flags+7(%r12),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  524. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  525. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  526. j sysc_do_svc
  527. #
  528. # per was called from kernel, must be kprobes
  529. #
  530. kernel_per:
  531. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  532. la %r2,SP_PTREGS(%r15) # address of register-save area
  533. brasl %r14,do_single_step
  534. j pgm_exit
  535. /*
  536. * IO interrupt handler routine
  537. */
  538. .globl io_int_handler
  539. io_int_handler:
  540. stck __LC_INT_CLOCK
  541. stpt __LC_ASYNC_ENTER_TIMER
  542. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+40
  543. CREATE_STACK_FRAME __LC_SAVE_AREA+40
  544. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  545. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  546. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  547. jz io_no_vtime
  548. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  549. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  550. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  551. LAST_BREAK
  552. io_no_vtime:
  553. HANDLE_SIE_INTERCEPT
  554. TRACE_IRQS_OFF
  555. la %r2,SP_PTREGS(%r15) # address of register-save area
  556. brasl %r14,do_IRQ # call standard irq handler
  557. io_return:
  558. LOCKDEP_SYS_EXIT
  559. TRACE_IRQS_ON
  560. io_tif:
  561. tm __TI_flags+7(%r12),_TIF_WORK_INT
  562. jnz io_work # there is work to do (signals etc.)
  563. io_restore:
  564. RESTORE_ALL __LC_RETURN_PSW,0
  565. io_done:
  566. #
  567. # There is work todo, find out in which context we have been interrupted:
  568. # 1) if we return to user space we can do all _TIF_WORK_INT work
  569. # 2) if we return to kernel code and kvm is enabled check if we need to
  570. # modify the psw to leave SIE
  571. # 3) if we return to kernel code and preemptive scheduling is enabled check
  572. # the preemption counter and if it is zero call preempt_schedule_irq
  573. # Before any work can be done, a switch to the kernel stack is required.
  574. #
  575. io_work:
  576. tm SP_PSW+1(%r15),0x01 # returning to user ?
  577. jo io_work_user # yes -> do resched & signal
  578. #ifdef CONFIG_PREEMPT
  579. # check for preemptive scheduling
  580. icm %r0,15,__TI_precount(%r12)
  581. jnz io_restore # preemption is disabled
  582. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  583. jno io_restore
  584. # switch to kernel stack
  585. lg %r1,SP_R15(%r15)
  586. aghi %r1,-SP_SIZE
  587. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  588. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  589. lgr %r15,%r1
  590. # TRACE_IRQS_ON already done at io_return, call
  591. # TRACE_IRQS_OFF to keep things symmetrical
  592. TRACE_IRQS_OFF
  593. brasl %r14,preempt_schedule_irq
  594. j io_return
  595. #else
  596. j io_restore
  597. #endif
  598. #
  599. # Need to do work before returning to userspace, switch to kernel stack
  600. #
  601. io_work_user:
  602. lg %r1,__LC_KERNEL_STACK
  603. aghi %r1,-SP_SIZE
  604. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  605. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  606. lgr %r15,%r1
  607. #
  608. # One of the work bits is on. Find out which one.
  609. # Checked are: _TIF_SIGPENDING, _TIF_NOTIFY_RESUME, _TIF_NEED_RESCHED
  610. # and _TIF_MCCK_PENDING
  611. #
  612. io_work_tif:
  613. tm __TI_flags+7(%r12),_TIF_MCCK_PENDING
  614. jo io_mcck_pending
  615. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  616. jo io_reschedule
  617. tm __TI_flags+7(%r12),_TIF_SIGPENDING
  618. jo io_sigpending
  619. tm __TI_flags+7(%r12),_TIF_NOTIFY_RESUME
  620. jo io_notify_resume
  621. j io_return # beware of critical section cleanup
  622. #
  623. # _TIF_MCCK_PENDING is set, call handler
  624. #
  625. io_mcck_pending:
  626. # TRACE_IRQS_ON already done at io_return
  627. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  628. TRACE_IRQS_OFF
  629. j io_return
  630. #
  631. # _TIF_NEED_RESCHED is set, call schedule
  632. #
  633. io_reschedule:
  634. # TRACE_IRQS_ON already done at io_return
  635. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  636. brasl %r14,schedule # call scheduler
  637. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  638. TRACE_IRQS_OFF
  639. j io_return
  640. #
  641. # _TIF_SIGPENDING or is set, call do_signal
  642. #
  643. io_sigpending:
  644. # TRACE_IRQS_ON already done at io_return
  645. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  646. la %r2,SP_PTREGS(%r15) # load pt_regs
  647. brasl %r14,do_signal # call do_signal
  648. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  649. TRACE_IRQS_OFF
  650. j io_return
  651. #
  652. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  653. #
  654. io_notify_resume:
  655. # TRACE_IRQS_ON already done at io_return
  656. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  657. la %r2,SP_PTREGS(%r15) # load pt_regs
  658. brasl %r14,do_notify_resume # call do_notify_resume
  659. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  660. TRACE_IRQS_OFF
  661. j io_return
  662. /*
  663. * External interrupt handler routine
  664. */
  665. .globl ext_int_handler
  666. ext_int_handler:
  667. stck __LC_INT_CLOCK
  668. stpt __LC_ASYNC_ENTER_TIMER
  669. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+40
  670. CREATE_STACK_FRAME __LC_SAVE_AREA+40
  671. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  672. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  673. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  674. jz ext_no_vtime
  675. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  676. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  677. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  678. LAST_BREAK
  679. ext_no_vtime:
  680. HANDLE_SIE_INTERCEPT
  681. TRACE_IRQS_OFF
  682. lghi %r1,4096
  683. la %r2,SP_PTREGS(%r15) # address of register-save area
  684. llgf %r3,__LC_CPU_ADDRESS # get cpu address + interruption code
  685. llgf %r4,__LC_EXT_PARAMS # get external parameter
  686. lg %r5,__LC_EXT_PARAMS2-4096(%r1) # get 64 bit external parameter
  687. brasl %r14,do_extint
  688. j io_return
  689. __critical_end:
  690. /*
  691. * Machine check handler routines
  692. */
  693. .globl mcck_int_handler
  694. mcck_int_handler:
  695. stck __LC_MCCK_CLOCK
  696. la %r1,4095 # revalidate r1
  697. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  698. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  699. stmg %r11,%r15,__LC_SAVE_AREA+80
  700. larl %r13,system_call
  701. lg %r11,__LC_LAST_BREAK
  702. la %r12,__LC_MCK_OLD_PSW
  703. tm __LC_MCCK_CODE,0x80 # system damage?
  704. jo mcck_int_main # yes -> rest of mcck code invalid
  705. la %r14,4095
  706. mvc __LC_MCCK_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  707. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  708. jo 1f
  709. la %r14,__LC_SYNC_ENTER_TIMER
  710. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  711. jl 0f
  712. la %r14,__LC_ASYNC_ENTER_TIMER
  713. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  714. jl 0f
  715. la %r14,__LC_EXIT_TIMER
  716. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  717. jl 0f
  718. la %r14,__LC_LAST_UPDATE_TIMER
  719. 0: spt 0(%r14)
  720. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  721. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  722. jno mcck_int_main # no -> skip cleanup critical
  723. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  724. jnz mcck_int_main # from user -> load kernel stack
  725. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  726. jhe mcck_int_main
  727. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  728. jl mcck_int_main
  729. brasl %r14,cleanup_critical
  730. mcck_int_main:
  731. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  732. slgr %r14,%r15
  733. srag %r14,%r14,PAGE_SHIFT
  734. jz 0f
  735. lg %r15,__LC_PANIC_STACK # load panic stack
  736. 0: aghi %r15,-SP_SIZE # make room for registers & psw
  737. CREATE_STACK_FRAME __LC_SAVE_AREA+80
  738. mvc SP_PSW(16,%r15),0(%r12)
  739. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  740. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  741. jno mcck_no_vtime # no -> no timer update
  742. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  743. jz mcck_no_vtime
  744. UPDATE_VTIME __LC_EXIT_TIMER,__LC_MCCK_ENTER_TIMER,__LC_USER_TIMER
  745. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  746. mvc __LC_LAST_UPDATE_TIMER(8),__LC_MCCK_ENTER_TIMER
  747. LAST_BREAK
  748. mcck_no_vtime:
  749. la %r2,SP_PTREGS(%r15) # load pt_regs
  750. brasl %r14,s390_do_machine_check
  751. tm SP_PSW+1(%r15),0x01 # returning to user ?
  752. jno mcck_return
  753. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  754. aghi %r1,-SP_SIZE
  755. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  756. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  757. lgr %r15,%r1
  758. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  759. tm __TI_flags+7(%r12),_TIF_MCCK_PENDING
  760. jno mcck_return
  761. HANDLE_SIE_INTERCEPT
  762. TRACE_IRQS_OFF
  763. brasl %r14,s390_handle_mcck
  764. TRACE_IRQS_ON
  765. mcck_return:
  766. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  767. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  768. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  769. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  770. jno 0f
  771. stpt __LC_EXIT_TIMER
  772. 0: lpswe __LC_RETURN_MCCK_PSW # back to caller
  773. mcck_done:
  774. /*
  775. * Restart interruption handler, kick starter for additional CPUs
  776. */
  777. #ifdef CONFIG_SMP
  778. __CPUINIT
  779. .globl restart_int_handler
  780. restart_int_handler:
  781. basr %r1,0
  782. restart_base:
  783. spt restart_vtime-restart_base(%r1)
  784. stck __LC_LAST_UPDATE_CLOCK
  785. mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
  786. mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
  787. lg %r15,__LC_SAVE_AREA+120 # load ksp
  788. lghi %r10,__LC_CREGS_SAVE_AREA
  789. lctlg %c0,%c15,0(%r10) # get new ctl regs
  790. lghi %r10,__LC_AREGS_SAVE_AREA
  791. lam %a0,%a15,0(%r10)
  792. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  793. lg %r1,__LC_THREAD_INFO
  794. mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
  795. mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
  796. xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
  797. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  798. jg start_secondary
  799. .align 8
  800. restart_vtime:
  801. .long 0x7fffffff,0xffffffff
  802. .previous
  803. #else
  804. /*
  805. * If we do not run with SMP enabled, let the new CPU crash ...
  806. */
  807. .globl restart_int_handler
  808. restart_int_handler:
  809. basr %r1,0
  810. restart_base:
  811. lpswe restart_crash-restart_base(%r1)
  812. .align 8
  813. restart_crash:
  814. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  815. restart_go:
  816. #endif
  817. #ifdef CONFIG_CHECK_STACK
  818. /*
  819. * The synchronous or the asynchronous stack overflowed. We are dead.
  820. * No need to properly save the registers, we are going to panic anyway.
  821. * Setup a pt_regs so that show_trace can provide a good call trace.
  822. */
  823. stack_overflow:
  824. lg %r15,__LC_PANIC_STACK # change to panic stack
  825. aghi %r15,-SP_SIZE
  826. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  827. stmg %r0,%r10,SP_R0(%r15) # store gprs %r0-%r10 to kernel stack
  828. la %r1,__LC_SAVE_AREA
  829. chi %r12,__LC_SVC_OLD_PSW
  830. je 0f
  831. chi %r12,__LC_PGM_OLD_PSW
  832. je 0f
  833. la %r1,__LC_SAVE_AREA+40
  834. 0: mvc SP_R11(40,%r15),0(%r1) # move %r11-%r15 to stack
  835. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  836. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  837. la %r2,SP_PTREGS(%r15) # load pt_regs
  838. jg kernel_stack_overflow
  839. #endif
  840. cleanup_table_system_call:
  841. .quad system_call, sysc_do_svc
  842. cleanup_table_sysc_tif:
  843. .quad sysc_tif, sysc_restore
  844. cleanup_table_sysc_restore:
  845. .quad sysc_restore, sysc_done
  846. cleanup_table_io_tif:
  847. .quad io_tif, io_restore
  848. cleanup_table_io_restore:
  849. .quad io_restore, io_done
  850. cleanup_critical:
  851. clc 8(8,%r12),BASED(cleanup_table_system_call)
  852. jl 0f
  853. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  854. jl cleanup_system_call
  855. 0:
  856. clc 8(8,%r12),BASED(cleanup_table_sysc_tif)
  857. jl 0f
  858. clc 8(8,%r12),BASED(cleanup_table_sysc_tif+8)
  859. jl cleanup_sysc_tif
  860. 0:
  861. clc 8(8,%r12),BASED(cleanup_table_sysc_restore)
  862. jl 0f
  863. clc 8(8,%r12),BASED(cleanup_table_sysc_restore+8)
  864. jl cleanup_sysc_restore
  865. 0:
  866. clc 8(8,%r12),BASED(cleanup_table_io_tif)
  867. jl 0f
  868. clc 8(8,%r12),BASED(cleanup_table_io_tif+8)
  869. jl cleanup_io_tif
  870. 0:
  871. clc 8(8,%r12),BASED(cleanup_table_io_restore)
  872. jl 0f
  873. clc 8(8,%r12),BASED(cleanup_table_io_restore+8)
  874. jl cleanup_io_restore
  875. 0:
  876. br %r14
  877. cleanup_system_call:
  878. mvc __LC_RETURN_PSW(16),0(%r12)
  879. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  880. jh 0f
  881. mvc __LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
  882. cghi %r12,__LC_MCK_OLD_PSW
  883. je 0f
  884. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  885. 0: cghi %r12,__LC_MCK_OLD_PSW
  886. la %r12,__LC_SAVE_AREA+80
  887. je 0f
  888. la %r12,__LC_SAVE_AREA+40
  889. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  890. jhe cleanup_vtime
  891. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  892. jh 0f
  893. mvc __LC_SAVE_AREA(40),0(%r12)
  894. 0: lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  895. aghi %r15,-SP_SIZE # make room for registers & psw
  896. stg %r15,32(%r12)
  897. stg %r11,0(%r12)
  898. CREATE_STACK_FRAME __LC_SAVE_AREA
  899. mvc SP_PSW(16,%r15),__LC_SVC_OLD_PSW
  900. mvc SP_ILC(4,%r15),__LC_SVC_ILC
  901. stg %r7,SP_ARGS(%r15)
  902. mvc 8(8,%r12),__LC_THREAD_INFO
  903. cleanup_vtime:
  904. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  905. jhe cleanup_stime
  906. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  907. cleanup_stime:
  908. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  909. jh cleanup_update
  910. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  911. cleanup_update:
  912. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  913. srag %r12,%r11,23
  914. lg %r12,__LC_THREAD_INFO
  915. jz 0f
  916. stg %r11,__TI_last_break(%r12)
  917. 0: mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  918. la %r12,__LC_RETURN_PSW
  919. br %r14
  920. cleanup_system_call_insn:
  921. .quad sysc_saveall
  922. .quad system_call
  923. .quad sysc_vtime
  924. .quad sysc_stime
  925. .quad sysc_update
  926. cleanup_sysc_tif:
  927. mvc __LC_RETURN_PSW(8),0(%r12)
  928. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_tif)
  929. la %r12,__LC_RETURN_PSW
  930. br %r14
  931. cleanup_sysc_restore:
  932. clc 8(8,%r12),BASED(cleanup_sysc_restore_insn)
  933. je 2f
  934. clc 8(8,%r12),BASED(cleanup_sysc_restore_insn+8)
  935. jhe 0f
  936. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  937. cghi %r12,__LC_MCK_OLD_PSW
  938. je 0f
  939. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  940. 0: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  941. cghi %r12,__LC_MCK_OLD_PSW
  942. la %r12,__LC_SAVE_AREA+80
  943. je 1f
  944. la %r12,__LC_SAVE_AREA+40
  945. 1: mvc 0(40,%r12),SP_R11(%r15)
  946. lmg %r0,%r10,SP_R0(%r15)
  947. lg %r15,SP_R15(%r15)
  948. 2: la %r12,__LC_RETURN_PSW
  949. br %r14
  950. cleanup_sysc_restore_insn:
  951. .quad sysc_done - 4
  952. .quad sysc_done - 16
  953. cleanup_io_tif:
  954. mvc __LC_RETURN_PSW(8),0(%r12)
  955. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_tif)
  956. la %r12,__LC_RETURN_PSW
  957. br %r14
  958. cleanup_io_restore:
  959. clc 8(8,%r12),BASED(cleanup_io_restore_insn)
  960. je 1f
  961. clc 8(8,%r12),BASED(cleanup_io_restore_insn+8)
  962. jhe 0f
  963. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  964. 0: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  965. mvc __LC_SAVE_AREA+80(40),SP_R11(%r15)
  966. lmg %r0,%r10,SP_R0(%r15)
  967. lg %r15,SP_R15(%r15)
  968. 1: la %r12,__LC_RETURN_PSW
  969. br %r14
  970. cleanup_io_restore_insn:
  971. .quad io_done - 4
  972. .quad io_done - 16
  973. /*
  974. * Integer constants
  975. */
  976. .align 4
  977. .Lcritical_start:
  978. .quad __critical_start
  979. .Lcritical_end:
  980. .quad __critical_end
  981. .section .rodata, "a"
  982. #define SYSCALL(esa,esame,emu) .long esame
  983. .globl sys_call_table
  984. sys_call_table:
  985. #include "syscalls.S"
  986. #undef SYSCALL
  987. #ifdef CONFIG_COMPAT
  988. #define SYSCALL(esa,esame,emu) .long emu
  989. sys_call_table_emu:
  990. #include "syscalls.S"
  991. #undef SYSCALL
  992. #endif