ahci.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.2"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. AHCI_CMD_RESET = (1 << 8),
  66. AHCI_CMD_CLR_BUSY = (1 << 10),
  67. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  68. board_ahci = 0,
  69. /* global controller registers */
  70. HOST_CAP = 0x00, /* host capabilities */
  71. HOST_CTL = 0x04, /* global host control */
  72. HOST_IRQ_STAT = 0x08, /* interrupt status */
  73. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  74. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  75. /* HOST_CTL bits */
  76. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  77. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  78. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  79. /* HOST_CAP bits */
  80. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  81. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  82. /* registers for each SATA port */
  83. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  84. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  85. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  86. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  87. PORT_IRQ_STAT = 0x10, /* interrupt status */
  88. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  89. PORT_CMD = 0x18, /* port command */
  90. PORT_TFDATA = 0x20, /* taskfile data */
  91. PORT_SIG = 0x24, /* device TF signature */
  92. PORT_CMD_ISSUE = 0x38, /* command issue */
  93. PORT_SCR = 0x28, /* SATA phy register block */
  94. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  95. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  96. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  97. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  98. /* PORT_IRQ_{STAT,MASK} bits */
  99. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  100. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  101. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  102. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  103. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  104. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  105. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  106. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  107. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  108. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  109. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  110. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  111. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  112. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  113. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  114. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  115. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  116. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  117. PORT_IRQ_HBUS_ERR |
  118. PORT_IRQ_HBUS_DATA_ERR |
  119. PORT_IRQ_IF_ERR,
  120. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  121. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  122. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  123. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  124. PORT_IRQ_D2H_REG_FIS,
  125. /* PORT_CMD bits */
  126. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  127. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  128. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  129. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  130. PORT_CMD_CLO = (1 << 3), /* Command list override */
  131. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  132. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  133. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  134. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  135. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  136. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  137. /* hpriv->flags bits */
  138. AHCI_FLAG_MSI = (1 << 0),
  139. };
  140. struct ahci_cmd_hdr {
  141. u32 opts;
  142. u32 status;
  143. u32 tbl_addr;
  144. u32 tbl_addr_hi;
  145. u32 reserved[4];
  146. };
  147. struct ahci_sg {
  148. u32 addr;
  149. u32 addr_hi;
  150. u32 reserved;
  151. u32 flags_size;
  152. };
  153. struct ahci_host_priv {
  154. unsigned long flags;
  155. u32 cap; /* cache of HOST_CAP register */
  156. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  157. };
  158. struct ahci_port_priv {
  159. struct ahci_cmd_hdr *cmd_slot;
  160. dma_addr_t cmd_slot_dma;
  161. void *cmd_tbl;
  162. dma_addr_t cmd_tbl_dma;
  163. struct ahci_sg *cmd_tbl_sg;
  164. void *rx_fis;
  165. dma_addr_t rx_fis_dma;
  166. };
  167. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  168. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  169. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  170. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  171. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  172. static void ahci_phy_reset(struct ata_port *ap);
  173. static void ahci_irq_clear(struct ata_port *ap);
  174. static void ahci_eng_timeout(struct ata_port *ap);
  175. static int ahci_port_start(struct ata_port *ap);
  176. static void ahci_port_stop(struct ata_port *ap);
  177. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  178. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  179. static u8 ahci_check_status(struct ata_port *ap);
  180. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  181. static void ahci_remove_one (struct pci_dev *pdev);
  182. static struct scsi_host_template ahci_sht = {
  183. .module = THIS_MODULE,
  184. .name = DRV_NAME,
  185. .ioctl = ata_scsi_ioctl,
  186. .queuecommand = ata_scsi_queuecmd,
  187. .eh_timed_out = ata_scsi_timed_out,
  188. .eh_strategy_handler = ata_scsi_error,
  189. .can_queue = ATA_DEF_QUEUE,
  190. .this_id = ATA_SHT_THIS_ID,
  191. .sg_tablesize = AHCI_MAX_SG,
  192. .max_sectors = ATA_MAX_SECTORS,
  193. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  194. .emulated = ATA_SHT_EMULATED,
  195. .use_clustering = AHCI_USE_CLUSTERING,
  196. .proc_name = DRV_NAME,
  197. .dma_boundary = AHCI_DMA_BOUNDARY,
  198. .slave_configure = ata_scsi_slave_config,
  199. .bios_param = ata_std_bios_param,
  200. };
  201. static const struct ata_port_operations ahci_ops = {
  202. .port_disable = ata_port_disable,
  203. .check_status = ahci_check_status,
  204. .check_altstatus = ahci_check_status,
  205. .dev_select = ata_noop_dev_select,
  206. .tf_read = ahci_tf_read,
  207. .phy_reset = ahci_phy_reset,
  208. .qc_prep = ahci_qc_prep,
  209. .qc_issue = ahci_qc_issue,
  210. .eng_timeout = ahci_eng_timeout,
  211. .irq_handler = ahci_interrupt,
  212. .irq_clear = ahci_irq_clear,
  213. .scr_read = ahci_scr_read,
  214. .scr_write = ahci_scr_write,
  215. .port_start = ahci_port_start,
  216. .port_stop = ahci_port_stop,
  217. };
  218. static const struct ata_port_info ahci_port_info[] = {
  219. /* board_ahci */
  220. {
  221. .sht = &ahci_sht,
  222. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  223. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  224. ATA_FLAG_PIO_DMA,
  225. .pio_mask = 0x1f, /* pio0-4 */
  226. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  227. .port_ops = &ahci_ops,
  228. },
  229. };
  230. static const struct pci_device_id ahci_pci_tbl[] = {
  231. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  232. board_ahci }, /* ICH6 */
  233. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  234. board_ahci }, /* ICH6M */
  235. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  236. board_ahci }, /* ICH7 */
  237. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  238. board_ahci }, /* ICH7M */
  239. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  240. board_ahci }, /* ICH7R */
  241. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  242. board_ahci }, /* ULi M5288 */
  243. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  244. board_ahci }, /* ESB2 */
  245. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  246. board_ahci }, /* ESB2 */
  247. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  248. board_ahci }, /* ESB2 */
  249. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  250. board_ahci }, /* ICH7-M DH */
  251. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  252. board_ahci }, /* ICH8 */
  253. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  254. board_ahci }, /* ICH8 */
  255. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  256. board_ahci }, /* ICH8 */
  257. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  258. board_ahci }, /* ICH8M */
  259. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  260. board_ahci }, /* ICH8M */
  261. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  262. board_ahci }, /* JMicron JMB360 */
  263. { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  264. board_ahci }, /* JMicron JMB363 */
  265. { } /* terminate list */
  266. };
  267. static struct pci_driver ahci_pci_driver = {
  268. .name = DRV_NAME,
  269. .id_table = ahci_pci_tbl,
  270. .probe = ahci_init_one,
  271. .remove = ahci_remove_one,
  272. };
  273. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  274. {
  275. return base + 0x100 + (port * 0x80);
  276. }
  277. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  278. {
  279. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  280. }
  281. static int ahci_port_start(struct ata_port *ap)
  282. {
  283. struct device *dev = ap->host_set->dev;
  284. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  285. struct ahci_port_priv *pp;
  286. void __iomem *mmio = ap->host_set->mmio_base;
  287. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  288. void *mem;
  289. dma_addr_t mem_dma;
  290. int rc;
  291. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  292. if (!pp)
  293. return -ENOMEM;
  294. memset(pp, 0, sizeof(*pp));
  295. rc = ata_pad_alloc(ap, dev);
  296. if (rc) {
  297. kfree(pp);
  298. return rc;
  299. }
  300. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  301. if (!mem) {
  302. ata_pad_free(ap, dev);
  303. kfree(pp);
  304. return -ENOMEM;
  305. }
  306. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  307. /*
  308. * First item in chunk of DMA memory: 32-slot command table,
  309. * 32 bytes each in size
  310. */
  311. pp->cmd_slot = mem;
  312. pp->cmd_slot_dma = mem_dma;
  313. mem += AHCI_CMD_SLOT_SZ;
  314. mem_dma += AHCI_CMD_SLOT_SZ;
  315. /*
  316. * Second item: Received-FIS area
  317. */
  318. pp->rx_fis = mem;
  319. pp->rx_fis_dma = mem_dma;
  320. mem += AHCI_RX_FIS_SZ;
  321. mem_dma += AHCI_RX_FIS_SZ;
  322. /*
  323. * Third item: data area for storing a single command
  324. * and its scatter-gather table
  325. */
  326. pp->cmd_tbl = mem;
  327. pp->cmd_tbl_dma = mem_dma;
  328. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  329. ap->private_data = pp;
  330. if (hpriv->cap & HOST_CAP_64)
  331. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  332. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  333. readl(port_mmio + PORT_LST_ADDR); /* flush */
  334. if (hpriv->cap & HOST_CAP_64)
  335. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  336. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  337. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  338. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  339. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  340. PORT_CMD_START, port_mmio + PORT_CMD);
  341. readl(port_mmio + PORT_CMD); /* flush */
  342. return 0;
  343. }
  344. static void ahci_port_stop(struct ata_port *ap)
  345. {
  346. struct device *dev = ap->host_set->dev;
  347. struct ahci_port_priv *pp = ap->private_data;
  348. void __iomem *mmio = ap->host_set->mmio_base;
  349. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  350. u32 tmp;
  351. tmp = readl(port_mmio + PORT_CMD);
  352. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  353. writel(tmp, port_mmio + PORT_CMD);
  354. readl(port_mmio + PORT_CMD); /* flush */
  355. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  356. * this is slightly incorrect.
  357. */
  358. msleep(500);
  359. ap->private_data = NULL;
  360. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  361. pp->cmd_slot, pp->cmd_slot_dma);
  362. ata_pad_free(ap, dev);
  363. kfree(pp);
  364. }
  365. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  366. {
  367. unsigned int sc_reg;
  368. switch (sc_reg_in) {
  369. case SCR_STATUS: sc_reg = 0; break;
  370. case SCR_CONTROL: sc_reg = 1; break;
  371. case SCR_ERROR: sc_reg = 2; break;
  372. case SCR_ACTIVE: sc_reg = 3; break;
  373. default:
  374. return 0xffffffffU;
  375. }
  376. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  377. }
  378. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  379. u32 val)
  380. {
  381. unsigned int sc_reg;
  382. switch (sc_reg_in) {
  383. case SCR_STATUS: sc_reg = 0; break;
  384. case SCR_CONTROL: sc_reg = 1; break;
  385. case SCR_ERROR: sc_reg = 2; break;
  386. case SCR_ACTIVE: sc_reg = 3; break;
  387. default:
  388. return;
  389. }
  390. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  391. }
  392. static int ahci_stop_engine(struct ata_port *ap)
  393. {
  394. void __iomem *mmio = ap->host_set->mmio_base;
  395. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  396. int work;
  397. u32 tmp;
  398. tmp = readl(port_mmio + PORT_CMD);
  399. tmp &= ~PORT_CMD_START;
  400. writel(tmp, port_mmio + PORT_CMD);
  401. /* wait for engine to stop. TODO: this could be
  402. * as long as 500 msec
  403. */
  404. work = 1000;
  405. while (work-- > 0) {
  406. tmp = readl(port_mmio + PORT_CMD);
  407. if ((tmp & PORT_CMD_LIST_ON) == 0)
  408. return 0;
  409. udelay(10);
  410. }
  411. return -EIO;
  412. }
  413. static void ahci_start_engine(struct ata_port *ap)
  414. {
  415. void __iomem *mmio = ap->host_set->mmio_base;
  416. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  417. u32 tmp;
  418. tmp = readl(port_mmio + PORT_CMD);
  419. tmp |= PORT_CMD_START;
  420. writel(tmp, port_mmio + PORT_CMD);
  421. readl(port_mmio + PORT_CMD); /* flush */
  422. }
  423. static unsigned int ahci_dev_classify(struct ata_port *ap)
  424. {
  425. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  426. struct ata_taskfile tf;
  427. u32 tmp;
  428. tmp = readl(port_mmio + PORT_SIG);
  429. tf.lbah = (tmp >> 24) & 0xff;
  430. tf.lbam = (tmp >> 16) & 0xff;
  431. tf.lbal = (tmp >> 8) & 0xff;
  432. tf.nsect = (tmp) & 0xff;
  433. return ata_dev_classify(&tf);
  434. }
  435. static void ahci_phy_reset(struct ata_port *ap)
  436. {
  437. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  438. struct ata_device *dev = &ap->device[0];
  439. u32 new_tmp, tmp;
  440. ahci_stop_engine(ap);
  441. __sata_phy_reset(ap);
  442. ahci_start_engine(ap);
  443. if (ap->flags & ATA_FLAG_PORT_DISABLED)
  444. return;
  445. dev->class = ahci_dev_classify(ap);
  446. if (!ata_dev_present(dev)) {
  447. ata_port_disable(ap);
  448. return;
  449. }
  450. /* Make sure port's ATAPI bit is set appropriately */
  451. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  452. if (dev->class == ATA_DEV_ATAPI)
  453. new_tmp |= PORT_CMD_ATAPI;
  454. else
  455. new_tmp &= ~PORT_CMD_ATAPI;
  456. if (new_tmp != tmp) {
  457. writel(new_tmp, port_mmio + PORT_CMD);
  458. readl(port_mmio + PORT_CMD); /* flush */
  459. }
  460. }
  461. static u8 ahci_check_status(struct ata_port *ap)
  462. {
  463. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  464. return readl(mmio + PORT_TFDATA) & 0xFF;
  465. }
  466. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  467. {
  468. struct ahci_port_priv *pp = ap->private_data;
  469. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  470. ata_tf_from_fis(d2h_fis, tf);
  471. }
  472. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  473. {
  474. struct ahci_port_priv *pp = qc->ap->private_data;
  475. struct scatterlist *sg;
  476. struct ahci_sg *ahci_sg;
  477. unsigned int n_sg = 0;
  478. VPRINTK("ENTER\n");
  479. /*
  480. * Next, the S/G list.
  481. */
  482. ahci_sg = pp->cmd_tbl_sg;
  483. ata_for_each_sg(sg, qc) {
  484. dma_addr_t addr = sg_dma_address(sg);
  485. u32 sg_len = sg_dma_len(sg);
  486. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  487. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  488. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  489. ahci_sg++;
  490. n_sg++;
  491. }
  492. return n_sg;
  493. }
  494. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  495. {
  496. struct ata_port *ap = qc->ap;
  497. struct ahci_port_priv *pp = ap->private_data;
  498. u32 opts;
  499. const u32 cmd_fis_len = 5; /* five dwords */
  500. unsigned int n_elem;
  501. /*
  502. * Fill in command slot information (currently only one slot,
  503. * slot 0, is currently since we don't do queueing)
  504. */
  505. opts = cmd_fis_len;
  506. if (qc->tf.flags & ATA_TFLAG_WRITE)
  507. opts |= AHCI_CMD_WRITE;
  508. if (is_atapi_taskfile(&qc->tf))
  509. opts |= AHCI_CMD_ATAPI;
  510. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  511. pp->cmd_slot[0].status = 0;
  512. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  513. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  514. /*
  515. * Fill in command table information. First, the header,
  516. * a SATA Register - Host to Device command FIS.
  517. */
  518. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  519. if (opts & AHCI_CMD_ATAPI) {
  520. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  521. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
  522. }
  523. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  524. return;
  525. n_elem = ahci_fill_sg(qc);
  526. pp->cmd_slot[0].opts |= cpu_to_le32(n_elem << 16);
  527. }
  528. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  529. {
  530. void __iomem *mmio = ap->host_set->mmio_base;
  531. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  532. u32 tmp;
  533. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  534. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  535. printk(KERN_WARNING "ata%u: port reset, "
  536. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  537. ap->id,
  538. irq_stat,
  539. readl(mmio + HOST_IRQ_STAT),
  540. readl(port_mmio + PORT_IRQ_STAT),
  541. readl(port_mmio + PORT_CMD),
  542. readl(port_mmio + PORT_TFDATA),
  543. readl(port_mmio + PORT_SCR_STAT),
  544. readl(port_mmio + PORT_SCR_ERR));
  545. /* stop DMA */
  546. ahci_stop_engine(ap);
  547. /* clear SATA phy error, if any */
  548. tmp = readl(port_mmio + PORT_SCR_ERR);
  549. writel(tmp, port_mmio + PORT_SCR_ERR);
  550. /* if DRQ/BSY is set, device needs to be reset.
  551. * if so, issue COMRESET
  552. */
  553. tmp = readl(port_mmio + PORT_TFDATA);
  554. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  555. writel(0x301, port_mmio + PORT_SCR_CTL);
  556. readl(port_mmio + PORT_SCR_CTL); /* flush */
  557. udelay(10);
  558. writel(0x300, port_mmio + PORT_SCR_CTL);
  559. readl(port_mmio + PORT_SCR_CTL); /* flush */
  560. }
  561. /* re-start DMA */
  562. ahci_start_engine(ap);
  563. }
  564. static void ahci_eng_timeout(struct ata_port *ap)
  565. {
  566. struct ata_host_set *host_set = ap->host_set;
  567. void __iomem *mmio = host_set->mmio_base;
  568. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  569. struct ata_queued_cmd *qc;
  570. unsigned long flags;
  571. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  572. spin_lock_irqsave(&host_set->lock, flags);
  573. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  574. qc = ata_qc_from_tag(ap, ap->active_tag);
  575. qc->err_mask |= AC_ERR_TIMEOUT;
  576. spin_unlock_irqrestore(&host_set->lock, flags);
  577. ata_eh_qc_complete(qc);
  578. }
  579. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  580. {
  581. void __iomem *mmio = ap->host_set->mmio_base;
  582. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  583. u32 status, serr, ci;
  584. serr = readl(port_mmio + PORT_SCR_ERR);
  585. writel(serr, port_mmio + PORT_SCR_ERR);
  586. status = readl(port_mmio + PORT_IRQ_STAT);
  587. writel(status, port_mmio + PORT_IRQ_STAT);
  588. ci = readl(port_mmio + PORT_CMD_ISSUE);
  589. if (likely((ci & 0x1) == 0)) {
  590. if (qc) {
  591. assert(qc->err_mask == 0);
  592. ata_qc_complete(qc);
  593. qc = NULL;
  594. }
  595. }
  596. if (status & PORT_IRQ_FATAL) {
  597. unsigned int err_mask;
  598. if (status & PORT_IRQ_TF_ERR)
  599. err_mask = AC_ERR_DEV;
  600. else if (status & PORT_IRQ_IF_ERR)
  601. err_mask = AC_ERR_ATA_BUS;
  602. else
  603. err_mask = AC_ERR_HOST_BUS;
  604. /* command processing has stopped due to error; restart */
  605. ahci_restart_port(ap, status);
  606. if (qc) {
  607. qc->err_mask |= err_mask;
  608. ata_qc_complete(qc);
  609. }
  610. }
  611. return 1;
  612. }
  613. static void ahci_irq_clear(struct ata_port *ap)
  614. {
  615. /* TODO */
  616. }
  617. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  618. {
  619. struct ata_host_set *host_set = dev_instance;
  620. struct ahci_host_priv *hpriv;
  621. unsigned int i, handled = 0;
  622. void __iomem *mmio;
  623. u32 irq_stat, irq_ack = 0;
  624. VPRINTK("ENTER\n");
  625. hpriv = host_set->private_data;
  626. mmio = host_set->mmio_base;
  627. /* sigh. 0xffffffff is a valid return from h/w */
  628. irq_stat = readl(mmio + HOST_IRQ_STAT);
  629. irq_stat &= hpriv->port_map;
  630. if (!irq_stat)
  631. return IRQ_NONE;
  632. spin_lock(&host_set->lock);
  633. for (i = 0; i < host_set->n_ports; i++) {
  634. struct ata_port *ap;
  635. if (!(irq_stat & (1 << i)))
  636. continue;
  637. ap = host_set->ports[i];
  638. if (ap) {
  639. struct ata_queued_cmd *qc;
  640. qc = ata_qc_from_tag(ap, ap->active_tag);
  641. if (!ahci_host_intr(ap, qc))
  642. if (ata_ratelimit()) {
  643. struct pci_dev *pdev =
  644. to_pci_dev(ap->host_set->dev);
  645. dev_printk(KERN_WARNING, &pdev->dev,
  646. "unhandled interrupt on port %u\n",
  647. i);
  648. }
  649. VPRINTK("port %u\n", i);
  650. } else {
  651. VPRINTK("port %u (no irq)\n", i);
  652. if (ata_ratelimit()) {
  653. struct pci_dev *pdev =
  654. to_pci_dev(ap->host_set->dev);
  655. dev_printk(KERN_WARNING, &pdev->dev,
  656. "interrupt on disabled port %u\n", i);
  657. }
  658. }
  659. irq_ack |= (1 << i);
  660. }
  661. if (irq_ack) {
  662. writel(irq_ack, mmio + HOST_IRQ_STAT);
  663. handled = 1;
  664. }
  665. spin_unlock(&host_set->lock);
  666. VPRINTK("EXIT\n");
  667. return IRQ_RETVAL(handled);
  668. }
  669. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  670. {
  671. struct ata_port *ap = qc->ap;
  672. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  673. writel(1, port_mmio + PORT_CMD_ISSUE);
  674. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  675. return 0;
  676. }
  677. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  678. unsigned int port_idx)
  679. {
  680. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  681. base = ahci_port_base_ul(base, port_idx);
  682. VPRINTK("base now==0x%lx\n", base);
  683. port->cmd_addr = base;
  684. port->scr_addr = base + PORT_SCR;
  685. VPRINTK("EXIT\n");
  686. }
  687. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  688. {
  689. struct ahci_host_priv *hpriv = probe_ent->private_data;
  690. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  691. void __iomem *mmio = probe_ent->mmio_base;
  692. u32 tmp, cap_save;
  693. unsigned int i, j, using_dac;
  694. int rc;
  695. void __iomem *port_mmio;
  696. cap_save = readl(mmio + HOST_CAP);
  697. cap_save &= ( (1<<28) | (1<<17) );
  698. cap_save |= (1 << 27);
  699. /* global controller reset */
  700. tmp = readl(mmio + HOST_CTL);
  701. if ((tmp & HOST_RESET) == 0) {
  702. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  703. readl(mmio + HOST_CTL); /* flush */
  704. }
  705. /* reset must complete within 1 second, or
  706. * the hardware should be considered fried.
  707. */
  708. ssleep(1);
  709. tmp = readl(mmio + HOST_CTL);
  710. if (tmp & HOST_RESET) {
  711. dev_printk(KERN_ERR, &pdev->dev,
  712. "controller reset failed (0x%x)\n", tmp);
  713. return -EIO;
  714. }
  715. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  716. (void) readl(mmio + HOST_CTL); /* flush */
  717. writel(cap_save, mmio + HOST_CAP);
  718. writel(0xf, mmio + HOST_PORTS_IMPL);
  719. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  720. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  721. u16 tmp16;
  722. pci_read_config_word(pdev, 0x92, &tmp16);
  723. tmp16 |= 0xf;
  724. pci_write_config_word(pdev, 0x92, tmp16);
  725. }
  726. hpriv->cap = readl(mmio + HOST_CAP);
  727. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  728. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  729. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  730. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  731. using_dac = hpriv->cap & HOST_CAP_64;
  732. if (using_dac &&
  733. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  734. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  735. if (rc) {
  736. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  737. if (rc) {
  738. dev_printk(KERN_ERR, &pdev->dev,
  739. "64-bit DMA enable failed\n");
  740. return rc;
  741. }
  742. }
  743. } else {
  744. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  745. if (rc) {
  746. dev_printk(KERN_ERR, &pdev->dev,
  747. "32-bit DMA enable failed\n");
  748. return rc;
  749. }
  750. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  751. if (rc) {
  752. dev_printk(KERN_ERR, &pdev->dev,
  753. "32-bit consistent DMA enable failed\n");
  754. return rc;
  755. }
  756. }
  757. for (i = 0; i < probe_ent->n_ports; i++) {
  758. #if 0 /* BIOSen initialize this incorrectly */
  759. if (!(hpriv->port_map & (1 << i)))
  760. continue;
  761. #endif
  762. port_mmio = ahci_port_base(mmio, i);
  763. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  764. ahci_setup_port(&probe_ent->port[i],
  765. (unsigned long) mmio, i);
  766. /* make sure port is not active */
  767. tmp = readl(port_mmio + PORT_CMD);
  768. VPRINTK("PORT_CMD 0x%x\n", tmp);
  769. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  770. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  771. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  772. PORT_CMD_FIS_RX | PORT_CMD_START);
  773. writel(tmp, port_mmio + PORT_CMD);
  774. readl(port_mmio + PORT_CMD); /* flush */
  775. /* spec says 500 msecs for each bit, so
  776. * this is slightly incorrect.
  777. */
  778. msleep(500);
  779. }
  780. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  781. j = 0;
  782. while (j < 100) {
  783. msleep(10);
  784. tmp = readl(port_mmio + PORT_SCR_STAT);
  785. if ((tmp & 0xf) == 0x3)
  786. break;
  787. j++;
  788. }
  789. tmp = readl(port_mmio + PORT_SCR_ERR);
  790. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  791. writel(tmp, port_mmio + PORT_SCR_ERR);
  792. /* ack any pending irq events for this port */
  793. tmp = readl(port_mmio + PORT_IRQ_STAT);
  794. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  795. if (tmp)
  796. writel(tmp, port_mmio + PORT_IRQ_STAT);
  797. writel(1 << i, mmio + HOST_IRQ_STAT);
  798. /* set irq mask (enables interrupts) */
  799. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  800. }
  801. tmp = readl(mmio + HOST_CTL);
  802. VPRINTK("HOST_CTL 0x%x\n", tmp);
  803. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  804. tmp = readl(mmio + HOST_CTL);
  805. VPRINTK("HOST_CTL 0x%x\n", tmp);
  806. pci_set_master(pdev);
  807. return 0;
  808. }
  809. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  810. {
  811. struct ahci_host_priv *hpriv = probe_ent->private_data;
  812. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  813. void __iomem *mmio = probe_ent->mmio_base;
  814. u32 vers, cap, impl, speed;
  815. const char *speed_s;
  816. u16 cc;
  817. const char *scc_s;
  818. vers = readl(mmio + HOST_VERSION);
  819. cap = hpriv->cap;
  820. impl = hpriv->port_map;
  821. speed = (cap >> 20) & 0xf;
  822. if (speed == 1)
  823. speed_s = "1.5";
  824. else if (speed == 2)
  825. speed_s = "3";
  826. else
  827. speed_s = "?";
  828. pci_read_config_word(pdev, 0x0a, &cc);
  829. if (cc == 0x0101)
  830. scc_s = "IDE";
  831. else if (cc == 0x0106)
  832. scc_s = "SATA";
  833. else if (cc == 0x0104)
  834. scc_s = "RAID";
  835. else
  836. scc_s = "unknown";
  837. dev_printk(KERN_INFO, &pdev->dev,
  838. "AHCI %02x%02x.%02x%02x "
  839. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  840. ,
  841. (vers >> 24) & 0xff,
  842. (vers >> 16) & 0xff,
  843. (vers >> 8) & 0xff,
  844. vers & 0xff,
  845. ((cap >> 8) & 0x1f) + 1,
  846. (cap & 0x1f) + 1,
  847. speed_s,
  848. impl,
  849. scc_s);
  850. dev_printk(KERN_INFO, &pdev->dev,
  851. "flags: "
  852. "%s%s%s%s%s%s"
  853. "%s%s%s%s%s%s%s\n"
  854. ,
  855. cap & (1 << 31) ? "64bit " : "",
  856. cap & (1 << 30) ? "ncq " : "",
  857. cap & (1 << 28) ? "ilck " : "",
  858. cap & (1 << 27) ? "stag " : "",
  859. cap & (1 << 26) ? "pm " : "",
  860. cap & (1 << 25) ? "led " : "",
  861. cap & (1 << 24) ? "clo " : "",
  862. cap & (1 << 19) ? "nz " : "",
  863. cap & (1 << 18) ? "only " : "",
  864. cap & (1 << 17) ? "pmp " : "",
  865. cap & (1 << 15) ? "pio " : "",
  866. cap & (1 << 14) ? "slum " : "",
  867. cap & (1 << 13) ? "part " : ""
  868. );
  869. }
  870. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  871. {
  872. static int printed_version;
  873. struct ata_probe_ent *probe_ent = NULL;
  874. struct ahci_host_priv *hpriv;
  875. unsigned long base;
  876. void __iomem *mmio_base;
  877. unsigned int board_idx = (unsigned int) ent->driver_data;
  878. int have_msi, pci_dev_busy = 0;
  879. int rc;
  880. VPRINTK("ENTER\n");
  881. if (!printed_version++)
  882. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  883. rc = pci_enable_device(pdev);
  884. if (rc)
  885. return rc;
  886. rc = pci_request_regions(pdev, DRV_NAME);
  887. if (rc) {
  888. pci_dev_busy = 1;
  889. goto err_out;
  890. }
  891. if (pci_enable_msi(pdev) == 0)
  892. have_msi = 1;
  893. else {
  894. pci_intx(pdev, 1);
  895. have_msi = 0;
  896. }
  897. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  898. if (probe_ent == NULL) {
  899. rc = -ENOMEM;
  900. goto err_out_msi;
  901. }
  902. memset(probe_ent, 0, sizeof(*probe_ent));
  903. probe_ent->dev = pci_dev_to_dev(pdev);
  904. INIT_LIST_HEAD(&probe_ent->node);
  905. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  906. if (mmio_base == NULL) {
  907. rc = -ENOMEM;
  908. goto err_out_free_ent;
  909. }
  910. base = (unsigned long) mmio_base;
  911. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  912. if (!hpriv) {
  913. rc = -ENOMEM;
  914. goto err_out_iounmap;
  915. }
  916. memset(hpriv, 0, sizeof(*hpriv));
  917. probe_ent->sht = ahci_port_info[board_idx].sht;
  918. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  919. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  920. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  921. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  922. probe_ent->irq = pdev->irq;
  923. probe_ent->irq_flags = SA_SHIRQ;
  924. probe_ent->mmio_base = mmio_base;
  925. probe_ent->private_data = hpriv;
  926. if (have_msi)
  927. hpriv->flags |= AHCI_FLAG_MSI;
  928. /* JMicron-specific fixup: make sure we're in AHCI mode */
  929. if (pdev->vendor == 0x197b)
  930. pci_write_config_byte(pdev, 0x41, 0xa1);
  931. /* initialize adapter */
  932. rc = ahci_host_init(probe_ent);
  933. if (rc)
  934. goto err_out_hpriv;
  935. ahci_print_info(probe_ent);
  936. /* FIXME: check ata_device_add return value */
  937. ata_device_add(probe_ent);
  938. kfree(probe_ent);
  939. return 0;
  940. err_out_hpriv:
  941. kfree(hpriv);
  942. err_out_iounmap:
  943. pci_iounmap(pdev, mmio_base);
  944. err_out_free_ent:
  945. kfree(probe_ent);
  946. err_out_msi:
  947. if (have_msi)
  948. pci_disable_msi(pdev);
  949. else
  950. pci_intx(pdev, 0);
  951. pci_release_regions(pdev);
  952. err_out:
  953. if (!pci_dev_busy)
  954. pci_disable_device(pdev);
  955. return rc;
  956. }
  957. static void ahci_remove_one (struct pci_dev *pdev)
  958. {
  959. struct device *dev = pci_dev_to_dev(pdev);
  960. struct ata_host_set *host_set = dev_get_drvdata(dev);
  961. struct ahci_host_priv *hpriv = host_set->private_data;
  962. struct ata_port *ap;
  963. unsigned int i;
  964. int have_msi;
  965. for (i = 0; i < host_set->n_ports; i++) {
  966. ap = host_set->ports[i];
  967. scsi_remove_host(ap->host);
  968. }
  969. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  970. free_irq(host_set->irq, host_set);
  971. for (i = 0; i < host_set->n_ports; i++) {
  972. ap = host_set->ports[i];
  973. ata_scsi_release(ap->host);
  974. scsi_host_put(ap->host);
  975. }
  976. kfree(hpriv);
  977. pci_iounmap(pdev, host_set->mmio_base);
  978. kfree(host_set);
  979. if (have_msi)
  980. pci_disable_msi(pdev);
  981. else
  982. pci_intx(pdev, 0);
  983. pci_release_regions(pdev);
  984. pci_disable_device(pdev);
  985. dev_set_drvdata(dev, NULL);
  986. }
  987. static int __init ahci_init(void)
  988. {
  989. return pci_module_init(&ahci_pci_driver);
  990. }
  991. static void __exit ahci_exit(void)
  992. {
  993. pci_unregister_driver(&ahci_pci_driver);
  994. }
  995. MODULE_AUTHOR("Jeff Garzik");
  996. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  997. MODULE_LICENSE("GPL");
  998. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  999. MODULE_VERSION(DRV_VERSION);
  1000. module_init(ahci_init);
  1001. module_exit(ahci_exit);