ipath_driver.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/spinlock.h>
  34. #include <linux/idr.h>
  35. #include <linux/pci.h>
  36. #include <linux/delay.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/vmalloc.h>
  39. #include "ipath_kernel.h"
  40. #include "ipath_verbs.h"
  41. #include "ipath_common.h"
  42. static void ipath_update_pio_bufs(struct ipath_devdata *);
  43. const char *ipath_get_unit_name(int unit)
  44. {
  45. static char iname[16];
  46. snprintf(iname, sizeof iname, "infinipath%u", unit);
  47. return iname;
  48. }
  49. #define DRIVER_LOAD_MSG "QLogic " IPATH_DRV_NAME " loaded: "
  50. #define PFX IPATH_DRV_NAME ": "
  51. /*
  52. * The size has to be longer than this string, so we can append
  53. * board/chip information to it in the init code.
  54. */
  55. const char ib_ipath_version[] = IPATH_IDSTR "\n";
  56. static struct idr unit_table;
  57. DEFINE_SPINLOCK(ipath_devs_lock);
  58. LIST_HEAD(ipath_dev_list);
  59. wait_queue_head_t ipath_state_wait;
  60. unsigned ipath_debug = __IPATH_INFO;
  61. module_param_named(debug, ipath_debug, uint, S_IWUSR | S_IRUGO);
  62. MODULE_PARM_DESC(debug, "mask for debug prints");
  63. EXPORT_SYMBOL_GPL(ipath_debug);
  64. MODULE_LICENSE("GPL");
  65. MODULE_AUTHOR("QLogic <support@pathscale.com>");
  66. MODULE_DESCRIPTION("QLogic InfiniPath driver");
  67. const char *ipath_ibcstatus_str[] = {
  68. "Disabled",
  69. "LinkUp",
  70. "PollActive",
  71. "PollQuiet",
  72. "SleepDelay",
  73. "SleepQuiet",
  74. "LState6", /* unused */
  75. "LState7", /* unused */
  76. "CfgDebounce",
  77. "CfgRcvfCfg",
  78. "CfgWaitRmt",
  79. "CfgIdle",
  80. "RecovRetrain",
  81. "LState0xD", /* unused */
  82. "RecovWaitRmt",
  83. "RecovIdle",
  84. };
  85. static void __devexit ipath_remove_one(struct pci_dev *);
  86. static int __devinit ipath_init_one(struct pci_dev *,
  87. const struct pci_device_id *);
  88. /* Only needed for registration, nothing else needs this info */
  89. #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
  90. #define PCI_DEVICE_ID_INFINIPATH_HT 0xd
  91. #define PCI_DEVICE_ID_INFINIPATH_PE800 0x10
  92. static const struct pci_device_id ipath_pci_tbl[] = {
  93. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_HT) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_PE800) },
  95. { 0, }
  96. };
  97. MODULE_DEVICE_TABLE(pci, ipath_pci_tbl);
  98. static struct pci_driver ipath_driver = {
  99. .name = IPATH_DRV_NAME,
  100. .probe = ipath_init_one,
  101. .remove = __devexit_p(ipath_remove_one),
  102. .id_table = ipath_pci_tbl,
  103. };
  104. static inline void read_bars(struct ipath_devdata *dd, struct pci_dev *dev,
  105. u32 *bar0, u32 *bar1)
  106. {
  107. int ret;
  108. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, bar0);
  109. if (ret)
  110. ipath_dev_err(dd, "failed to read bar0 before enable: "
  111. "error %d\n", -ret);
  112. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, bar1);
  113. if (ret)
  114. ipath_dev_err(dd, "failed to read bar1 before enable: "
  115. "error %d\n", -ret);
  116. ipath_dbg("Read bar0 %x bar1 %x\n", *bar0, *bar1);
  117. }
  118. static void ipath_free_devdata(struct pci_dev *pdev,
  119. struct ipath_devdata *dd)
  120. {
  121. unsigned long flags;
  122. pci_set_drvdata(pdev, NULL);
  123. if (dd->ipath_unit != -1) {
  124. spin_lock_irqsave(&ipath_devs_lock, flags);
  125. idr_remove(&unit_table, dd->ipath_unit);
  126. list_del(&dd->ipath_list);
  127. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  128. }
  129. vfree(dd);
  130. }
  131. static struct ipath_devdata *ipath_alloc_devdata(struct pci_dev *pdev)
  132. {
  133. unsigned long flags;
  134. struct ipath_devdata *dd;
  135. int ret;
  136. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  137. dd = ERR_PTR(-ENOMEM);
  138. goto bail;
  139. }
  140. dd = vmalloc(sizeof(*dd));
  141. if (!dd) {
  142. dd = ERR_PTR(-ENOMEM);
  143. goto bail;
  144. }
  145. memset(dd, 0, sizeof(*dd));
  146. dd->ipath_unit = -1;
  147. spin_lock_irqsave(&ipath_devs_lock, flags);
  148. ret = idr_get_new(&unit_table, dd, &dd->ipath_unit);
  149. if (ret < 0) {
  150. printk(KERN_ERR IPATH_DRV_NAME
  151. ": Could not allocate unit ID: error %d\n", -ret);
  152. ipath_free_devdata(pdev, dd);
  153. dd = ERR_PTR(ret);
  154. goto bail_unlock;
  155. }
  156. dd->pcidev = pdev;
  157. pci_set_drvdata(pdev, dd);
  158. list_add(&dd->ipath_list, &ipath_dev_list);
  159. bail_unlock:
  160. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  161. bail:
  162. return dd;
  163. }
  164. static inline struct ipath_devdata *__ipath_lookup(int unit)
  165. {
  166. return idr_find(&unit_table, unit);
  167. }
  168. struct ipath_devdata *ipath_lookup(int unit)
  169. {
  170. struct ipath_devdata *dd;
  171. unsigned long flags;
  172. spin_lock_irqsave(&ipath_devs_lock, flags);
  173. dd = __ipath_lookup(unit);
  174. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  175. return dd;
  176. }
  177. int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp)
  178. {
  179. int nunits, npresent, nup;
  180. struct ipath_devdata *dd;
  181. unsigned long flags;
  182. u32 maxports;
  183. nunits = npresent = nup = maxports = 0;
  184. spin_lock_irqsave(&ipath_devs_lock, flags);
  185. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  186. nunits++;
  187. if ((dd->ipath_flags & IPATH_PRESENT) && dd->ipath_kregbase)
  188. npresent++;
  189. if (dd->ipath_lid &&
  190. !(dd->ipath_flags & (IPATH_DISABLED | IPATH_LINKDOWN
  191. | IPATH_LINKUNK)))
  192. nup++;
  193. if (dd->ipath_cfgports > maxports)
  194. maxports = dd->ipath_cfgports;
  195. }
  196. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  197. if (npresentp)
  198. *npresentp = npresent;
  199. if (nupp)
  200. *nupp = nup;
  201. if (maxportsp)
  202. *maxportsp = maxports;
  203. return nunits;
  204. }
  205. /*
  206. * These next two routines are placeholders in case we don't have per-arch
  207. * code for controlling write combining. If explicit control of write
  208. * combining is not available, performance will probably be awful.
  209. */
  210. int __attribute__((weak)) ipath_enable_wc(struct ipath_devdata *dd)
  211. {
  212. return -EOPNOTSUPP;
  213. }
  214. void __attribute__((weak)) ipath_disable_wc(struct ipath_devdata *dd)
  215. {
  216. }
  217. static int __devinit ipath_init_one(struct pci_dev *pdev,
  218. const struct pci_device_id *ent)
  219. {
  220. int ret, len, j;
  221. struct ipath_devdata *dd;
  222. unsigned long long addr;
  223. u32 bar0 = 0, bar1 = 0;
  224. u8 rev;
  225. dd = ipath_alloc_devdata(pdev);
  226. if (IS_ERR(dd)) {
  227. ret = PTR_ERR(dd);
  228. printk(KERN_ERR IPATH_DRV_NAME
  229. ": Could not allocate devdata: error %d\n", -ret);
  230. goto bail;
  231. }
  232. ipath_cdbg(VERBOSE, "initializing unit #%u\n", dd->ipath_unit);
  233. read_bars(dd, pdev, &bar0, &bar1);
  234. ret = pci_enable_device(pdev);
  235. if (ret) {
  236. /* This can happen iff:
  237. *
  238. * We did a chip reset, and then failed to reprogram the
  239. * BAR, or the chip reset due to an internal error. We then
  240. * unloaded the driver and reloaded it.
  241. *
  242. * Both reset cases set the BAR back to initial state. For
  243. * the latter case, the AER sticky error bit at offset 0x718
  244. * should be set, but the Linux kernel doesn't yet know
  245. * about that, it appears. If the original BAR was retained
  246. * in the kernel data structures, this may be OK.
  247. */
  248. ipath_dev_err(dd, "enable unit %d failed: error %d\n",
  249. dd->ipath_unit, -ret);
  250. goto bail_devdata;
  251. }
  252. addr = pci_resource_start(pdev, 0);
  253. len = pci_resource_len(pdev, 0);
  254. ipath_cdbg(VERBOSE, "regbase (0) %llx len %d irq %x, vend %x/%x "
  255. "driver_data %lx\n", addr, len, pdev->irq, ent->vendor,
  256. ent->device, ent->driver_data);
  257. read_bars(dd, pdev, &bar0, &bar1);
  258. if (!bar1 && !(bar0 & ~0xf)) {
  259. if (addr) {
  260. dev_info(&pdev->dev, "BAR is 0 (probable RESET), "
  261. "rewriting as %llx\n", addr);
  262. ret = pci_write_config_dword(
  263. pdev, PCI_BASE_ADDRESS_0, addr);
  264. if (ret) {
  265. ipath_dev_err(dd, "rewrite of BAR0 "
  266. "failed: err %d\n", -ret);
  267. goto bail_disable;
  268. }
  269. ret = pci_write_config_dword(
  270. pdev, PCI_BASE_ADDRESS_1, addr >> 32);
  271. if (ret) {
  272. ipath_dev_err(dd, "rewrite of BAR1 "
  273. "failed: err %d\n", -ret);
  274. goto bail_disable;
  275. }
  276. } else {
  277. ipath_dev_err(dd, "BAR is 0 (probable RESET), "
  278. "not usable until reboot\n");
  279. ret = -ENODEV;
  280. goto bail_disable;
  281. }
  282. }
  283. ret = pci_request_regions(pdev, IPATH_DRV_NAME);
  284. if (ret) {
  285. dev_info(&pdev->dev, "pci_request_regions unit %u fails: "
  286. "err %d\n", dd->ipath_unit, -ret);
  287. goto bail_disable;
  288. }
  289. ret = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  290. if (ret) {
  291. /*
  292. * if the 64 bit setup fails, try 32 bit. Some systems
  293. * do not setup 64 bit maps on systems with 2GB or less
  294. * memory installed.
  295. */
  296. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  297. if (ret) {
  298. dev_info(&pdev->dev,
  299. "Unable to set DMA mask for unit %u: %d\n",
  300. dd->ipath_unit, ret);
  301. goto bail_regions;
  302. }
  303. else {
  304. ipath_dbg("No 64bit DMA mask, used 32 bit mask\n");
  305. ret = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  306. if (ret)
  307. dev_info(&pdev->dev,
  308. "Unable to set DMA consistent mask "
  309. "for unit %u: %d\n",
  310. dd->ipath_unit, ret);
  311. }
  312. }
  313. else {
  314. ret = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  315. if (ret)
  316. dev_info(&pdev->dev,
  317. "Unable to set DMA consistent mask "
  318. "for unit %u: %d\n",
  319. dd->ipath_unit, ret);
  320. }
  321. pci_set_master(pdev);
  322. /*
  323. * Save BARs to rewrite after device reset. Save all 64 bits of
  324. * BAR, just in case.
  325. */
  326. dd->ipath_pcibar0 = addr;
  327. dd->ipath_pcibar1 = addr >> 32;
  328. dd->ipath_deviceid = ent->device; /* save for later use */
  329. dd->ipath_vendorid = ent->vendor;
  330. /* setup the chip-specific functions, as early as possible. */
  331. switch (ent->device) {
  332. case PCI_DEVICE_ID_INFINIPATH_HT:
  333. ipath_init_iba6110_funcs(dd);
  334. break;
  335. case PCI_DEVICE_ID_INFINIPATH_PE800:
  336. ipath_init_iba6120_funcs(dd);
  337. break;
  338. default:
  339. ipath_dev_err(dd, "Found unknown QLogic deviceid 0x%x, "
  340. "failing\n", ent->device);
  341. return -ENODEV;
  342. }
  343. for (j = 0; j < 6; j++) {
  344. if (!pdev->resource[j].start)
  345. continue;
  346. ipath_cdbg(VERBOSE, "BAR %d start %llx, end %llx, len %llx\n",
  347. j, (unsigned long long)pdev->resource[j].start,
  348. (unsigned long long)pdev->resource[j].end,
  349. (unsigned long long)pci_resource_len(pdev, j));
  350. }
  351. if (!addr) {
  352. ipath_dev_err(dd, "No valid address in BAR 0!\n");
  353. ret = -ENODEV;
  354. goto bail_regions;
  355. }
  356. dd->ipath_deviceid = ent->device; /* save for later use */
  357. dd->ipath_vendorid = ent->vendor;
  358. ret = pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  359. if (ret) {
  360. ipath_dev_err(dd, "Failed to read PCI revision ID unit "
  361. "%u: err %d\n", dd->ipath_unit, -ret);
  362. goto bail_regions; /* shouldn't ever happen */
  363. }
  364. dd->ipath_pcirev = rev;
  365. #if defined(__powerpc__)
  366. /* There isn't a generic way to specify writethrough mappings */
  367. dd->ipath_kregbase = __ioremap(addr, len,
  368. (_PAGE_NO_CACHE|_PAGE_WRITETHRU));
  369. #else
  370. dd->ipath_kregbase = ioremap_nocache(addr, len);
  371. #endif
  372. if (!dd->ipath_kregbase) {
  373. ipath_dbg("Unable to map io addr %llx to kvirt, failing\n",
  374. addr);
  375. ret = -ENOMEM;
  376. goto bail_iounmap;
  377. }
  378. dd->ipath_kregend = (u64 __iomem *)
  379. ((void __iomem *)dd->ipath_kregbase + len);
  380. dd->ipath_physaddr = addr; /* used for io_remap, etc. */
  381. /* for user mmap */
  382. ipath_cdbg(VERBOSE, "mapped io addr %llx to kregbase %p\n",
  383. addr, dd->ipath_kregbase);
  384. /*
  385. * clear ipath_flags here instead of in ipath_init_chip as it is set
  386. * by ipath_setup_htconfig.
  387. */
  388. dd->ipath_flags = 0;
  389. dd->ipath_lli_counter = 0;
  390. dd->ipath_lli_errors = 0;
  391. if (dd->ipath_f_bus(dd, pdev))
  392. ipath_dev_err(dd, "Failed to setup config space; "
  393. "continuing anyway\n");
  394. /*
  395. * set up our interrupt handler; IRQF_SHARED probably not needed,
  396. * since MSI interrupts shouldn't be shared but won't hurt for now.
  397. * check 0 irq after we return from chip-specific bus setup, since
  398. * that can affect this due to setup
  399. */
  400. if (!pdev->irq)
  401. ipath_dev_err(dd, "irq is 0, BIOS error? Interrupts won't "
  402. "work\n");
  403. else {
  404. ret = request_irq(pdev->irq, ipath_intr, IRQF_SHARED,
  405. IPATH_DRV_NAME, dd);
  406. if (ret) {
  407. ipath_dev_err(dd, "Couldn't setup irq handler, "
  408. "irq=%u: %d\n", pdev->irq, ret);
  409. goto bail_iounmap;
  410. }
  411. }
  412. ret = ipath_init_chip(dd, 0); /* do the chip-specific init */
  413. if (ret)
  414. goto bail_iounmap;
  415. ret = ipath_enable_wc(dd);
  416. if (ret) {
  417. ipath_dev_err(dd, "Write combining not enabled "
  418. "(err %d): performance may be poor\n",
  419. -ret);
  420. ret = 0;
  421. }
  422. ipath_device_create_group(&pdev->dev, dd);
  423. ipathfs_add_device(dd);
  424. ipath_user_add(dd);
  425. ipath_diag_add(dd);
  426. ipath_register_ib_device(dd);
  427. goto bail;
  428. bail_iounmap:
  429. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  430. bail_regions:
  431. pci_release_regions(pdev);
  432. bail_disable:
  433. pci_disable_device(pdev);
  434. bail_devdata:
  435. ipath_free_devdata(pdev, dd);
  436. bail:
  437. return ret;
  438. }
  439. static void __devexit ipath_remove_one(struct pci_dev *pdev)
  440. {
  441. struct ipath_devdata *dd;
  442. ipath_cdbg(VERBOSE, "removing, pdev=%p\n", pdev);
  443. if (!pdev)
  444. return;
  445. dd = pci_get_drvdata(pdev);
  446. if (dd->verbs_dev) {
  447. ipath_unregister_ib_device(dd->verbs_dev);
  448. dd->verbs_dev = NULL;
  449. }
  450. ipath_diag_remove(dd);
  451. ipath_user_remove(dd);
  452. ipathfs_remove_device(dd);
  453. ipath_device_remove_group(&pdev->dev, dd);
  454. ipath_cdbg(VERBOSE, "Releasing pci memory regions, dd %p, "
  455. "unit %u\n", dd, (u32) dd->ipath_unit);
  456. if (dd->ipath_kregbase) {
  457. ipath_cdbg(VERBOSE, "Unmapping kregbase %p\n",
  458. dd->ipath_kregbase);
  459. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  460. dd->ipath_kregbase = NULL;
  461. }
  462. pci_release_regions(pdev);
  463. ipath_cdbg(VERBOSE, "calling pci_disable_device\n");
  464. pci_disable_device(pdev);
  465. ipath_free_devdata(pdev, dd);
  466. }
  467. /* general driver use */
  468. DEFINE_MUTEX(ipath_mutex);
  469. static DEFINE_SPINLOCK(ipath_pioavail_lock);
  470. /**
  471. * ipath_disarm_piobufs - cancel a range of PIO buffers
  472. * @dd: the infinipath device
  473. * @first: the first PIO buffer to cancel
  474. * @cnt: the number of PIO buffers to cancel
  475. *
  476. * cancel a range of PIO buffers, used when they might be armed, but
  477. * not triggered. Used at init to ensure buffer state, and also user
  478. * process close, in case it died while writing to a PIO buffer
  479. * Also after errors.
  480. */
  481. void ipath_disarm_piobufs(struct ipath_devdata *dd, unsigned first,
  482. unsigned cnt)
  483. {
  484. unsigned i, last = first + cnt;
  485. u64 sendctrl, sendorig;
  486. ipath_cdbg(PKT, "disarm %u PIObufs first=%u\n", cnt, first);
  487. sendorig = dd->ipath_sendctrl | INFINIPATH_S_DISARM;
  488. for (i = first; i < last; i++) {
  489. sendctrl = sendorig |
  490. (i << INFINIPATH_S_DISARMPIOBUF_SHIFT);
  491. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  492. sendctrl);
  493. }
  494. /*
  495. * Write it again with current value, in case ipath_sendctrl changed
  496. * while we were looping; no critical bits that would require
  497. * locking.
  498. *
  499. * Write a 0, and then the original value, reading scratch in
  500. * between. This seems to avoid a chip timing race that causes
  501. * pioavail updates to memory to stop.
  502. */
  503. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  504. 0);
  505. sendorig = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  506. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  507. dd->ipath_sendctrl);
  508. }
  509. /**
  510. * ipath_wait_linkstate - wait for an IB link state change to occur
  511. * @dd: the infinipath device
  512. * @state: the state to wait for
  513. * @msecs: the number of milliseconds to wait
  514. *
  515. * wait up to msecs milliseconds for IB link state change to occur for
  516. * now, take the easy polling route. Currently used only by
  517. * ipath_set_linkstate. Returns 0 if state reached, otherwise
  518. * -ETIMEDOUT state can have multiple states set, for any of several
  519. * transitions.
  520. */
  521. static int ipath_wait_linkstate(struct ipath_devdata *dd, u32 state,
  522. int msecs)
  523. {
  524. dd->ipath_state_wanted = state;
  525. wait_event_interruptible_timeout(ipath_state_wait,
  526. (dd->ipath_flags & state),
  527. msecs_to_jiffies(msecs));
  528. dd->ipath_state_wanted = 0;
  529. if (!(dd->ipath_flags & state)) {
  530. u64 val;
  531. ipath_cdbg(VERBOSE, "Didn't reach linkstate %s within %u"
  532. " ms\n",
  533. /* test INIT ahead of DOWN, both can be set */
  534. (state & IPATH_LINKINIT) ? "INIT" :
  535. ((state & IPATH_LINKDOWN) ? "DOWN" :
  536. ((state & IPATH_LINKARMED) ? "ARM" : "ACTIVE")),
  537. msecs);
  538. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  539. ipath_cdbg(VERBOSE, "ibcc=%llx ibcstatus=%llx (%s)\n",
  540. (unsigned long long) ipath_read_kreg64(
  541. dd, dd->ipath_kregs->kr_ibcctrl),
  542. (unsigned long long) val,
  543. ipath_ibcstatus_str[val & 0xf]);
  544. }
  545. return (dd->ipath_flags & state) ? 0 : -ETIMEDOUT;
  546. }
  547. void ipath_decode_err(char *buf, size_t blen, ipath_err_t err)
  548. {
  549. *buf = '\0';
  550. if (err & INFINIPATH_E_RHDRLEN)
  551. strlcat(buf, "rhdrlen ", blen);
  552. if (err & INFINIPATH_E_RBADTID)
  553. strlcat(buf, "rbadtid ", blen);
  554. if (err & INFINIPATH_E_RBADVERSION)
  555. strlcat(buf, "rbadversion ", blen);
  556. if (err & INFINIPATH_E_RHDR)
  557. strlcat(buf, "rhdr ", blen);
  558. if (err & INFINIPATH_E_RLONGPKTLEN)
  559. strlcat(buf, "rlongpktlen ", blen);
  560. if (err & INFINIPATH_E_RSHORTPKTLEN)
  561. strlcat(buf, "rshortpktlen ", blen);
  562. if (err & INFINIPATH_E_RMAXPKTLEN)
  563. strlcat(buf, "rmaxpktlen ", blen);
  564. if (err & INFINIPATH_E_RMINPKTLEN)
  565. strlcat(buf, "rminpktlen ", blen);
  566. if (err & INFINIPATH_E_RFORMATERR)
  567. strlcat(buf, "rformaterr ", blen);
  568. if (err & INFINIPATH_E_RUNSUPVL)
  569. strlcat(buf, "runsupvl ", blen);
  570. if (err & INFINIPATH_E_RUNEXPCHAR)
  571. strlcat(buf, "runexpchar ", blen);
  572. if (err & INFINIPATH_E_RIBFLOW)
  573. strlcat(buf, "ribflow ", blen);
  574. if (err & INFINIPATH_E_REBP)
  575. strlcat(buf, "EBP ", blen);
  576. if (err & INFINIPATH_E_SUNDERRUN)
  577. strlcat(buf, "sunderrun ", blen);
  578. if (err & INFINIPATH_E_SPIOARMLAUNCH)
  579. strlcat(buf, "spioarmlaunch ", blen);
  580. if (err & INFINIPATH_E_SUNEXPERRPKTNUM)
  581. strlcat(buf, "sunexperrpktnum ", blen);
  582. if (err & INFINIPATH_E_SDROPPEDDATAPKT)
  583. strlcat(buf, "sdroppeddatapkt ", blen);
  584. if (err & INFINIPATH_E_SDROPPEDSMPPKT)
  585. strlcat(buf, "sdroppedsmppkt ", blen);
  586. if (err & INFINIPATH_E_SMAXPKTLEN)
  587. strlcat(buf, "smaxpktlen ", blen);
  588. if (err & INFINIPATH_E_SMINPKTLEN)
  589. strlcat(buf, "sminpktlen ", blen);
  590. if (err & INFINIPATH_E_SUNSUPVL)
  591. strlcat(buf, "sunsupVL ", blen);
  592. if (err & INFINIPATH_E_SPKTLEN)
  593. strlcat(buf, "spktlen ", blen);
  594. if (err & INFINIPATH_E_INVALIDADDR)
  595. strlcat(buf, "invalidaddr ", blen);
  596. if (err & INFINIPATH_E_RICRC)
  597. strlcat(buf, "CRC ", blen);
  598. if (err & INFINIPATH_E_RVCRC)
  599. strlcat(buf, "VCRC ", blen);
  600. if (err & INFINIPATH_E_RRCVEGRFULL)
  601. strlcat(buf, "rcvegrfull ", blen);
  602. if (err & INFINIPATH_E_RRCVHDRFULL)
  603. strlcat(buf, "rcvhdrfull ", blen);
  604. if (err & INFINIPATH_E_IBSTATUSCHANGED)
  605. strlcat(buf, "ibcstatuschg ", blen);
  606. if (err & INFINIPATH_E_RIBLOSTLINK)
  607. strlcat(buf, "riblostlink ", blen);
  608. if (err & INFINIPATH_E_HARDWARE)
  609. strlcat(buf, "hardware ", blen);
  610. if (err & INFINIPATH_E_RESET)
  611. strlcat(buf, "reset ", blen);
  612. }
  613. /**
  614. * get_rhf_errstring - decode RHF errors
  615. * @err: the err number
  616. * @msg: the output buffer
  617. * @len: the length of the output buffer
  618. *
  619. * only used one place now, may want more later
  620. */
  621. static void get_rhf_errstring(u32 err, char *msg, size_t len)
  622. {
  623. /* if no errors, and so don't need to check what's first */
  624. *msg = '\0';
  625. if (err & INFINIPATH_RHF_H_ICRCERR)
  626. strlcat(msg, "icrcerr ", len);
  627. if (err & INFINIPATH_RHF_H_VCRCERR)
  628. strlcat(msg, "vcrcerr ", len);
  629. if (err & INFINIPATH_RHF_H_PARITYERR)
  630. strlcat(msg, "parityerr ", len);
  631. if (err & INFINIPATH_RHF_H_LENERR)
  632. strlcat(msg, "lenerr ", len);
  633. if (err & INFINIPATH_RHF_H_MTUERR)
  634. strlcat(msg, "mtuerr ", len);
  635. if (err & INFINIPATH_RHF_H_IHDRERR)
  636. /* infinipath hdr checksum error */
  637. strlcat(msg, "ipathhdrerr ", len);
  638. if (err & INFINIPATH_RHF_H_TIDERR)
  639. strlcat(msg, "tiderr ", len);
  640. if (err & INFINIPATH_RHF_H_MKERR)
  641. /* bad port, offset, etc. */
  642. strlcat(msg, "invalid ipathhdr ", len);
  643. if (err & INFINIPATH_RHF_H_IBERR)
  644. strlcat(msg, "iberr ", len);
  645. if (err & INFINIPATH_RHF_L_SWA)
  646. strlcat(msg, "swA ", len);
  647. if (err & INFINIPATH_RHF_L_SWB)
  648. strlcat(msg, "swB ", len);
  649. }
  650. /**
  651. * ipath_get_egrbuf - get an eager buffer
  652. * @dd: the infinipath device
  653. * @bufnum: the eager buffer to get
  654. * @err: unused
  655. *
  656. * must only be called if ipath_pd[port] is known to be allocated
  657. */
  658. static inline void *ipath_get_egrbuf(struct ipath_devdata *dd, u32 bufnum,
  659. int err)
  660. {
  661. return dd->ipath_port0_skbs ?
  662. (void *)dd->ipath_port0_skbs[bufnum]->data : NULL;
  663. }
  664. /**
  665. * ipath_alloc_skb - allocate an skb and buffer with possible constraints
  666. * @dd: the infinipath device
  667. * @gfp_mask: the sk_buff SFP mask
  668. */
  669. struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd,
  670. gfp_t gfp_mask)
  671. {
  672. struct sk_buff *skb;
  673. u32 len;
  674. /*
  675. * Only fully supported way to handle this is to allocate lots
  676. * extra, align as needed, and then do skb_reserve(). That wastes
  677. * a lot of memory... I'll have to hack this into infinipath_copy
  678. * also.
  679. */
  680. /*
  681. * We need 4 extra bytes for unaligned transfer copying
  682. */
  683. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  684. /* we need a 4KB multiple alignment, and there is no way
  685. * to do it except to allocate extra and then skb_reserve
  686. * enough to bring it up to the right alignment.
  687. */
  688. len = dd->ipath_ibmaxlen + 4 + (1 << 11) - 1;
  689. }
  690. else
  691. len = dd->ipath_ibmaxlen + 4;
  692. skb = __dev_alloc_skb(len, gfp_mask);
  693. if (!skb) {
  694. ipath_dev_err(dd, "Failed to allocate skbuff, length %u\n",
  695. len);
  696. goto bail;
  697. }
  698. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  699. u32 una = ((1 << 11) - 1) & (unsigned long)(skb->data + 4);
  700. if (una)
  701. skb_reserve(skb, 4 + (1 << 11) - una);
  702. else
  703. skb_reserve(skb, 4);
  704. } else
  705. skb_reserve(skb, 4);
  706. bail:
  707. return skb;
  708. }
  709. static void ipath_rcv_hdrerr(struct ipath_devdata *dd,
  710. u32 eflags,
  711. u32 l,
  712. u32 etail,
  713. u64 *rc)
  714. {
  715. char emsg[128];
  716. struct ipath_message_header *hdr;
  717. get_rhf_errstring(eflags, emsg, sizeof emsg);
  718. hdr = (struct ipath_message_header *)&rc[1];
  719. ipath_cdbg(PKT, "RHFerrs %x hdrqtail=%x typ=%u "
  720. "tlen=%x opcode=%x egridx=%x: %s\n",
  721. eflags, l,
  722. ipath_hdrget_rcv_type((__le32 *) rc),
  723. ipath_hdrget_length_in_bytes((__le32 *) rc),
  724. be32_to_cpu(hdr->bth[0]) >> 24,
  725. etail, emsg);
  726. /* Count local link integrity errors. */
  727. if (eflags & (INFINIPATH_RHF_H_ICRCERR | INFINIPATH_RHF_H_VCRCERR)) {
  728. u8 n = (dd->ipath_ibcctrl >>
  729. INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT) &
  730. INFINIPATH_IBCC_PHYERRTHRESHOLD_MASK;
  731. if (++dd->ipath_lli_counter > n) {
  732. dd->ipath_lli_counter = 0;
  733. dd->ipath_lli_errors++;
  734. }
  735. }
  736. }
  737. /*
  738. * ipath_kreceive - receive a packet
  739. * @dd: the infinipath device
  740. *
  741. * called from interrupt handler for errors or receive interrupt
  742. */
  743. void ipath_kreceive(struct ipath_devdata *dd)
  744. {
  745. u64 *rc;
  746. void *ebuf;
  747. const u32 rsize = dd->ipath_rcvhdrentsize; /* words */
  748. const u32 maxcnt = dd->ipath_rcvhdrcnt * rsize; /* words */
  749. u32 etail = -1, l, hdrqtail;
  750. struct ipath_message_header *hdr;
  751. u32 eflags, i, etype, tlen, pkttot = 0, updegr=0, reloop=0;
  752. static u64 totcalls; /* stats, may eventually remove */
  753. if (!dd->ipath_hdrqtailptr) {
  754. ipath_dev_err(dd,
  755. "hdrqtailptr not set, can't do receives\n");
  756. goto bail;
  757. }
  758. /* There is already a thread processing this queue. */
  759. if (test_and_set_bit(0, &dd->ipath_rcv_pending))
  760. goto bail;
  761. l = dd->ipath_port0head;
  762. hdrqtail = (u32) le64_to_cpu(*dd->ipath_hdrqtailptr);
  763. if (l == hdrqtail)
  764. goto done;
  765. reloop:
  766. for (i = 0; l != hdrqtail; i++) {
  767. u32 qp;
  768. u8 *bthbytes;
  769. rc = (u64 *) (dd->ipath_pd[0]->port_rcvhdrq + (l << 2));
  770. hdr = (struct ipath_message_header *)&rc[1];
  771. /*
  772. * could make a network order version of IPATH_KD_QP, and
  773. * do the obvious shift before masking to speed this up.
  774. */
  775. qp = ntohl(hdr->bth[1]) & 0xffffff;
  776. bthbytes = (u8 *) hdr->bth;
  777. eflags = ipath_hdrget_err_flags((__le32 *) rc);
  778. etype = ipath_hdrget_rcv_type((__le32 *) rc);
  779. /* total length */
  780. tlen = ipath_hdrget_length_in_bytes((__le32 *) rc);
  781. ebuf = NULL;
  782. if (etype != RCVHQ_RCV_TYPE_EXPECTED) {
  783. /*
  784. * it turns out that the chips uses an eager buffer
  785. * for all non-expected packets, whether it "needs"
  786. * one or not. So always get the index, but don't
  787. * set ebuf (so we try to copy data) unless the
  788. * length requires it.
  789. */
  790. etail = ipath_hdrget_index((__le32 *) rc);
  791. if (tlen > sizeof(*hdr) ||
  792. etype == RCVHQ_RCV_TYPE_NON_KD)
  793. ebuf = ipath_get_egrbuf(dd, etail, 0);
  794. }
  795. /*
  796. * both tiderr and ipathhdrerr are set for all plain IB
  797. * packets; only ipathhdrerr should be set.
  798. */
  799. if (etype != RCVHQ_RCV_TYPE_NON_KD && etype !=
  800. RCVHQ_RCV_TYPE_ERROR && ipath_hdrget_ipath_ver(
  801. hdr->iph.ver_port_tid_offset) !=
  802. IPS_PROTO_VERSION) {
  803. ipath_cdbg(PKT, "Bad InfiniPath protocol version "
  804. "%x\n", etype);
  805. }
  806. if (unlikely(eflags))
  807. ipath_rcv_hdrerr(dd, eflags, l, etail, rc);
  808. else if (etype == RCVHQ_RCV_TYPE_NON_KD) {
  809. ipath_ib_rcv(dd->verbs_dev, rc + 1, ebuf, tlen);
  810. if (dd->ipath_lli_counter)
  811. dd->ipath_lli_counter--;
  812. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  813. "qp=%x), len %x; ignored\n",
  814. etype, bthbytes[0], qp, tlen);
  815. }
  816. else if (etype == RCVHQ_RCV_TYPE_EAGER)
  817. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  818. "qp=%x), len %x; ignored\n",
  819. etype, bthbytes[0], qp, tlen);
  820. else if (etype == RCVHQ_RCV_TYPE_EXPECTED)
  821. ipath_dbg("Bug: Expected TID, opcode %x; ignored\n",
  822. be32_to_cpu(hdr->bth[0]) & 0xff);
  823. else {
  824. /*
  825. * error packet, type of error unknown.
  826. * Probably type 3, but we don't know, so don't
  827. * even try to print the opcode, etc.
  828. */
  829. ipath_dbg("Error Pkt, but no eflags! egrbuf %x, "
  830. "len %x\nhdrq@%lx;hdrq+%x rhf: %llx; "
  831. "hdr %llx %llx %llx %llx %llx\n",
  832. etail, tlen, (unsigned long) rc, l,
  833. (unsigned long long) rc[0],
  834. (unsigned long long) rc[1],
  835. (unsigned long long) rc[2],
  836. (unsigned long long) rc[3],
  837. (unsigned long long) rc[4],
  838. (unsigned long long) rc[5]);
  839. }
  840. l += rsize;
  841. if (l >= maxcnt)
  842. l = 0;
  843. if (etype != RCVHQ_RCV_TYPE_EXPECTED)
  844. updegr = 1;
  845. /*
  846. * update head regs on last packet, and every 16 packets.
  847. * Reduce bus traffic, while still trying to prevent
  848. * rcvhdrq overflows, for when the queue is nearly full
  849. */
  850. if (l == hdrqtail || (i && !(i&0xf))) {
  851. u64 lval;
  852. if (l == hdrqtail)
  853. /* request IBA6120 interrupt only on last */
  854. lval = dd->ipath_rhdrhead_intr_off | l;
  855. else
  856. lval = l;
  857. (void)ipath_write_ureg(dd, ur_rcvhdrhead, lval, 0);
  858. if (updegr) {
  859. (void)ipath_write_ureg(dd, ur_rcvegrindexhead,
  860. etail, 0);
  861. updegr = 0;
  862. }
  863. }
  864. }
  865. if (!dd->ipath_rhdrhead_intr_off && !reloop) {
  866. /* IBA6110 workaround; we can have a race clearing chip
  867. * interrupt with another interrupt about to be delivered,
  868. * and can clear it before it is delivered on the GPIO
  869. * workaround. By doing the extra check here for the
  870. * in-memory tail register updating while we were doing
  871. * earlier packets, we "almost" guarantee we have covered
  872. * that case.
  873. */
  874. u32 hqtail = (u32)le64_to_cpu(*dd->ipath_hdrqtailptr);
  875. if (hqtail != hdrqtail) {
  876. hdrqtail = hqtail;
  877. reloop = 1; /* loop 1 extra time at most */
  878. goto reloop;
  879. }
  880. }
  881. pkttot += i;
  882. dd->ipath_port0head = l;
  883. if (pkttot > ipath_stats.sps_maxpkts_call)
  884. ipath_stats.sps_maxpkts_call = pkttot;
  885. ipath_stats.sps_port0pkts += pkttot;
  886. ipath_stats.sps_avgpkts_call =
  887. ipath_stats.sps_port0pkts / ++totcalls;
  888. done:
  889. clear_bit(0, &dd->ipath_rcv_pending);
  890. smp_mb__after_clear_bit();
  891. bail:;
  892. }
  893. /**
  894. * ipath_update_pio_bufs - update shadow copy of the PIO availability map
  895. * @dd: the infinipath device
  896. *
  897. * called whenever our local copy indicates we have run out of send buffers
  898. * NOTE: This can be called from interrupt context by some code
  899. * and from non-interrupt context by ipath_getpiobuf().
  900. */
  901. static void ipath_update_pio_bufs(struct ipath_devdata *dd)
  902. {
  903. unsigned long flags;
  904. int i;
  905. const unsigned piobregs = (unsigned)dd->ipath_pioavregs;
  906. /* If the generation (check) bits have changed, then we update the
  907. * busy bit for the corresponding PIO buffer. This algorithm will
  908. * modify positions to the value they already have in some cases
  909. * (i.e., no change), but it's faster than changing only the bits
  910. * that have changed.
  911. *
  912. * We would like to do this atomicly, to avoid spinlocks in the
  913. * critical send path, but that's not really possible, given the
  914. * type of changes, and that this routine could be called on
  915. * multiple cpu's simultaneously, so we lock in this routine only,
  916. * to avoid conflicting updates; all we change is the shadow, and
  917. * it's a single 64 bit memory location, so by definition the update
  918. * is atomic in terms of what other cpu's can see in testing the
  919. * bits. The spin_lock overhead isn't too bad, since it only
  920. * happens when all buffers are in use, so only cpu overhead, not
  921. * latency or bandwidth is affected.
  922. */
  923. #define _IPATH_ALL_CHECKBITS 0x5555555555555555ULL
  924. if (!dd->ipath_pioavailregs_dma) {
  925. ipath_dbg("Update shadow pioavail, but regs_dma NULL!\n");
  926. return;
  927. }
  928. if (ipath_debug & __IPATH_VERBDBG) {
  929. /* only if packet debug and verbose */
  930. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  931. unsigned long *shadow = dd->ipath_pioavailshadow;
  932. ipath_cdbg(PKT, "Refill avail, dma0=%llx shad0=%lx, "
  933. "d1=%llx s1=%lx, d2=%llx s2=%lx, d3=%llx "
  934. "s3=%lx\n",
  935. (unsigned long long) le64_to_cpu(dma[0]),
  936. shadow[0],
  937. (unsigned long long) le64_to_cpu(dma[1]),
  938. shadow[1],
  939. (unsigned long long) le64_to_cpu(dma[2]),
  940. shadow[2],
  941. (unsigned long long) le64_to_cpu(dma[3]),
  942. shadow[3]);
  943. if (piobregs > 4)
  944. ipath_cdbg(
  945. PKT, "2nd group, dma4=%llx shad4=%lx, "
  946. "d5=%llx s5=%lx, d6=%llx s6=%lx, "
  947. "d7=%llx s7=%lx\n",
  948. (unsigned long long) le64_to_cpu(dma[4]),
  949. shadow[4],
  950. (unsigned long long) le64_to_cpu(dma[5]),
  951. shadow[5],
  952. (unsigned long long) le64_to_cpu(dma[6]),
  953. shadow[6],
  954. (unsigned long long) le64_to_cpu(dma[7]),
  955. shadow[7]);
  956. }
  957. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  958. for (i = 0; i < piobregs; i++) {
  959. u64 pchbusy, pchg, piov, pnew;
  960. /*
  961. * Chip Errata: bug 6641; even and odd qwords>3 are swapped
  962. */
  963. if (i > 3) {
  964. if (i & 1)
  965. piov = le64_to_cpu(
  966. dd->ipath_pioavailregs_dma[i - 1]);
  967. else
  968. piov = le64_to_cpu(
  969. dd->ipath_pioavailregs_dma[i + 1]);
  970. } else
  971. piov = le64_to_cpu(dd->ipath_pioavailregs_dma[i]);
  972. pchg = _IPATH_ALL_CHECKBITS &
  973. ~(dd->ipath_pioavailshadow[i] ^ piov);
  974. pchbusy = pchg << INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT;
  975. if (pchg && (pchbusy & dd->ipath_pioavailshadow[i])) {
  976. pnew = dd->ipath_pioavailshadow[i] & ~pchbusy;
  977. pnew |= piov & pchbusy;
  978. dd->ipath_pioavailshadow[i] = pnew;
  979. }
  980. }
  981. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  982. }
  983. /**
  984. * ipath_setrcvhdrsize - set the receive header size
  985. * @dd: the infinipath device
  986. * @rhdrsize: the receive header size
  987. *
  988. * called from user init code, and also layered driver init
  989. */
  990. int ipath_setrcvhdrsize(struct ipath_devdata *dd, unsigned rhdrsize)
  991. {
  992. int ret = 0;
  993. if (dd->ipath_flags & IPATH_RCVHDRSZ_SET) {
  994. if (dd->ipath_rcvhdrsize != rhdrsize) {
  995. dev_info(&dd->pcidev->dev,
  996. "Error: can't set protocol header "
  997. "size %u, already %u\n",
  998. rhdrsize, dd->ipath_rcvhdrsize);
  999. ret = -EAGAIN;
  1000. } else
  1001. ipath_cdbg(VERBOSE, "Reuse same protocol header "
  1002. "size %u\n", dd->ipath_rcvhdrsize);
  1003. } else if (rhdrsize > (dd->ipath_rcvhdrentsize -
  1004. (sizeof(u64) / sizeof(u32)))) {
  1005. ipath_dbg("Error: can't set protocol header size %u "
  1006. "(> max %u)\n", rhdrsize,
  1007. dd->ipath_rcvhdrentsize -
  1008. (u32) (sizeof(u64) / sizeof(u32)));
  1009. ret = -EOVERFLOW;
  1010. } else {
  1011. dd->ipath_flags |= IPATH_RCVHDRSZ_SET;
  1012. dd->ipath_rcvhdrsize = rhdrsize;
  1013. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  1014. dd->ipath_rcvhdrsize);
  1015. ipath_cdbg(VERBOSE, "Set protocol header size to %u\n",
  1016. dd->ipath_rcvhdrsize);
  1017. }
  1018. return ret;
  1019. }
  1020. /**
  1021. * ipath_getpiobuf - find an available pio buffer
  1022. * @dd: the infinipath device
  1023. * @pbufnum: the buffer number is placed here
  1024. *
  1025. * do appropriate marking as busy, etc.
  1026. * returns buffer number if one found (>=0), negative number is error.
  1027. * Used by ipath_layer_send
  1028. */
  1029. u32 __iomem *ipath_getpiobuf(struct ipath_devdata *dd, u32 * pbufnum)
  1030. {
  1031. int i, j, starti, updated = 0;
  1032. unsigned piobcnt, iter;
  1033. unsigned long flags;
  1034. unsigned long *shadow = dd->ipath_pioavailshadow;
  1035. u32 __iomem *buf;
  1036. piobcnt = (unsigned)(dd->ipath_piobcnt2k
  1037. + dd->ipath_piobcnt4k);
  1038. starti = dd->ipath_lastport_piobuf;
  1039. iter = piobcnt - starti;
  1040. if (dd->ipath_upd_pio_shadow) {
  1041. /*
  1042. * Minor optimization. If we had no buffers on last call,
  1043. * start out by doing the update; continue and do scan even
  1044. * if no buffers were updated, to be paranoid
  1045. */
  1046. ipath_update_pio_bufs(dd);
  1047. /* we scanned here, don't do it at end of scan */
  1048. updated = 1;
  1049. i = starti;
  1050. } else
  1051. i = dd->ipath_lastpioindex;
  1052. rescan:
  1053. /*
  1054. * while test_and_set_bit() is atomic, we do that and then the
  1055. * change_bit(), and the pair is not. See if this is the cause
  1056. * of the remaining armlaunch errors.
  1057. */
  1058. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1059. for (j = 0; j < iter; j++, i++) {
  1060. if (i >= piobcnt)
  1061. i = starti;
  1062. /*
  1063. * To avoid bus lock overhead, we first find a candidate
  1064. * buffer, then do the test and set, and continue if that
  1065. * fails.
  1066. */
  1067. if (test_bit((2 * i) + 1, shadow) ||
  1068. test_and_set_bit((2 * i) + 1, shadow))
  1069. continue;
  1070. /* flip generation bit */
  1071. change_bit(2 * i, shadow);
  1072. break;
  1073. }
  1074. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1075. if (j == iter) {
  1076. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  1077. /*
  1078. * first time through; shadow exhausted, but may be real
  1079. * buffers available, so go see; if any updated, rescan
  1080. * (once)
  1081. */
  1082. if (!updated) {
  1083. ipath_update_pio_bufs(dd);
  1084. updated = 1;
  1085. i = starti;
  1086. goto rescan;
  1087. }
  1088. dd->ipath_upd_pio_shadow = 1;
  1089. /*
  1090. * not atomic, but if we lose one once in a while, that's OK
  1091. */
  1092. ipath_stats.sps_nopiobufs++;
  1093. if (!(++dd->ipath_consec_nopiobuf % 100000)) {
  1094. ipath_dbg(
  1095. "%u pio sends with no bufavail; dmacopy: "
  1096. "%llx %llx %llx %llx; shadow: "
  1097. "%lx %lx %lx %lx\n",
  1098. dd->ipath_consec_nopiobuf,
  1099. (unsigned long long) le64_to_cpu(dma[0]),
  1100. (unsigned long long) le64_to_cpu(dma[1]),
  1101. (unsigned long long) le64_to_cpu(dma[2]),
  1102. (unsigned long long) le64_to_cpu(dma[3]),
  1103. shadow[0], shadow[1], shadow[2],
  1104. shadow[3]);
  1105. /*
  1106. * 4 buffers per byte, 4 registers above, cover rest
  1107. * below
  1108. */
  1109. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) >
  1110. (sizeof(shadow[0]) * 4 * 4))
  1111. ipath_dbg("2nd group: dmacopy: %llx %llx "
  1112. "%llx %llx; shadow: %lx %lx "
  1113. "%lx %lx\n",
  1114. (unsigned long long)
  1115. le64_to_cpu(dma[4]),
  1116. (unsigned long long)
  1117. le64_to_cpu(dma[5]),
  1118. (unsigned long long)
  1119. le64_to_cpu(dma[6]),
  1120. (unsigned long long)
  1121. le64_to_cpu(dma[7]),
  1122. shadow[4], shadow[5],
  1123. shadow[6], shadow[7]);
  1124. }
  1125. buf = NULL;
  1126. goto bail;
  1127. }
  1128. /*
  1129. * set next starting place. Since it's just an optimization,
  1130. * it doesn't matter who wins on this, so no locking
  1131. */
  1132. dd->ipath_lastpioindex = i + 1;
  1133. if (dd->ipath_upd_pio_shadow)
  1134. dd->ipath_upd_pio_shadow = 0;
  1135. if (dd->ipath_consec_nopiobuf)
  1136. dd->ipath_consec_nopiobuf = 0;
  1137. if (i < dd->ipath_piobcnt2k)
  1138. buf = (u32 __iomem *) (dd->ipath_pio2kbase +
  1139. i * dd->ipath_palign);
  1140. else
  1141. buf = (u32 __iomem *)
  1142. (dd->ipath_pio4kbase +
  1143. (i - dd->ipath_piobcnt2k) * dd->ipath_4kalign);
  1144. ipath_cdbg(VERBOSE, "Return piobuf%u %uk @ %p\n",
  1145. i, (i < dd->ipath_piobcnt2k) ? 2 : 4, buf);
  1146. if (pbufnum)
  1147. *pbufnum = i;
  1148. bail:
  1149. return buf;
  1150. }
  1151. /**
  1152. * ipath_create_rcvhdrq - create a receive header queue
  1153. * @dd: the infinipath device
  1154. * @pd: the port data
  1155. *
  1156. * this must be contiguous memory (from an i/o perspective), and must be
  1157. * DMA'able (which means for some systems, it will go through an IOMMU,
  1158. * or be forced into a low address range).
  1159. */
  1160. int ipath_create_rcvhdrq(struct ipath_devdata *dd,
  1161. struct ipath_portdata *pd)
  1162. {
  1163. int ret = 0;
  1164. if (!pd->port_rcvhdrq) {
  1165. dma_addr_t phys_hdrqtail;
  1166. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  1167. int amt = ALIGN(dd->ipath_rcvhdrcnt * dd->ipath_rcvhdrentsize *
  1168. sizeof(u32), PAGE_SIZE);
  1169. pd->port_rcvhdrq = dma_alloc_coherent(
  1170. &dd->pcidev->dev, amt, &pd->port_rcvhdrq_phys,
  1171. gfp_flags);
  1172. if (!pd->port_rcvhdrq) {
  1173. ipath_dev_err(dd, "attempt to allocate %d bytes "
  1174. "for port %u rcvhdrq failed\n",
  1175. amt, pd->port_port);
  1176. ret = -ENOMEM;
  1177. goto bail;
  1178. }
  1179. pd->port_rcvhdrtail_kvaddr = dma_alloc_coherent(
  1180. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail, GFP_KERNEL);
  1181. if (!pd->port_rcvhdrtail_kvaddr) {
  1182. ipath_dev_err(dd, "attempt to allocate 1 page "
  1183. "for port %u rcvhdrqtailaddr failed\n",
  1184. pd->port_port);
  1185. ret = -ENOMEM;
  1186. dma_free_coherent(&dd->pcidev->dev, amt,
  1187. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1188. pd->port_rcvhdrq = NULL;
  1189. goto bail;
  1190. }
  1191. pd->port_rcvhdrqtailaddr_phys = phys_hdrqtail;
  1192. pd->port_rcvhdrq_size = amt;
  1193. ipath_cdbg(VERBOSE, "%d pages at %p (phys %lx) size=%lu "
  1194. "for port %u rcvhdr Q\n",
  1195. amt >> PAGE_SHIFT, pd->port_rcvhdrq,
  1196. (unsigned long) pd->port_rcvhdrq_phys,
  1197. (unsigned long) pd->port_rcvhdrq_size,
  1198. pd->port_port);
  1199. ipath_cdbg(VERBOSE, "port %d hdrtailaddr, %llx physical\n",
  1200. pd->port_port,
  1201. (unsigned long long) phys_hdrqtail);
  1202. }
  1203. else
  1204. ipath_cdbg(VERBOSE, "reuse port %d rcvhdrq @%p %llx phys; "
  1205. "hdrtailaddr@%p %llx physical\n",
  1206. pd->port_port, pd->port_rcvhdrq,
  1207. pd->port_rcvhdrq_phys, pd->port_rcvhdrtail_kvaddr,
  1208. (unsigned long long)pd->port_rcvhdrqtailaddr_phys);
  1209. /* clear for security and sanity on each use */
  1210. memset(pd->port_rcvhdrq, 0, pd->port_rcvhdrq_size);
  1211. memset((void *)pd->port_rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1212. /*
  1213. * tell chip each time we init it, even if we are re-using previous
  1214. * memory (we zero the register at process close)
  1215. */
  1216. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdrtailaddr,
  1217. pd->port_port, pd->port_rcvhdrqtailaddr_phys);
  1218. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdraddr,
  1219. pd->port_port, pd->port_rcvhdrq_phys);
  1220. ret = 0;
  1221. bail:
  1222. return ret;
  1223. }
  1224. int ipath_waitfor_complete(struct ipath_devdata *dd, ipath_kreg reg_id,
  1225. u64 bits_to_wait_for, u64 * valp)
  1226. {
  1227. unsigned long timeout;
  1228. u64 lastval, val;
  1229. int ret;
  1230. lastval = ipath_read_kreg64(dd, reg_id);
  1231. /* wait a ridiculously long time */
  1232. timeout = jiffies + msecs_to_jiffies(5);
  1233. do {
  1234. val = ipath_read_kreg64(dd, reg_id);
  1235. /* set so they have something, even on failures. */
  1236. *valp = val;
  1237. if ((val & bits_to_wait_for) == bits_to_wait_for) {
  1238. ret = 0;
  1239. break;
  1240. }
  1241. if (val != lastval)
  1242. ipath_cdbg(VERBOSE, "Changed from %llx to %llx, "
  1243. "waiting for %llx bits\n",
  1244. (unsigned long long) lastval,
  1245. (unsigned long long) val,
  1246. (unsigned long long) bits_to_wait_for);
  1247. cond_resched();
  1248. if (time_after(jiffies, timeout)) {
  1249. ipath_dbg("Didn't get bits %llx in register 0x%x, "
  1250. "got %llx\n",
  1251. (unsigned long long) bits_to_wait_for,
  1252. reg_id, (unsigned long long) *valp);
  1253. ret = -ENODEV;
  1254. break;
  1255. }
  1256. } while (1);
  1257. return ret;
  1258. }
  1259. /**
  1260. * ipath_waitfor_mdio_cmdready - wait for last command to complete
  1261. * @dd: the infinipath device
  1262. *
  1263. * Like ipath_waitfor_complete(), but we wait for the CMDVALID bit to go
  1264. * away indicating the last command has completed. It doesn't return data
  1265. */
  1266. int ipath_waitfor_mdio_cmdready(struct ipath_devdata *dd)
  1267. {
  1268. unsigned long timeout;
  1269. u64 val;
  1270. int ret;
  1271. /* wait a ridiculously long time */
  1272. timeout = jiffies + msecs_to_jiffies(5);
  1273. do {
  1274. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_mdio);
  1275. if (!(val & IPATH_MDIO_CMDVALID)) {
  1276. ret = 0;
  1277. break;
  1278. }
  1279. cond_resched();
  1280. if (time_after(jiffies, timeout)) {
  1281. ipath_dbg("CMDVALID stuck in mdio reg? (%llx)\n",
  1282. (unsigned long long) val);
  1283. ret = -ENODEV;
  1284. break;
  1285. }
  1286. } while (1);
  1287. return ret;
  1288. }
  1289. static void ipath_set_ib_lstate(struct ipath_devdata *dd, int which)
  1290. {
  1291. static const char *what[4] = {
  1292. [0] = "DOWN",
  1293. [INFINIPATH_IBCC_LINKCMD_INIT] = "INIT",
  1294. [INFINIPATH_IBCC_LINKCMD_ARMED] = "ARMED",
  1295. [INFINIPATH_IBCC_LINKCMD_ACTIVE] = "ACTIVE"
  1296. };
  1297. int linkcmd = (which >> INFINIPATH_IBCC_LINKCMD_SHIFT) &
  1298. INFINIPATH_IBCC_LINKCMD_MASK;
  1299. ipath_cdbg(VERBOSE, "Trying to move unit %u to %s, current ltstate "
  1300. "is %s\n", dd->ipath_unit,
  1301. what[linkcmd],
  1302. ipath_ibcstatus_str[
  1303. (ipath_read_kreg64
  1304. (dd, dd->ipath_kregs->kr_ibcstatus) >>
  1305. INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) &
  1306. INFINIPATH_IBCS_LINKTRAININGSTATE_MASK]);
  1307. /* flush all queued sends when going to DOWN or INIT, to be sure that
  1308. * they don't block MAD packets */
  1309. if (!linkcmd || linkcmd == INFINIPATH_IBCC_LINKCMD_INIT) {
  1310. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1311. INFINIPATH_S_ABORT);
  1312. ipath_disarm_piobufs(dd, dd->ipath_lastport_piobuf,
  1313. (unsigned)(dd->ipath_piobcnt2k +
  1314. dd->ipath_piobcnt4k) -
  1315. dd->ipath_lastport_piobuf);
  1316. }
  1317. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1318. dd->ipath_ibcctrl | which);
  1319. }
  1320. int ipath_set_linkstate(struct ipath_devdata *dd, u8 newstate)
  1321. {
  1322. u32 lstate;
  1323. int ret;
  1324. switch (newstate) {
  1325. case IPATH_IB_LINKDOWN:
  1326. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_POLL <<
  1327. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1328. /* don't wait */
  1329. ret = 0;
  1330. goto bail;
  1331. case IPATH_IB_LINKDOWN_SLEEP:
  1332. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_SLEEP <<
  1333. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1334. /* don't wait */
  1335. ret = 0;
  1336. goto bail;
  1337. case IPATH_IB_LINKDOWN_DISABLE:
  1338. ipath_set_ib_lstate(dd,
  1339. INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  1340. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1341. /* don't wait */
  1342. ret = 0;
  1343. goto bail;
  1344. case IPATH_IB_LINKINIT:
  1345. if (dd->ipath_flags & IPATH_LINKINIT) {
  1346. ret = 0;
  1347. goto bail;
  1348. }
  1349. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_INIT <<
  1350. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1351. lstate = IPATH_LINKINIT;
  1352. break;
  1353. case IPATH_IB_LINKARM:
  1354. if (dd->ipath_flags & IPATH_LINKARMED) {
  1355. ret = 0;
  1356. goto bail;
  1357. }
  1358. if (!(dd->ipath_flags &
  1359. (IPATH_LINKINIT | IPATH_LINKACTIVE))) {
  1360. ret = -EINVAL;
  1361. goto bail;
  1362. }
  1363. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ARMED <<
  1364. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1365. /*
  1366. * Since the port can transition to ACTIVE by receiving
  1367. * a non VL 15 packet, wait for either state.
  1368. */
  1369. lstate = IPATH_LINKARMED | IPATH_LINKACTIVE;
  1370. break;
  1371. case IPATH_IB_LINKACTIVE:
  1372. if (dd->ipath_flags & IPATH_LINKACTIVE) {
  1373. ret = 0;
  1374. goto bail;
  1375. }
  1376. if (!(dd->ipath_flags & IPATH_LINKARMED)) {
  1377. ret = -EINVAL;
  1378. goto bail;
  1379. }
  1380. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ACTIVE <<
  1381. INFINIPATH_IBCC_LINKCMD_SHIFT);
  1382. lstate = IPATH_LINKACTIVE;
  1383. break;
  1384. default:
  1385. ipath_dbg("Invalid linkstate 0x%x requested\n", newstate);
  1386. ret = -EINVAL;
  1387. goto bail;
  1388. }
  1389. ret = ipath_wait_linkstate(dd, lstate, 2000);
  1390. bail:
  1391. return ret;
  1392. }
  1393. /**
  1394. * ipath_set_mtu - set the MTU
  1395. * @dd: the infinipath device
  1396. * @arg: the new MTU
  1397. *
  1398. * we can handle "any" incoming size, the issue here is whether we
  1399. * need to restrict our outgoing size. For now, we don't do any
  1400. * sanity checking on this, and we don't deal with what happens to
  1401. * programs that are already running when the size changes.
  1402. * NOTE: changing the MTU will usually cause the IBC to go back to
  1403. * link initialize (IPATH_IBSTATE_INIT) state...
  1404. */
  1405. int ipath_set_mtu(struct ipath_devdata *dd, u16 arg)
  1406. {
  1407. u32 piosize;
  1408. int changed = 0;
  1409. int ret;
  1410. /*
  1411. * mtu is IB data payload max. It's the largest power of 2 less
  1412. * than piosize (or even larger, since it only really controls the
  1413. * largest we can receive; we can send the max of the mtu and
  1414. * piosize). We check that it's one of the valid IB sizes.
  1415. */
  1416. if (arg != 256 && arg != 512 && arg != 1024 && arg != 2048 &&
  1417. arg != 4096) {
  1418. ipath_dbg("Trying to set invalid mtu %u, failing\n", arg);
  1419. ret = -EINVAL;
  1420. goto bail;
  1421. }
  1422. if (dd->ipath_ibmtu == arg) {
  1423. ret = 0; /* same as current */
  1424. goto bail;
  1425. }
  1426. piosize = dd->ipath_ibmaxlen;
  1427. dd->ipath_ibmtu = arg;
  1428. if (arg >= (piosize - IPATH_PIO_MAXIBHDR)) {
  1429. /* Only if it's not the initial value (or reset to it) */
  1430. if (piosize != dd->ipath_init_ibmaxlen) {
  1431. dd->ipath_ibmaxlen = piosize;
  1432. changed = 1;
  1433. }
  1434. } else if ((arg + IPATH_PIO_MAXIBHDR) != dd->ipath_ibmaxlen) {
  1435. piosize = arg + IPATH_PIO_MAXIBHDR;
  1436. ipath_cdbg(VERBOSE, "ibmaxlen was 0x%x, setting to 0x%x "
  1437. "(mtu 0x%x)\n", dd->ipath_ibmaxlen, piosize,
  1438. arg);
  1439. dd->ipath_ibmaxlen = piosize;
  1440. changed = 1;
  1441. }
  1442. if (changed) {
  1443. /*
  1444. * set the IBC maxpktlength to the size of our pio
  1445. * buffers in words
  1446. */
  1447. u64 ibc = dd->ipath_ibcctrl;
  1448. ibc &= ~(INFINIPATH_IBCC_MAXPKTLEN_MASK <<
  1449. INFINIPATH_IBCC_MAXPKTLEN_SHIFT);
  1450. piosize = piosize - 2 * sizeof(u32); /* ignore pbc */
  1451. dd->ipath_ibmaxlen = piosize;
  1452. piosize /= sizeof(u32); /* in words */
  1453. /*
  1454. * for ICRC, which we only send in diag test pkt mode, and
  1455. * we don't need to worry about that for mtu
  1456. */
  1457. piosize += 1;
  1458. ibc |= piosize << INFINIPATH_IBCC_MAXPKTLEN_SHIFT;
  1459. dd->ipath_ibcctrl = ibc;
  1460. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1461. dd->ipath_ibcctrl);
  1462. dd->ipath_f_tidtemplate(dd);
  1463. }
  1464. ret = 0;
  1465. bail:
  1466. return ret;
  1467. }
  1468. int ipath_set_lid(struct ipath_devdata *dd, u32 arg, u8 lmc)
  1469. {
  1470. dd->ipath_lid = arg;
  1471. dd->ipath_lmc = lmc;
  1472. return 0;
  1473. }
  1474. /**
  1475. * ipath_read_kreg64_port - read a device's per-port 64-bit kernel register
  1476. * @dd: the infinipath device
  1477. * @regno: the register number to read
  1478. * @port: the port containing the register
  1479. *
  1480. * Registers that vary with the chip implementation constants (port)
  1481. * use this routine.
  1482. */
  1483. u64 ipath_read_kreg64_port(const struct ipath_devdata *dd, ipath_kreg regno,
  1484. unsigned port)
  1485. {
  1486. u16 where;
  1487. if (port < dd->ipath_portcnt &&
  1488. (regno == dd->ipath_kregs->kr_rcvhdraddr ||
  1489. regno == dd->ipath_kregs->kr_rcvhdrtailaddr))
  1490. where = regno + port;
  1491. else
  1492. where = -1;
  1493. return ipath_read_kreg64(dd, where);
  1494. }
  1495. /**
  1496. * ipath_write_kreg_port - write a device's per-port 64-bit kernel register
  1497. * @dd: the infinipath device
  1498. * @regno: the register number to write
  1499. * @port: the port containing the register
  1500. * @value: the value to write
  1501. *
  1502. * Registers that vary with the chip implementation constants (port)
  1503. * use this routine.
  1504. */
  1505. void ipath_write_kreg_port(const struct ipath_devdata *dd, ipath_kreg regno,
  1506. unsigned port, u64 value)
  1507. {
  1508. u16 where;
  1509. if (port < dd->ipath_portcnt &&
  1510. (regno == dd->ipath_kregs->kr_rcvhdraddr ||
  1511. regno == dd->ipath_kregs->kr_rcvhdrtailaddr))
  1512. where = regno + port;
  1513. else
  1514. where = -1;
  1515. ipath_write_kreg(dd, where, value);
  1516. }
  1517. /**
  1518. * ipath_shutdown_device - shut down a device
  1519. * @dd: the infinipath device
  1520. *
  1521. * This is called to make the device quiet when we are about to
  1522. * unload the driver, and also when the device is administratively
  1523. * disabled. It does not free any data structures.
  1524. * Everything it does has to be setup again by ipath_init_chip(dd,1)
  1525. */
  1526. void ipath_shutdown_device(struct ipath_devdata *dd)
  1527. {
  1528. u64 val;
  1529. ipath_dbg("Shutting down the device\n");
  1530. dd->ipath_flags |= IPATH_LINKUNK;
  1531. dd->ipath_flags &= ~(IPATH_INITTED | IPATH_LINKDOWN |
  1532. IPATH_LINKINIT | IPATH_LINKARMED |
  1533. IPATH_LINKACTIVE);
  1534. *dd->ipath_statusp &= ~(IPATH_STATUS_IB_CONF |
  1535. IPATH_STATUS_IB_READY);
  1536. /* mask interrupts, but not errors */
  1537. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask, 0ULL);
  1538. dd->ipath_rcvctrl = 0;
  1539. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  1540. dd->ipath_rcvctrl);
  1541. /*
  1542. * gracefully stop all sends allowing any in progress to trickle out
  1543. * first.
  1544. */
  1545. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, 0ULL);
  1546. /* flush it */
  1547. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1548. /*
  1549. * enough for anything that's going to trickle out to have actually
  1550. * done so.
  1551. */
  1552. udelay(5);
  1553. /*
  1554. * abort any armed or launched PIO buffers that didn't go. (self
  1555. * clearing). Will cause any packet currently being transmitted to
  1556. * go out with an EBP, and may also cause a short packet error on
  1557. * the receiver.
  1558. */
  1559. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1560. INFINIPATH_S_ABORT);
  1561. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  1562. INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1563. /* disable IBC */
  1564. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  1565. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  1566. dd->ipath_control | INFINIPATH_C_FREEZEMODE);
  1567. /*
  1568. * clear SerdesEnable and turn the leds off; do this here because
  1569. * we are unloading, so don't count on interrupts to move along
  1570. * Turn the LEDs off explictly for the same reason.
  1571. */
  1572. dd->ipath_f_quiet_serdes(dd);
  1573. dd->ipath_f_setextled(dd, 0, 0);
  1574. if (dd->ipath_stats_timer_active) {
  1575. del_timer_sync(&dd->ipath_stats_timer);
  1576. dd->ipath_stats_timer_active = 0;
  1577. }
  1578. /*
  1579. * clear all interrupts and errors, so that the next time the driver
  1580. * is loaded or device is enabled, we know that whatever is set
  1581. * happened while we were unloaded
  1582. */
  1583. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  1584. ~0ULL & ~INFINIPATH_HWE_MEMBISTFAILED);
  1585. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  1586. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  1587. }
  1588. /**
  1589. * ipath_free_pddata - free a port's allocated data
  1590. * @dd: the infinipath device
  1591. * @pd: the portdata structure
  1592. *
  1593. * free up any allocated data for a port
  1594. * This should not touch anything that would affect a simultaneous
  1595. * re-allocation of port data, because it is called after ipath_mutex
  1596. * is released (and can be called from reinit as well).
  1597. * It should never change any chip state, or global driver state.
  1598. * (The only exception to global state is freeing the port0 port0_skbs.)
  1599. */
  1600. void ipath_free_pddata(struct ipath_devdata *dd, struct ipath_portdata *pd)
  1601. {
  1602. if (!pd)
  1603. return;
  1604. if (pd->port_rcvhdrq) {
  1605. ipath_cdbg(VERBOSE, "free closed port %d rcvhdrq @ %p "
  1606. "(size=%lu)\n", pd->port_port, pd->port_rcvhdrq,
  1607. (unsigned long) pd->port_rcvhdrq_size);
  1608. dma_free_coherent(&dd->pcidev->dev, pd->port_rcvhdrq_size,
  1609. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1610. pd->port_rcvhdrq = NULL;
  1611. if (pd->port_rcvhdrtail_kvaddr) {
  1612. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1613. (void *)pd->port_rcvhdrtail_kvaddr,
  1614. pd->port_rcvhdrqtailaddr_phys);
  1615. pd->port_rcvhdrtail_kvaddr = NULL;
  1616. }
  1617. }
  1618. if (pd->port_port && pd->port_rcvegrbuf) {
  1619. unsigned e;
  1620. for (e = 0; e < pd->port_rcvegrbuf_chunks; e++) {
  1621. void *base = pd->port_rcvegrbuf[e];
  1622. size_t size = pd->port_rcvegrbuf_size;
  1623. ipath_cdbg(VERBOSE, "egrbuf free(%p, %lu), "
  1624. "chunk %u/%u\n", base,
  1625. (unsigned long) size,
  1626. e, pd->port_rcvegrbuf_chunks);
  1627. dma_free_coherent(&dd->pcidev->dev, size,
  1628. base, pd->port_rcvegrbuf_phys[e]);
  1629. }
  1630. kfree(pd->port_rcvegrbuf);
  1631. pd->port_rcvegrbuf = NULL;
  1632. kfree(pd->port_rcvegrbuf_phys);
  1633. pd->port_rcvegrbuf_phys = NULL;
  1634. pd->port_rcvegrbuf_chunks = 0;
  1635. } else if (pd->port_port == 0 && dd->ipath_port0_skbs) {
  1636. unsigned e;
  1637. struct sk_buff **skbs = dd->ipath_port0_skbs;
  1638. dd->ipath_port0_skbs = NULL;
  1639. ipath_cdbg(VERBOSE, "free closed port %d ipath_port0_skbs "
  1640. "@ %p\n", pd->port_port, skbs);
  1641. for (e = 0; e < dd->ipath_rcvegrcnt; e++)
  1642. if (skbs[e])
  1643. dev_kfree_skb(skbs[e]);
  1644. vfree(skbs);
  1645. }
  1646. kfree(pd->port_tid_pg_list);
  1647. vfree(pd->subport_uregbase);
  1648. vfree(pd->subport_rcvegrbuf);
  1649. vfree(pd->subport_rcvhdr_base);
  1650. kfree(pd);
  1651. }
  1652. static int __init infinipath_init(void)
  1653. {
  1654. int ret;
  1655. ipath_dbg(KERN_INFO DRIVER_LOAD_MSG "%s", ib_ipath_version);
  1656. /*
  1657. * These must be called before the driver is registered with
  1658. * the PCI subsystem.
  1659. */
  1660. idr_init(&unit_table);
  1661. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  1662. ret = -ENOMEM;
  1663. goto bail;
  1664. }
  1665. ret = pci_register_driver(&ipath_driver);
  1666. if (ret < 0) {
  1667. printk(KERN_ERR IPATH_DRV_NAME
  1668. ": Unable to register driver: error %d\n", -ret);
  1669. goto bail_unit;
  1670. }
  1671. ret = ipath_driver_create_group(&ipath_driver.driver);
  1672. if (ret < 0) {
  1673. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create driver "
  1674. "sysfs entries: error %d\n", -ret);
  1675. goto bail_pci;
  1676. }
  1677. ret = ipath_init_ipathfs();
  1678. if (ret < 0) {
  1679. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create "
  1680. "ipathfs: error %d\n", -ret);
  1681. goto bail_group;
  1682. }
  1683. ret = ipath_diagpkt_add();
  1684. if (ret < 0) {
  1685. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create "
  1686. "diag data device: error %d\n", -ret);
  1687. goto bail_ipathfs;
  1688. }
  1689. goto bail;
  1690. bail_ipathfs:
  1691. ipath_exit_ipathfs();
  1692. bail_group:
  1693. ipath_driver_remove_group(&ipath_driver.driver);
  1694. bail_pci:
  1695. pci_unregister_driver(&ipath_driver);
  1696. bail_unit:
  1697. idr_destroy(&unit_table);
  1698. bail:
  1699. return ret;
  1700. }
  1701. static void cleanup_device(struct ipath_devdata *dd)
  1702. {
  1703. int port;
  1704. ipath_shutdown_device(dd);
  1705. if (*dd->ipath_statusp & IPATH_STATUS_CHIP_PRESENT) {
  1706. /* can't do anything more with chip; needs re-init */
  1707. *dd->ipath_statusp &= ~IPATH_STATUS_CHIP_PRESENT;
  1708. if (dd->ipath_kregbase) {
  1709. /*
  1710. * if we haven't already cleaned up before these are
  1711. * to ensure any register reads/writes "fail" until
  1712. * re-init
  1713. */
  1714. dd->ipath_kregbase = NULL;
  1715. dd->ipath_uregbase = 0;
  1716. dd->ipath_sregbase = 0;
  1717. dd->ipath_cregbase = 0;
  1718. dd->ipath_kregsize = 0;
  1719. }
  1720. ipath_disable_wc(dd);
  1721. }
  1722. if (dd->ipath_pioavailregs_dma) {
  1723. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1724. (void *) dd->ipath_pioavailregs_dma,
  1725. dd->ipath_pioavailregs_phys);
  1726. dd->ipath_pioavailregs_dma = NULL;
  1727. }
  1728. if (dd->ipath_dummy_hdrq) {
  1729. dma_free_coherent(&dd->pcidev->dev,
  1730. dd->ipath_pd[0]->port_rcvhdrq_size,
  1731. dd->ipath_dummy_hdrq, dd->ipath_dummy_hdrq_phys);
  1732. dd->ipath_dummy_hdrq = NULL;
  1733. }
  1734. if (dd->ipath_pageshadow) {
  1735. struct page **tmpp = dd->ipath_pageshadow;
  1736. int i, cnt = 0;
  1737. ipath_cdbg(VERBOSE, "Unlocking any expTID pages still "
  1738. "locked\n");
  1739. for (port = 0; port < dd->ipath_cfgports; port++) {
  1740. int port_tidbase = port * dd->ipath_rcvtidcnt;
  1741. int maxtid = port_tidbase + dd->ipath_rcvtidcnt;
  1742. for (i = port_tidbase; i < maxtid; i++) {
  1743. if (!tmpp[i])
  1744. continue;
  1745. ipath_release_user_pages(&tmpp[i], 1);
  1746. tmpp[i] = NULL;
  1747. cnt++;
  1748. }
  1749. }
  1750. if (cnt) {
  1751. ipath_stats.sps_pageunlocks += cnt;
  1752. ipath_cdbg(VERBOSE, "There were still %u expTID "
  1753. "entries locked\n", cnt);
  1754. }
  1755. if (ipath_stats.sps_pagelocks ||
  1756. ipath_stats.sps_pageunlocks)
  1757. ipath_cdbg(VERBOSE, "%llu pages locked, %llu "
  1758. "unlocked via ipath_m{un}lock\n",
  1759. (unsigned long long)
  1760. ipath_stats.sps_pagelocks,
  1761. (unsigned long long)
  1762. ipath_stats.sps_pageunlocks);
  1763. ipath_cdbg(VERBOSE, "Free shadow page tid array at %p\n",
  1764. dd->ipath_pageshadow);
  1765. vfree(dd->ipath_pageshadow);
  1766. dd->ipath_pageshadow = NULL;
  1767. }
  1768. /*
  1769. * free any resources still in use (usually just kernel ports)
  1770. * at unload; we do for portcnt, not cfgports, because cfgports
  1771. * could have changed while we were loaded.
  1772. */
  1773. for (port = 0; port < dd->ipath_portcnt; port++) {
  1774. struct ipath_portdata *pd = dd->ipath_pd[port];
  1775. dd->ipath_pd[port] = NULL;
  1776. ipath_free_pddata(dd, pd);
  1777. }
  1778. kfree(dd->ipath_pd);
  1779. /*
  1780. * debuggability, in case some cleanup path tries to use it
  1781. * after this
  1782. */
  1783. dd->ipath_pd = NULL;
  1784. }
  1785. static void __exit infinipath_cleanup(void)
  1786. {
  1787. struct ipath_devdata *dd, *tmp;
  1788. unsigned long flags;
  1789. ipath_diagpkt_remove();
  1790. ipath_exit_ipathfs();
  1791. ipath_driver_remove_group(&ipath_driver.driver);
  1792. spin_lock_irqsave(&ipath_devs_lock, flags);
  1793. /*
  1794. * turn off rcv, send, and interrupts for all ports, all drivers
  1795. * should also hard reset the chip here?
  1796. * free up port 0 (kernel) rcvhdr, egr bufs, and eventually tid bufs
  1797. * for all versions of the driver, if they were allocated
  1798. */
  1799. list_for_each_entry_safe(dd, tmp, &ipath_dev_list, ipath_list) {
  1800. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  1801. if (dd->verbs_dev) {
  1802. ipath_unregister_ib_device(dd->verbs_dev);
  1803. dd->verbs_dev = NULL;
  1804. }
  1805. if (dd->ipath_kregbase)
  1806. cleanup_device(dd);
  1807. if (dd->pcidev) {
  1808. if (dd->pcidev->irq) {
  1809. ipath_cdbg(VERBOSE,
  1810. "unit %u free_irq of irq %x\n",
  1811. dd->ipath_unit, dd->pcidev->irq);
  1812. free_irq(dd->pcidev->irq, dd);
  1813. } else
  1814. ipath_dbg("irq is 0, not doing free_irq "
  1815. "for unit %u\n", dd->ipath_unit);
  1816. /*
  1817. * we check for NULL here, because it's outside
  1818. * the kregbase check, and we need to call it
  1819. * after the free_irq. Thus it's possible that
  1820. * the function pointers were never initialized.
  1821. */
  1822. if (dd->ipath_f_cleanup)
  1823. /* clean up chip-specific stuff */
  1824. dd->ipath_f_cleanup(dd);
  1825. dd->pcidev = NULL;
  1826. }
  1827. spin_lock_irqsave(&ipath_devs_lock, flags);
  1828. }
  1829. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  1830. ipath_cdbg(VERBOSE, "Unregistering pci driver\n");
  1831. pci_unregister_driver(&ipath_driver);
  1832. idr_destroy(&unit_table);
  1833. }
  1834. /**
  1835. * ipath_reset_device - reset the chip if possible
  1836. * @unit: the device to reset
  1837. *
  1838. * Whether or not reset is successful, we attempt to re-initialize the chip
  1839. * (that is, much like a driver unload/reload). We clear the INITTED flag
  1840. * so that the various entry points will fail until we reinitialize. For
  1841. * now, we only allow this if no user ports are open that use chip resources
  1842. */
  1843. int ipath_reset_device(int unit)
  1844. {
  1845. int ret, i;
  1846. struct ipath_devdata *dd = ipath_lookup(unit);
  1847. if (!dd) {
  1848. ret = -ENODEV;
  1849. goto bail;
  1850. }
  1851. dev_info(&dd->pcidev->dev, "Reset on unit %u requested\n", unit);
  1852. if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT)) {
  1853. dev_info(&dd->pcidev->dev, "Invalid unit number %u or "
  1854. "not initialized or not present\n", unit);
  1855. ret = -ENXIO;
  1856. goto bail;
  1857. }
  1858. if (dd->ipath_pd)
  1859. for (i = 1; i < dd->ipath_cfgports; i++) {
  1860. if (dd->ipath_pd[i] && dd->ipath_pd[i]->port_cnt) {
  1861. ipath_dbg("unit %u port %d is in use "
  1862. "(PID %u cmd %s), can't reset\n",
  1863. unit, i,
  1864. dd->ipath_pd[i]->port_pid,
  1865. dd->ipath_pd[i]->port_comm);
  1866. ret = -EBUSY;
  1867. goto bail;
  1868. }
  1869. }
  1870. dd->ipath_flags &= ~IPATH_INITTED;
  1871. ret = dd->ipath_f_reset(dd);
  1872. if (ret != 1)
  1873. ipath_dbg("reset was not successful\n");
  1874. ipath_dbg("Trying to reinitialize unit %u after reset attempt\n",
  1875. unit);
  1876. ret = ipath_init_chip(dd, 1);
  1877. if (ret)
  1878. ipath_dev_err(dd, "Reinitialize unit %u after "
  1879. "reset failed with %d\n", unit, ret);
  1880. else
  1881. dev_info(&dd->pcidev->dev, "Reinitialized unit %u after "
  1882. "resetting\n", unit);
  1883. bail:
  1884. return ret;
  1885. }
  1886. int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv)
  1887. {
  1888. u64 val;
  1889. if ( new_pol_inv > INFINIPATH_XGXS_RX_POL_MASK ) {
  1890. return -1;
  1891. }
  1892. if ( dd->ipath_rx_pol_inv != new_pol_inv ) {
  1893. dd->ipath_rx_pol_inv = new_pol_inv;
  1894. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  1895. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  1896. INFINIPATH_XGXS_RX_POL_SHIFT);
  1897. val |= ((u64)dd->ipath_rx_pol_inv) <<
  1898. INFINIPATH_XGXS_RX_POL_SHIFT;
  1899. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  1900. }
  1901. return 0;
  1902. }
  1903. module_init(infinipath_init);
  1904. module_exit(infinipath_cleanup);