x2apic_cluster.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. #include <linux/threads.h>
  2. #include <linux/cpumask.h>
  3. #include <linux/string.h>
  4. #include <linux/kernel.h>
  5. #include <linux/ctype.h>
  6. #include <linux/init.h>
  7. #include <linux/dmar.h>
  8. #include <asm/smp.h>
  9. #include <asm/apic.h>
  10. #include <asm/ipi.h>
  11. DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid);
  12. static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  13. {
  14. if (cpu_has_x2apic)
  15. return 1;
  16. return 0;
  17. }
  18. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  19. static const struct cpumask *x2apic_target_cpus(void)
  20. {
  21. return cpumask_of(0);
  22. }
  23. /*
  24. * for now each logical cpu is in its own vector allocation domain.
  25. */
  26. static void x2apic_vector_allocation_domain(int cpu, struct cpumask *retmask)
  27. {
  28. cpumask_clear(retmask);
  29. cpumask_set_cpu(cpu, retmask);
  30. }
  31. static void
  32. __x2apic_send_IPI_dest(unsigned int apicid, int vector, unsigned int dest)
  33. {
  34. unsigned long cfg;
  35. cfg = __prepare_ICR(0, vector, dest);
  36. /*
  37. * send the IPI.
  38. */
  39. native_x2apic_icr_write(cfg, apicid);
  40. }
  41. /*
  42. * for now, we send the IPI's one by one in the cpumask.
  43. * TBD: Based on the cpu mask, we can send the IPI's to the cluster group
  44. * at once. We have 16 cpu's in a cluster. This will minimize IPI register
  45. * writes.
  46. */
  47. static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
  48. {
  49. unsigned long query_cpu;
  50. unsigned long flags;
  51. local_irq_save(flags);
  52. for_each_cpu(query_cpu, mask) {
  53. __x2apic_send_IPI_dest(
  54. per_cpu(x86_cpu_to_logical_apicid, query_cpu),
  55. vector, apic->dest_logical);
  56. }
  57. local_irq_restore(flags);
  58. }
  59. static void
  60. x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  61. {
  62. unsigned long this_cpu = smp_processor_id();
  63. unsigned long query_cpu;
  64. unsigned long flags;
  65. local_irq_save(flags);
  66. for_each_cpu(query_cpu, mask) {
  67. if (query_cpu == this_cpu)
  68. continue;
  69. __x2apic_send_IPI_dest(
  70. per_cpu(x86_cpu_to_logical_apicid, query_cpu),
  71. vector, apic->dest_logical);
  72. }
  73. local_irq_restore(flags);
  74. }
  75. static void x2apic_send_IPI_allbutself(int vector)
  76. {
  77. unsigned long this_cpu = smp_processor_id();
  78. unsigned long query_cpu;
  79. unsigned long flags;
  80. local_irq_save(flags);
  81. for_each_online_cpu(query_cpu) {
  82. if (query_cpu == this_cpu)
  83. continue;
  84. __x2apic_send_IPI_dest(
  85. per_cpu(x86_cpu_to_logical_apicid, query_cpu),
  86. vector, apic->dest_logical);
  87. }
  88. local_irq_restore(flags);
  89. }
  90. static void x2apic_send_IPI_all(int vector)
  91. {
  92. x2apic_send_IPI_mask(cpu_online_mask, vector);
  93. }
  94. static int x2apic_apic_id_registered(void)
  95. {
  96. return 1;
  97. }
  98. static unsigned int x2apic_cpu_mask_to_apicid(const struct cpumask *cpumask)
  99. {
  100. /*
  101. * We're using fixed IRQ delivery, can only return one logical APIC ID.
  102. * May as well be the first.
  103. */
  104. int cpu = cpumask_first(cpumask);
  105. if ((unsigned)cpu < nr_cpu_ids)
  106. return per_cpu(x86_cpu_to_logical_apicid, cpu);
  107. else
  108. return BAD_APICID;
  109. }
  110. static unsigned int
  111. x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  112. const struct cpumask *andmask)
  113. {
  114. int cpu;
  115. /*
  116. * We're using fixed IRQ delivery, can only return one logical APIC ID.
  117. * May as well be the first.
  118. */
  119. for_each_cpu_and(cpu, cpumask, andmask) {
  120. if (cpumask_test_cpu(cpu, cpu_online_mask))
  121. break;
  122. }
  123. if (cpu < nr_cpu_ids)
  124. return per_cpu(x86_cpu_to_logical_apicid, cpu);
  125. return BAD_APICID;
  126. }
  127. static unsigned int x2apic_cluster_phys_get_apic_id(unsigned long x)
  128. {
  129. unsigned int id;
  130. id = x;
  131. return id;
  132. }
  133. static unsigned long set_apic_id(unsigned int id)
  134. {
  135. unsigned long x;
  136. x = id;
  137. return x;
  138. }
  139. static int x2apic_cluster_phys_pkg_id(int initial_apicid, int index_msb)
  140. {
  141. return current_cpu_data.initial_apicid >> index_msb;
  142. }
  143. static void x2apic_send_IPI_self(int vector)
  144. {
  145. apic_write(APIC_SELF_IPI, vector);
  146. }
  147. static void init_x2apic_ldr(void)
  148. {
  149. int cpu = smp_processor_id();
  150. per_cpu(x86_cpu_to_logical_apicid, cpu) = apic_read(APIC_LDR);
  151. }
  152. struct apic apic_x2apic_cluster = {
  153. .name = "cluster x2apic",
  154. .probe = NULL,
  155. .acpi_madt_oem_check = x2apic_acpi_madt_oem_check,
  156. .apic_id_registered = x2apic_apic_id_registered,
  157. .irq_delivery_mode = dest_LowestPrio,
  158. .irq_dest_mode = 1, /* logical */
  159. .target_cpus = x2apic_target_cpus,
  160. .disable_esr = 0,
  161. .dest_logical = APIC_DEST_LOGICAL,
  162. .check_apicid_used = NULL,
  163. .check_apicid_present = NULL,
  164. .vector_allocation_domain = x2apic_vector_allocation_domain,
  165. .init_apic_ldr = init_x2apic_ldr,
  166. .ioapic_phys_id_map = NULL,
  167. .setup_apic_routing = NULL,
  168. .multi_timer_check = NULL,
  169. .apicid_to_node = NULL,
  170. .cpu_to_logical_apicid = NULL,
  171. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  172. .apicid_to_cpu_present = NULL,
  173. .setup_portio_remap = NULL,
  174. .check_phys_apicid_present = default_check_phys_apicid_present,
  175. .enable_apic_mode = NULL,
  176. .phys_pkg_id = x2apic_cluster_phys_pkg_id,
  177. .mps_oem_check = NULL,
  178. .get_apic_id = x2apic_cluster_phys_get_apic_id,
  179. .set_apic_id = set_apic_id,
  180. .apic_id_mask = 0xFFFFFFFFu,
  181. .cpu_mask_to_apicid = x2apic_cpu_mask_to_apicid,
  182. .cpu_mask_to_apicid_and = x2apic_cpu_mask_to_apicid_and,
  183. .send_IPI_mask = x2apic_send_IPI_mask,
  184. .send_IPI_mask_allbutself = x2apic_send_IPI_mask_allbutself,
  185. .send_IPI_allbutself = x2apic_send_IPI_allbutself,
  186. .send_IPI_all = x2apic_send_IPI_all,
  187. .send_IPI_self = x2apic_send_IPI_self,
  188. .wakeup_cpu = NULL,
  189. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  190. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  191. .wait_for_init_deassert = NULL,
  192. .smp_callin_clear_local_apic = NULL,
  193. .inquire_remote_apic = NULL,
  194. .read = native_apic_msr_read,
  195. .write = native_apic_msr_write,
  196. .icr_read = native_x2apic_icr_read,
  197. .icr_write = native_x2apic_icr_write,
  198. .wait_icr_idle = native_x2apic_wait_icr_idle,
  199. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  200. };