evergreen.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. /* enable the pflip int */
  44. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  45. }
  46. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* disable the pflip int */
  49. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  50. }
  51. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  52. {
  53. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  54. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  55. /* Lock the graphics update lock */
  56. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  57. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  58. /* update the scanout addresses */
  59. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  60. upper_32_bits(crtc_base));
  61. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  64. upper_32_bits(crtc_base));
  65. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. /* Wait for update_pending to go high. */
  68. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  72. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int evergreen_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp, toffset;
  80. int actual_temp = 0;
  81. if (rdev->family == CHIP_JUNIPER) {
  82. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  83. TOFFSET_SHIFT;
  84. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  85. TS0_ADC_DOUT_SHIFT;
  86. if (toffset & 0x100)
  87. actual_temp = temp / 2 - (0x200 - toffset);
  88. else
  89. actual_temp = temp / 2 + toffset;
  90. actual_temp = actual_temp * 1000;
  91. } else {
  92. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  93. ASIC_T_SHIFT;
  94. if (temp & 0x400)
  95. actual_temp = -256;
  96. else if (temp & 0x200)
  97. actual_temp = 255;
  98. else if (temp & 0x100) {
  99. actual_temp = temp & 0x1ff;
  100. actual_temp |= ~0x1ff;
  101. } else
  102. actual_temp = temp & 0xff;
  103. actual_temp = (actual_temp * 1000) / 2;
  104. }
  105. return actual_temp;
  106. }
  107. int sumo_get_temp(struct radeon_device *rdev)
  108. {
  109. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  110. int actual_temp = temp - 49;
  111. return actual_temp * 1000;
  112. }
  113. void evergreen_pm_misc(struct radeon_device *rdev)
  114. {
  115. int req_ps_idx = rdev->pm.requested_power_state_index;
  116. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  117. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  118. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  119. if (voltage->type == VOLTAGE_SW) {
  120. /* 0xff01 is a flag rather then an actual voltage */
  121. if (voltage->voltage == 0xff01)
  122. return;
  123. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  124. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  125. rdev->pm.current_vddc = voltage->voltage;
  126. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  127. }
  128. /* 0xff01 is a flag rather then an actual voltage */
  129. if (voltage->vddci == 0xff01)
  130. return;
  131. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  132. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  133. rdev->pm.current_vddci = voltage->vddci;
  134. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  135. }
  136. }
  137. }
  138. void evergreen_pm_prepare(struct radeon_device *rdev)
  139. {
  140. struct drm_device *ddev = rdev->ddev;
  141. struct drm_crtc *crtc;
  142. struct radeon_crtc *radeon_crtc;
  143. u32 tmp;
  144. /* disable any active CRTCs */
  145. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  146. radeon_crtc = to_radeon_crtc(crtc);
  147. if (radeon_crtc->enabled) {
  148. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  149. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  150. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  151. }
  152. }
  153. }
  154. void evergreen_pm_finish(struct radeon_device *rdev)
  155. {
  156. struct drm_device *ddev = rdev->ddev;
  157. struct drm_crtc *crtc;
  158. struct radeon_crtc *radeon_crtc;
  159. u32 tmp;
  160. /* enable any active CRTCs */
  161. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  162. radeon_crtc = to_radeon_crtc(crtc);
  163. if (radeon_crtc->enabled) {
  164. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  165. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  166. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  167. }
  168. }
  169. }
  170. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  171. {
  172. bool connected = false;
  173. switch (hpd) {
  174. case RADEON_HPD_1:
  175. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  176. connected = true;
  177. break;
  178. case RADEON_HPD_2:
  179. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  180. connected = true;
  181. break;
  182. case RADEON_HPD_3:
  183. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  184. connected = true;
  185. break;
  186. case RADEON_HPD_4:
  187. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  188. connected = true;
  189. break;
  190. case RADEON_HPD_5:
  191. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  192. connected = true;
  193. break;
  194. case RADEON_HPD_6:
  195. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  196. connected = true;
  197. break;
  198. default:
  199. break;
  200. }
  201. return connected;
  202. }
  203. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  204. enum radeon_hpd_id hpd)
  205. {
  206. u32 tmp;
  207. bool connected = evergreen_hpd_sense(rdev, hpd);
  208. switch (hpd) {
  209. case RADEON_HPD_1:
  210. tmp = RREG32(DC_HPD1_INT_CONTROL);
  211. if (connected)
  212. tmp &= ~DC_HPDx_INT_POLARITY;
  213. else
  214. tmp |= DC_HPDx_INT_POLARITY;
  215. WREG32(DC_HPD1_INT_CONTROL, tmp);
  216. break;
  217. case RADEON_HPD_2:
  218. tmp = RREG32(DC_HPD2_INT_CONTROL);
  219. if (connected)
  220. tmp &= ~DC_HPDx_INT_POLARITY;
  221. else
  222. tmp |= DC_HPDx_INT_POLARITY;
  223. WREG32(DC_HPD2_INT_CONTROL, tmp);
  224. break;
  225. case RADEON_HPD_3:
  226. tmp = RREG32(DC_HPD3_INT_CONTROL);
  227. if (connected)
  228. tmp &= ~DC_HPDx_INT_POLARITY;
  229. else
  230. tmp |= DC_HPDx_INT_POLARITY;
  231. WREG32(DC_HPD3_INT_CONTROL, tmp);
  232. break;
  233. case RADEON_HPD_4:
  234. tmp = RREG32(DC_HPD4_INT_CONTROL);
  235. if (connected)
  236. tmp &= ~DC_HPDx_INT_POLARITY;
  237. else
  238. tmp |= DC_HPDx_INT_POLARITY;
  239. WREG32(DC_HPD4_INT_CONTROL, tmp);
  240. break;
  241. case RADEON_HPD_5:
  242. tmp = RREG32(DC_HPD5_INT_CONTROL);
  243. if (connected)
  244. tmp &= ~DC_HPDx_INT_POLARITY;
  245. else
  246. tmp |= DC_HPDx_INT_POLARITY;
  247. WREG32(DC_HPD5_INT_CONTROL, tmp);
  248. break;
  249. case RADEON_HPD_6:
  250. tmp = RREG32(DC_HPD6_INT_CONTROL);
  251. if (connected)
  252. tmp &= ~DC_HPDx_INT_POLARITY;
  253. else
  254. tmp |= DC_HPDx_INT_POLARITY;
  255. WREG32(DC_HPD6_INT_CONTROL, tmp);
  256. break;
  257. default:
  258. break;
  259. }
  260. }
  261. void evergreen_hpd_init(struct radeon_device *rdev)
  262. {
  263. struct drm_device *dev = rdev->ddev;
  264. struct drm_connector *connector;
  265. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  266. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  267. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  268. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  269. switch (radeon_connector->hpd.hpd) {
  270. case RADEON_HPD_1:
  271. WREG32(DC_HPD1_CONTROL, tmp);
  272. rdev->irq.hpd[0] = true;
  273. break;
  274. case RADEON_HPD_2:
  275. WREG32(DC_HPD2_CONTROL, tmp);
  276. rdev->irq.hpd[1] = true;
  277. break;
  278. case RADEON_HPD_3:
  279. WREG32(DC_HPD3_CONTROL, tmp);
  280. rdev->irq.hpd[2] = true;
  281. break;
  282. case RADEON_HPD_4:
  283. WREG32(DC_HPD4_CONTROL, tmp);
  284. rdev->irq.hpd[3] = true;
  285. break;
  286. case RADEON_HPD_5:
  287. WREG32(DC_HPD5_CONTROL, tmp);
  288. rdev->irq.hpd[4] = true;
  289. break;
  290. case RADEON_HPD_6:
  291. WREG32(DC_HPD6_CONTROL, tmp);
  292. rdev->irq.hpd[5] = true;
  293. break;
  294. default:
  295. break;
  296. }
  297. }
  298. if (rdev->irq.installed)
  299. evergreen_irq_set(rdev);
  300. }
  301. void evergreen_hpd_fini(struct radeon_device *rdev)
  302. {
  303. struct drm_device *dev = rdev->ddev;
  304. struct drm_connector *connector;
  305. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  306. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  307. switch (radeon_connector->hpd.hpd) {
  308. case RADEON_HPD_1:
  309. WREG32(DC_HPD1_CONTROL, 0);
  310. rdev->irq.hpd[0] = false;
  311. break;
  312. case RADEON_HPD_2:
  313. WREG32(DC_HPD2_CONTROL, 0);
  314. rdev->irq.hpd[1] = false;
  315. break;
  316. case RADEON_HPD_3:
  317. WREG32(DC_HPD3_CONTROL, 0);
  318. rdev->irq.hpd[2] = false;
  319. break;
  320. case RADEON_HPD_4:
  321. WREG32(DC_HPD4_CONTROL, 0);
  322. rdev->irq.hpd[3] = false;
  323. break;
  324. case RADEON_HPD_5:
  325. WREG32(DC_HPD5_CONTROL, 0);
  326. rdev->irq.hpd[4] = false;
  327. break;
  328. case RADEON_HPD_6:
  329. WREG32(DC_HPD6_CONTROL, 0);
  330. rdev->irq.hpd[5] = false;
  331. break;
  332. default:
  333. break;
  334. }
  335. }
  336. }
  337. /* watermark setup */
  338. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  339. struct radeon_crtc *radeon_crtc,
  340. struct drm_display_mode *mode,
  341. struct drm_display_mode *other_mode)
  342. {
  343. u32 tmp;
  344. /*
  345. * Line Buffer Setup
  346. * There are 3 line buffers, each one shared by 2 display controllers.
  347. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  348. * the display controllers. The paritioning is done via one of four
  349. * preset allocations specified in bits 2:0:
  350. * first display controller
  351. * 0 - first half of lb (3840 * 2)
  352. * 1 - first 3/4 of lb (5760 * 2)
  353. * 2 - whole lb (7680 * 2), other crtc must be disabled
  354. * 3 - first 1/4 of lb (1920 * 2)
  355. * second display controller
  356. * 4 - second half of lb (3840 * 2)
  357. * 5 - second 3/4 of lb (5760 * 2)
  358. * 6 - whole lb (7680 * 2), other crtc must be disabled
  359. * 7 - last 1/4 of lb (1920 * 2)
  360. */
  361. /* this can get tricky if we have two large displays on a paired group
  362. * of crtcs. Ideally for multiple large displays we'd assign them to
  363. * non-linked crtcs for maximum line buffer allocation.
  364. */
  365. if (radeon_crtc->base.enabled && mode) {
  366. if (other_mode)
  367. tmp = 0; /* 1/2 */
  368. else
  369. tmp = 2; /* whole */
  370. } else
  371. tmp = 0;
  372. /* second controller of the pair uses second half of the lb */
  373. if (radeon_crtc->crtc_id % 2)
  374. tmp += 4;
  375. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  376. if (radeon_crtc->base.enabled && mode) {
  377. switch (tmp) {
  378. case 0:
  379. case 4:
  380. default:
  381. if (ASIC_IS_DCE5(rdev))
  382. return 4096 * 2;
  383. else
  384. return 3840 * 2;
  385. case 1:
  386. case 5:
  387. if (ASIC_IS_DCE5(rdev))
  388. return 6144 * 2;
  389. else
  390. return 5760 * 2;
  391. case 2:
  392. case 6:
  393. if (ASIC_IS_DCE5(rdev))
  394. return 8192 * 2;
  395. else
  396. return 7680 * 2;
  397. case 3:
  398. case 7:
  399. if (ASIC_IS_DCE5(rdev))
  400. return 2048 * 2;
  401. else
  402. return 1920 * 2;
  403. }
  404. }
  405. /* controller not enabled, so no lb used */
  406. return 0;
  407. }
  408. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  409. {
  410. u32 tmp = RREG32(MC_SHARED_CHMAP);
  411. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  412. case 0:
  413. default:
  414. return 1;
  415. case 1:
  416. return 2;
  417. case 2:
  418. return 4;
  419. case 3:
  420. return 8;
  421. }
  422. }
  423. struct evergreen_wm_params {
  424. u32 dram_channels; /* number of dram channels */
  425. u32 yclk; /* bandwidth per dram data pin in kHz */
  426. u32 sclk; /* engine clock in kHz */
  427. u32 disp_clk; /* display clock in kHz */
  428. u32 src_width; /* viewport width */
  429. u32 active_time; /* active display time in ns */
  430. u32 blank_time; /* blank time in ns */
  431. bool interlaced; /* mode is interlaced */
  432. fixed20_12 vsc; /* vertical scale ratio */
  433. u32 num_heads; /* number of active crtcs */
  434. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  435. u32 lb_size; /* line buffer allocated to pipe */
  436. u32 vtaps; /* vertical scaler taps */
  437. };
  438. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  439. {
  440. /* Calculate DRAM Bandwidth and the part allocated to display. */
  441. fixed20_12 dram_efficiency; /* 0.7 */
  442. fixed20_12 yclk, dram_channels, bandwidth;
  443. fixed20_12 a;
  444. a.full = dfixed_const(1000);
  445. yclk.full = dfixed_const(wm->yclk);
  446. yclk.full = dfixed_div(yclk, a);
  447. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  448. a.full = dfixed_const(10);
  449. dram_efficiency.full = dfixed_const(7);
  450. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  451. bandwidth.full = dfixed_mul(dram_channels, yclk);
  452. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  453. return dfixed_trunc(bandwidth);
  454. }
  455. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  456. {
  457. /* Calculate DRAM Bandwidth and the part allocated to display. */
  458. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  459. fixed20_12 yclk, dram_channels, bandwidth;
  460. fixed20_12 a;
  461. a.full = dfixed_const(1000);
  462. yclk.full = dfixed_const(wm->yclk);
  463. yclk.full = dfixed_div(yclk, a);
  464. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  465. a.full = dfixed_const(10);
  466. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  467. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  468. bandwidth.full = dfixed_mul(dram_channels, yclk);
  469. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  470. return dfixed_trunc(bandwidth);
  471. }
  472. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  473. {
  474. /* Calculate the display Data return Bandwidth */
  475. fixed20_12 return_efficiency; /* 0.8 */
  476. fixed20_12 sclk, bandwidth;
  477. fixed20_12 a;
  478. a.full = dfixed_const(1000);
  479. sclk.full = dfixed_const(wm->sclk);
  480. sclk.full = dfixed_div(sclk, a);
  481. a.full = dfixed_const(10);
  482. return_efficiency.full = dfixed_const(8);
  483. return_efficiency.full = dfixed_div(return_efficiency, a);
  484. a.full = dfixed_const(32);
  485. bandwidth.full = dfixed_mul(a, sclk);
  486. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  487. return dfixed_trunc(bandwidth);
  488. }
  489. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  490. {
  491. /* Calculate the DMIF Request Bandwidth */
  492. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  493. fixed20_12 disp_clk, bandwidth;
  494. fixed20_12 a;
  495. a.full = dfixed_const(1000);
  496. disp_clk.full = dfixed_const(wm->disp_clk);
  497. disp_clk.full = dfixed_div(disp_clk, a);
  498. a.full = dfixed_const(10);
  499. disp_clk_request_efficiency.full = dfixed_const(8);
  500. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  501. a.full = dfixed_const(32);
  502. bandwidth.full = dfixed_mul(a, disp_clk);
  503. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  504. return dfixed_trunc(bandwidth);
  505. }
  506. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  507. {
  508. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  509. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  510. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  511. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  512. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  513. }
  514. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  515. {
  516. /* Calculate the display mode Average Bandwidth
  517. * DisplayMode should contain the source and destination dimensions,
  518. * timing, etc.
  519. */
  520. fixed20_12 bpp;
  521. fixed20_12 line_time;
  522. fixed20_12 src_width;
  523. fixed20_12 bandwidth;
  524. fixed20_12 a;
  525. a.full = dfixed_const(1000);
  526. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  527. line_time.full = dfixed_div(line_time, a);
  528. bpp.full = dfixed_const(wm->bytes_per_pixel);
  529. src_width.full = dfixed_const(wm->src_width);
  530. bandwidth.full = dfixed_mul(src_width, bpp);
  531. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  532. bandwidth.full = dfixed_div(bandwidth, line_time);
  533. return dfixed_trunc(bandwidth);
  534. }
  535. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  536. {
  537. /* First calcualte the latency in ns */
  538. u32 mc_latency = 2000; /* 2000 ns. */
  539. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  540. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  541. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  542. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  543. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  544. (wm->num_heads * cursor_line_pair_return_time);
  545. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  546. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  547. fixed20_12 a, b, c;
  548. if (wm->num_heads == 0)
  549. return 0;
  550. a.full = dfixed_const(2);
  551. b.full = dfixed_const(1);
  552. if ((wm->vsc.full > a.full) ||
  553. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  554. (wm->vtaps >= 5) ||
  555. ((wm->vsc.full >= a.full) && wm->interlaced))
  556. max_src_lines_per_dst_line = 4;
  557. else
  558. max_src_lines_per_dst_line = 2;
  559. a.full = dfixed_const(available_bandwidth);
  560. b.full = dfixed_const(wm->num_heads);
  561. a.full = dfixed_div(a, b);
  562. b.full = dfixed_const(1000);
  563. c.full = dfixed_const(wm->disp_clk);
  564. b.full = dfixed_div(c, b);
  565. c.full = dfixed_const(wm->bytes_per_pixel);
  566. b.full = dfixed_mul(b, c);
  567. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  568. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  569. b.full = dfixed_const(1000);
  570. c.full = dfixed_const(lb_fill_bw);
  571. b.full = dfixed_div(c, b);
  572. a.full = dfixed_div(a, b);
  573. line_fill_time = dfixed_trunc(a);
  574. if (line_fill_time < wm->active_time)
  575. return latency;
  576. else
  577. return latency + (line_fill_time - wm->active_time);
  578. }
  579. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  580. {
  581. if (evergreen_average_bandwidth(wm) <=
  582. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  583. return true;
  584. else
  585. return false;
  586. };
  587. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  588. {
  589. if (evergreen_average_bandwidth(wm) <=
  590. (evergreen_available_bandwidth(wm) / wm->num_heads))
  591. return true;
  592. else
  593. return false;
  594. };
  595. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  596. {
  597. u32 lb_partitions = wm->lb_size / wm->src_width;
  598. u32 line_time = wm->active_time + wm->blank_time;
  599. u32 latency_tolerant_lines;
  600. u32 latency_hiding;
  601. fixed20_12 a;
  602. a.full = dfixed_const(1);
  603. if (wm->vsc.full > a.full)
  604. latency_tolerant_lines = 1;
  605. else {
  606. if (lb_partitions <= (wm->vtaps + 1))
  607. latency_tolerant_lines = 1;
  608. else
  609. latency_tolerant_lines = 2;
  610. }
  611. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  612. if (evergreen_latency_watermark(wm) <= latency_hiding)
  613. return true;
  614. else
  615. return false;
  616. }
  617. static void evergreen_program_watermarks(struct radeon_device *rdev,
  618. struct radeon_crtc *radeon_crtc,
  619. u32 lb_size, u32 num_heads)
  620. {
  621. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  622. struct evergreen_wm_params wm;
  623. u32 pixel_period;
  624. u32 line_time = 0;
  625. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  626. u32 priority_a_mark = 0, priority_b_mark = 0;
  627. u32 priority_a_cnt = PRIORITY_OFF;
  628. u32 priority_b_cnt = PRIORITY_OFF;
  629. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  630. u32 tmp, arb_control3;
  631. fixed20_12 a, b, c;
  632. if (radeon_crtc->base.enabled && num_heads && mode) {
  633. pixel_period = 1000000 / (u32)mode->clock;
  634. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  635. priority_a_cnt = 0;
  636. priority_b_cnt = 0;
  637. wm.yclk = rdev->pm.current_mclk * 10;
  638. wm.sclk = rdev->pm.current_sclk * 10;
  639. wm.disp_clk = mode->clock;
  640. wm.src_width = mode->crtc_hdisplay;
  641. wm.active_time = mode->crtc_hdisplay * pixel_period;
  642. wm.blank_time = line_time - wm.active_time;
  643. wm.interlaced = false;
  644. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  645. wm.interlaced = true;
  646. wm.vsc = radeon_crtc->vsc;
  647. wm.vtaps = 1;
  648. if (radeon_crtc->rmx_type != RMX_OFF)
  649. wm.vtaps = 2;
  650. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  651. wm.lb_size = lb_size;
  652. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  653. wm.num_heads = num_heads;
  654. /* set for high clocks */
  655. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  656. /* set for low clocks */
  657. /* wm.yclk = low clk; wm.sclk = low clk */
  658. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  659. /* possibly force display priority to high */
  660. /* should really do this at mode validation time... */
  661. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  662. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  663. !evergreen_check_latency_hiding(&wm) ||
  664. (rdev->disp_priority == 2)) {
  665. DRM_INFO("force priority to high\n");
  666. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  667. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  668. }
  669. a.full = dfixed_const(1000);
  670. b.full = dfixed_const(mode->clock);
  671. b.full = dfixed_div(b, a);
  672. c.full = dfixed_const(latency_watermark_a);
  673. c.full = dfixed_mul(c, b);
  674. c.full = dfixed_mul(c, radeon_crtc->hsc);
  675. c.full = dfixed_div(c, a);
  676. a.full = dfixed_const(16);
  677. c.full = dfixed_div(c, a);
  678. priority_a_mark = dfixed_trunc(c);
  679. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  680. a.full = dfixed_const(1000);
  681. b.full = dfixed_const(mode->clock);
  682. b.full = dfixed_div(b, a);
  683. c.full = dfixed_const(latency_watermark_b);
  684. c.full = dfixed_mul(c, b);
  685. c.full = dfixed_mul(c, radeon_crtc->hsc);
  686. c.full = dfixed_div(c, a);
  687. a.full = dfixed_const(16);
  688. c.full = dfixed_div(c, a);
  689. priority_b_mark = dfixed_trunc(c);
  690. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  691. }
  692. /* select wm A */
  693. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  694. tmp = arb_control3;
  695. tmp &= ~LATENCY_WATERMARK_MASK(3);
  696. tmp |= LATENCY_WATERMARK_MASK(1);
  697. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  698. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  699. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  700. LATENCY_HIGH_WATERMARK(line_time)));
  701. /* select wm B */
  702. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  703. tmp &= ~LATENCY_WATERMARK_MASK(3);
  704. tmp |= LATENCY_WATERMARK_MASK(2);
  705. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  706. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  707. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  708. LATENCY_HIGH_WATERMARK(line_time)));
  709. /* restore original selection */
  710. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  711. /* write the priority marks */
  712. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  713. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  714. }
  715. void evergreen_bandwidth_update(struct radeon_device *rdev)
  716. {
  717. struct drm_display_mode *mode0 = NULL;
  718. struct drm_display_mode *mode1 = NULL;
  719. u32 num_heads = 0, lb_size;
  720. int i;
  721. radeon_update_display_priority(rdev);
  722. for (i = 0; i < rdev->num_crtc; i++) {
  723. if (rdev->mode_info.crtcs[i]->base.enabled)
  724. num_heads++;
  725. }
  726. for (i = 0; i < rdev->num_crtc; i += 2) {
  727. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  728. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  729. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  730. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  731. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  732. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  733. }
  734. }
  735. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  736. {
  737. unsigned i;
  738. u32 tmp;
  739. for (i = 0; i < rdev->usec_timeout; i++) {
  740. /* read MC_STATUS */
  741. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  742. if (!tmp)
  743. return 0;
  744. udelay(1);
  745. }
  746. return -1;
  747. }
  748. /*
  749. * GART
  750. */
  751. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  752. {
  753. unsigned i;
  754. u32 tmp;
  755. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  756. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  757. for (i = 0; i < rdev->usec_timeout; i++) {
  758. /* read MC_STATUS */
  759. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  760. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  761. if (tmp == 2) {
  762. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  763. return;
  764. }
  765. if (tmp) {
  766. return;
  767. }
  768. udelay(1);
  769. }
  770. }
  771. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  772. {
  773. u32 tmp;
  774. int r;
  775. if (rdev->gart.table.vram.robj == NULL) {
  776. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  777. return -EINVAL;
  778. }
  779. r = radeon_gart_table_vram_pin(rdev);
  780. if (r)
  781. return r;
  782. radeon_gart_restore(rdev);
  783. /* Setup L2 cache */
  784. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  785. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  786. EFFECTIVE_L2_QUEUE_SIZE(7));
  787. WREG32(VM_L2_CNTL2, 0);
  788. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  789. /* Setup TLB control */
  790. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  791. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  792. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  793. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  794. if (rdev->flags & RADEON_IS_IGP) {
  795. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  796. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  797. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  798. } else {
  799. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  800. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  801. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  802. }
  803. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  804. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  805. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  806. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  807. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  808. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  809. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  810. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  811. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  812. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  813. (u32)(rdev->dummy_page.addr >> 12));
  814. WREG32(VM_CONTEXT1_CNTL, 0);
  815. evergreen_pcie_gart_tlb_flush(rdev);
  816. rdev->gart.ready = true;
  817. return 0;
  818. }
  819. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  820. {
  821. u32 tmp;
  822. int r;
  823. /* Disable all tables */
  824. WREG32(VM_CONTEXT0_CNTL, 0);
  825. WREG32(VM_CONTEXT1_CNTL, 0);
  826. /* Setup L2 cache */
  827. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  828. EFFECTIVE_L2_QUEUE_SIZE(7));
  829. WREG32(VM_L2_CNTL2, 0);
  830. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  831. /* Setup TLB control */
  832. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  833. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  834. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  835. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  836. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  837. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  838. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  839. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  840. if (rdev->gart.table.vram.robj) {
  841. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  842. if (likely(r == 0)) {
  843. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  844. radeon_bo_unpin(rdev->gart.table.vram.robj);
  845. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  846. }
  847. }
  848. }
  849. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  850. {
  851. evergreen_pcie_gart_disable(rdev);
  852. radeon_gart_table_vram_free(rdev);
  853. radeon_gart_fini(rdev);
  854. }
  855. void evergreen_agp_enable(struct radeon_device *rdev)
  856. {
  857. u32 tmp;
  858. /* Setup L2 cache */
  859. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  860. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  861. EFFECTIVE_L2_QUEUE_SIZE(7));
  862. WREG32(VM_L2_CNTL2, 0);
  863. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  864. /* Setup TLB control */
  865. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  866. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  867. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  868. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  869. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  870. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  871. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  872. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  873. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  874. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  875. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  876. WREG32(VM_CONTEXT0_CNTL, 0);
  877. WREG32(VM_CONTEXT1_CNTL, 0);
  878. }
  879. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  880. {
  881. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  882. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  883. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  884. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  885. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  886. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  887. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  888. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  889. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  890. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  891. if (!(rdev->flags & RADEON_IS_IGP)) {
  892. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  893. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  894. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  895. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  896. }
  897. /* Stop all video */
  898. WREG32(VGA_RENDER_CONTROL, 0);
  899. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  900. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  901. if (!(rdev->flags & RADEON_IS_IGP)) {
  902. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  903. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  904. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  905. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  906. }
  907. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  908. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  909. if (!(rdev->flags & RADEON_IS_IGP)) {
  910. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  911. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  912. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  913. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  914. }
  915. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  916. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  917. if (!(rdev->flags & RADEON_IS_IGP)) {
  918. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  919. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  920. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  921. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  922. }
  923. WREG32(D1VGA_CONTROL, 0);
  924. WREG32(D2VGA_CONTROL, 0);
  925. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  926. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  927. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  928. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  929. }
  930. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  931. {
  932. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  933. upper_32_bits(rdev->mc.vram_start));
  934. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  935. upper_32_bits(rdev->mc.vram_start));
  936. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  937. (u32)rdev->mc.vram_start);
  938. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  939. (u32)rdev->mc.vram_start);
  940. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  941. upper_32_bits(rdev->mc.vram_start));
  942. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  943. upper_32_bits(rdev->mc.vram_start));
  944. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  945. (u32)rdev->mc.vram_start);
  946. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  947. (u32)rdev->mc.vram_start);
  948. if (!(rdev->flags & RADEON_IS_IGP)) {
  949. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  950. upper_32_bits(rdev->mc.vram_start));
  951. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  952. upper_32_bits(rdev->mc.vram_start));
  953. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  954. (u32)rdev->mc.vram_start);
  955. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  956. (u32)rdev->mc.vram_start);
  957. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  958. upper_32_bits(rdev->mc.vram_start));
  959. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  960. upper_32_bits(rdev->mc.vram_start));
  961. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  962. (u32)rdev->mc.vram_start);
  963. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  964. (u32)rdev->mc.vram_start);
  965. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  966. upper_32_bits(rdev->mc.vram_start));
  967. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  968. upper_32_bits(rdev->mc.vram_start));
  969. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  970. (u32)rdev->mc.vram_start);
  971. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  972. (u32)rdev->mc.vram_start);
  973. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  974. upper_32_bits(rdev->mc.vram_start));
  975. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  976. upper_32_bits(rdev->mc.vram_start));
  977. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  978. (u32)rdev->mc.vram_start);
  979. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  980. (u32)rdev->mc.vram_start);
  981. }
  982. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  983. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  984. /* Unlock host access */
  985. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  986. mdelay(1);
  987. /* Restore video state */
  988. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  989. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  990. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  991. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  992. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  993. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  994. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  995. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  996. if (!(rdev->flags & RADEON_IS_IGP)) {
  997. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  998. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  999. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1000. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1001. }
  1002. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1003. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1004. if (!(rdev->flags & RADEON_IS_IGP)) {
  1005. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1006. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1007. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1008. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1009. }
  1010. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1011. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1012. if (!(rdev->flags & RADEON_IS_IGP)) {
  1013. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1014. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1015. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1016. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1017. }
  1018. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1019. }
  1020. void evergreen_mc_program(struct radeon_device *rdev)
  1021. {
  1022. struct evergreen_mc_save save;
  1023. u32 tmp;
  1024. int i, j;
  1025. /* Initialize HDP */
  1026. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1027. WREG32((0x2c14 + j), 0x00000000);
  1028. WREG32((0x2c18 + j), 0x00000000);
  1029. WREG32((0x2c1c + j), 0x00000000);
  1030. WREG32((0x2c20 + j), 0x00000000);
  1031. WREG32((0x2c24 + j), 0x00000000);
  1032. }
  1033. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1034. evergreen_mc_stop(rdev, &save);
  1035. if (evergreen_mc_wait_for_idle(rdev)) {
  1036. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1037. }
  1038. /* Lockout access through VGA aperture*/
  1039. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1040. /* Update configuration */
  1041. if (rdev->flags & RADEON_IS_AGP) {
  1042. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1043. /* VRAM before AGP */
  1044. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1045. rdev->mc.vram_start >> 12);
  1046. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1047. rdev->mc.gtt_end >> 12);
  1048. } else {
  1049. /* VRAM after AGP */
  1050. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1051. rdev->mc.gtt_start >> 12);
  1052. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1053. rdev->mc.vram_end >> 12);
  1054. }
  1055. } else {
  1056. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1057. rdev->mc.vram_start >> 12);
  1058. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1059. rdev->mc.vram_end >> 12);
  1060. }
  1061. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1062. if (rdev->flags & RADEON_IS_IGP) {
  1063. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1064. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1065. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1066. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1067. }
  1068. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1069. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1070. WREG32(MC_VM_FB_LOCATION, tmp);
  1071. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1072. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1073. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1074. if (rdev->flags & RADEON_IS_AGP) {
  1075. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1076. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1077. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1078. } else {
  1079. WREG32(MC_VM_AGP_BASE, 0);
  1080. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1081. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1082. }
  1083. if (evergreen_mc_wait_for_idle(rdev)) {
  1084. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1085. }
  1086. evergreen_mc_resume(rdev, &save);
  1087. /* we need to own VRAM, so turn off the VGA renderer here
  1088. * to stop it overwriting our objects */
  1089. rv515_vga_render_disable(rdev);
  1090. }
  1091. /*
  1092. * CP.
  1093. */
  1094. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1095. {
  1096. /* set to DX10/11 mode */
  1097. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1098. radeon_ring_write(rdev, 1);
  1099. /* FIXME: implement */
  1100. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1101. radeon_ring_write(rdev,
  1102. #ifdef __BIG_ENDIAN
  1103. (2 << 0) |
  1104. #endif
  1105. (ib->gpu_addr & 0xFFFFFFFC));
  1106. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1107. radeon_ring_write(rdev, ib->length_dw);
  1108. }
  1109. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1110. {
  1111. const __be32 *fw_data;
  1112. int i;
  1113. if (!rdev->me_fw || !rdev->pfp_fw)
  1114. return -EINVAL;
  1115. r700_cp_stop(rdev);
  1116. WREG32(CP_RB_CNTL,
  1117. #ifdef __BIG_ENDIAN
  1118. BUF_SWAP_32BIT |
  1119. #endif
  1120. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1121. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1122. WREG32(CP_PFP_UCODE_ADDR, 0);
  1123. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1124. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1125. WREG32(CP_PFP_UCODE_ADDR, 0);
  1126. fw_data = (const __be32 *)rdev->me_fw->data;
  1127. WREG32(CP_ME_RAM_WADDR, 0);
  1128. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1129. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1130. WREG32(CP_PFP_UCODE_ADDR, 0);
  1131. WREG32(CP_ME_RAM_WADDR, 0);
  1132. WREG32(CP_ME_RAM_RADDR, 0);
  1133. return 0;
  1134. }
  1135. static int evergreen_cp_start(struct radeon_device *rdev)
  1136. {
  1137. int r, i;
  1138. uint32_t cp_me;
  1139. r = radeon_ring_lock(rdev, 7);
  1140. if (r) {
  1141. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1142. return r;
  1143. }
  1144. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1145. radeon_ring_write(rdev, 0x1);
  1146. radeon_ring_write(rdev, 0x0);
  1147. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1148. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1149. radeon_ring_write(rdev, 0);
  1150. radeon_ring_write(rdev, 0);
  1151. radeon_ring_unlock_commit(rdev);
  1152. cp_me = 0xff;
  1153. WREG32(CP_ME_CNTL, cp_me);
  1154. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1155. if (r) {
  1156. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1157. return r;
  1158. }
  1159. /* setup clear context state */
  1160. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1161. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1162. for (i = 0; i < evergreen_default_size; i++)
  1163. radeon_ring_write(rdev, evergreen_default_state[i]);
  1164. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1165. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1166. /* set clear context state */
  1167. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1168. radeon_ring_write(rdev, 0);
  1169. /* SQ_VTX_BASE_VTX_LOC */
  1170. radeon_ring_write(rdev, 0xc0026f00);
  1171. radeon_ring_write(rdev, 0x00000000);
  1172. radeon_ring_write(rdev, 0x00000000);
  1173. radeon_ring_write(rdev, 0x00000000);
  1174. /* Clear consts */
  1175. radeon_ring_write(rdev, 0xc0036f00);
  1176. radeon_ring_write(rdev, 0x00000bc4);
  1177. radeon_ring_write(rdev, 0xffffffff);
  1178. radeon_ring_write(rdev, 0xffffffff);
  1179. radeon_ring_write(rdev, 0xffffffff);
  1180. radeon_ring_write(rdev, 0xc0026900);
  1181. radeon_ring_write(rdev, 0x00000316);
  1182. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1183. radeon_ring_write(rdev, 0x00000010); /* */
  1184. radeon_ring_unlock_commit(rdev);
  1185. return 0;
  1186. }
  1187. int evergreen_cp_resume(struct radeon_device *rdev)
  1188. {
  1189. u32 tmp;
  1190. u32 rb_bufsz;
  1191. int r;
  1192. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1193. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1194. SOFT_RESET_PA |
  1195. SOFT_RESET_SH |
  1196. SOFT_RESET_VGT |
  1197. SOFT_RESET_SX));
  1198. RREG32(GRBM_SOFT_RESET);
  1199. mdelay(15);
  1200. WREG32(GRBM_SOFT_RESET, 0);
  1201. RREG32(GRBM_SOFT_RESET);
  1202. /* Set ring buffer size */
  1203. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1204. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1205. #ifdef __BIG_ENDIAN
  1206. tmp |= BUF_SWAP_32BIT;
  1207. #endif
  1208. WREG32(CP_RB_CNTL, tmp);
  1209. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1210. /* Set the write pointer delay */
  1211. WREG32(CP_RB_WPTR_DELAY, 0);
  1212. /* Initialize the ring buffer's read and write pointers */
  1213. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1214. WREG32(CP_RB_RPTR_WR, 0);
  1215. WREG32(CP_RB_WPTR, 0);
  1216. /* set the wb address wether it's enabled or not */
  1217. WREG32(CP_RB_RPTR_ADDR,
  1218. #ifdef __BIG_ENDIAN
  1219. RB_RPTR_SWAP(2) |
  1220. #endif
  1221. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1222. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1223. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1224. if (rdev->wb.enabled)
  1225. WREG32(SCRATCH_UMSK, 0xff);
  1226. else {
  1227. tmp |= RB_NO_UPDATE;
  1228. WREG32(SCRATCH_UMSK, 0);
  1229. }
  1230. mdelay(1);
  1231. WREG32(CP_RB_CNTL, tmp);
  1232. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1233. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1234. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1235. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1236. evergreen_cp_start(rdev);
  1237. rdev->cp.ready = true;
  1238. r = radeon_ring_test(rdev);
  1239. if (r) {
  1240. rdev->cp.ready = false;
  1241. return r;
  1242. }
  1243. return 0;
  1244. }
  1245. /*
  1246. * Core functions
  1247. */
  1248. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1249. u32 num_tile_pipes,
  1250. u32 num_backends,
  1251. u32 backend_disable_mask)
  1252. {
  1253. u32 backend_map = 0;
  1254. u32 enabled_backends_mask = 0;
  1255. u32 enabled_backends_count = 0;
  1256. u32 cur_pipe;
  1257. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1258. u32 cur_backend = 0;
  1259. u32 i;
  1260. bool force_no_swizzle;
  1261. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1262. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1263. if (num_tile_pipes < 1)
  1264. num_tile_pipes = 1;
  1265. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1266. num_backends = EVERGREEN_MAX_BACKENDS;
  1267. if (num_backends < 1)
  1268. num_backends = 1;
  1269. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1270. if (((backend_disable_mask >> i) & 1) == 0) {
  1271. enabled_backends_mask |= (1 << i);
  1272. ++enabled_backends_count;
  1273. }
  1274. if (enabled_backends_count == num_backends)
  1275. break;
  1276. }
  1277. if (enabled_backends_count == 0) {
  1278. enabled_backends_mask = 1;
  1279. enabled_backends_count = 1;
  1280. }
  1281. if (enabled_backends_count != num_backends)
  1282. num_backends = enabled_backends_count;
  1283. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1284. switch (rdev->family) {
  1285. case CHIP_CEDAR:
  1286. case CHIP_REDWOOD:
  1287. case CHIP_PALM:
  1288. case CHIP_SUMO:
  1289. case CHIP_SUMO2:
  1290. case CHIP_TURKS:
  1291. case CHIP_CAICOS:
  1292. force_no_swizzle = false;
  1293. break;
  1294. case CHIP_CYPRESS:
  1295. case CHIP_HEMLOCK:
  1296. case CHIP_JUNIPER:
  1297. case CHIP_BARTS:
  1298. default:
  1299. force_no_swizzle = true;
  1300. break;
  1301. }
  1302. if (force_no_swizzle) {
  1303. bool last_backend_enabled = false;
  1304. force_no_swizzle = false;
  1305. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1306. if (((enabled_backends_mask >> i) & 1) == 1) {
  1307. if (last_backend_enabled)
  1308. force_no_swizzle = true;
  1309. last_backend_enabled = true;
  1310. } else
  1311. last_backend_enabled = false;
  1312. }
  1313. }
  1314. switch (num_tile_pipes) {
  1315. case 1:
  1316. case 3:
  1317. case 5:
  1318. case 7:
  1319. DRM_ERROR("odd number of pipes!\n");
  1320. break;
  1321. case 2:
  1322. swizzle_pipe[0] = 0;
  1323. swizzle_pipe[1] = 1;
  1324. break;
  1325. case 4:
  1326. if (force_no_swizzle) {
  1327. swizzle_pipe[0] = 0;
  1328. swizzle_pipe[1] = 1;
  1329. swizzle_pipe[2] = 2;
  1330. swizzle_pipe[3] = 3;
  1331. } else {
  1332. swizzle_pipe[0] = 0;
  1333. swizzle_pipe[1] = 2;
  1334. swizzle_pipe[2] = 1;
  1335. swizzle_pipe[3] = 3;
  1336. }
  1337. break;
  1338. case 6:
  1339. if (force_no_swizzle) {
  1340. swizzle_pipe[0] = 0;
  1341. swizzle_pipe[1] = 1;
  1342. swizzle_pipe[2] = 2;
  1343. swizzle_pipe[3] = 3;
  1344. swizzle_pipe[4] = 4;
  1345. swizzle_pipe[5] = 5;
  1346. } else {
  1347. swizzle_pipe[0] = 0;
  1348. swizzle_pipe[1] = 2;
  1349. swizzle_pipe[2] = 4;
  1350. swizzle_pipe[3] = 1;
  1351. swizzle_pipe[4] = 3;
  1352. swizzle_pipe[5] = 5;
  1353. }
  1354. break;
  1355. case 8:
  1356. if (force_no_swizzle) {
  1357. swizzle_pipe[0] = 0;
  1358. swizzle_pipe[1] = 1;
  1359. swizzle_pipe[2] = 2;
  1360. swizzle_pipe[3] = 3;
  1361. swizzle_pipe[4] = 4;
  1362. swizzle_pipe[5] = 5;
  1363. swizzle_pipe[6] = 6;
  1364. swizzle_pipe[7] = 7;
  1365. } else {
  1366. swizzle_pipe[0] = 0;
  1367. swizzle_pipe[1] = 2;
  1368. swizzle_pipe[2] = 4;
  1369. swizzle_pipe[3] = 6;
  1370. swizzle_pipe[4] = 1;
  1371. swizzle_pipe[5] = 3;
  1372. swizzle_pipe[6] = 5;
  1373. swizzle_pipe[7] = 7;
  1374. }
  1375. break;
  1376. }
  1377. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1378. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1379. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1380. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1381. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1382. }
  1383. return backend_map;
  1384. }
  1385. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1386. {
  1387. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1388. tmp = RREG32(MC_SHARED_CHMAP);
  1389. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1390. case 0:
  1391. case 1:
  1392. case 2:
  1393. case 3:
  1394. default:
  1395. /* default mapping */
  1396. mc_shared_chremap = 0x00fac688;
  1397. break;
  1398. }
  1399. switch (rdev->family) {
  1400. case CHIP_HEMLOCK:
  1401. case CHIP_CYPRESS:
  1402. case CHIP_BARTS:
  1403. tcp_chan_steer_lo = 0x54763210;
  1404. tcp_chan_steer_hi = 0x0000ba98;
  1405. break;
  1406. case CHIP_JUNIPER:
  1407. case CHIP_REDWOOD:
  1408. case CHIP_CEDAR:
  1409. case CHIP_PALM:
  1410. case CHIP_SUMO:
  1411. case CHIP_SUMO2:
  1412. case CHIP_TURKS:
  1413. case CHIP_CAICOS:
  1414. default:
  1415. tcp_chan_steer_lo = 0x76543210;
  1416. tcp_chan_steer_hi = 0x0000ba98;
  1417. break;
  1418. }
  1419. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1420. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1421. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1422. }
  1423. static void evergreen_gpu_init(struct radeon_device *rdev)
  1424. {
  1425. u32 cc_rb_backend_disable = 0;
  1426. u32 cc_gc_shader_pipe_config;
  1427. u32 gb_addr_config = 0;
  1428. u32 mc_shared_chmap, mc_arb_ramcfg;
  1429. u32 gb_backend_map;
  1430. u32 grbm_gfx_index;
  1431. u32 sx_debug_1;
  1432. u32 smx_dc_ctl0;
  1433. u32 sq_config;
  1434. u32 sq_lds_resource_mgmt;
  1435. u32 sq_gpr_resource_mgmt_1;
  1436. u32 sq_gpr_resource_mgmt_2;
  1437. u32 sq_gpr_resource_mgmt_3;
  1438. u32 sq_thread_resource_mgmt;
  1439. u32 sq_thread_resource_mgmt_2;
  1440. u32 sq_stack_resource_mgmt_1;
  1441. u32 sq_stack_resource_mgmt_2;
  1442. u32 sq_stack_resource_mgmt_3;
  1443. u32 vgt_cache_invalidation;
  1444. u32 hdp_host_path_cntl, tmp;
  1445. int i, j, num_shader_engines, ps_thread_count;
  1446. switch (rdev->family) {
  1447. case CHIP_CYPRESS:
  1448. case CHIP_HEMLOCK:
  1449. rdev->config.evergreen.num_ses = 2;
  1450. rdev->config.evergreen.max_pipes = 4;
  1451. rdev->config.evergreen.max_tile_pipes = 8;
  1452. rdev->config.evergreen.max_simds = 10;
  1453. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1454. rdev->config.evergreen.max_gprs = 256;
  1455. rdev->config.evergreen.max_threads = 248;
  1456. rdev->config.evergreen.max_gs_threads = 32;
  1457. rdev->config.evergreen.max_stack_entries = 512;
  1458. rdev->config.evergreen.sx_num_of_sets = 4;
  1459. rdev->config.evergreen.sx_max_export_size = 256;
  1460. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1461. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1462. rdev->config.evergreen.max_hw_contexts = 8;
  1463. rdev->config.evergreen.sq_num_cf_insts = 2;
  1464. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1465. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1466. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1467. break;
  1468. case CHIP_JUNIPER:
  1469. rdev->config.evergreen.num_ses = 1;
  1470. rdev->config.evergreen.max_pipes = 4;
  1471. rdev->config.evergreen.max_tile_pipes = 4;
  1472. rdev->config.evergreen.max_simds = 10;
  1473. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1474. rdev->config.evergreen.max_gprs = 256;
  1475. rdev->config.evergreen.max_threads = 248;
  1476. rdev->config.evergreen.max_gs_threads = 32;
  1477. rdev->config.evergreen.max_stack_entries = 512;
  1478. rdev->config.evergreen.sx_num_of_sets = 4;
  1479. rdev->config.evergreen.sx_max_export_size = 256;
  1480. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1481. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1482. rdev->config.evergreen.max_hw_contexts = 8;
  1483. rdev->config.evergreen.sq_num_cf_insts = 2;
  1484. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1485. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1486. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1487. break;
  1488. case CHIP_REDWOOD:
  1489. rdev->config.evergreen.num_ses = 1;
  1490. rdev->config.evergreen.max_pipes = 4;
  1491. rdev->config.evergreen.max_tile_pipes = 4;
  1492. rdev->config.evergreen.max_simds = 5;
  1493. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1494. rdev->config.evergreen.max_gprs = 256;
  1495. rdev->config.evergreen.max_threads = 248;
  1496. rdev->config.evergreen.max_gs_threads = 32;
  1497. rdev->config.evergreen.max_stack_entries = 256;
  1498. rdev->config.evergreen.sx_num_of_sets = 4;
  1499. rdev->config.evergreen.sx_max_export_size = 256;
  1500. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1501. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1502. rdev->config.evergreen.max_hw_contexts = 8;
  1503. rdev->config.evergreen.sq_num_cf_insts = 2;
  1504. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1505. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1506. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1507. break;
  1508. case CHIP_CEDAR:
  1509. default:
  1510. rdev->config.evergreen.num_ses = 1;
  1511. rdev->config.evergreen.max_pipes = 2;
  1512. rdev->config.evergreen.max_tile_pipes = 2;
  1513. rdev->config.evergreen.max_simds = 2;
  1514. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1515. rdev->config.evergreen.max_gprs = 256;
  1516. rdev->config.evergreen.max_threads = 192;
  1517. rdev->config.evergreen.max_gs_threads = 16;
  1518. rdev->config.evergreen.max_stack_entries = 256;
  1519. rdev->config.evergreen.sx_num_of_sets = 4;
  1520. rdev->config.evergreen.sx_max_export_size = 128;
  1521. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1522. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1523. rdev->config.evergreen.max_hw_contexts = 4;
  1524. rdev->config.evergreen.sq_num_cf_insts = 1;
  1525. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1526. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1527. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1528. break;
  1529. case CHIP_PALM:
  1530. rdev->config.evergreen.num_ses = 1;
  1531. rdev->config.evergreen.max_pipes = 2;
  1532. rdev->config.evergreen.max_tile_pipes = 2;
  1533. rdev->config.evergreen.max_simds = 2;
  1534. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1535. rdev->config.evergreen.max_gprs = 256;
  1536. rdev->config.evergreen.max_threads = 192;
  1537. rdev->config.evergreen.max_gs_threads = 16;
  1538. rdev->config.evergreen.max_stack_entries = 256;
  1539. rdev->config.evergreen.sx_num_of_sets = 4;
  1540. rdev->config.evergreen.sx_max_export_size = 128;
  1541. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1542. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1543. rdev->config.evergreen.max_hw_contexts = 4;
  1544. rdev->config.evergreen.sq_num_cf_insts = 1;
  1545. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1546. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1547. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1548. break;
  1549. case CHIP_SUMO:
  1550. rdev->config.evergreen.num_ses = 1;
  1551. rdev->config.evergreen.max_pipes = 4;
  1552. rdev->config.evergreen.max_tile_pipes = 2;
  1553. if (rdev->pdev->device == 0x9648)
  1554. rdev->config.evergreen.max_simds = 3;
  1555. else if ((rdev->pdev->device == 0x9647) ||
  1556. (rdev->pdev->device == 0x964a))
  1557. rdev->config.evergreen.max_simds = 4;
  1558. else
  1559. rdev->config.evergreen.max_simds = 5;
  1560. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1561. rdev->config.evergreen.max_gprs = 256;
  1562. rdev->config.evergreen.max_threads = 248;
  1563. rdev->config.evergreen.max_gs_threads = 32;
  1564. rdev->config.evergreen.max_stack_entries = 256;
  1565. rdev->config.evergreen.sx_num_of_sets = 4;
  1566. rdev->config.evergreen.sx_max_export_size = 256;
  1567. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1568. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1569. rdev->config.evergreen.max_hw_contexts = 8;
  1570. rdev->config.evergreen.sq_num_cf_insts = 2;
  1571. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1572. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1573. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1574. break;
  1575. case CHIP_SUMO2:
  1576. rdev->config.evergreen.num_ses = 1;
  1577. rdev->config.evergreen.max_pipes = 4;
  1578. rdev->config.evergreen.max_tile_pipes = 4;
  1579. rdev->config.evergreen.max_simds = 2;
  1580. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1581. rdev->config.evergreen.max_gprs = 256;
  1582. rdev->config.evergreen.max_threads = 248;
  1583. rdev->config.evergreen.max_gs_threads = 32;
  1584. rdev->config.evergreen.max_stack_entries = 512;
  1585. rdev->config.evergreen.sx_num_of_sets = 4;
  1586. rdev->config.evergreen.sx_max_export_size = 256;
  1587. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1588. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1589. rdev->config.evergreen.max_hw_contexts = 8;
  1590. rdev->config.evergreen.sq_num_cf_insts = 2;
  1591. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1592. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1593. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1594. break;
  1595. case CHIP_BARTS:
  1596. rdev->config.evergreen.num_ses = 2;
  1597. rdev->config.evergreen.max_pipes = 4;
  1598. rdev->config.evergreen.max_tile_pipes = 8;
  1599. rdev->config.evergreen.max_simds = 7;
  1600. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1601. rdev->config.evergreen.max_gprs = 256;
  1602. rdev->config.evergreen.max_threads = 248;
  1603. rdev->config.evergreen.max_gs_threads = 32;
  1604. rdev->config.evergreen.max_stack_entries = 512;
  1605. rdev->config.evergreen.sx_num_of_sets = 4;
  1606. rdev->config.evergreen.sx_max_export_size = 256;
  1607. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1608. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1609. rdev->config.evergreen.max_hw_contexts = 8;
  1610. rdev->config.evergreen.sq_num_cf_insts = 2;
  1611. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1612. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1613. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1614. break;
  1615. case CHIP_TURKS:
  1616. rdev->config.evergreen.num_ses = 1;
  1617. rdev->config.evergreen.max_pipes = 4;
  1618. rdev->config.evergreen.max_tile_pipes = 4;
  1619. rdev->config.evergreen.max_simds = 6;
  1620. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1621. rdev->config.evergreen.max_gprs = 256;
  1622. rdev->config.evergreen.max_threads = 248;
  1623. rdev->config.evergreen.max_gs_threads = 32;
  1624. rdev->config.evergreen.max_stack_entries = 256;
  1625. rdev->config.evergreen.sx_num_of_sets = 4;
  1626. rdev->config.evergreen.sx_max_export_size = 256;
  1627. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1628. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1629. rdev->config.evergreen.max_hw_contexts = 8;
  1630. rdev->config.evergreen.sq_num_cf_insts = 2;
  1631. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1632. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1633. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1634. break;
  1635. case CHIP_CAICOS:
  1636. rdev->config.evergreen.num_ses = 1;
  1637. rdev->config.evergreen.max_pipes = 4;
  1638. rdev->config.evergreen.max_tile_pipes = 2;
  1639. rdev->config.evergreen.max_simds = 2;
  1640. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1641. rdev->config.evergreen.max_gprs = 256;
  1642. rdev->config.evergreen.max_threads = 192;
  1643. rdev->config.evergreen.max_gs_threads = 16;
  1644. rdev->config.evergreen.max_stack_entries = 256;
  1645. rdev->config.evergreen.sx_num_of_sets = 4;
  1646. rdev->config.evergreen.sx_max_export_size = 128;
  1647. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1648. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1649. rdev->config.evergreen.max_hw_contexts = 4;
  1650. rdev->config.evergreen.sq_num_cf_insts = 1;
  1651. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1652. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1653. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1654. break;
  1655. }
  1656. /* Initialize HDP */
  1657. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1658. WREG32((0x2c14 + j), 0x00000000);
  1659. WREG32((0x2c18 + j), 0x00000000);
  1660. WREG32((0x2c1c + j), 0x00000000);
  1661. WREG32((0x2c20 + j), 0x00000000);
  1662. WREG32((0x2c24 + j), 0x00000000);
  1663. }
  1664. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1665. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1666. cc_gc_shader_pipe_config |=
  1667. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1668. & EVERGREEN_MAX_PIPES_MASK);
  1669. cc_gc_shader_pipe_config |=
  1670. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1671. & EVERGREEN_MAX_SIMDS_MASK);
  1672. cc_rb_backend_disable =
  1673. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1674. & EVERGREEN_MAX_BACKENDS_MASK);
  1675. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1676. if (rdev->flags & RADEON_IS_IGP)
  1677. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1678. else
  1679. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1680. switch (rdev->config.evergreen.max_tile_pipes) {
  1681. case 1:
  1682. default:
  1683. gb_addr_config |= NUM_PIPES(0);
  1684. break;
  1685. case 2:
  1686. gb_addr_config |= NUM_PIPES(1);
  1687. break;
  1688. case 4:
  1689. gb_addr_config |= NUM_PIPES(2);
  1690. break;
  1691. case 8:
  1692. gb_addr_config |= NUM_PIPES(3);
  1693. break;
  1694. }
  1695. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1696. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1697. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1698. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1699. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1700. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1701. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1702. gb_addr_config |= ROW_SIZE(2);
  1703. else
  1704. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1705. if (rdev->ddev->pdev->device == 0x689e) {
  1706. u32 efuse_straps_4;
  1707. u32 efuse_straps_3;
  1708. u8 efuse_box_bit_131_124;
  1709. WREG32(RCU_IND_INDEX, 0x204);
  1710. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1711. WREG32(RCU_IND_INDEX, 0x203);
  1712. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1713. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1714. switch(efuse_box_bit_131_124) {
  1715. case 0x00:
  1716. gb_backend_map = 0x76543210;
  1717. break;
  1718. case 0x55:
  1719. gb_backend_map = 0x77553311;
  1720. break;
  1721. case 0x56:
  1722. gb_backend_map = 0x77553300;
  1723. break;
  1724. case 0x59:
  1725. gb_backend_map = 0x77552211;
  1726. break;
  1727. case 0x66:
  1728. gb_backend_map = 0x77443300;
  1729. break;
  1730. case 0x99:
  1731. gb_backend_map = 0x66552211;
  1732. break;
  1733. case 0x5a:
  1734. gb_backend_map = 0x77552200;
  1735. break;
  1736. case 0xaa:
  1737. gb_backend_map = 0x66442200;
  1738. break;
  1739. case 0x95:
  1740. gb_backend_map = 0x66553311;
  1741. break;
  1742. default:
  1743. DRM_ERROR("bad backend map, using default\n");
  1744. gb_backend_map =
  1745. evergreen_get_tile_pipe_to_backend_map(rdev,
  1746. rdev->config.evergreen.max_tile_pipes,
  1747. rdev->config.evergreen.max_backends,
  1748. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1749. rdev->config.evergreen.max_backends) &
  1750. EVERGREEN_MAX_BACKENDS_MASK));
  1751. break;
  1752. }
  1753. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1754. u32 efuse_straps_3;
  1755. u8 efuse_box_bit_127_124;
  1756. WREG32(RCU_IND_INDEX, 0x203);
  1757. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1758. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1759. switch(efuse_box_bit_127_124) {
  1760. case 0x0:
  1761. gb_backend_map = 0x00003210;
  1762. break;
  1763. case 0x5:
  1764. case 0x6:
  1765. case 0x9:
  1766. case 0xa:
  1767. gb_backend_map = 0x00003311;
  1768. break;
  1769. default:
  1770. DRM_ERROR("bad backend map, using default\n");
  1771. gb_backend_map =
  1772. evergreen_get_tile_pipe_to_backend_map(rdev,
  1773. rdev->config.evergreen.max_tile_pipes,
  1774. rdev->config.evergreen.max_backends,
  1775. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1776. rdev->config.evergreen.max_backends) &
  1777. EVERGREEN_MAX_BACKENDS_MASK));
  1778. break;
  1779. }
  1780. } else {
  1781. switch (rdev->family) {
  1782. case CHIP_CYPRESS:
  1783. case CHIP_HEMLOCK:
  1784. case CHIP_BARTS:
  1785. gb_backend_map = 0x66442200;
  1786. break;
  1787. case CHIP_JUNIPER:
  1788. gb_backend_map = 0x00006420;
  1789. break;
  1790. default:
  1791. gb_backend_map =
  1792. evergreen_get_tile_pipe_to_backend_map(rdev,
  1793. rdev->config.evergreen.max_tile_pipes,
  1794. rdev->config.evergreen.max_backends,
  1795. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1796. rdev->config.evergreen.max_backends) &
  1797. EVERGREEN_MAX_BACKENDS_MASK));
  1798. }
  1799. }
  1800. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1801. * not have bank info, so create a custom tiling dword.
  1802. * bits 3:0 num_pipes
  1803. * bits 7:4 num_banks
  1804. * bits 11:8 group_size
  1805. * bits 15:12 row_size
  1806. */
  1807. rdev->config.evergreen.tile_config = 0;
  1808. switch (rdev->config.evergreen.max_tile_pipes) {
  1809. case 1:
  1810. default:
  1811. rdev->config.evergreen.tile_config |= (0 << 0);
  1812. break;
  1813. case 2:
  1814. rdev->config.evergreen.tile_config |= (1 << 0);
  1815. break;
  1816. case 4:
  1817. rdev->config.evergreen.tile_config |= (2 << 0);
  1818. break;
  1819. case 8:
  1820. rdev->config.evergreen.tile_config |= (3 << 0);
  1821. break;
  1822. }
  1823. /* num banks is 8 on all fusion asics */
  1824. if (rdev->flags & RADEON_IS_IGP)
  1825. rdev->config.evergreen.tile_config |= 8 << 4;
  1826. else
  1827. rdev->config.evergreen.tile_config |=
  1828. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1829. rdev->config.evergreen.tile_config |=
  1830. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1831. rdev->config.evergreen.tile_config |=
  1832. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1833. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1834. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1835. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1836. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1837. evergreen_program_channel_remap(rdev);
  1838. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1839. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1840. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1841. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1842. u32 sp = cc_gc_shader_pipe_config;
  1843. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1844. if (i == num_shader_engines) {
  1845. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1846. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1847. }
  1848. WREG32(GRBM_GFX_INDEX, gfx);
  1849. WREG32(RLC_GFX_INDEX, gfx);
  1850. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1851. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1852. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1853. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1854. }
  1855. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1856. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1857. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1858. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1859. WREG32(CGTS_TCC_DISABLE, 0);
  1860. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1861. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1862. /* set HW defaults for 3D engine */
  1863. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1864. ROQ_IB2_START(0x2b)));
  1865. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1866. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1867. SYNC_GRADIENT |
  1868. SYNC_WALKER |
  1869. SYNC_ALIGNER));
  1870. sx_debug_1 = RREG32(SX_DEBUG_1);
  1871. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1872. WREG32(SX_DEBUG_1, sx_debug_1);
  1873. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1874. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1875. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1876. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1877. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1878. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1879. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1880. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1881. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1882. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1883. WREG32(VGT_NUM_INSTANCES, 1);
  1884. WREG32(SPI_CONFIG_CNTL, 0);
  1885. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1886. WREG32(CP_PERFMON_CNTL, 0);
  1887. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1888. FETCH_FIFO_HIWATER(0x4) |
  1889. DONE_FIFO_HIWATER(0xe0) |
  1890. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1891. sq_config = RREG32(SQ_CONFIG);
  1892. sq_config &= ~(PS_PRIO(3) |
  1893. VS_PRIO(3) |
  1894. GS_PRIO(3) |
  1895. ES_PRIO(3));
  1896. sq_config |= (VC_ENABLE |
  1897. EXPORT_SRC_C |
  1898. PS_PRIO(0) |
  1899. VS_PRIO(1) |
  1900. GS_PRIO(2) |
  1901. ES_PRIO(3));
  1902. switch (rdev->family) {
  1903. case CHIP_CEDAR:
  1904. case CHIP_PALM:
  1905. case CHIP_SUMO:
  1906. case CHIP_SUMO2:
  1907. case CHIP_CAICOS:
  1908. /* no vertex cache */
  1909. sq_config &= ~VC_ENABLE;
  1910. break;
  1911. default:
  1912. break;
  1913. }
  1914. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1915. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1916. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1917. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1918. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1919. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1920. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1921. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1922. switch (rdev->family) {
  1923. case CHIP_CEDAR:
  1924. case CHIP_PALM:
  1925. case CHIP_SUMO:
  1926. case CHIP_SUMO2:
  1927. ps_thread_count = 96;
  1928. break;
  1929. default:
  1930. ps_thread_count = 128;
  1931. break;
  1932. }
  1933. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1934. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1935. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1936. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1937. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1938. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1939. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1940. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1941. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1942. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1943. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1944. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1945. WREG32(SQ_CONFIG, sq_config);
  1946. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1947. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1948. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1949. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1950. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1951. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1952. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1953. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1954. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1955. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1956. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1957. FORCE_EOV_MAX_REZ_CNT(255)));
  1958. switch (rdev->family) {
  1959. case CHIP_CEDAR:
  1960. case CHIP_PALM:
  1961. case CHIP_SUMO:
  1962. case CHIP_SUMO2:
  1963. case CHIP_CAICOS:
  1964. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1965. break;
  1966. default:
  1967. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1968. break;
  1969. }
  1970. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1971. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1972. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1973. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1974. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1975. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1976. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1977. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1978. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1979. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1980. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1981. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1982. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1983. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1984. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1985. /* clear render buffer base addresses */
  1986. WREG32(CB_COLOR0_BASE, 0);
  1987. WREG32(CB_COLOR1_BASE, 0);
  1988. WREG32(CB_COLOR2_BASE, 0);
  1989. WREG32(CB_COLOR3_BASE, 0);
  1990. WREG32(CB_COLOR4_BASE, 0);
  1991. WREG32(CB_COLOR5_BASE, 0);
  1992. WREG32(CB_COLOR6_BASE, 0);
  1993. WREG32(CB_COLOR7_BASE, 0);
  1994. WREG32(CB_COLOR8_BASE, 0);
  1995. WREG32(CB_COLOR9_BASE, 0);
  1996. WREG32(CB_COLOR10_BASE, 0);
  1997. WREG32(CB_COLOR11_BASE, 0);
  1998. /* set the shader const cache sizes to 0 */
  1999. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2000. WREG32(i, 0);
  2001. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2002. WREG32(i, 0);
  2003. tmp = RREG32(HDP_MISC_CNTL);
  2004. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2005. WREG32(HDP_MISC_CNTL, tmp);
  2006. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2007. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2008. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2009. udelay(50);
  2010. }
  2011. int evergreen_mc_init(struct radeon_device *rdev)
  2012. {
  2013. u32 tmp;
  2014. int chansize, numchan;
  2015. /* Get VRAM informations */
  2016. rdev->mc.vram_is_ddr = true;
  2017. tmp = RREG32(MC_ARB_RAMCFG);
  2018. if (tmp & CHANSIZE_OVERRIDE) {
  2019. chansize = 16;
  2020. } else if (tmp & CHANSIZE_MASK) {
  2021. chansize = 64;
  2022. } else {
  2023. chansize = 32;
  2024. }
  2025. tmp = RREG32(MC_SHARED_CHMAP);
  2026. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2027. case 0:
  2028. default:
  2029. numchan = 1;
  2030. break;
  2031. case 1:
  2032. numchan = 2;
  2033. break;
  2034. case 2:
  2035. numchan = 4;
  2036. break;
  2037. case 3:
  2038. numchan = 8;
  2039. break;
  2040. }
  2041. rdev->mc.vram_width = numchan * chansize;
  2042. /* Could aper size report 0 ? */
  2043. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2044. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2045. /* Setup GPU memory space */
  2046. if (rdev->flags & RADEON_IS_IGP) {
  2047. /* size in bytes on fusion */
  2048. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2049. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2050. } else {
  2051. /* size in MB on evergreen */
  2052. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2053. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2054. }
  2055. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2056. r700_vram_gtt_location(rdev, &rdev->mc);
  2057. radeon_update_bandwidth_info(rdev);
  2058. return 0;
  2059. }
  2060. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2061. {
  2062. u32 srbm_status;
  2063. u32 grbm_status;
  2064. u32 grbm_status_se0, grbm_status_se1;
  2065. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2066. int r;
  2067. srbm_status = RREG32(SRBM_STATUS);
  2068. grbm_status = RREG32(GRBM_STATUS);
  2069. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2070. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2071. if (!(grbm_status & GUI_ACTIVE)) {
  2072. r100_gpu_lockup_update(lockup, &rdev->cp);
  2073. return false;
  2074. }
  2075. /* force CP activities */
  2076. r = radeon_ring_lock(rdev, 2);
  2077. if (!r) {
  2078. /* PACKET2 NOP */
  2079. radeon_ring_write(rdev, 0x80000000);
  2080. radeon_ring_write(rdev, 0x80000000);
  2081. radeon_ring_unlock_commit(rdev);
  2082. }
  2083. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2084. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2085. }
  2086. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2087. {
  2088. struct evergreen_mc_save save;
  2089. u32 grbm_reset = 0;
  2090. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2091. return 0;
  2092. dev_info(rdev->dev, "GPU softreset \n");
  2093. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2094. RREG32(GRBM_STATUS));
  2095. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2096. RREG32(GRBM_STATUS_SE0));
  2097. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2098. RREG32(GRBM_STATUS_SE1));
  2099. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2100. RREG32(SRBM_STATUS));
  2101. evergreen_mc_stop(rdev, &save);
  2102. if (evergreen_mc_wait_for_idle(rdev)) {
  2103. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2104. }
  2105. /* Disable CP parsing/prefetching */
  2106. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2107. /* reset all the gfx blocks */
  2108. grbm_reset = (SOFT_RESET_CP |
  2109. SOFT_RESET_CB |
  2110. SOFT_RESET_DB |
  2111. SOFT_RESET_PA |
  2112. SOFT_RESET_SC |
  2113. SOFT_RESET_SPI |
  2114. SOFT_RESET_SH |
  2115. SOFT_RESET_SX |
  2116. SOFT_RESET_TC |
  2117. SOFT_RESET_TA |
  2118. SOFT_RESET_VC |
  2119. SOFT_RESET_VGT);
  2120. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2121. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2122. (void)RREG32(GRBM_SOFT_RESET);
  2123. udelay(50);
  2124. WREG32(GRBM_SOFT_RESET, 0);
  2125. (void)RREG32(GRBM_SOFT_RESET);
  2126. /* Wait a little for things to settle down */
  2127. udelay(50);
  2128. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2129. RREG32(GRBM_STATUS));
  2130. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2131. RREG32(GRBM_STATUS_SE0));
  2132. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2133. RREG32(GRBM_STATUS_SE1));
  2134. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2135. RREG32(SRBM_STATUS));
  2136. evergreen_mc_resume(rdev, &save);
  2137. return 0;
  2138. }
  2139. int evergreen_asic_reset(struct radeon_device *rdev)
  2140. {
  2141. return evergreen_gpu_soft_reset(rdev);
  2142. }
  2143. /* Interrupts */
  2144. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2145. {
  2146. switch (crtc) {
  2147. case 0:
  2148. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2149. case 1:
  2150. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2151. case 2:
  2152. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2153. case 3:
  2154. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2155. case 4:
  2156. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2157. case 5:
  2158. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2159. default:
  2160. return 0;
  2161. }
  2162. }
  2163. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2164. {
  2165. u32 tmp;
  2166. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2167. WREG32(GRBM_INT_CNTL, 0);
  2168. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2169. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2170. if (!(rdev->flags & RADEON_IS_IGP)) {
  2171. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2172. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2173. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2174. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2175. }
  2176. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2177. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2178. if (!(rdev->flags & RADEON_IS_IGP)) {
  2179. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2180. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2181. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2182. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2183. }
  2184. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2185. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2186. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2187. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2188. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2189. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2190. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2191. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2192. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2193. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2194. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2195. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2196. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2197. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2198. }
  2199. int evergreen_irq_set(struct radeon_device *rdev)
  2200. {
  2201. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2202. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2203. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2204. u32 grbm_int_cntl = 0;
  2205. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2206. if (!rdev->irq.installed) {
  2207. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2208. return -EINVAL;
  2209. }
  2210. /* don't enable anything if the ih is disabled */
  2211. if (!rdev->ih.enabled) {
  2212. r600_disable_interrupts(rdev);
  2213. /* force the active interrupt state to all disabled */
  2214. evergreen_disable_interrupt_state(rdev);
  2215. return 0;
  2216. }
  2217. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2218. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2219. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2220. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2221. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2222. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2223. if (rdev->irq.sw_int) {
  2224. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2225. cp_int_cntl |= RB_INT_ENABLE;
  2226. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2227. }
  2228. if (rdev->irq.crtc_vblank_int[0] ||
  2229. rdev->irq.pflip[0]) {
  2230. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2231. crtc1 |= VBLANK_INT_MASK;
  2232. }
  2233. if (rdev->irq.crtc_vblank_int[1] ||
  2234. rdev->irq.pflip[1]) {
  2235. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2236. crtc2 |= VBLANK_INT_MASK;
  2237. }
  2238. if (rdev->irq.crtc_vblank_int[2] ||
  2239. rdev->irq.pflip[2]) {
  2240. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2241. crtc3 |= VBLANK_INT_MASK;
  2242. }
  2243. if (rdev->irq.crtc_vblank_int[3] ||
  2244. rdev->irq.pflip[3]) {
  2245. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2246. crtc4 |= VBLANK_INT_MASK;
  2247. }
  2248. if (rdev->irq.crtc_vblank_int[4] ||
  2249. rdev->irq.pflip[4]) {
  2250. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2251. crtc5 |= VBLANK_INT_MASK;
  2252. }
  2253. if (rdev->irq.crtc_vblank_int[5] ||
  2254. rdev->irq.pflip[5]) {
  2255. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2256. crtc6 |= VBLANK_INT_MASK;
  2257. }
  2258. if (rdev->irq.hpd[0]) {
  2259. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2260. hpd1 |= DC_HPDx_INT_EN;
  2261. }
  2262. if (rdev->irq.hpd[1]) {
  2263. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2264. hpd2 |= DC_HPDx_INT_EN;
  2265. }
  2266. if (rdev->irq.hpd[2]) {
  2267. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2268. hpd3 |= DC_HPDx_INT_EN;
  2269. }
  2270. if (rdev->irq.hpd[3]) {
  2271. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2272. hpd4 |= DC_HPDx_INT_EN;
  2273. }
  2274. if (rdev->irq.hpd[4]) {
  2275. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2276. hpd5 |= DC_HPDx_INT_EN;
  2277. }
  2278. if (rdev->irq.hpd[5]) {
  2279. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2280. hpd6 |= DC_HPDx_INT_EN;
  2281. }
  2282. if (rdev->irq.gui_idle) {
  2283. DRM_DEBUG("gui idle\n");
  2284. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2285. }
  2286. WREG32(CP_INT_CNTL, cp_int_cntl);
  2287. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2288. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2289. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2290. if (!(rdev->flags & RADEON_IS_IGP)) {
  2291. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2292. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2293. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2294. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2295. }
  2296. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2297. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2298. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2299. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2300. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2301. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2302. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2303. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2304. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2305. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2306. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2307. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2308. return 0;
  2309. }
  2310. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2311. {
  2312. u32 tmp;
  2313. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2314. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2315. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2316. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2317. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2318. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2319. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2320. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2321. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2322. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2323. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2324. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2325. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2326. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2327. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2328. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2329. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2330. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2331. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2332. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2333. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2334. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2335. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2336. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2337. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2338. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2339. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2340. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2341. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2342. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2343. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2344. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2345. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2346. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2347. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2348. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2349. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2350. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2351. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2352. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2353. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2354. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2355. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2356. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2357. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2358. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2359. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2360. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2361. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2362. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2363. tmp |= DC_HPDx_INT_ACK;
  2364. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2365. }
  2366. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2367. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2368. tmp |= DC_HPDx_INT_ACK;
  2369. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2370. }
  2371. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2372. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2373. tmp |= DC_HPDx_INT_ACK;
  2374. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2375. }
  2376. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2377. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2378. tmp |= DC_HPDx_INT_ACK;
  2379. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2380. }
  2381. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2382. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2383. tmp |= DC_HPDx_INT_ACK;
  2384. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2385. }
  2386. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2387. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2388. tmp |= DC_HPDx_INT_ACK;
  2389. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2390. }
  2391. }
  2392. void evergreen_irq_disable(struct radeon_device *rdev)
  2393. {
  2394. r600_disable_interrupts(rdev);
  2395. /* Wait and acknowledge irq */
  2396. mdelay(1);
  2397. evergreen_irq_ack(rdev);
  2398. evergreen_disable_interrupt_state(rdev);
  2399. }
  2400. void evergreen_irq_suspend(struct radeon_device *rdev)
  2401. {
  2402. evergreen_irq_disable(rdev);
  2403. r600_rlc_stop(rdev);
  2404. }
  2405. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2406. {
  2407. u32 wptr, tmp;
  2408. if (rdev->wb.enabled)
  2409. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2410. else
  2411. wptr = RREG32(IH_RB_WPTR);
  2412. if (wptr & RB_OVERFLOW) {
  2413. /* When a ring buffer overflow happen start parsing interrupt
  2414. * from the last not overwritten vector (wptr + 16). Hopefully
  2415. * this should allow us to catchup.
  2416. */
  2417. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2418. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2419. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2420. tmp = RREG32(IH_RB_CNTL);
  2421. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2422. WREG32(IH_RB_CNTL, tmp);
  2423. }
  2424. return (wptr & rdev->ih.ptr_mask);
  2425. }
  2426. int evergreen_irq_process(struct radeon_device *rdev)
  2427. {
  2428. u32 wptr;
  2429. u32 rptr;
  2430. u32 src_id, src_data;
  2431. u32 ring_index;
  2432. unsigned long flags;
  2433. bool queue_hotplug = false;
  2434. if (!rdev->ih.enabled || rdev->shutdown)
  2435. return IRQ_NONE;
  2436. wptr = evergreen_get_ih_wptr(rdev);
  2437. rptr = rdev->ih.rptr;
  2438. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2439. spin_lock_irqsave(&rdev->ih.lock, flags);
  2440. if (rptr == wptr) {
  2441. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2442. return IRQ_NONE;
  2443. }
  2444. restart_ih:
  2445. /* display interrupts */
  2446. evergreen_irq_ack(rdev);
  2447. rdev->ih.wptr = wptr;
  2448. while (rptr != wptr) {
  2449. /* wptr/rptr are in bytes! */
  2450. ring_index = rptr / 4;
  2451. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2452. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2453. switch (src_id) {
  2454. case 1: /* D1 vblank/vline */
  2455. switch (src_data) {
  2456. case 0: /* D1 vblank */
  2457. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2458. if (rdev->irq.crtc_vblank_int[0]) {
  2459. drm_handle_vblank(rdev->ddev, 0);
  2460. rdev->pm.vblank_sync = true;
  2461. wake_up(&rdev->irq.vblank_queue);
  2462. }
  2463. if (rdev->irq.pflip[0])
  2464. radeon_crtc_handle_flip(rdev, 0);
  2465. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2466. DRM_DEBUG("IH: D1 vblank\n");
  2467. }
  2468. break;
  2469. case 1: /* D1 vline */
  2470. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2471. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2472. DRM_DEBUG("IH: D1 vline\n");
  2473. }
  2474. break;
  2475. default:
  2476. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2477. break;
  2478. }
  2479. break;
  2480. case 2: /* D2 vblank/vline */
  2481. switch (src_data) {
  2482. case 0: /* D2 vblank */
  2483. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2484. if (rdev->irq.crtc_vblank_int[1]) {
  2485. drm_handle_vblank(rdev->ddev, 1);
  2486. rdev->pm.vblank_sync = true;
  2487. wake_up(&rdev->irq.vblank_queue);
  2488. }
  2489. if (rdev->irq.pflip[1])
  2490. radeon_crtc_handle_flip(rdev, 1);
  2491. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2492. DRM_DEBUG("IH: D2 vblank\n");
  2493. }
  2494. break;
  2495. case 1: /* D2 vline */
  2496. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2497. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2498. DRM_DEBUG("IH: D2 vline\n");
  2499. }
  2500. break;
  2501. default:
  2502. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2503. break;
  2504. }
  2505. break;
  2506. case 3: /* D3 vblank/vline */
  2507. switch (src_data) {
  2508. case 0: /* D3 vblank */
  2509. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2510. if (rdev->irq.crtc_vblank_int[2]) {
  2511. drm_handle_vblank(rdev->ddev, 2);
  2512. rdev->pm.vblank_sync = true;
  2513. wake_up(&rdev->irq.vblank_queue);
  2514. }
  2515. if (rdev->irq.pflip[2])
  2516. radeon_crtc_handle_flip(rdev, 2);
  2517. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2518. DRM_DEBUG("IH: D3 vblank\n");
  2519. }
  2520. break;
  2521. case 1: /* D3 vline */
  2522. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2523. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2524. DRM_DEBUG("IH: D3 vline\n");
  2525. }
  2526. break;
  2527. default:
  2528. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2529. break;
  2530. }
  2531. break;
  2532. case 4: /* D4 vblank/vline */
  2533. switch (src_data) {
  2534. case 0: /* D4 vblank */
  2535. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2536. if (rdev->irq.crtc_vblank_int[3]) {
  2537. drm_handle_vblank(rdev->ddev, 3);
  2538. rdev->pm.vblank_sync = true;
  2539. wake_up(&rdev->irq.vblank_queue);
  2540. }
  2541. if (rdev->irq.pflip[3])
  2542. radeon_crtc_handle_flip(rdev, 3);
  2543. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2544. DRM_DEBUG("IH: D4 vblank\n");
  2545. }
  2546. break;
  2547. case 1: /* D4 vline */
  2548. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2549. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2550. DRM_DEBUG("IH: D4 vline\n");
  2551. }
  2552. break;
  2553. default:
  2554. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2555. break;
  2556. }
  2557. break;
  2558. case 5: /* D5 vblank/vline */
  2559. switch (src_data) {
  2560. case 0: /* D5 vblank */
  2561. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2562. if (rdev->irq.crtc_vblank_int[4]) {
  2563. drm_handle_vblank(rdev->ddev, 4);
  2564. rdev->pm.vblank_sync = true;
  2565. wake_up(&rdev->irq.vblank_queue);
  2566. }
  2567. if (rdev->irq.pflip[4])
  2568. radeon_crtc_handle_flip(rdev, 4);
  2569. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2570. DRM_DEBUG("IH: D5 vblank\n");
  2571. }
  2572. break;
  2573. case 1: /* D5 vline */
  2574. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2575. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2576. DRM_DEBUG("IH: D5 vline\n");
  2577. }
  2578. break;
  2579. default:
  2580. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2581. break;
  2582. }
  2583. break;
  2584. case 6: /* D6 vblank/vline */
  2585. switch (src_data) {
  2586. case 0: /* D6 vblank */
  2587. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2588. if (rdev->irq.crtc_vblank_int[5]) {
  2589. drm_handle_vblank(rdev->ddev, 5);
  2590. rdev->pm.vblank_sync = true;
  2591. wake_up(&rdev->irq.vblank_queue);
  2592. }
  2593. if (rdev->irq.pflip[5])
  2594. radeon_crtc_handle_flip(rdev, 5);
  2595. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2596. DRM_DEBUG("IH: D6 vblank\n");
  2597. }
  2598. break;
  2599. case 1: /* D6 vline */
  2600. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2601. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2602. DRM_DEBUG("IH: D6 vline\n");
  2603. }
  2604. break;
  2605. default:
  2606. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2607. break;
  2608. }
  2609. break;
  2610. case 42: /* HPD hotplug */
  2611. switch (src_data) {
  2612. case 0:
  2613. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2614. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2615. queue_hotplug = true;
  2616. DRM_DEBUG("IH: HPD1\n");
  2617. }
  2618. break;
  2619. case 1:
  2620. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2621. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2622. queue_hotplug = true;
  2623. DRM_DEBUG("IH: HPD2\n");
  2624. }
  2625. break;
  2626. case 2:
  2627. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2628. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2629. queue_hotplug = true;
  2630. DRM_DEBUG("IH: HPD3\n");
  2631. }
  2632. break;
  2633. case 3:
  2634. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2635. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2636. queue_hotplug = true;
  2637. DRM_DEBUG("IH: HPD4\n");
  2638. }
  2639. break;
  2640. case 4:
  2641. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2642. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2643. queue_hotplug = true;
  2644. DRM_DEBUG("IH: HPD5\n");
  2645. }
  2646. break;
  2647. case 5:
  2648. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2649. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2650. queue_hotplug = true;
  2651. DRM_DEBUG("IH: HPD6\n");
  2652. }
  2653. break;
  2654. default:
  2655. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2656. break;
  2657. }
  2658. break;
  2659. case 176: /* CP_INT in ring buffer */
  2660. case 177: /* CP_INT in IB1 */
  2661. case 178: /* CP_INT in IB2 */
  2662. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2663. radeon_fence_process(rdev);
  2664. break;
  2665. case 181: /* CP EOP event */
  2666. DRM_DEBUG("IH: CP EOP\n");
  2667. radeon_fence_process(rdev);
  2668. break;
  2669. case 233: /* GUI IDLE */
  2670. DRM_DEBUG("IH: GUI idle\n");
  2671. rdev->pm.gui_idle = true;
  2672. wake_up(&rdev->irq.idle_queue);
  2673. break;
  2674. default:
  2675. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2676. break;
  2677. }
  2678. /* wptr/rptr are in bytes! */
  2679. rptr += 16;
  2680. rptr &= rdev->ih.ptr_mask;
  2681. }
  2682. /* make sure wptr hasn't changed while processing */
  2683. wptr = evergreen_get_ih_wptr(rdev);
  2684. if (wptr != rdev->ih.wptr)
  2685. goto restart_ih;
  2686. if (queue_hotplug)
  2687. schedule_work(&rdev->hotplug_work);
  2688. rdev->ih.rptr = rptr;
  2689. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2690. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2691. return IRQ_HANDLED;
  2692. }
  2693. static int evergreen_startup(struct radeon_device *rdev)
  2694. {
  2695. int r;
  2696. /* enable pcie gen2 link */
  2697. if (!ASIC_IS_DCE5(rdev))
  2698. evergreen_pcie_gen2_enable(rdev);
  2699. if (ASIC_IS_DCE5(rdev)) {
  2700. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2701. r = ni_init_microcode(rdev);
  2702. if (r) {
  2703. DRM_ERROR("Failed to load firmware!\n");
  2704. return r;
  2705. }
  2706. }
  2707. r = ni_mc_load_microcode(rdev);
  2708. if (r) {
  2709. DRM_ERROR("Failed to load MC firmware!\n");
  2710. return r;
  2711. }
  2712. } else {
  2713. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2714. r = r600_init_microcode(rdev);
  2715. if (r) {
  2716. DRM_ERROR("Failed to load firmware!\n");
  2717. return r;
  2718. }
  2719. }
  2720. }
  2721. evergreen_mc_program(rdev);
  2722. if (rdev->flags & RADEON_IS_AGP) {
  2723. evergreen_agp_enable(rdev);
  2724. } else {
  2725. r = evergreen_pcie_gart_enable(rdev);
  2726. if (r)
  2727. return r;
  2728. }
  2729. evergreen_gpu_init(rdev);
  2730. r = evergreen_blit_init(rdev);
  2731. if (r) {
  2732. evergreen_blit_fini(rdev);
  2733. rdev->asic->copy = NULL;
  2734. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2735. }
  2736. /* allocate wb buffer */
  2737. r = radeon_wb_init(rdev);
  2738. if (r)
  2739. return r;
  2740. /* Enable IRQ */
  2741. r = r600_irq_init(rdev);
  2742. if (r) {
  2743. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2744. radeon_irq_kms_fini(rdev);
  2745. return r;
  2746. }
  2747. evergreen_irq_set(rdev);
  2748. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2749. if (r)
  2750. return r;
  2751. r = evergreen_cp_load_microcode(rdev);
  2752. if (r)
  2753. return r;
  2754. r = evergreen_cp_resume(rdev);
  2755. if (r)
  2756. return r;
  2757. return 0;
  2758. }
  2759. int evergreen_resume(struct radeon_device *rdev)
  2760. {
  2761. int r;
  2762. /* reset the asic, the gfx blocks are often in a bad state
  2763. * after the driver is unloaded or after a resume
  2764. */
  2765. if (radeon_asic_reset(rdev))
  2766. dev_warn(rdev->dev, "GPU reset failed !\n");
  2767. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2768. * posting will perform necessary task to bring back GPU into good
  2769. * shape.
  2770. */
  2771. /* post card */
  2772. atom_asic_init(rdev->mode_info.atom_context);
  2773. r = evergreen_startup(rdev);
  2774. if (r) {
  2775. DRM_ERROR("evergreen startup failed on resume\n");
  2776. return r;
  2777. }
  2778. r = r600_ib_test(rdev);
  2779. if (r) {
  2780. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2781. return r;
  2782. }
  2783. return r;
  2784. }
  2785. int evergreen_suspend(struct radeon_device *rdev)
  2786. {
  2787. int r;
  2788. /* FIXME: we should wait for ring to be empty */
  2789. r700_cp_stop(rdev);
  2790. rdev->cp.ready = false;
  2791. evergreen_irq_suspend(rdev);
  2792. radeon_wb_disable(rdev);
  2793. evergreen_pcie_gart_disable(rdev);
  2794. /* unpin shaders bo */
  2795. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2796. if (likely(r == 0)) {
  2797. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2798. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2799. }
  2800. return 0;
  2801. }
  2802. int evergreen_copy_blit(struct radeon_device *rdev,
  2803. uint64_t src_offset, uint64_t dst_offset,
  2804. unsigned num_pages, struct radeon_fence *fence)
  2805. {
  2806. int r;
  2807. mutex_lock(&rdev->r600_blit.mutex);
  2808. rdev->r600_blit.vb_ib = NULL;
  2809. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2810. if (r) {
  2811. if (rdev->r600_blit.vb_ib)
  2812. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2813. mutex_unlock(&rdev->r600_blit.mutex);
  2814. return r;
  2815. }
  2816. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2817. evergreen_blit_done_copy(rdev, fence);
  2818. mutex_unlock(&rdev->r600_blit.mutex);
  2819. return 0;
  2820. }
  2821. /* Plan is to move initialization in that function and use
  2822. * helper function so that radeon_device_init pretty much
  2823. * do nothing more than calling asic specific function. This
  2824. * should also allow to remove a bunch of callback function
  2825. * like vram_info.
  2826. */
  2827. int evergreen_init(struct radeon_device *rdev)
  2828. {
  2829. int r;
  2830. /* This don't do much */
  2831. r = radeon_gem_init(rdev);
  2832. if (r)
  2833. return r;
  2834. /* Read BIOS */
  2835. if (!radeon_get_bios(rdev)) {
  2836. if (ASIC_IS_AVIVO(rdev))
  2837. return -EINVAL;
  2838. }
  2839. /* Must be an ATOMBIOS */
  2840. if (!rdev->is_atom_bios) {
  2841. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2842. return -EINVAL;
  2843. }
  2844. r = radeon_atombios_init(rdev);
  2845. if (r)
  2846. return r;
  2847. /* reset the asic, the gfx blocks are often in a bad state
  2848. * after the driver is unloaded or after a resume
  2849. */
  2850. if (radeon_asic_reset(rdev))
  2851. dev_warn(rdev->dev, "GPU reset failed !\n");
  2852. /* Post card if necessary */
  2853. if (!radeon_card_posted(rdev)) {
  2854. if (!rdev->bios) {
  2855. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2856. return -EINVAL;
  2857. }
  2858. DRM_INFO("GPU not posted. posting now...\n");
  2859. atom_asic_init(rdev->mode_info.atom_context);
  2860. }
  2861. /* Initialize scratch registers */
  2862. r600_scratch_init(rdev);
  2863. /* Initialize surface registers */
  2864. radeon_surface_init(rdev);
  2865. /* Initialize clocks */
  2866. radeon_get_clock_info(rdev->ddev);
  2867. /* Fence driver */
  2868. r = radeon_fence_driver_init(rdev);
  2869. if (r)
  2870. return r;
  2871. /* initialize AGP */
  2872. if (rdev->flags & RADEON_IS_AGP) {
  2873. r = radeon_agp_init(rdev);
  2874. if (r)
  2875. radeon_agp_disable(rdev);
  2876. }
  2877. /* initialize memory controller */
  2878. r = evergreen_mc_init(rdev);
  2879. if (r)
  2880. return r;
  2881. /* Memory manager */
  2882. r = radeon_bo_init(rdev);
  2883. if (r)
  2884. return r;
  2885. r = radeon_irq_kms_init(rdev);
  2886. if (r)
  2887. return r;
  2888. rdev->cp.ring_obj = NULL;
  2889. r600_ring_init(rdev, 1024 * 1024);
  2890. rdev->ih.ring_obj = NULL;
  2891. r600_ih_ring_init(rdev, 64 * 1024);
  2892. r = r600_pcie_gart_init(rdev);
  2893. if (r)
  2894. return r;
  2895. rdev->accel_working = true;
  2896. r = evergreen_startup(rdev);
  2897. if (r) {
  2898. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2899. r700_cp_fini(rdev);
  2900. r600_irq_fini(rdev);
  2901. radeon_wb_fini(rdev);
  2902. radeon_irq_kms_fini(rdev);
  2903. evergreen_pcie_gart_fini(rdev);
  2904. rdev->accel_working = false;
  2905. }
  2906. if (rdev->accel_working) {
  2907. r = radeon_ib_pool_init(rdev);
  2908. if (r) {
  2909. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2910. rdev->accel_working = false;
  2911. }
  2912. r = r600_ib_test(rdev);
  2913. if (r) {
  2914. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2915. rdev->accel_working = false;
  2916. }
  2917. }
  2918. return 0;
  2919. }
  2920. void evergreen_fini(struct radeon_device *rdev)
  2921. {
  2922. evergreen_blit_fini(rdev);
  2923. r700_cp_fini(rdev);
  2924. r600_irq_fini(rdev);
  2925. radeon_wb_fini(rdev);
  2926. radeon_irq_kms_fini(rdev);
  2927. evergreen_pcie_gart_fini(rdev);
  2928. radeon_gem_fini(rdev);
  2929. radeon_fence_driver_fini(rdev);
  2930. radeon_agp_fini(rdev);
  2931. radeon_bo_fini(rdev);
  2932. radeon_atombios_fini(rdev);
  2933. kfree(rdev->bios);
  2934. rdev->bios = NULL;
  2935. }
  2936. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2937. {
  2938. u32 link_width_cntl, speed_cntl;
  2939. if (radeon_pcie_gen2 == 0)
  2940. return;
  2941. if (rdev->flags & RADEON_IS_IGP)
  2942. return;
  2943. if (!(rdev->flags & RADEON_IS_PCIE))
  2944. return;
  2945. /* x2 cards have a special sequence */
  2946. if (ASIC_IS_X2(rdev))
  2947. return;
  2948. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2949. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2950. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2951. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2952. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2953. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2954. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2955. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2956. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2957. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2958. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2959. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2960. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2961. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2962. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2963. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2964. speed_cntl |= LC_GEN2_EN_STRAP;
  2965. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2966. } else {
  2967. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2968. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2969. if (1)
  2970. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2971. else
  2972. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2973. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2974. }
  2975. }