control.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <plat/common.h>
  17. #include <plat/sdrc.h>
  18. #include "cm-regbits-34xx.h"
  19. #include "prm-regbits-34xx.h"
  20. #include "cm.h"
  21. #include "prm.h"
  22. #include "sdrc.h"
  23. #include "pm.h"
  24. #include "control.h"
  25. static void __iomem *omap2_ctrl_base;
  26. static void __iomem *omap4_ctrl_pad_base;
  27. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  28. struct omap3_scratchpad {
  29. u32 boot_config_ptr;
  30. u32 public_restore_ptr;
  31. u32 secure_ram_restore_ptr;
  32. u32 sdrc_module_semaphore;
  33. u32 prcm_block_offset;
  34. u32 sdrc_block_offset;
  35. };
  36. struct omap3_scratchpad_prcm_block {
  37. u32 prm_clksrc_ctrl;
  38. u32 prm_clksel;
  39. u32 cm_clksel_core;
  40. u32 cm_clksel_wkup;
  41. u32 cm_clken_pll;
  42. u32 cm_autoidle_pll;
  43. u32 cm_clksel1_pll;
  44. u32 cm_clksel2_pll;
  45. u32 cm_clksel3_pll;
  46. u32 cm_clken_pll_mpu;
  47. u32 cm_autoidle_pll_mpu;
  48. u32 cm_clksel1_pll_mpu;
  49. u32 cm_clksel2_pll_mpu;
  50. u32 prcm_block_size;
  51. };
  52. struct omap3_scratchpad_sdrc_block {
  53. u16 sysconfig;
  54. u16 cs_cfg;
  55. u16 sharing;
  56. u16 err_type;
  57. u32 dll_a_ctrl;
  58. u32 dll_b_ctrl;
  59. u32 power;
  60. u32 cs_0;
  61. u32 mcfg_0;
  62. u16 mr_0;
  63. u16 emr_1_0;
  64. u16 emr_2_0;
  65. u16 emr_3_0;
  66. u32 actim_ctrla_0;
  67. u32 actim_ctrlb_0;
  68. u32 rfr_ctrl_0;
  69. u32 cs_1;
  70. u32 mcfg_1;
  71. u16 mr_1;
  72. u16 emr_1_1;
  73. u16 emr_2_1;
  74. u16 emr_3_1;
  75. u32 actim_ctrla_1;
  76. u32 actim_ctrlb_1;
  77. u32 rfr_ctrl_1;
  78. u16 dcdl_1_ctrl;
  79. u16 dcdl_2_ctrl;
  80. u32 flags;
  81. u32 block_size;
  82. };
  83. void *omap3_secure_ram_storage;
  84. /*
  85. * This is used to store ARM registers in SDRAM before attempting
  86. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  87. * The address is stored in scratchpad, so that it can be used
  88. * during the restore path.
  89. */
  90. u32 omap3_arm_context[128];
  91. struct omap3_control_regs {
  92. u32 sysconfig;
  93. u32 devconf0;
  94. u32 mem_dftrw0;
  95. u32 mem_dftrw1;
  96. u32 msuspendmux_0;
  97. u32 msuspendmux_1;
  98. u32 msuspendmux_2;
  99. u32 msuspendmux_3;
  100. u32 msuspendmux_4;
  101. u32 msuspendmux_5;
  102. u32 sec_ctrl;
  103. u32 devconf1;
  104. u32 csirxfe;
  105. u32 iva2_bootaddr;
  106. u32 iva2_bootmod;
  107. u32 debobs_0;
  108. u32 debobs_1;
  109. u32 debobs_2;
  110. u32 debobs_3;
  111. u32 debobs_4;
  112. u32 debobs_5;
  113. u32 debobs_6;
  114. u32 debobs_7;
  115. u32 debobs_8;
  116. u32 prog_io0;
  117. u32 prog_io1;
  118. u32 dss_dpll_spreading;
  119. u32 core_dpll_spreading;
  120. u32 per_dpll_spreading;
  121. u32 usbhost_dpll_spreading;
  122. u32 pbias_lite;
  123. u32 temp_sensor;
  124. u32 sramldo4;
  125. u32 sramldo5;
  126. u32 csi;
  127. u32 padconf_sys_nirq;
  128. };
  129. static struct omap3_control_regs control_context;
  130. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  131. #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
  132. #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
  133. void __init omap2_set_globals_control(struct omap_globals *omap2_globals)
  134. {
  135. /* Static mapping, never released */
  136. if (omap2_globals->ctrl) {
  137. omap2_ctrl_base = ioremap(omap2_globals->ctrl, SZ_4K);
  138. WARN_ON(!omap2_ctrl_base);
  139. }
  140. /* Static mapping, never released */
  141. if (omap2_globals->ctrl_pad) {
  142. omap4_ctrl_pad_base = ioremap(omap2_globals->ctrl_pad, SZ_4K);
  143. WARN_ON(!omap4_ctrl_pad_base);
  144. }
  145. }
  146. void __iomem *omap_ctrl_base_get(void)
  147. {
  148. return omap2_ctrl_base;
  149. }
  150. u8 omap_ctrl_readb(u16 offset)
  151. {
  152. return __raw_readb(OMAP_CTRL_REGADDR(offset));
  153. }
  154. u16 omap_ctrl_readw(u16 offset)
  155. {
  156. return __raw_readw(OMAP_CTRL_REGADDR(offset));
  157. }
  158. u32 omap_ctrl_readl(u16 offset)
  159. {
  160. return __raw_readl(OMAP_CTRL_REGADDR(offset));
  161. }
  162. void omap_ctrl_writeb(u8 val, u16 offset)
  163. {
  164. __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
  165. }
  166. void omap_ctrl_writew(u16 val, u16 offset)
  167. {
  168. __raw_writew(val, OMAP_CTRL_REGADDR(offset));
  169. }
  170. void omap_ctrl_writel(u32 val, u16 offset)
  171. {
  172. __raw_writel(val, OMAP_CTRL_REGADDR(offset));
  173. }
  174. /*
  175. * On OMAP4 control pad are not addressable from control
  176. * core base. So the common omap_ctrl_read/write APIs breaks
  177. * Hence export separate APIs to manage the omap4 pad control
  178. * registers. This APIs will work only for OMAP4
  179. */
  180. u32 omap4_ctrl_pad_readl(u16 offset)
  181. {
  182. return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
  183. }
  184. void omap4_ctrl_pad_writel(u32 val, u16 offset)
  185. {
  186. __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
  187. }
  188. #ifdef CONFIG_ARCH_OMAP3
  189. /**
  190. * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
  191. * @bootmode: 8-bit value to pass to some boot code
  192. *
  193. * Set the bootmode in the scratchpad RAM. This is used after the
  194. * system restarts. Not sure what actually uses this - it may be the
  195. * bootloader, rather than the boot ROM - contrary to the preserved
  196. * comment below. No return value.
  197. */
  198. void omap3_ctrl_write_boot_mode(u8 bootmode)
  199. {
  200. u32 l;
  201. l = ('B' << 24) | ('M' << 16) | bootmode;
  202. /*
  203. * Reserve the first word in scratchpad for communicating
  204. * with the boot ROM. A pointer to a data structure
  205. * describing the boot process can be stored there,
  206. * cf. OMAP34xx TRM, Initialization / Software Booting
  207. * Configuration.
  208. *
  209. * XXX This should use some omap_ctrl_writel()-type function
  210. */
  211. __raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
  212. }
  213. #endif
  214. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  215. /*
  216. * Clears the scratchpad contents in case of cold boot-
  217. * called during bootup
  218. */
  219. void omap3_clear_scratchpad_contents(void)
  220. {
  221. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  222. void __iomem *v_addr;
  223. u32 offset = 0;
  224. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  225. if (prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  226. OMAP3430_GLOBAL_COLD_RST_MASK) {
  227. for ( ; offset <= max_offset; offset += 0x4)
  228. __raw_writel(0x0, (v_addr + offset));
  229. prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  230. OMAP3430_GR_MOD,
  231. OMAP3_PRM_RSTST_OFFSET);
  232. }
  233. }
  234. /* Populate the scratchpad structure with restore structure */
  235. void omap3_save_scratchpad_contents(void)
  236. {
  237. void __iomem *scratchpad_address;
  238. u32 arm_context_addr;
  239. struct omap3_scratchpad scratchpad_contents;
  240. struct omap3_scratchpad_prcm_block prcm_block_contents;
  241. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  242. /*
  243. * Populate the Scratchpad contents
  244. *
  245. * The "get_*restore_pointer" functions are used to provide a
  246. * physical restore address where the ROM code jumps while waking
  247. * up from MPU OFF/OSWR state.
  248. * The restore pointer is stored into the scratchpad.
  249. */
  250. scratchpad_contents.boot_config_ptr = 0x0;
  251. if (cpu_is_omap3630())
  252. scratchpad_contents.public_restore_ptr =
  253. virt_to_phys(get_omap3630_restore_pointer());
  254. else if (omap_rev() != OMAP3430_REV_ES3_0 &&
  255. omap_rev() != OMAP3430_REV_ES3_1)
  256. scratchpad_contents.public_restore_ptr =
  257. virt_to_phys(get_restore_pointer());
  258. else
  259. scratchpad_contents.public_restore_ptr =
  260. virt_to_phys(get_es3_restore_pointer());
  261. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  262. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  263. else
  264. scratchpad_contents.secure_ram_restore_ptr =
  265. (u32) __pa(omap3_secure_ram_storage);
  266. scratchpad_contents.sdrc_module_semaphore = 0x0;
  267. scratchpad_contents.prcm_block_offset = 0x2C;
  268. scratchpad_contents.sdrc_block_offset = 0x64;
  269. /* Populate the PRCM block contents */
  270. prcm_block_contents.prm_clksrc_ctrl = prm_read_mod_reg(OMAP3430_GR_MOD,
  271. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  272. prcm_block_contents.prm_clksel = prm_read_mod_reg(OMAP3430_CCR_MOD,
  273. OMAP3_PRM_CLKSEL_OFFSET);
  274. prcm_block_contents.cm_clksel_core =
  275. cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
  276. prcm_block_contents.cm_clksel_wkup =
  277. cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  278. prcm_block_contents.cm_clken_pll =
  279. cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  280. prcm_block_contents.cm_autoidle_pll =
  281. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  282. prcm_block_contents.cm_clksel1_pll =
  283. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
  284. prcm_block_contents.cm_clksel2_pll =
  285. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
  286. prcm_block_contents.cm_clksel3_pll =
  287. cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
  288. prcm_block_contents.cm_clken_pll_mpu =
  289. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
  290. prcm_block_contents.cm_autoidle_pll_mpu =
  291. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  292. prcm_block_contents.cm_clksel1_pll_mpu =
  293. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
  294. prcm_block_contents.cm_clksel2_pll_mpu =
  295. cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
  296. prcm_block_contents.prcm_block_size = 0x0;
  297. /* Populate the SDRC block contents */
  298. sdrc_block_contents.sysconfig =
  299. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  300. sdrc_block_contents.cs_cfg =
  301. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  302. sdrc_block_contents.sharing =
  303. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  304. sdrc_block_contents.err_type =
  305. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  306. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  307. sdrc_block_contents.dll_b_ctrl = 0x0;
  308. /*
  309. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  310. * be programed to issue automatic self refresh on timeout
  311. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  312. */
  313. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  314. && (omap_rev() >= OMAP3430_REV_ES3_0))
  315. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  316. ~(SDRC_POWER_AUTOCOUNT_MASK|
  317. SDRC_POWER_CLKCTRL_MASK)) |
  318. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  319. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  320. else
  321. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  322. sdrc_block_contents.cs_0 = 0x0;
  323. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  324. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  325. sdrc_block_contents.emr_1_0 = 0x0;
  326. sdrc_block_contents.emr_2_0 = 0x0;
  327. sdrc_block_contents.emr_3_0 = 0x0;
  328. sdrc_block_contents.actim_ctrla_0 =
  329. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  330. sdrc_block_contents.actim_ctrlb_0 =
  331. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  332. sdrc_block_contents.rfr_ctrl_0 =
  333. sdrc_read_reg(SDRC_RFR_CTRL_0);
  334. sdrc_block_contents.cs_1 = 0x0;
  335. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  336. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  337. sdrc_block_contents.emr_1_1 = 0x0;
  338. sdrc_block_contents.emr_2_1 = 0x0;
  339. sdrc_block_contents.emr_3_1 = 0x0;
  340. sdrc_block_contents.actim_ctrla_1 =
  341. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  342. sdrc_block_contents.actim_ctrlb_1 =
  343. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  344. sdrc_block_contents.rfr_ctrl_1 =
  345. sdrc_read_reg(SDRC_RFR_CTRL_1);
  346. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  347. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  348. sdrc_block_contents.flags = 0x0;
  349. sdrc_block_contents.block_size = 0x0;
  350. arm_context_addr = virt_to_phys(omap3_arm_context);
  351. /* Copy all the contents to the scratchpad location */
  352. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  353. memcpy_toio(scratchpad_address, &scratchpad_contents,
  354. sizeof(scratchpad_contents));
  355. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  356. memcpy_toio(scratchpad_address +
  357. scratchpad_contents.prcm_block_offset,
  358. &prcm_block_contents, sizeof(prcm_block_contents));
  359. memcpy_toio(scratchpad_address +
  360. scratchpad_contents.sdrc_block_offset,
  361. &sdrc_block_contents, sizeof(sdrc_block_contents));
  362. /*
  363. * Copies the address of the location in SDRAM where ARM
  364. * registers get saved during a MPU OFF transition.
  365. */
  366. memcpy_toio(scratchpad_address +
  367. scratchpad_contents.sdrc_block_offset +
  368. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  369. }
  370. void omap3_control_save_context(void)
  371. {
  372. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  373. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  374. control_context.mem_dftrw0 =
  375. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  376. control_context.mem_dftrw1 =
  377. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  378. control_context.msuspendmux_0 =
  379. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  380. control_context.msuspendmux_1 =
  381. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  382. control_context.msuspendmux_2 =
  383. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  384. control_context.msuspendmux_3 =
  385. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  386. control_context.msuspendmux_4 =
  387. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  388. control_context.msuspendmux_5 =
  389. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  390. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  391. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  392. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  393. control_context.iva2_bootaddr =
  394. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  395. control_context.iva2_bootmod =
  396. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  397. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  398. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  399. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  400. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  401. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  402. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  403. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  404. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  405. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  406. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  407. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  408. control_context.dss_dpll_spreading =
  409. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  410. control_context.core_dpll_spreading =
  411. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  412. control_context.per_dpll_spreading =
  413. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  414. control_context.usbhost_dpll_spreading =
  415. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  416. control_context.pbias_lite =
  417. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  418. control_context.temp_sensor =
  419. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  420. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  421. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  422. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  423. control_context.padconf_sys_nirq =
  424. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  425. return;
  426. }
  427. void omap3_control_restore_context(void)
  428. {
  429. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  430. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  431. omap_ctrl_writel(control_context.mem_dftrw0,
  432. OMAP343X_CONTROL_MEM_DFTRW0);
  433. omap_ctrl_writel(control_context.mem_dftrw1,
  434. OMAP343X_CONTROL_MEM_DFTRW1);
  435. omap_ctrl_writel(control_context.msuspendmux_0,
  436. OMAP2_CONTROL_MSUSPENDMUX_0);
  437. omap_ctrl_writel(control_context.msuspendmux_1,
  438. OMAP2_CONTROL_MSUSPENDMUX_1);
  439. omap_ctrl_writel(control_context.msuspendmux_2,
  440. OMAP2_CONTROL_MSUSPENDMUX_2);
  441. omap_ctrl_writel(control_context.msuspendmux_3,
  442. OMAP2_CONTROL_MSUSPENDMUX_3);
  443. omap_ctrl_writel(control_context.msuspendmux_4,
  444. OMAP2_CONTROL_MSUSPENDMUX_4);
  445. omap_ctrl_writel(control_context.msuspendmux_5,
  446. OMAP2_CONTROL_MSUSPENDMUX_5);
  447. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  448. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  449. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  450. omap_ctrl_writel(control_context.iva2_bootaddr,
  451. OMAP343X_CONTROL_IVA2_BOOTADDR);
  452. omap_ctrl_writel(control_context.iva2_bootmod,
  453. OMAP343X_CONTROL_IVA2_BOOTMOD);
  454. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  455. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  456. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  457. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  458. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  459. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  460. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  461. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  462. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  463. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  464. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  465. omap_ctrl_writel(control_context.dss_dpll_spreading,
  466. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  467. omap_ctrl_writel(control_context.core_dpll_spreading,
  468. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  469. omap_ctrl_writel(control_context.per_dpll_spreading,
  470. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  471. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  472. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  473. omap_ctrl_writel(control_context.pbias_lite,
  474. OMAP343X_CONTROL_PBIAS_LITE);
  475. omap_ctrl_writel(control_context.temp_sensor,
  476. OMAP343X_CONTROL_TEMP_SENSOR);
  477. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  478. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  479. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  480. omap_ctrl_writel(control_context.padconf_sys_nirq,
  481. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  482. return;
  483. }
  484. void omap3630_ctrl_disable_rta(void)
  485. {
  486. if (!cpu_is_omap3630())
  487. return;
  488. omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
  489. }
  490. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */