spinlock_32.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /* spinlock.h: 32-bit Sparc spinlock support.
  2. *
  3. * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
  4. */
  5. #ifndef __SPARC_SPINLOCK_H
  6. #define __SPARC_SPINLOCK_H
  7. #ifndef __ASSEMBLY__
  8. #include <asm/psr.h>
  9. #define __raw_spin_is_locked(lock) (*((volatile unsigned char *)(lock)) != 0)
  10. #define __raw_spin_unlock_wait(lock) \
  11. do { while (__raw_spin_is_locked(lock)) cpu_relax(); } while (0)
  12. static inline void __raw_spin_lock(raw_spinlock_t *lock)
  13. {
  14. __asm__ __volatile__(
  15. "\n1:\n\t"
  16. "ldstub [%0], %%g2\n\t"
  17. "orcc %%g2, 0x0, %%g0\n\t"
  18. "bne,a 2f\n\t"
  19. " ldub [%0], %%g2\n\t"
  20. ".subsection 2\n"
  21. "2:\n\t"
  22. "orcc %%g2, 0x0, %%g0\n\t"
  23. "bne,a 2b\n\t"
  24. " ldub [%0], %%g2\n\t"
  25. "b,a 1b\n\t"
  26. ".previous\n"
  27. : /* no outputs */
  28. : "r" (lock)
  29. : "g2", "memory", "cc");
  30. }
  31. static inline int __raw_spin_trylock(raw_spinlock_t *lock)
  32. {
  33. unsigned int result;
  34. __asm__ __volatile__("ldstub [%1], %0"
  35. : "=r" (result)
  36. : "r" (lock)
  37. : "memory");
  38. return (result == 0);
  39. }
  40. static inline void __raw_spin_unlock(raw_spinlock_t *lock)
  41. {
  42. __asm__ __volatile__("stb %%g0, [%0]" : : "r" (lock) : "memory");
  43. }
  44. /* Read-write spinlocks, allowing multiple readers
  45. * but only one writer.
  46. *
  47. * NOTE! it is quite common to have readers in interrupts
  48. * but no interrupt writers. For those circumstances we
  49. * can "mix" irq-safe locks - any writer needs to get a
  50. * irq-safe write-lock, but readers can get non-irqsafe
  51. * read-locks.
  52. *
  53. * XXX This might create some problems with my dual spinlock
  54. * XXX scheme, deadlocks etc. -DaveM
  55. *
  56. * Sort of like atomic_t's on Sparc, but even more clever.
  57. *
  58. * ------------------------------------
  59. * | 24-bit counter | wlock | raw_rwlock_t
  60. * ------------------------------------
  61. * 31 8 7 0
  62. *
  63. * wlock signifies the one writer is in or somebody is updating
  64. * counter. For a writer, if he successfully acquires the wlock,
  65. * but counter is non-zero, he has to release the lock and wait,
  66. * till both counter and wlock are zero.
  67. *
  68. * Unfortunately this scheme limits us to ~16,000,000 cpus.
  69. */
  70. static inline void __read_lock(raw_rwlock_t *rw)
  71. {
  72. register raw_rwlock_t *lp asm("g1");
  73. lp = rw;
  74. __asm__ __volatile__(
  75. "mov %%o7, %%g4\n\t"
  76. "call ___rw_read_enter\n\t"
  77. " ldstub [%%g1 + 3], %%g2\n"
  78. : /* no outputs */
  79. : "r" (lp)
  80. : "g2", "g4", "memory", "cc");
  81. }
  82. #define __raw_read_lock(lock) \
  83. do { unsigned long flags; \
  84. local_irq_save(flags); \
  85. __read_lock(lock); \
  86. local_irq_restore(flags); \
  87. } while(0)
  88. static inline void __read_unlock(raw_rwlock_t *rw)
  89. {
  90. register raw_rwlock_t *lp asm("g1");
  91. lp = rw;
  92. __asm__ __volatile__(
  93. "mov %%o7, %%g4\n\t"
  94. "call ___rw_read_exit\n\t"
  95. " ldstub [%%g1 + 3], %%g2\n"
  96. : /* no outputs */
  97. : "r" (lp)
  98. : "g2", "g4", "memory", "cc");
  99. }
  100. #define __raw_read_unlock(lock) \
  101. do { unsigned long flags; \
  102. local_irq_save(flags); \
  103. __read_unlock(lock); \
  104. local_irq_restore(flags); \
  105. } while(0)
  106. static inline void __raw_write_lock(raw_rwlock_t *rw)
  107. {
  108. register raw_rwlock_t *lp asm("g1");
  109. lp = rw;
  110. __asm__ __volatile__(
  111. "mov %%o7, %%g4\n\t"
  112. "call ___rw_write_enter\n\t"
  113. " ldstub [%%g1 + 3], %%g2\n"
  114. : /* no outputs */
  115. : "r" (lp)
  116. : "g2", "g4", "memory", "cc");
  117. *(volatile __u32 *)&lp->lock = ~0U;
  118. }
  119. static inline int __raw_write_trylock(raw_rwlock_t *rw)
  120. {
  121. unsigned int val;
  122. __asm__ __volatile__("ldstub [%1 + 3], %0"
  123. : "=r" (val)
  124. : "r" (&rw->lock)
  125. : "memory");
  126. if (val == 0) {
  127. val = rw->lock & ~0xff;
  128. if (val)
  129. ((volatile u8*)&rw->lock)[3] = 0;
  130. else
  131. *(volatile u32*)&rw->lock = ~0U;
  132. }
  133. return (val == 0);
  134. }
  135. static inline int __read_trylock(raw_rwlock_t *rw)
  136. {
  137. register raw_rwlock_t *lp asm("g1");
  138. register int res asm("o0");
  139. lp = rw;
  140. __asm__ __volatile__(
  141. "mov %%o7, %%g4\n\t"
  142. "call ___rw_read_try\n\t"
  143. " ldstub [%%g1 + 3], %%g2\n"
  144. : "=r" (res)
  145. : "r" (lp)
  146. : "g2", "g4", "memory", "cc");
  147. return res;
  148. }
  149. #define __raw_read_trylock(lock) \
  150. ({ unsigned long flags; \
  151. int res; \
  152. local_irq_save(flags); \
  153. res = __read_trylock(lock); \
  154. local_irq_restore(flags); \
  155. res; \
  156. })
  157. #define __raw_write_unlock(rw) do { (rw)->lock = 0; } while(0)
  158. #define __raw_spin_lock_flags(lock, flags) __raw_spin_lock(lock)
  159. #define __raw_read_lock_flags(rw, flags) __raw_read_lock(rw)
  160. #define __raw_write_lock_flags(rw, flags) __raw_write_lock(rw)
  161. #define _raw_spin_relax(lock) cpu_relax()
  162. #define _raw_read_relax(lock) cpu_relax()
  163. #define _raw_write_relax(lock) cpu_relax()
  164. #define __raw_read_can_lock(rw) (!((rw)->lock & 0xff))
  165. #define __raw_write_can_lock(rw) (!(rw)->lock)
  166. #endif /* !(__ASSEMBLY__) */
  167. #endif /* __SPARC_SPINLOCK_H */