Kconfig 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_STRNCPY_FROM_USER
  19. select GENERIC_STRNLEN_USER
  20. select HARDIRQS_SW_RESEND
  21. select HAVE_AOUT
  22. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  23. select HAVE_ARCH_KGDB
  24. select HAVE_ARCH_SECCOMP_FILTER
  25. select HAVE_ARCH_TRACEHOOK
  26. select HAVE_BPF_JIT
  27. select HAVE_C_RECORDMCOUNT
  28. select HAVE_DEBUG_KMEMLEAK
  29. select HAVE_DMA_API_DEBUG
  30. select HAVE_DMA_ATTRS
  31. select HAVE_DMA_CONTIGUOUS if MMU
  32. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  33. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  34. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  35. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  36. select HAVE_GENERIC_DMA_COHERENT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  39. select HAVE_IDE if PCI || ISA || PCMCIA
  40. select HAVE_KERNEL_GZIP
  41. select HAVE_KERNEL_LZMA
  42. select HAVE_KERNEL_LZO
  43. select HAVE_KERNEL_XZ
  44. select HAVE_KPROBES if !XIP_KERNEL
  45. select HAVE_KRETPROBES if (HAVE_KPROBES)
  46. select HAVE_MEMBLOCK
  47. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  48. select HAVE_PERF_EVENTS
  49. select HAVE_REGS_AND_STACK_ACCESS_API
  50. select HAVE_SYSCALL_TRACEPOINTS
  51. select HAVE_UID16
  52. select KTIME_SCALAR
  53. select PERF_USE_VMALLOC
  54. select RTC_LIB
  55. select SYS_SUPPORTS_APM_EMULATION
  56. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  57. select MODULES_USE_ELF_REL
  58. select CLONE_BACKWARDS
  59. select OLD_SIGSUSPEND3
  60. select OLD_SIGACTION
  61. help
  62. The ARM series is a line of low-power-consumption RISC chip designs
  63. licensed by ARM Ltd and targeted at embedded applications and
  64. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  65. manufactured, but legacy ARM-based PC hardware remains popular in
  66. Europe. There is an ARM Linux project with a web page at
  67. <http://www.arm.linux.org.uk/>.
  68. config ARM_HAS_SG_CHAIN
  69. bool
  70. config NEED_SG_DMA_LENGTH
  71. bool
  72. config ARM_DMA_USE_IOMMU
  73. bool
  74. select ARM_HAS_SG_CHAIN
  75. select NEED_SG_DMA_LENGTH
  76. if ARM_DMA_USE_IOMMU
  77. config ARM_DMA_IOMMU_ALIGNMENT
  78. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  79. range 4 9
  80. default 8
  81. help
  82. DMA mapping framework by default aligns all buffers to the smallest
  83. PAGE_SIZE order which is greater than or equal to the requested buffer
  84. size. This works well for buffers up to a few hundreds kilobytes, but
  85. for larger buffers it just a waste of address space. Drivers which has
  86. relatively small addressing window (like 64Mib) might run out of
  87. virtual space with just a few allocations.
  88. With this parameter you can specify the maximum PAGE_SIZE order for
  89. DMA IOMMU buffers. Larger buffers will be aligned only to this
  90. specified order. The order is expressed as a power of two multiplied
  91. by the PAGE_SIZE.
  92. endif
  93. config HAVE_PWM
  94. bool
  95. config MIGHT_HAVE_PCI
  96. bool
  97. config SYS_SUPPORTS_APM_EMULATION
  98. bool
  99. config GENERIC_GPIO
  100. bool
  101. config HAVE_TCM
  102. bool
  103. select GENERIC_ALLOCATOR
  104. config HAVE_PROC_CPU
  105. bool
  106. config NO_IOPORT
  107. bool
  108. config EISA
  109. bool
  110. ---help---
  111. The Extended Industry Standard Architecture (EISA) bus was
  112. developed as an open alternative to the IBM MicroChannel bus.
  113. The EISA bus provided some of the features of the IBM MicroChannel
  114. bus while maintaining backward compatibility with cards made for
  115. the older ISA bus. The EISA bus saw limited use between 1988 and
  116. 1995 when it was made obsolete by the PCI bus.
  117. Say Y here if you are building a kernel for an EISA-based machine.
  118. Otherwise, say N.
  119. config SBUS
  120. bool
  121. config STACKTRACE_SUPPORT
  122. bool
  123. default y
  124. config HAVE_LATENCYTOP_SUPPORT
  125. bool
  126. depends on !SMP
  127. default y
  128. config LOCKDEP_SUPPORT
  129. bool
  130. default y
  131. config TRACE_IRQFLAGS_SUPPORT
  132. bool
  133. default y
  134. config RWSEM_GENERIC_SPINLOCK
  135. bool
  136. default y
  137. config RWSEM_XCHGADD_ALGORITHM
  138. bool
  139. config ARCH_HAS_ILOG2_U32
  140. bool
  141. config ARCH_HAS_ILOG2_U64
  142. bool
  143. config ARCH_HAS_CPUFREQ
  144. bool
  145. help
  146. Internal node to signify that the ARCH has CPUFREQ support
  147. and that the relevant menu configurations are displayed for
  148. it.
  149. config GENERIC_HWEIGHT
  150. bool
  151. default y
  152. config GENERIC_CALIBRATE_DELAY
  153. bool
  154. default y
  155. config ARCH_MAY_HAVE_PC_FDC
  156. bool
  157. config ZONE_DMA
  158. bool
  159. config NEED_DMA_MAP_STATE
  160. def_bool y
  161. config ARCH_HAS_DMA_SET_COHERENT_MASK
  162. bool
  163. config GENERIC_ISA_DMA
  164. bool
  165. config FIQ
  166. bool
  167. config NEED_RET_TO_USER
  168. bool
  169. config ARCH_MTD_XIP
  170. bool
  171. config VECTORS_BASE
  172. hex
  173. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  174. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  175. default 0x00000000
  176. help
  177. The base address of exception vectors.
  178. config ARM_PATCH_PHYS_VIRT
  179. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  180. default y
  181. depends on !XIP_KERNEL && MMU
  182. depends on !ARCH_REALVIEW || !SPARSEMEM
  183. help
  184. Patch phys-to-virt and virt-to-phys translation functions at
  185. boot and module load time according to the position of the
  186. kernel in system memory.
  187. This can only be used with non-XIP MMU kernels where the base
  188. of physical memory is at a 16MB boundary.
  189. Only disable this option if you know that you do not require
  190. this feature (eg, building a kernel for a single machine) and
  191. you need to shrink the kernel to the minimal size.
  192. config NEED_MACH_GPIO_H
  193. bool
  194. help
  195. Select this when mach/gpio.h is required to provide special
  196. definitions for this platform. The need for mach/gpio.h should
  197. be avoided when possible.
  198. config NEED_MACH_IO_H
  199. bool
  200. help
  201. Select this when mach/io.h is required to provide special
  202. definitions for this platform. The need for mach/io.h should
  203. be avoided when possible.
  204. config NEED_MACH_MEMORY_H
  205. bool
  206. help
  207. Select this when mach/memory.h is required to provide special
  208. definitions for this platform. The need for mach/memory.h should
  209. be avoided when possible.
  210. config PHYS_OFFSET
  211. hex "Physical address of main memory" if MMU
  212. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  213. default DRAM_BASE if !MMU
  214. help
  215. Please provide the physical address corresponding to the
  216. location of main memory in your system.
  217. config GENERIC_BUG
  218. def_bool y
  219. depends on BUG
  220. source "init/Kconfig"
  221. source "kernel/Kconfig.freezer"
  222. menu "System Type"
  223. config MMU
  224. bool "MMU-based Paged Memory Management Support"
  225. default y
  226. help
  227. Select if you want MMU-based virtualised addressing space
  228. support by paged memory management. If unsure, say 'Y'.
  229. #
  230. # The "ARM system type" choice list is ordered alphabetically by option
  231. # text. Please add new entries in the option alphabetic order.
  232. #
  233. choice
  234. prompt "ARM system type"
  235. default ARCH_VERSATILE if !MMU
  236. default ARCH_MULTIPLATFORM if MMU
  237. config ARCH_MULTIPLATFORM
  238. bool "Allow multiple platforms to be selected"
  239. depends on MMU
  240. select ARM_PATCH_PHYS_VIRT
  241. select AUTO_ZRELADDR
  242. select COMMON_CLK
  243. select MULTI_IRQ_HANDLER
  244. select SPARSE_IRQ
  245. select USE_OF
  246. config ARCH_INTEGRATOR
  247. bool "ARM Ltd. Integrator family"
  248. select ARCH_HAS_CPUFREQ
  249. select ARM_AMBA
  250. select COMMON_CLK
  251. select COMMON_CLK_VERSATILE
  252. select GENERIC_CLOCKEVENTS
  253. select HAVE_TCM
  254. select ICST
  255. select MULTI_IRQ_HANDLER
  256. select NEED_MACH_MEMORY_H
  257. select PLAT_VERSATILE
  258. select SPARSE_IRQ
  259. select VERSATILE_FPGA_IRQ
  260. help
  261. Support for ARM's Integrator platform.
  262. config ARCH_REALVIEW
  263. bool "ARM Ltd. RealView family"
  264. select ARCH_WANT_OPTIONAL_GPIOLIB
  265. select ARM_AMBA
  266. select ARM_TIMER_SP804
  267. select COMMON_CLK
  268. select COMMON_CLK_VERSATILE
  269. select GENERIC_CLOCKEVENTS
  270. select GPIO_PL061 if GPIOLIB
  271. select ICST
  272. select NEED_MACH_MEMORY_H
  273. select PLAT_VERSATILE
  274. select PLAT_VERSATILE_CLCD
  275. help
  276. This enables support for ARM Ltd RealView boards.
  277. config ARCH_VERSATILE
  278. bool "ARM Ltd. Versatile family"
  279. select ARCH_WANT_OPTIONAL_GPIOLIB
  280. select ARM_AMBA
  281. select ARM_TIMER_SP804
  282. select ARM_VIC
  283. select CLKDEV_LOOKUP
  284. select GENERIC_CLOCKEVENTS
  285. select HAVE_MACH_CLKDEV
  286. select ICST
  287. select PLAT_VERSATILE
  288. select PLAT_VERSATILE_CLCD
  289. select PLAT_VERSATILE_CLOCK
  290. select VERSATILE_FPGA_IRQ
  291. help
  292. This enables support for ARM Ltd Versatile board.
  293. config ARCH_AT91
  294. bool "Atmel AT91"
  295. select ARCH_REQUIRE_GPIOLIB
  296. select CLKDEV_LOOKUP
  297. select HAVE_CLK
  298. select IRQ_DOMAIN
  299. select NEED_MACH_GPIO_H
  300. select NEED_MACH_IO_H if PCCARD
  301. select PINCTRL
  302. select PINCTRL_AT91 if USE_OF
  303. help
  304. This enables support for systems based on Atmel
  305. AT91RM9200 and AT91SAM9* processors.
  306. config ARCH_CLPS711X
  307. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  308. select ARCH_REQUIRE_GPIOLIB
  309. select AUTO_ZRELADDR
  310. select CLKDEV_LOOKUP
  311. select COMMON_CLK
  312. select CPU_ARM720T
  313. select GENERIC_CLOCKEVENTS
  314. select MULTI_IRQ_HANDLER
  315. select NEED_MACH_MEMORY_H
  316. select SPARSE_IRQ
  317. help
  318. Support for Cirrus Logic 711x/721x/731x based boards.
  319. config ARCH_GEMINI
  320. bool "Cortina Systems Gemini"
  321. select ARCH_REQUIRE_GPIOLIB
  322. select ARCH_USES_GETTIMEOFFSET
  323. select CPU_FA526
  324. help
  325. Support for the Cortina Systems Gemini family SoCs
  326. config ARCH_EBSA110
  327. bool "EBSA-110"
  328. select ARCH_USES_GETTIMEOFFSET
  329. select CPU_SA110
  330. select ISA
  331. select NEED_MACH_IO_H
  332. select NEED_MACH_MEMORY_H
  333. select NO_IOPORT
  334. help
  335. This is an evaluation board for the StrongARM processor available
  336. from Digital. It has limited hardware on-board, including an
  337. Ethernet interface, two PCMCIA sockets, two serial ports and a
  338. parallel port.
  339. config ARCH_EP93XX
  340. bool "EP93xx-based"
  341. select ARCH_HAS_HOLES_MEMORYMODEL
  342. select ARCH_REQUIRE_GPIOLIB
  343. select ARCH_USES_GETTIMEOFFSET
  344. select ARM_AMBA
  345. select ARM_VIC
  346. select CLKDEV_LOOKUP
  347. select CPU_ARM920T
  348. select NEED_MACH_MEMORY_H
  349. help
  350. This enables support for the Cirrus EP93xx series of CPUs.
  351. config ARCH_FOOTBRIDGE
  352. bool "FootBridge"
  353. select CPU_SA110
  354. select FOOTBRIDGE
  355. select GENERIC_CLOCKEVENTS
  356. select HAVE_IDE
  357. select NEED_MACH_IO_H if !MMU
  358. select NEED_MACH_MEMORY_H
  359. help
  360. Support for systems based on the DC21285 companion chip
  361. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  362. config ARCH_MXS
  363. bool "Freescale MXS-based"
  364. select ARCH_REQUIRE_GPIOLIB
  365. select CLKDEV_LOOKUP
  366. select CLKSRC_MMIO
  367. select COMMON_CLK
  368. select GENERIC_CLOCKEVENTS
  369. select HAVE_CLK_PREPARE
  370. select MULTI_IRQ_HANDLER
  371. select PINCTRL
  372. select SPARSE_IRQ
  373. select USE_OF
  374. help
  375. Support for Freescale MXS-based family of processors
  376. config ARCH_NETX
  377. bool "Hilscher NetX based"
  378. select ARM_VIC
  379. select CLKSRC_MMIO
  380. select CPU_ARM926T
  381. select GENERIC_CLOCKEVENTS
  382. help
  383. This enables support for systems based on the Hilscher NetX Soc
  384. config ARCH_H720X
  385. bool "Hynix HMS720x-based"
  386. select ARCH_USES_GETTIMEOFFSET
  387. select CPU_ARM720T
  388. select ISA_DMA_API
  389. help
  390. This enables support for systems based on the Hynix HMS720x
  391. config ARCH_IOP13XX
  392. bool "IOP13xx-based"
  393. depends on MMU
  394. select ARCH_SUPPORTS_MSI
  395. select CPU_XSC3
  396. select NEED_MACH_MEMORY_H
  397. select NEED_RET_TO_USER
  398. select PCI
  399. select PLAT_IOP
  400. select VMSPLIT_1G
  401. help
  402. Support for Intel's IOP13XX (XScale) family of processors.
  403. config ARCH_IOP32X
  404. bool "IOP32x-based"
  405. depends on MMU
  406. select ARCH_REQUIRE_GPIOLIB
  407. select CPU_XSCALE
  408. select NEED_MACH_GPIO_H
  409. select NEED_RET_TO_USER
  410. select PCI
  411. select PLAT_IOP
  412. help
  413. Support for Intel's 80219 and IOP32X (XScale) family of
  414. processors.
  415. config ARCH_IOP33X
  416. bool "IOP33x-based"
  417. depends on MMU
  418. select ARCH_REQUIRE_GPIOLIB
  419. select CPU_XSCALE
  420. select NEED_MACH_GPIO_H
  421. select NEED_RET_TO_USER
  422. select PCI
  423. select PLAT_IOP
  424. help
  425. Support for Intel's IOP33X (XScale) family of processors.
  426. config ARCH_IXP4XX
  427. bool "IXP4xx-based"
  428. depends on MMU
  429. select ARCH_HAS_DMA_SET_COHERENT_MASK
  430. select ARCH_REQUIRE_GPIOLIB
  431. select CLKSRC_MMIO
  432. select CPU_XSCALE
  433. select DMABOUNCE if PCI
  434. select GENERIC_CLOCKEVENTS
  435. select MIGHT_HAVE_PCI
  436. select NEED_MACH_IO_H
  437. help
  438. Support for Intel's IXP4XX (XScale) family of processors.
  439. config ARCH_DOVE
  440. bool "Marvell Dove"
  441. select ARCH_REQUIRE_GPIOLIB
  442. select COMMON_CLK_DOVE
  443. select CPU_V7
  444. select GENERIC_CLOCKEVENTS
  445. select MIGHT_HAVE_PCI
  446. select PINCTRL
  447. select PINCTRL_DOVE
  448. select PLAT_ORION_LEGACY
  449. select USB_ARCH_HAS_EHCI
  450. help
  451. Support for the Marvell Dove SoC 88AP510
  452. config ARCH_KIRKWOOD
  453. bool "Marvell Kirkwood"
  454. select ARCH_REQUIRE_GPIOLIB
  455. select CPU_FEROCEON
  456. select GENERIC_CLOCKEVENTS
  457. select PCI
  458. select PCI_QUIRKS
  459. select PINCTRL
  460. select PINCTRL_KIRKWOOD
  461. select PLAT_ORION_LEGACY
  462. help
  463. Support for the following Marvell Kirkwood series SoCs:
  464. 88F6180, 88F6192 and 88F6281.
  465. config ARCH_MV78XX0
  466. bool "Marvell MV78xx0"
  467. select ARCH_REQUIRE_GPIOLIB
  468. select CPU_FEROCEON
  469. select GENERIC_CLOCKEVENTS
  470. select PCI
  471. select PLAT_ORION_LEGACY
  472. help
  473. Support for the following Marvell MV78xx0 series SoCs:
  474. MV781x0, MV782x0.
  475. config ARCH_ORION5X
  476. bool "Marvell Orion"
  477. depends on MMU
  478. select ARCH_REQUIRE_GPIOLIB
  479. select CPU_FEROCEON
  480. select GENERIC_CLOCKEVENTS
  481. select PCI
  482. select PLAT_ORION_LEGACY
  483. help
  484. Support for the following Marvell Orion 5x series SoCs:
  485. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  486. Orion-2 (5281), Orion-1-90 (6183).
  487. config ARCH_MMP
  488. bool "Marvell PXA168/910/MMP2"
  489. depends on MMU
  490. select ARCH_REQUIRE_GPIOLIB
  491. select CLKDEV_LOOKUP
  492. select GENERIC_ALLOCATOR
  493. select GENERIC_CLOCKEVENTS
  494. select GPIO_PXA
  495. select IRQ_DOMAIN
  496. select NEED_MACH_GPIO_H
  497. select PINCTRL
  498. select PLAT_PXA
  499. select SPARSE_IRQ
  500. help
  501. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  502. config ARCH_KS8695
  503. bool "Micrel/Kendin KS8695"
  504. select ARCH_REQUIRE_GPIOLIB
  505. select CLKSRC_MMIO
  506. select CPU_ARM922T
  507. select GENERIC_CLOCKEVENTS
  508. select NEED_MACH_MEMORY_H
  509. help
  510. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  511. System-on-Chip devices.
  512. config ARCH_W90X900
  513. bool "Nuvoton W90X900 CPU"
  514. select ARCH_REQUIRE_GPIOLIB
  515. select CLKDEV_LOOKUP
  516. select CLKSRC_MMIO
  517. select CPU_ARM926T
  518. select GENERIC_CLOCKEVENTS
  519. help
  520. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  521. At present, the w90x900 has been renamed nuc900, regarding
  522. the ARM series product line, you can login the following
  523. link address to know more.
  524. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  525. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  526. config ARCH_LPC32XX
  527. bool "NXP LPC32XX"
  528. select ARCH_REQUIRE_GPIOLIB
  529. select ARM_AMBA
  530. select CLKDEV_LOOKUP
  531. select CLKSRC_MMIO
  532. select CPU_ARM926T
  533. select GENERIC_CLOCKEVENTS
  534. select HAVE_IDE
  535. select HAVE_PWM
  536. select USB_ARCH_HAS_OHCI
  537. select USE_OF
  538. help
  539. Support for the NXP LPC32XX family of processors
  540. config ARCH_TEGRA
  541. bool "NVIDIA Tegra"
  542. select ARCH_HAS_CPUFREQ
  543. select ARCH_REQUIRE_GPIOLIB
  544. select CLKDEV_LOOKUP
  545. select CLKSRC_MMIO
  546. select CLKSRC_OF
  547. select COMMON_CLK
  548. select GENERIC_CLOCKEVENTS
  549. select HAVE_CLK
  550. select HAVE_SMP
  551. select MIGHT_HAVE_CACHE_L2X0
  552. select SPARSE_IRQ
  553. select USE_OF
  554. help
  555. This enables support for NVIDIA Tegra based systems (Tegra APX,
  556. Tegra 6xx and Tegra 2 series).
  557. config ARCH_PXA
  558. bool "PXA2xx/PXA3xx-based"
  559. depends on MMU
  560. select ARCH_HAS_CPUFREQ
  561. select ARCH_MTD_XIP
  562. select ARCH_REQUIRE_GPIOLIB
  563. select ARM_CPU_SUSPEND if PM
  564. select AUTO_ZRELADDR
  565. select CLKDEV_LOOKUP
  566. select CLKSRC_MMIO
  567. select GENERIC_CLOCKEVENTS
  568. select GPIO_PXA
  569. select HAVE_IDE
  570. select MULTI_IRQ_HANDLER
  571. select NEED_MACH_GPIO_H
  572. select PLAT_PXA
  573. select SPARSE_IRQ
  574. help
  575. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  576. config ARCH_MSM
  577. bool "Qualcomm MSM"
  578. select ARCH_REQUIRE_GPIOLIB
  579. select CLKDEV_LOOKUP
  580. select GENERIC_CLOCKEVENTS
  581. select HAVE_CLK
  582. help
  583. Support for Qualcomm MSM/QSD based systems. This runs on the
  584. apps processor of the MSM/QSD and depends on a shared memory
  585. interface to the modem processor which runs the baseband
  586. stack and controls some vital subsystems
  587. (clock and power control, etc).
  588. config ARCH_SHMOBILE
  589. bool "Renesas SH-Mobile / R-Mobile"
  590. select CLKDEV_LOOKUP
  591. select GENERIC_CLOCKEVENTS
  592. select HAVE_CLK
  593. select HAVE_MACH_CLKDEV
  594. select HAVE_SMP
  595. select MIGHT_HAVE_CACHE_L2X0
  596. select MULTI_IRQ_HANDLER
  597. select NEED_MACH_MEMORY_H
  598. select NO_IOPORT
  599. select PINCTRL
  600. select PM_GENERIC_DOMAINS if PM
  601. select SPARSE_IRQ
  602. help
  603. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  604. config ARCH_RPC
  605. bool "RiscPC"
  606. select ARCH_ACORN
  607. select ARCH_MAY_HAVE_PC_FDC
  608. select ARCH_SPARSEMEM_ENABLE
  609. select ARCH_USES_GETTIMEOFFSET
  610. select FIQ
  611. select HAVE_IDE
  612. select HAVE_PATA_PLATFORM
  613. select ISA_DMA_API
  614. select NEED_MACH_IO_H
  615. select NEED_MACH_MEMORY_H
  616. select NO_IOPORT
  617. help
  618. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  619. CD-ROM interface, serial and parallel port, and the floppy drive.
  620. config ARCH_SA1100
  621. bool "SA1100-based"
  622. select ARCH_HAS_CPUFREQ
  623. select ARCH_MTD_XIP
  624. select ARCH_REQUIRE_GPIOLIB
  625. select ARCH_SPARSEMEM_ENABLE
  626. select CLKDEV_LOOKUP
  627. select CLKSRC_MMIO
  628. select CPU_FREQ
  629. select CPU_SA1100
  630. select GENERIC_CLOCKEVENTS
  631. select HAVE_IDE
  632. select ISA
  633. select NEED_MACH_GPIO_H
  634. select NEED_MACH_MEMORY_H
  635. select SPARSE_IRQ
  636. help
  637. Support for StrongARM 11x0 based boards.
  638. config ARCH_S3C24XX
  639. bool "Samsung S3C24XX SoCs"
  640. select ARCH_HAS_CPUFREQ
  641. select ARCH_USES_GETTIMEOFFSET
  642. select CLKDEV_LOOKUP
  643. select HAVE_CLK
  644. select HAVE_S3C2410_I2C if I2C
  645. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  646. select HAVE_S3C_RTC if RTC_CLASS
  647. select NEED_MACH_GPIO_H
  648. select NEED_MACH_IO_H
  649. help
  650. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  651. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  652. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  653. Samsung SMDK2410 development board (and derivatives).
  654. config ARCH_S3C64XX
  655. bool "Samsung S3C64XX"
  656. select ARCH_HAS_CPUFREQ
  657. select ARCH_REQUIRE_GPIOLIB
  658. select ARCH_USES_GETTIMEOFFSET
  659. select ARM_VIC
  660. select CLKDEV_LOOKUP
  661. select CPU_V6
  662. select HAVE_CLK
  663. select HAVE_S3C2410_I2C if I2C
  664. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  665. select HAVE_TCM
  666. select NEED_MACH_GPIO_H
  667. select NO_IOPORT
  668. select PLAT_SAMSUNG
  669. select S3C_DEV_NAND
  670. select S3C_GPIO_TRACK
  671. select SAMSUNG_CLKSRC
  672. select SAMSUNG_GPIOLIB_4BIT
  673. select SAMSUNG_IRQ_VIC_TIMER
  674. select USB_ARCH_HAS_OHCI
  675. help
  676. Samsung S3C64XX series based systems
  677. config ARCH_S5P64X0
  678. bool "Samsung S5P6440 S5P6450"
  679. select CLKDEV_LOOKUP
  680. select CLKSRC_MMIO
  681. select CPU_V6
  682. select GENERIC_CLOCKEVENTS
  683. select HAVE_CLK
  684. select HAVE_S3C2410_I2C if I2C
  685. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  686. select HAVE_S3C_RTC if RTC_CLASS
  687. select NEED_MACH_GPIO_H
  688. help
  689. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  690. SMDK6450.
  691. config ARCH_S5PC100
  692. bool "Samsung S5PC100"
  693. select ARCH_USES_GETTIMEOFFSET
  694. select CLKDEV_LOOKUP
  695. select CPU_V7
  696. select HAVE_CLK
  697. select HAVE_S3C2410_I2C if I2C
  698. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  699. select HAVE_S3C_RTC if RTC_CLASS
  700. select NEED_MACH_GPIO_H
  701. help
  702. Samsung S5PC100 series based systems
  703. config ARCH_S5PV210
  704. bool "Samsung S5PV210/S5PC110"
  705. select ARCH_HAS_CPUFREQ
  706. select ARCH_HAS_HOLES_MEMORYMODEL
  707. select ARCH_SPARSEMEM_ENABLE
  708. select CLKDEV_LOOKUP
  709. select CLKSRC_MMIO
  710. select CPU_V7
  711. select GENERIC_CLOCKEVENTS
  712. select HAVE_CLK
  713. select HAVE_S3C2410_I2C if I2C
  714. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  715. select HAVE_S3C_RTC if RTC_CLASS
  716. select NEED_MACH_GPIO_H
  717. select NEED_MACH_MEMORY_H
  718. help
  719. Samsung S5PV210/S5PC110 series based systems
  720. config ARCH_EXYNOS
  721. bool "Samsung EXYNOS"
  722. select ARCH_HAS_CPUFREQ
  723. select ARCH_HAS_HOLES_MEMORYMODEL
  724. select ARCH_SPARSEMEM_ENABLE
  725. select CLKDEV_LOOKUP
  726. select CPU_V7
  727. select GENERIC_CLOCKEVENTS
  728. select HAVE_CLK
  729. select HAVE_S3C2410_I2C if I2C
  730. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  731. select HAVE_S3C_RTC if RTC_CLASS
  732. select NEED_MACH_GPIO_H
  733. select NEED_MACH_MEMORY_H
  734. help
  735. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  736. config ARCH_SHARK
  737. bool "Shark"
  738. select ARCH_USES_GETTIMEOFFSET
  739. select CPU_SA110
  740. select ISA
  741. select ISA_DMA
  742. select NEED_MACH_MEMORY_H
  743. select PCI
  744. select ZONE_DMA
  745. help
  746. Support for the StrongARM based Digital DNARD machine, also known
  747. as "Shark" (<http://www.shark-linux.de/shark.html>).
  748. config ARCH_U300
  749. bool "ST-Ericsson U300 Series"
  750. depends on MMU
  751. select ARCH_REQUIRE_GPIOLIB
  752. select ARM_AMBA
  753. select ARM_PATCH_PHYS_VIRT
  754. select ARM_VIC
  755. select CLKDEV_LOOKUP
  756. select CLKSRC_MMIO
  757. select COMMON_CLK
  758. select CPU_ARM926T
  759. select GENERIC_CLOCKEVENTS
  760. select HAVE_TCM
  761. select SPARSE_IRQ
  762. help
  763. Support for ST-Ericsson U300 series mobile platforms.
  764. config ARCH_U8500
  765. bool "ST-Ericsson U8500 Series"
  766. depends on MMU
  767. select ARCH_HAS_CPUFREQ
  768. select ARCH_REQUIRE_GPIOLIB
  769. select ARM_AMBA
  770. select CLKDEV_LOOKUP
  771. select CPU_V7
  772. select GENERIC_CLOCKEVENTS
  773. select HAVE_SMP
  774. select MIGHT_HAVE_CACHE_L2X0
  775. select SPARSE_IRQ
  776. help
  777. Support for ST-Ericsson's Ux500 architecture
  778. config ARCH_DAVINCI
  779. bool "TI DaVinci"
  780. select ARCH_HAS_HOLES_MEMORYMODEL
  781. select ARCH_REQUIRE_GPIOLIB
  782. select CLKDEV_LOOKUP
  783. select GENERIC_ALLOCATOR
  784. select GENERIC_CLOCKEVENTS
  785. select GENERIC_IRQ_CHIP
  786. select HAVE_IDE
  787. select NEED_MACH_GPIO_H
  788. select USE_OF
  789. select ZONE_DMA
  790. help
  791. Support for TI's DaVinci platform.
  792. config ARCH_OMAP1
  793. bool "TI OMAP1"
  794. depends on MMU
  795. select ARCH_HAS_CPUFREQ
  796. select ARCH_HAS_HOLES_MEMORYMODEL
  797. select ARCH_OMAP
  798. select ARCH_REQUIRE_GPIOLIB
  799. select CLKDEV_LOOKUP
  800. select CLKSRC_MMIO
  801. select GENERIC_CLOCKEVENTS
  802. select GENERIC_IRQ_CHIP
  803. select HAVE_CLK
  804. select HAVE_IDE
  805. select IRQ_DOMAIN
  806. select NEED_MACH_IO_H if PCCARD
  807. select NEED_MACH_MEMORY_H
  808. help
  809. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  810. endchoice
  811. menu "Multiple platform selection"
  812. depends on ARCH_MULTIPLATFORM
  813. comment "CPU Core family selection"
  814. config ARCH_MULTI_V4
  815. bool "ARMv4 based platforms (FA526, StrongARM)"
  816. depends on !ARCH_MULTI_V6_V7
  817. select ARCH_MULTI_V4_V5
  818. config ARCH_MULTI_V4T
  819. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  820. depends on !ARCH_MULTI_V6_V7
  821. select ARCH_MULTI_V4_V5
  822. config ARCH_MULTI_V5
  823. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  824. depends on !ARCH_MULTI_V6_V7
  825. select ARCH_MULTI_V4_V5
  826. config ARCH_MULTI_V4_V5
  827. bool
  828. config ARCH_MULTI_V6
  829. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  830. select ARCH_MULTI_V6_V7
  831. select CPU_V6
  832. config ARCH_MULTI_V7
  833. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  834. default y
  835. select ARCH_MULTI_V6_V7
  836. select ARCH_VEXPRESS
  837. select CPU_V7
  838. config ARCH_MULTI_V6_V7
  839. bool
  840. config ARCH_MULTI_CPU_AUTO
  841. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  842. select ARCH_MULTI_V5
  843. endmenu
  844. #
  845. # This is sorted alphabetically by mach-* pathname. However, plat-*
  846. # Kconfigs may be included either alphabetically (according to the
  847. # plat- suffix) or along side the corresponding mach-* source.
  848. #
  849. source "arch/arm/mach-mvebu/Kconfig"
  850. source "arch/arm/mach-at91/Kconfig"
  851. source "arch/arm/mach-bcm/Kconfig"
  852. source "arch/arm/mach-bcm2835/Kconfig"
  853. source "arch/arm/mach-clps711x/Kconfig"
  854. source "arch/arm/mach-cns3xxx/Kconfig"
  855. source "arch/arm/mach-davinci/Kconfig"
  856. source "arch/arm/mach-dove/Kconfig"
  857. source "arch/arm/mach-ep93xx/Kconfig"
  858. source "arch/arm/mach-footbridge/Kconfig"
  859. source "arch/arm/mach-gemini/Kconfig"
  860. source "arch/arm/mach-h720x/Kconfig"
  861. source "arch/arm/mach-highbank/Kconfig"
  862. source "arch/arm/mach-integrator/Kconfig"
  863. source "arch/arm/mach-iop32x/Kconfig"
  864. source "arch/arm/mach-iop33x/Kconfig"
  865. source "arch/arm/mach-iop13xx/Kconfig"
  866. source "arch/arm/mach-ixp4xx/Kconfig"
  867. source "arch/arm/mach-kirkwood/Kconfig"
  868. source "arch/arm/mach-ks8695/Kconfig"
  869. source "arch/arm/mach-msm/Kconfig"
  870. source "arch/arm/mach-mv78xx0/Kconfig"
  871. source "arch/arm/mach-imx/Kconfig"
  872. source "arch/arm/mach-mxs/Kconfig"
  873. source "arch/arm/mach-netx/Kconfig"
  874. source "arch/arm/mach-nomadik/Kconfig"
  875. source "arch/arm/plat-omap/Kconfig"
  876. source "arch/arm/mach-omap1/Kconfig"
  877. source "arch/arm/mach-omap2/Kconfig"
  878. source "arch/arm/mach-orion5x/Kconfig"
  879. source "arch/arm/mach-picoxcell/Kconfig"
  880. source "arch/arm/mach-pxa/Kconfig"
  881. source "arch/arm/plat-pxa/Kconfig"
  882. source "arch/arm/mach-mmp/Kconfig"
  883. source "arch/arm/mach-realview/Kconfig"
  884. source "arch/arm/mach-sa1100/Kconfig"
  885. source "arch/arm/plat-samsung/Kconfig"
  886. source "arch/arm/mach-socfpga/Kconfig"
  887. source "arch/arm/mach-spear/Kconfig"
  888. source "arch/arm/mach-s3c24xx/Kconfig"
  889. if ARCH_S3C64XX
  890. source "arch/arm/mach-s3c64xx/Kconfig"
  891. endif
  892. source "arch/arm/mach-s5p64x0/Kconfig"
  893. source "arch/arm/mach-s5pc100/Kconfig"
  894. source "arch/arm/mach-s5pv210/Kconfig"
  895. source "arch/arm/mach-exynos/Kconfig"
  896. source "arch/arm/mach-shmobile/Kconfig"
  897. source "arch/arm/mach-sunxi/Kconfig"
  898. source "arch/arm/mach-prima2/Kconfig"
  899. source "arch/arm/mach-tegra/Kconfig"
  900. source "arch/arm/mach-u300/Kconfig"
  901. source "arch/arm/mach-ux500/Kconfig"
  902. source "arch/arm/mach-versatile/Kconfig"
  903. source "arch/arm/mach-vexpress/Kconfig"
  904. source "arch/arm/plat-versatile/Kconfig"
  905. source "arch/arm/mach-virt/Kconfig"
  906. source "arch/arm/mach-vt8500/Kconfig"
  907. source "arch/arm/mach-w90x900/Kconfig"
  908. source "arch/arm/mach-zynq/Kconfig"
  909. # Definitions to make life easier
  910. config ARCH_ACORN
  911. bool
  912. config PLAT_IOP
  913. bool
  914. select GENERIC_CLOCKEVENTS
  915. config PLAT_ORION
  916. bool
  917. select CLKSRC_MMIO
  918. select COMMON_CLK
  919. select GENERIC_IRQ_CHIP
  920. select IRQ_DOMAIN
  921. config PLAT_ORION_LEGACY
  922. bool
  923. select PLAT_ORION
  924. config PLAT_PXA
  925. bool
  926. config PLAT_VERSATILE
  927. bool
  928. config ARM_TIMER_SP804
  929. bool
  930. select CLKSRC_MMIO
  931. select HAVE_SCHED_CLOCK
  932. source arch/arm/mm/Kconfig
  933. config ARM_NR_BANKS
  934. int
  935. default 16 if ARCH_EP93XX
  936. default 8
  937. config IWMMXT
  938. bool "Enable iWMMXt support"
  939. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  940. default y if PXA27x || PXA3xx || ARCH_MMP
  941. help
  942. Enable support for iWMMXt context switching at run time if
  943. running on a CPU that supports it.
  944. config XSCALE_PMU
  945. bool
  946. depends on CPU_XSCALE
  947. default y
  948. config MULTI_IRQ_HANDLER
  949. bool
  950. help
  951. Allow each machine to specify it's own IRQ handler at run time.
  952. if !MMU
  953. source "arch/arm/Kconfig-nommu"
  954. endif
  955. config ARM_ERRATA_326103
  956. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  957. depends on CPU_V6
  958. help
  959. Executing a SWP instruction to read-only memory does not set bit 11
  960. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  961. treat the access as a read, preventing a COW from occurring and
  962. causing the faulting task to livelock.
  963. config ARM_ERRATA_411920
  964. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  965. depends on CPU_V6 || CPU_V6K
  966. help
  967. Invalidation of the Instruction Cache operation can
  968. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  969. It does not affect the MPCore. This option enables the ARM Ltd.
  970. recommended workaround.
  971. config ARM_ERRATA_430973
  972. bool "ARM errata: Stale prediction on replaced interworking branch"
  973. depends on CPU_V7
  974. help
  975. This option enables the workaround for the 430973 Cortex-A8
  976. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  977. interworking branch is replaced with another code sequence at the
  978. same virtual address, whether due to self-modifying code or virtual
  979. to physical address re-mapping, Cortex-A8 does not recover from the
  980. stale interworking branch prediction. This results in Cortex-A8
  981. executing the new code sequence in the incorrect ARM or Thumb state.
  982. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  983. and also flushes the branch target cache at every context switch.
  984. Note that setting specific bits in the ACTLR register may not be
  985. available in non-secure mode.
  986. config ARM_ERRATA_458693
  987. bool "ARM errata: Processor deadlock when a false hazard is created"
  988. depends on CPU_V7
  989. depends on !ARCH_MULTIPLATFORM
  990. help
  991. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  992. erratum. For very specific sequences of memory operations, it is
  993. possible for a hazard condition intended for a cache line to instead
  994. be incorrectly associated with a different cache line. This false
  995. hazard might then cause a processor deadlock. The workaround enables
  996. the L1 caching of the NEON accesses and disables the PLD instruction
  997. in the ACTLR register. Note that setting specific bits in the ACTLR
  998. register may not be available in non-secure mode.
  999. config ARM_ERRATA_460075
  1000. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1001. depends on CPU_V7
  1002. depends on !ARCH_MULTIPLATFORM
  1003. help
  1004. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1005. erratum. Any asynchronous access to the L2 cache may encounter a
  1006. situation in which recent store transactions to the L2 cache are lost
  1007. and overwritten with stale memory contents from external memory. The
  1008. workaround disables the write-allocate mode for the L2 cache via the
  1009. ACTLR register. Note that setting specific bits in the ACTLR register
  1010. may not be available in non-secure mode.
  1011. config ARM_ERRATA_742230
  1012. bool "ARM errata: DMB operation may be faulty"
  1013. depends on CPU_V7 && SMP
  1014. depends on !ARCH_MULTIPLATFORM
  1015. help
  1016. This option enables the workaround for the 742230 Cortex-A9
  1017. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1018. between two write operations may not ensure the correct visibility
  1019. ordering of the two writes. This workaround sets a specific bit in
  1020. the diagnostic register of the Cortex-A9 which causes the DMB
  1021. instruction to behave as a DSB, ensuring the correct behaviour of
  1022. the two writes.
  1023. config ARM_ERRATA_742231
  1024. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1025. depends on CPU_V7 && SMP
  1026. depends on !ARCH_MULTIPLATFORM
  1027. help
  1028. This option enables the workaround for the 742231 Cortex-A9
  1029. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1030. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1031. accessing some data located in the same cache line, may get corrupted
  1032. data due to bad handling of the address hazard when the line gets
  1033. replaced from one of the CPUs at the same time as another CPU is
  1034. accessing it. This workaround sets specific bits in the diagnostic
  1035. register of the Cortex-A9 which reduces the linefill issuing
  1036. capabilities of the processor.
  1037. config PL310_ERRATA_588369
  1038. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1039. depends on CACHE_L2X0
  1040. help
  1041. The PL310 L2 cache controller implements three types of Clean &
  1042. Invalidate maintenance operations: by Physical Address
  1043. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1044. They are architecturally defined to behave as the execution of a
  1045. clean operation followed immediately by an invalidate operation,
  1046. both performing to the same memory location. This functionality
  1047. is not correctly implemented in PL310 as clean lines are not
  1048. invalidated as a result of these operations.
  1049. config ARM_ERRATA_720789
  1050. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1051. depends on CPU_V7
  1052. help
  1053. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1054. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1055. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1056. As a consequence of this erratum, some TLB entries which should be
  1057. invalidated are not, resulting in an incoherency in the system page
  1058. tables. The workaround changes the TLB flushing routines to invalidate
  1059. entries regardless of the ASID.
  1060. config PL310_ERRATA_727915
  1061. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1062. depends on CACHE_L2X0
  1063. help
  1064. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1065. operation (offset 0x7FC). This operation runs in background so that
  1066. PL310 can handle normal accesses while it is in progress. Under very
  1067. rare circumstances, due to this erratum, write data can be lost when
  1068. PL310 treats a cacheable write transaction during a Clean &
  1069. Invalidate by Way operation.
  1070. config ARM_ERRATA_743622
  1071. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1072. depends on CPU_V7
  1073. depends on !ARCH_MULTIPLATFORM
  1074. help
  1075. This option enables the workaround for the 743622 Cortex-A9
  1076. (r2p*) erratum. Under very rare conditions, a faulty
  1077. optimisation in the Cortex-A9 Store Buffer may lead to data
  1078. corruption. This workaround sets a specific bit in the diagnostic
  1079. register of the Cortex-A9 which disables the Store Buffer
  1080. optimisation, preventing the defect from occurring. This has no
  1081. visible impact on the overall performance or power consumption of the
  1082. processor.
  1083. config ARM_ERRATA_751472
  1084. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1085. depends on CPU_V7
  1086. depends on !ARCH_MULTIPLATFORM
  1087. help
  1088. This option enables the workaround for the 751472 Cortex-A9 (prior
  1089. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1090. completion of a following broadcasted operation if the second
  1091. operation is received by a CPU before the ICIALLUIS has completed,
  1092. potentially leading to corrupted entries in the cache or TLB.
  1093. config PL310_ERRATA_753970
  1094. bool "PL310 errata: cache sync operation may be faulty"
  1095. depends on CACHE_PL310
  1096. help
  1097. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1098. Under some condition the effect of cache sync operation on
  1099. the store buffer still remains when the operation completes.
  1100. This means that the store buffer is always asked to drain and
  1101. this prevents it from merging any further writes. The workaround
  1102. is to replace the normal offset of cache sync operation (0x730)
  1103. by another offset targeting an unmapped PL310 register 0x740.
  1104. This has the same effect as the cache sync operation: store buffer
  1105. drain and waiting for all buffers empty.
  1106. config ARM_ERRATA_754322
  1107. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1108. depends on CPU_V7
  1109. help
  1110. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1111. r3p*) erratum. A speculative memory access may cause a page table walk
  1112. which starts prior to an ASID switch but completes afterwards. This
  1113. can populate the micro-TLB with a stale entry which may be hit with
  1114. the new ASID. This workaround places two dsb instructions in the mm
  1115. switching code so that no page table walks can cross the ASID switch.
  1116. config ARM_ERRATA_754327
  1117. bool "ARM errata: no automatic Store Buffer drain"
  1118. depends on CPU_V7 && SMP
  1119. help
  1120. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1121. r2p0) erratum. The Store Buffer does not have any automatic draining
  1122. mechanism and therefore a livelock may occur if an external agent
  1123. continuously polls a memory location waiting to observe an update.
  1124. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1125. written polling loops from denying visibility of updates to memory.
  1126. config ARM_ERRATA_364296
  1127. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1128. depends on CPU_V6 && !SMP
  1129. help
  1130. This options enables the workaround for the 364296 ARM1136
  1131. r0p2 erratum (possible cache data corruption with
  1132. hit-under-miss enabled). It sets the undocumented bit 31 in
  1133. the auxiliary control register and the FI bit in the control
  1134. register, thus disabling hit-under-miss without putting the
  1135. processor into full low interrupt latency mode. ARM11MPCore
  1136. is not affected.
  1137. config ARM_ERRATA_764369
  1138. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1139. depends on CPU_V7 && SMP
  1140. help
  1141. This option enables the workaround for erratum 764369
  1142. affecting Cortex-A9 MPCore with two or more processors (all
  1143. current revisions). Under certain timing circumstances, a data
  1144. cache line maintenance operation by MVA targeting an Inner
  1145. Shareable memory region may fail to proceed up to either the
  1146. Point of Coherency or to the Point of Unification of the
  1147. system. This workaround adds a DSB instruction before the
  1148. relevant cache maintenance functions and sets a specific bit
  1149. in the diagnostic control register of the SCU.
  1150. config PL310_ERRATA_769419
  1151. bool "PL310 errata: no automatic Store Buffer drain"
  1152. depends on CACHE_L2X0
  1153. help
  1154. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1155. not automatically drain. This can cause normal, non-cacheable
  1156. writes to be retained when the memory system is idle, leading
  1157. to suboptimal I/O performance for drivers using coherent DMA.
  1158. This option adds a write barrier to the cpu_idle loop so that,
  1159. on systems with an outer cache, the store buffer is drained
  1160. explicitly.
  1161. config ARM_ERRATA_775420
  1162. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1163. depends on CPU_V7
  1164. help
  1165. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1166. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1167. operation aborts with MMU exception, it might cause the processor
  1168. to deadlock. This workaround puts DSB before executing ISB if
  1169. an abort may occur on cache maintenance.
  1170. endmenu
  1171. source "arch/arm/common/Kconfig"
  1172. menu "Bus support"
  1173. config ARM_AMBA
  1174. bool
  1175. config ISA
  1176. bool
  1177. help
  1178. Find out whether you have ISA slots on your motherboard. ISA is the
  1179. name of a bus system, i.e. the way the CPU talks to the other stuff
  1180. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1181. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1182. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1183. # Select ISA DMA controller support
  1184. config ISA_DMA
  1185. bool
  1186. select ISA_DMA_API
  1187. config ARCH_NO_VIRT_TO_BUS
  1188. def_bool y
  1189. depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
  1190. # Select ISA DMA interface
  1191. config ISA_DMA_API
  1192. bool
  1193. config PCI
  1194. bool "PCI support" if MIGHT_HAVE_PCI
  1195. help
  1196. Find out whether you have a PCI motherboard. PCI is the name of a
  1197. bus system, i.e. the way the CPU talks to the other stuff inside
  1198. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1199. VESA. If you have PCI, say Y, otherwise N.
  1200. config PCI_DOMAINS
  1201. bool
  1202. depends on PCI
  1203. config PCI_NANOENGINE
  1204. bool "BSE nanoEngine PCI support"
  1205. depends on SA1100_NANOENGINE
  1206. help
  1207. Enable PCI on the BSE nanoEngine board.
  1208. config PCI_SYSCALL
  1209. def_bool PCI
  1210. # Select the host bridge type
  1211. config PCI_HOST_VIA82C505
  1212. bool
  1213. depends on PCI && ARCH_SHARK
  1214. default y
  1215. config PCI_HOST_ITE8152
  1216. bool
  1217. depends on PCI && MACH_ARMCORE
  1218. default y
  1219. select DMABOUNCE
  1220. source "drivers/pci/Kconfig"
  1221. source "drivers/pcmcia/Kconfig"
  1222. endmenu
  1223. menu "Kernel Features"
  1224. config HAVE_SMP
  1225. bool
  1226. help
  1227. This option should be selected by machines which have an SMP-
  1228. capable CPU.
  1229. The only effect of this option is to make the SMP-related
  1230. options available to the user for configuration.
  1231. config SMP
  1232. bool "Symmetric Multi-Processing"
  1233. depends on CPU_V6K || CPU_V7
  1234. depends on GENERIC_CLOCKEVENTS
  1235. depends on HAVE_SMP
  1236. depends on MMU
  1237. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1238. select USE_GENERIC_SMP_HELPERS
  1239. help
  1240. This enables support for systems with more than one CPU. If you have
  1241. a system with only one CPU, like most personal computers, say N. If
  1242. you have a system with more than one CPU, say Y.
  1243. If you say N here, the kernel will run on single and multiprocessor
  1244. machines, but will use only one CPU of a multiprocessor machine. If
  1245. you say Y here, the kernel will run on many, but not all, single
  1246. processor machines. On a single processor machine, the kernel will
  1247. run faster if you say N here.
  1248. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1249. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1250. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1251. If you don't know what to do here, say N.
  1252. config SMP_ON_UP
  1253. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1254. depends on SMP && !XIP_KERNEL
  1255. default y
  1256. help
  1257. SMP kernels contain instructions which fail on non-SMP processors.
  1258. Enabling this option allows the kernel to modify itself to make
  1259. these instructions safe. Disabling it allows about 1K of space
  1260. savings.
  1261. If you don't know what to do here, say Y.
  1262. config ARM_CPU_TOPOLOGY
  1263. bool "Support cpu topology definition"
  1264. depends on SMP && CPU_V7
  1265. default y
  1266. help
  1267. Support ARM cpu topology definition. The MPIDR register defines
  1268. affinity between processors which is then used to describe the cpu
  1269. topology of an ARM System.
  1270. config SCHED_MC
  1271. bool "Multi-core scheduler support"
  1272. depends on ARM_CPU_TOPOLOGY
  1273. help
  1274. Multi-core scheduler support improves the CPU scheduler's decision
  1275. making when dealing with multi-core CPU chips at a cost of slightly
  1276. increased overhead in some places. If unsure say N here.
  1277. config SCHED_SMT
  1278. bool "SMT scheduler support"
  1279. depends on ARM_CPU_TOPOLOGY
  1280. help
  1281. Improves the CPU scheduler's decision making when dealing with
  1282. MultiThreading at a cost of slightly increased overhead in some
  1283. places. If unsure say N here.
  1284. config HAVE_ARM_SCU
  1285. bool
  1286. help
  1287. This option enables support for the ARM system coherency unit
  1288. config HAVE_ARM_ARCH_TIMER
  1289. bool "Architected timer support"
  1290. depends on CPU_V7
  1291. select ARM_ARCH_TIMER
  1292. help
  1293. This option enables support for the ARM architected timer
  1294. config HAVE_ARM_TWD
  1295. bool
  1296. depends on SMP
  1297. select CLKSRC_OF if OF
  1298. help
  1299. This options enables support for the ARM timer and watchdog unit
  1300. choice
  1301. prompt "Memory split"
  1302. default VMSPLIT_3G
  1303. help
  1304. Select the desired split between kernel and user memory.
  1305. If you are not absolutely sure what you are doing, leave this
  1306. option alone!
  1307. config VMSPLIT_3G
  1308. bool "3G/1G user/kernel split"
  1309. config VMSPLIT_2G
  1310. bool "2G/2G user/kernel split"
  1311. config VMSPLIT_1G
  1312. bool "1G/3G user/kernel split"
  1313. endchoice
  1314. config PAGE_OFFSET
  1315. hex
  1316. default 0x40000000 if VMSPLIT_1G
  1317. default 0x80000000 if VMSPLIT_2G
  1318. default 0xC0000000
  1319. config NR_CPUS
  1320. int "Maximum number of CPUs (2-32)"
  1321. range 2 32
  1322. depends on SMP
  1323. default "4"
  1324. config HOTPLUG_CPU
  1325. bool "Support for hot-pluggable CPUs"
  1326. depends on SMP && HOTPLUG
  1327. help
  1328. Say Y here to experiment with turning CPUs off and on. CPUs
  1329. can be controlled through /sys/devices/system/cpu.
  1330. config ARM_PSCI
  1331. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1332. depends on CPU_V7
  1333. help
  1334. Say Y here if you want Linux to communicate with system firmware
  1335. implementing the PSCI specification for CPU-centric power
  1336. management operations described in ARM document number ARM DEN
  1337. 0022A ("Power State Coordination Interface System Software on
  1338. ARM processors").
  1339. config LOCAL_TIMERS
  1340. bool "Use local timer interrupts"
  1341. depends on SMP
  1342. default y
  1343. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1344. help
  1345. Enable support for local timers on SMP platforms, rather then the
  1346. legacy IPI broadcast method. Local timers allows the system
  1347. accounting to be spread across the timer interval, preventing a
  1348. "thundering herd" at every timer tick.
  1349. config ARCH_NR_GPIO
  1350. int
  1351. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1352. default 355 if ARCH_U8500
  1353. default 264 if MACH_H4700
  1354. default 512 if SOC_OMAP5
  1355. default 288 if ARCH_VT8500 || ARCH_SUNXI
  1356. default 0
  1357. help
  1358. Maximum number of GPIOs in the system.
  1359. If unsure, leave the default value.
  1360. source kernel/Kconfig.preempt
  1361. config HZ
  1362. int
  1363. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1364. ARCH_S5PV210 || ARCH_EXYNOS4
  1365. default AT91_TIMER_HZ if ARCH_AT91
  1366. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1367. default 100
  1368. config SCHED_HRTICK
  1369. def_bool HIGH_RES_TIMERS
  1370. config THUMB2_KERNEL
  1371. bool "Compile the kernel in Thumb-2 mode"
  1372. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1373. select AEABI
  1374. select ARM_ASM_UNIFIED
  1375. select ARM_UNWIND
  1376. help
  1377. By enabling this option, the kernel will be compiled in
  1378. Thumb-2 mode. A compiler/assembler that understand the unified
  1379. ARM-Thumb syntax is needed.
  1380. If unsure, say N.
  1381. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1382. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1383. depends on THUMB2_KERNEL && MODULES
  1384. default y
  1385. help
  1386. Various binutils versions can resolve Thumb-2 branches to
  1387. locally-defined, preemptible global symbols as short-range "b.n"
  1388. branch instructions.
  1389. This is a problem, because there's no guarantee the final
  1390. destination of the symbol, or any candidate locations for a
  1391. trampoline, are within range of the branch. For this reason, the
  1392. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1393. relocation in modules at all, and it makes little sense to add
  1394. support.
  1395. The symptom is that the kernel fails with an "unsupported
  1396. relocation" error when loading some modules.
  1397. Until fixed tools are available, passing
  1398. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1399. code which hits this problem, at the cost of a bit of extra runtime
  1400. stack usage in some cases.
  1401. The problem is described in more detail at:
  1402. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1403. Only Thumb-2 kernels are affected.
  1404. Unless you are sure your tools don't have this problem, say Y.
  1405. config ARM_ASM_UNIFIED
  1406. bool
  1407. config AEABI
  1408. bool "Use the ARM EABI to compile the kernel"
  1409. help
  1410. This option allows for the kernel to be compiled using the latest
  1411. ARM ABI (aka EABI). This is only useful if you are using a user
  1412. space environment that is also compiled with EABI.
  1413. Since there are major incompatibilities between the legacy ABI and
  1414. EABI, especially with regard to structure member alignment, this
  1415. option also changes the kernel syscall calling convention to
  1416. disambiguate both ABIs and allow for backward compatibility support
  1417. (selected with CONFIG_OABI_COMPAT).
  1418. To use this you need GCC version 4.0.0 or later.
  1419. config OABI_COMPAT
  1420. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1421. depends on AEABI && !THUMB2_KERNEL
  1422. default y
  1423. help
  1424. This option preserves the old syscall interface along with the
  1425. new (ARM EABI) one. It also provides a compatibility layer to
  1426. intercept syscalls that have structure arguments which layout
  1427. in memory differs between the legacy ABI and the new ARM EABI
  1428. (only for non "thumb" binaries). This option adds a tiny
  1429. overhead to all syscalls and produces a slightly larger kernel.
  1430. If you know you'll be using only pure EABI user space then you
  1431. can say N here. If this option is not selected and you attempt
  1432. to execute a legacy ABI binary then the result will be
  1433. UNPREDICTABLE (in fact it can be predicted that it won't work
  1434. at all). If in doubt say Y.
  1435. config ARCH_HAS_HOLES_MEMORYMODEL
  1436. bool
  1437. config ARCH_SPARSEMEM_ENABLE
  1438. bool
  1439. config ARCH_SPARSEMEM_DEFAULT
  1440. def_bool ARCH_SPARSEMEM_ENABLE
  1441. config ARCH_SELECT_MEMORY_MODEL
  1442. def_bool ARCH_SPARSEMEM_ENABLE
  1443. config HAVE_ARCH_PFN_VALID
  1444. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1445. config HIGHMEM
  1446. bool "High Memory Support"
  1447. depends on MMU
  1448. help
  1449. The address space of ARM processors is only 4 Gigabytes large
  1450. and it has to accommodate user address space, kernel address
  1451. space as well as some memory mapped IO. That means that, if you
  1452. have a large amount of physical memory and/or IO, not all of the
  1453. memory can be "permanently mapped" by the kernel. The physical
  1454. memory that is not permanently mapped is called "high memory".
  1455. Depending on the selected kernel/user memory split, minimum
  1456. vmalloc space and actual amount of RAM, you may not need this
  1457. option which should result in a slightly faster kernel.
  1458. If unsure, say n.
  1459. config HIGHPTE
  1460. bool "Allocate 2nd-level pagetables from highmem"
  1461. depends on HIGHMEM
  1462. config HW_PERF_EVENTS
  1463. bool "Enable hardware performance counter support for perf events"
  1464. depends on PERF_EVENTS
  1465. default y
  1466. help
  1467. Enable hardware performance counter support for perf events. If
  1468. disabled, perf events will use software events only.
  1469. source "mm/Kconfig"
  1470. config FORCE_MAX_ZONEORDER
  1471. int "Maximum zone order" if ARCH_SHMOBILE
  1472. range 11 64 if ARCH_SHMOBILE
  1473. default "12" if SOC_AM33XX
  1474. default "9" if SA1111
  1475. default "11"
  1476. help
  1477. The kernel memory allocator divides physically contiguous memory
  1478. blocks into "zones", where each zone is a power of two number of
  1479. pages. This option selects the largest power of two that the kernel
  1480. keeps in the memory allocator. If you need to allocate very large
  1481. blocks of physically contiguous memory, then you may need to
  1482. increase this value.
  1483. This config option is actually maximum order plus one. For example,
  1484. a value of 11 means that the largest free memory block is 2^10 pages.
  1485. config ALIGNMENT_TRAP
  1486. bool
  1487. depends on CPU_CP15_MMU
  1488. default y if !ARCH_EBSA110
  1489. select HAVE_PROC_CPU if PROC_FS
  1490. help
  1491. ARM processors cannot fetch/store information which is not
  1492. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1493. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1494. fetch/store instructions will be emulated in software if you say
  1495. here, which has a severe performance impact. This is necessary for
  1496. correct operation of some network protocols. With an IP-only
  1497. configuration it is safe to say N, otherwise say Y.
  1498. config UACCESS_WITH_MEMCPY
  1499. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1500. depends on MMU
  1501. default y if CPU_FEROCEON
  1502. help
  1503. Implement faster copy_to_user and clear_user methods for CPU
  1504. cores where a 8-word STM instruction give significantly higher
  1505. memory write throughput than a sequence of individual 32bit stores.
  1506. A possible side effect is a slight increase in scheduling latency
  1507. between threads sharing the same address space if they invoke
  1508. such copy operations with large buffers.
  1509. However, if the CPU data cache is using a write-allocate mode,
  1510. this option is unlikely to provide any performance gain.
  1511. config SECCOMP
  1512. bool
  1513. prompt "Enable seccomp to safely compute untrusted bytecode"
  1514. ---help---
  1515. This kernel feature is useful for number crunching applications
  1516. that may need to compute untrusted bytecode during their
  1517. execution. By using pipes or other transports made available to
  1518. the process as file descriptors supporting the read/write
  1519. syscalls, it's possible to isolate those applications in
  1520. their own address space using seccomp. Once seccomp is
  1521. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1522. and the task is only allowed to execute a few safe syscalls
  1523. defined by each seccomp mode.
  1524. config CC_STACKPROTECTOR
  1525. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1526. help
  1527. This option turns on the -fstack-protector GCC feature. This
  1528. feature puts, at the beginning of functions, a canary value on
  1529. the stack just before the return address, and validates
  1530. the value just before actually returning. Stack based buffer
  1531. overflows (that need to overwrite this return address) now also
  1532. overwrite the canary, which gets detected and the attack is then
  1533. neutralized via a kernel panic.
  1534. This feature requires gcc version 4.2 or above.
  1535. config XEN_DOM0
  1536. def_bool y
  1537. depends on XEN
  1538. config XEN
  1539. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1540. depends on ARM && OF
  1541. depends on CPU_V7 && !CPU_V6
  1542. help
  1543. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1544. endmenu
  1545. menu "Boot options"
  1546. config USE_OF
  1547. bool "Flattened Device Tree support"
  1548. select IRQ_DOMAIN
  1549. select OF
  1550. select OF_EARLY_FLATTREE
  1551. help
  1552. Include support for flattened device tree machine descriptions.
  1553. config ATAGS
  1554. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1555. default y
  1556. help
  1557. This is the traditional way of passing data to the kernel at boot
  1558. time. If you are solely relying on the flattened device tree (or
  1559. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1560. to remove ATAGS support from your kernel binary. If unsure,
  1561. leave this to y.
  1562. config DEPRECATED_PARAM_STRUCT
  1563. bool "Provide old way to pass kernel parameters"
  1564. depends on ATAGS
  1565. help
  1566. This was deprecated in 2001 and announced to live on for 5 years.
  1567. Some old boot loaders still use this way.
  1568. # Compressed boot loader in ROM. Yes, we really want to ask about
  1569. # TEXT and BSS so we preserve their values in the config files.
  1570. config ZBOOT_ROM_TEXT
  1571. hex "Compressed ROM boot loader base address"
  1572. default "0"
  1573. help
  1574. The physical address at which the ROM-able zImage is to be
  1575. placed in the target. Platforms which normally make use of
  1576. ROM-able zImage formats normally set this to a suitable
  1577. value in their defconfig file.
  1578. If ZBOOT_ROM is not enabled, this has no effect.
  1579. config ZBOOT_ROM_BSS
  1580. hex "Compressed ROM boot loader BSS address"
  1581. default "0"
  1582. help
  1583. The base address of an area of read/write memory in the target
  1584. for the ROM-able zImage which must be available while the
  1585. decompressor is running. It must be large enough to hold the
  1586. entire decompressed kernel plus an additional 128 KiB.
  1587. Platforms which normally make use of ROM-able zImage formats
  1588. normally set this to a suitable value in their defconfig file.
  1589. If ZBOOT_ROM is not enabled, this has no effect.
  1590. config ZBOOT_ROM
  1591. bool "Compressed boot loader in ROM/flash"
  1592. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1593. help
  1594. Say Y here if you intend to execute your compressed kernel image
  1595. (zImage) directly from ROM or flash. If unsure, say N.
  1596. choice
  1597. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1598. depends on ZBOOT_ROM && ARCH_SH7372
  1599. default ZBOOT_ROM_NONE
  1600. help
  1601. Include experimental SD/MMC loading code in the ROM-able zImage.
  1602. With this enabled it is possible to write the ROM-able zImage
  1603. kernel image to an MMC or SD card and boot the kernel straight
  1604. from the reset vector. At reset the processor Mask ROM will load
  1605. the first part of the ROM-able zImage which in turn loads the
  1606. rest the kernel image to RAM.
  1607. config ZBOOT_ROM_NONE
  1608. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1609. help
  1610. Do not load image from SD or MMC
  1611. config ZBOOT_ROM_MMCIF
  1612. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1613. help
  1614. Load image from MMCIF hardware block.
  1615. config ZBOOT_ROM_SH_MOBILE_SDHI
  1616. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1617. help
  1618. Load image from SDHI hardware block
  1619. endchoice
  1620. config ARM_APPENDED_DTB
  1621. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1622. depends on OF && !ZBOOT_ROM
  1623. help
  1624. With this option, the boot code will look for a device tree binary
  1625. (DTB) appended to zImage
  1626. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1627. This is meant as a backward compatibility convenience for those
  1628. systems with a bootloader that can't be upgraded to accommodate
  1629. the documented boot protocol using a device tree.
  1630. Beware that there is very little in terms of protection against
  1631. this option being confused by leftover garbage in memory that might
  1632. look like a DTB header after a reboot if no actual DTB is appended
  1633. to zImage. Do not leave this option active in a production kernel
  1634. if you don't intend to always append a DTB. Proper passing of the
  1635. location into r2 of a bootloader provided DTB is always preferable
  1636. to this option.
  1637. config ARM_ATAG_DTB_COMPAT
  1638. bool "Supplement the appended DTB with traditional ATAG information"
  1639. depends on ARM_APPENDED_DTB
  1640. help
  1641. Some old bootloaders can't be updated to a DTB capable one, yet
  1642. they provide ATAGs with memory configuration, the ramdisk address,
  1643. the kernel cmdline string, etc. Such information is dynamically
  1644. provided by the bootloader and can't always be stored in a static
  1645. DTB. To allow a device tree enabled kernel to be used with such
  1646. bootloaders, this option allows zImage to extract the information
  1647. from the ATAG list and store it at run time into the appended DTB.
  1648. choice
  1649. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1650. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1651. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1652. bool "Use bootloader kernel arguments if available"
  1653. help
  1654. Uses the command-line options passed by the boot loader instead of
  1655. the device tree bootargs property. If the boot loader doesn't provide
  1656. any, the device tree bootargs property will be used.
  1657. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1658. bool "Extend with bootloader kernel arguments"
  1659. help
  1660. The command-line arguments provided by the boot loader will be
  1661. appended to the the device tree bootargs property.
  1662. endchoice
  1663. config CMDLINE
  1664. string "Default kernel command string"
  1665. default ""
  1666. help
  1667. On some architectures (EBSA110 and CATS), there is currently no way
  1668. for the boot loader to pass arguments to the kernel. For these
  1669. architectures, you should supply some command-line options at build
  1670. time by entering them here. As a minimum, you should specify the
  1671. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1672. choice
  1673. prompt "Kernel command line type" if CMDLINE != ""
  1674. default CMDLINE_FROM_BOOTLOADER
  1675. depends on ATAGS
  1676. config CMDLINE_FROM_BOOTLOADER
  1677. bool "Use bootloader kernel arguments if available"
  1678. help
  1679. Uses the command-line options passed by the boot loader. If
  1680. the boot loader doesn't provide any, the default kernel command
  1681. string provided in CMDLINE will be used.
  1682. config CMDLINE_EXTEND
  1683. bool "Extend bootloader kernel arguments"
  1684. help
  1685. The command-line arguments provided by the boot loader will be
  1686. appended to the default kernel command string.
  1687. config CMDLINE_FORCE
  1688. bool "Always use the default kernel command string"
  1689. help
  1690. Always use the default kernel command string, even if the boot
  1691. loader passes other arguments to the kernel.
  1692. This is useful if you cannot or don't want to change the
  1693. command-line options your boot loader passes to the kernel.
  1694. endchoice
  1695. config XIP_KERNEL
  1696. bool "Kernel Execute-In-Place from ROM"
  1697. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1698. help
  1699. Execute-In-Place allows the kernel to run from non-volatile storage
  1700. directly addressable by the CPU, such as NOR flash. This saves RAM
  1701. space since the text section of the kernel is not loaded from flash
  1702. to RAM. Read-write sections, such as the data section and stack,
  1703. are still copied to RAM. The XIP kernel is not compressed since
  1704. it has to run directly from flash, so it will take more space to
  1705. store it. The flash address used to link the kernel object files,
  1706. and for storing it, is configuration dependent. Therefore, if you
  1707. say Y here, you must know the proper physical address where to
  1708. store the kernel image depending on your own flash memory usage.
  1709. Also note that the make target becomes "make xipImage" rather than
  1710. "make zImage" or "make Image". The final kernel binary to put in
  1711. ROM memory will be arch/arm/boot/xipImage.
  1712. If unsure, say N.
  1713. config XIP_PHYS_ADDR
  1714. hex "XIP Kernel Physical Location"
  1715. depends on XIP_KERNEL
  1716. default "0x00080000"
  1717. help
  1718. This is the physical address in your flash memory the kernel will
  1719. be linked for and stored to. This address is dependent on your
  1720. own flash usage.
  1721. config KEXEC
  1722. bool "Kexec system call (EXPERIMENTAL)"
  1723. depends on (!SMP || HOTPLUG_CPU)
  1724. help
  1725. kexec is a system call that implements the ability to shutdown your
  1726. current kernel, and to start another kernel. It is like a reboot
  1727. but it is independent of the system firmware. And like a reboot
  1728. you can start any kernel with it, not just Linux.
  1729. It is an ongoing process to be certain the hardware in a machine
  1730. is properly shutdown, so do not be surprised if this code does not
  1731. initially work for you. It may help to enable device hotplugging
  1732. support.
  1733. config ATAGS_PROC
  1734. bool "Export atags in procfs"
  1735. depends on ATAGS && KEXEC
  1736. default y
  1737. help
  1738. Should the atags used to boot the kernel be exported in an "atags"
  1739. file in procfs. Useful with kexec.
  1740. config CRASH_DUMP
  1741. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1742. help
  1743. Generate crash dump after being started by kexec. This should
  1744. be normally only set in special crash dump kernels which are
  1745. loaded in the main kernel with kexec-tools into a specially
  1746. reserved region and then later executed after a crash by
  1747. kdump/kexec. The crash dump kernel must be compiled to a
  1748. memory address not used by the main kernel
  1749. For more details see Documentation/kdump/kdump.txt
  1750. config AUTO_ZRELADDR
  1751. bool "Auto calculation of the decompressed kernel image address"
  1752. depends on !ZBOOT_ROM && !ARCH_U300
  1753. help
  1754. ZRELADDR is the physical address where the decompressed kernel
  1755. image will be placed. If AUTO_ZRELADDR is selected, the address
  1756. will be determined at run-time by masking the current IP with
  1757. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1758. from start of memory.
  1759. endmenu
  1760. menu "CPU Power Management"
  1761. if ARCH_HAS_CPUFREQ
  1762. source "drivers/cpufreq/Kconfig"
  1763. config CPU_FREQ_IMX
  1764. tristate "CPUfreq driver for i.MX CPUs"
  1765. depends on ARCH_MXC && CPU_FREQ
  1766. select CPU_FREQ_TABLE
  1767. help
  1768. This enables the CPUfreq driver for i.MX CPUs.
  1769. config CPU_FREQ_SA1100
  1770. bool
  1771. config CPU_FREQ_SA1110
  1772. bool
  1773. config CPU_FREQ_INTEGRATOR
  1774. tristate "CPUfreq driver for ARM Integrator CPUs"
  1775. depends on ARCH_INTEGRATOR && CPU_FREQ
  1776. default y
  1777. help
  1778. This enables the CPUfreq driver for ARM Integrator CPUs.
  1779. For details, take a look at <file:Documentation/cpu-freq>.
  1780. If in doubt, say Y.
  1781. config CPU_FREQ_PXA
  1782. bool
  1783. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1784. default y
  1785. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1786. select CPU_FREQ_TABLE
  1787. config CPU_FREQ_S3C
  1788. bool
  1789. help
  1790. Internal configuration node for common cpufreq on Samsung SoC
  1791. config CPU_FREQ_S3C24XX
  1792. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1793. depends on ARCH_S3C24XX && CPU_FREQ
  1794. select CPU_FREQ_S3C
  1795. help
  1796. This enables the CPUfreq driver for the Samsung S3C24XX family
  1797. of CPUs.
  1798. For details, take a look at <file:Documentation/cpu-freq>.
  1799. If in doubt, say N.
  1800. config CPU_FREQ_S3C24XX_PLL
  1801. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1802. depends on CPU_FREQ_S3C24XX
  1803. help
  1804. Compile in support for changing the PLL frequency from the
  1805. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1806. after a frequency change, so by default it is not enabled.
  1807. This also means that the PLL tables for the selected CPU(s) will
  1808. be built which may increase the size of the kernel image.
  1809. config CPU_FREQ_S3C24XX_DEBUG
  1810. bool "Debug CPUfreq Samsung driver core"
  1811. depends on CPU_FREQ_S3C24XX
  1812. help
  1813. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1814. config CPU_FREQ_S3C24XX_IODEBUG
  1815. bool "Debug CPUfreq Samsung driver IO timing"
  1816. depends on CPU_FREQ_S3C24XX
  1817. help
  1818. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1819. config CPU_FREQ_S3C24XX_DEBUGFS
  1820. bool "Export debugfs for CPUFreq"
  1821. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1822. help
  1823. Export status information via debugfs.
  1824. endif
  1825. source "drivers/cpuidle/Kconfig"
  1826. endmenu
  1827. menu "Floating point emulation"
  1828. comment "At least one emulation must be selected"
  1829. config FPE_NWFPE
  1830. bool "NWFPE math emulation"
  1831. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1832. ---help---
  1833. Say Y to include the NWFPE floating point emulator in the kernel.
  1834. This is necessary to run most binaries. Linux does not currently
  1835. support floating point hardware so you need to say Y here even if
  1836. your machine has an FPA or floating point co-processor podule.
  1837. You may say N here if you are going to load the Acorn FPEmulator
  1838. early in the bootup.
  1839. config FPE_NWFPE_XP
  1840. bool "Support extended precision"
  1841. depends on FPE_NWFPE
  1842. help
  1843. Say Y to include 80-bit support in the kernel floating-point
  1844. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1845. Note that gcc does not generate 80-bit operations by default,
  1846. so in most cases this option only enlarges the size of the
  1847. floating point emulator without any good reason.
  1848. You almost surely want to say N here.
  1849. config FPE_FASTFPE
  1850. bool "FastFPE math emulation (EXPERIMENTAL)"
  1851. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1852. ---help---
  1853. Say Y here to include the FAST floating point emulator in the kernel.
  1854. This is an experimental much faster emulator which now also has full
  1855. precision for the mantissa. It does not support any exceptions.
  1856. It is very simple, and approximately 3-6 times faster than NWFPE.
  1857. It should be sufficient for most programs. It may be not suitable
  1858. for scientific calculations, but you have to check this for yourself.
  1859. If you do not feel you need a faster FP emulation you should better
  1860. choose NWFPE.
  1861. config VFP
  1862. bool "VFP-format floating point maths"
  1863. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1864. help
  1865. Say Y to include VFP support code in the kernel. This is needed
  1866. if your hardware includes a VFP unit.
  1867. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1868. release notes and additional status information.
  1869. Say N if your target does not have VFP hardware.
  1870. config VFPv3
  1871. bool
  1872. depends on VFP
  1873. default y if CPU_V7
  1874. config NEON
  1875. bool "Advanced SIMD (NEON) Extension support"
  1876. depends on VFPv3 && CPU_V7
  1877. help
  1878. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1879. Extension.
  1880. endmenu
  1881. menu "Userspace binary formats"
  1882. source "fs/Kconfig.binfmt"
  1883. config ARTHUR
  1884. tristate "RISC OS personality"
  1885. depends on !AEABI
  1886. help
  1887. Say Y here to include the kernel code necessary if you want to run
  1888. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1889. experimental; if this sounds frightening, say N and sleep in peace.
  1890. You can also say M here to compile this support as a module (which
  1891. will be called arthur).
  1892. endmenu
  1893. menu "Power management options"
  1894. source "kernel/power/Kconfig"
  1895. config ARCH_SUSPEND_POSSIBLE
  1896. depends on !ARCH_S5PC100
  1897. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1898. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1899. def_bool y
  1900. config ARM_CPU_SUSPEND
  1901. def_bool PM_SLEEP
  1902. endmenu
  1903. source "net/Kconfig"
  1904. source "drivers/Kconfig"
  1905. source "fs/Kconfig"
  1906. source "arch/arm/Kconfig.debug"
  1907. source "security/Kconfig"
  1908. source "crypto/Kconfig"
  1909. source "lib/Kconfig"
  1910. source "arch/arm/kvm/Kconfig"