ath9k.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include "rc.h"
  22. #include "debug.h"
  23. #include "common.h"
  24. /*
  25. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  26. * should rely on this file or its contents.
  27. */
  28. struct ath_node;
  29. /* Macro to expand scalars to 64-bit objects */
  30. #define ito64(x) (sizeof(x) == 8) ? \
  31. (((unsigned long long int)(x)) & (0xff)) : \
  32. (sizeof(x) == 16) ? \
  33. (((unsigned long long int)(x)) & 0xffff) : \
  34. ((sizeof(x) == 32) ? \
  35. (((unsigned long long int)(x)) & 0xffffffff) : \
  36. (unsigned long long int)(x))
  37. /* increment with wrap-around */
  38. #define INCR(_l, _sz) do { \
  39. (_l)++; \
  40. (_l) &= ((_sz) - 1); \
  41. } while (0)
  42. /* decrement with wrap-around */
  43. #define DECR(_l, _sz) do { \
  44. (_l)--; \
  45. (_l) &= ((_sz) - 1); \
  46. } while (0)
  47. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  48. #define TSF_TO_TU(_h,_l) \
  49. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  50. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  51. struct ath_config {
  52. u32 ath_aggr_prot;
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_HT: Send this buffer using HT capabilities
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. * @BUF_RETRY: Indicates whether the buffer is retried
  77. * @BUF_XRETRY: To denote excessive retries of the buffer
  78. */
  79. enum buffer_type {
  80. BUF_HT = BIT(1),
  81. BUF_AMPDU = BIT(2),
  82. BUF_AGGR = BIT(3),
  83. BUF_RETRY = BIT(4),
  84. BUF_XRETRY = BIT(5),
  85. };
  86. #define bf_nframes bf_state.bfs_nframes
  87. #define bf_al bf_state.bfs_al
  88. #define bf_frmlen bf_state.bfs_frmlen
  89. #define bf_retries bf_state.bfs_retries
  90. #define bf_seqno bf_state.bfs_seqno
  91. #define bf_tidno bf_state.bfs_tidno
  92. #define bf_keyix bf_state.bfs_keyix
  93. #define bf_keytype bf_state.bfs_keytype
  94. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  95. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  96. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  97. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  98. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  99. struct ath_descdma {
  100. struct ath_desc *dd_desc;
  101. dma_addr_t dd_desc_paddr;
  102. u32 dd_desc_len;
  103. struct ath_buf *dd_bufptr;
  104. };
  105. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  106. struct list_head *head, const char *name,
  107. int nbuf, int ndesc);
  108. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  109. struct list_head *head);
  110. /***********/
  111. /* RX / TX */
  112. /***********/
  113. #define ATH_MAX_ANTENNA 3
  114. #define ATH_RXBUF 512
  115. #define ATH_TXBUF 512
  116. #define ATH_TXMAXTRY 13
  117. #define ATH_MGT_TXMAXTRY 4
  118. #define TID_TO_WME_AC(_tid) \
  119. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  120. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  121. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  122. WME_AC_VO)
  123. #define ADDBA_EXCHANGE_ATTEMPTS 10
  124. #define ATH_AGGR_DELIM_SZ 4
  125. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  126. /* number of delimiters for encryption padding */
  127. #define ATH_AGGR_ENCRYPTDELIM 10
  128. /* minimum h/w qdepth to be sustained to maximize aggregation */
  129. #define ATH_AGGR_MIN_QDEPTH 2
  130. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  131. #define IEEE80211_SEQ_SEQ_SHIFT 4
  132. #define IEEE80211_SEQ_MAX 4096
  133. #define IEEE80211_WEP_IVLEN 3
  134. #define IEEE80211_WEP_KIDLEN 1
  135. #define IEEE80211_WEP_CRCLEN 4
  136. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  137. (IEEE80211_WEP_IVLEN + \
  138. IEEE80211_WEP_KIDLEN + \
  139. IEEE80211_WEP_CRCLEN))
  140. /* return whether a bit at index _n in bitmap _bm is set
  141. * _sz is the size of the bitmap */
  142. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  143. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  144. /* return block-ack bitmap index given sequence and starting sequence */
  145. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  146. /* returns delimiter padding required given the packet length */
  147. #define ATH_AGGR_GET_NDELIM(_len) \
  148. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  149. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  150. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  151. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  152. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  153. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  154. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  155. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  156. #define ATH_TX_COMPLETE_POLL_INT 1000
  157. enum ATH_AGGR_STATUS {
  158. ATH_AGGR_DONE,
  159. ATH_AGGR_BAW_CLOSED,
  160. ATH_AGGR_LIMITED,
  161. };
  162. struct ath_txq {
  163. u32 axq_qnum;
  164. u32 *axq_link;
  165. struct list_head axq_q;
  166. spinlock_t axq_lock;
  167. u32 axq_depth;
  168. u8 axq_aggr_depth;
  169. bool stopped;
  170. bool axq_tx_inprogress;
  171. struct ath_buf *axq_linkbuf;
  172. /* first desc of the last descriptor that contains CTS */
  173. struct ath_desc *axq_lastdsWithCTS;
  174. /* final desc of the gating desc that determines whether
  175. lastdsWithCTS has been DMA'ed or not */
  176. struct ath_desc *axq_gatingds;
  177. struct list_head axq_acq;
  178. };
  179. #define AGGR_CLEANUP BIT(1)
  180. #define AGGR_ADDBA_COMPLETE BIT(2)
  181. #define AGGR_ADDBA_PROGRESS BIT(3)
  182. struct ath_tx_control {
  183. struct ath_txq *txq;
  184. int if_id;
  185. enum ath9k_internal_frame_type frame_type;
  186. };
  187. #define ATH_TX_ERROR 0x01
  188. #define ATH_TX_XRETRY 0x02
  189. #define ATH_TX_BAR 0x04
  190. struct ath_tx {
  191. u16 seq_no;
  192. u32 txqsetup;
  193. int hwq_map[ATH9K_WME_AC_VO+1];
  194. spinlock_t txbuflock;
  195. struct list_head txbuf;
  196. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  197. struct ath_descdma txdma;
  198. };
  199. struct ath_rx {
  200. u8 defant;
  201. u8 rxotherant;
  202. u32 *rxlink;
  203. unsigned int rxfilter;
  204. spinlock_t rxflushlock;
  205. spinlock_t rxbuflock;
  206. struct list_head rxbuf;
  207. struct ath_descdma rxdma;
  208. };
  209. int ath_startrecv(struct ath_softc *sc);
  210. bool ath_stoprecv(struct ath_softc *sc);
  211. void ath_flushrecv(struct ath_softc *sc);
  212. u32 ath_calcrxfilter(struct ath_softc *sc);
  213. int ath_rx_init(struct ath_softc *sc, int nbufs);
  214. void ath_rx_cleanup(struct ath_softc *sc);
  215. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  216. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  217. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  218. int ath_tx_setup(struct ath_softc *sc, int haltype);
  219. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  220. void ath_draintxq(struct ath_softc *sc,
  221. struct ath_txq *txq, bool retry_tx);
  222. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  223. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  224. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  225. int ath_tx_init(struct ath_softc *sc, int nbufs);
  226. void ath_tx_cleanup(struct ath_softc *sc);
  227. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  228. int ath_txq_update(struct ath_softc *sc, int qnum,
  229. struct ath9k_tx_queue_info *q);
  230. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  231. struct ath_tx_control *txctl);
  232. void ath_tx_tasklet(struct ath_softc *sc);
  233. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  234. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  235. void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  236. u16 tid, u16 *ssn);
  237. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  238. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  239. /********/
  240. /* VIFs */
  241. /********/
  242. struct ath_vif {
  243. int av_bslot;
  244. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  245. enum nl80211_iftype av_opmode;
  246. struct ath_buf *av_bcbuf;
  247. struct ath_tx_control av_btxctl;
  248. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  249. };
  250. /*******************/
  251. /* Beacon Handling */
  252. /*******************/
  253. /*
  254. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  255. * number of BSSIDs) if a given beacon does not go out even after waiting this
  256. * number of beacon intervals, the game's up.
  257. */
  258. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  259. #define ATH_BCBUF 4
  260. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  261. #define ATH_DEFAULT_BMISS_LIMIT 10
  262. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  263. struct ath_beacon_config {
  264. u16 beacon_interval;
  265. u16 listen_interval;
  266. u16 dtim_period;
  267. u16 bmiss_timeout;
  268. u8 dtim_count;
  269. };
  270. struct ath_beacon {
  271. enum {
  272. OK, /* no change needed */
  273. UPDATE, /* update pending */
  274. COMMIT /* beacon sent, commit change */
  275. } updateslot; /* slot time update fsm */
  276. u32 beaconq;
  277. u32 bmisscnt;
  278. u32 ast_be_xmit;
  279. u64 bc_tstamp;
  280. struct ieee80211_vif *bslot[ATH_BCBUF];
  281. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  282. int slottime;
  283. int slotupdate;
  284. struct ath9k_tx_queue_info beacon_qi;
  285. struct ath_descdma bdma;
  286. struct ath_txq *cabq;
  287. struct list_head bbuf;
  288. };
  289. void ath_beacon_tasklet(unsigned long data);
  290. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  291. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  292. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  293. /*******/
  294. /* ANI */
  295. /*******/
  296. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  297. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  298. #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
  299. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  300. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  301. /* Defines the BT AR_BT_COEX_WGHT used */
  302. enum ath_stomp_type {
  303. ATH_BTCOEX_NO_STOMP,
  304. ATH_BTCOEX_STOMP_ALL,
  305. ATH_BTCOEX_STOMP_LOW,
  306. ATH_BTCOEX_STOMP_NONE
  307. };
  308. struct ath_btcoex {
  309. bool hw_timer_enabled;
  310. spinlock_t btcoex_lock;
  311. struct timer_list period_timer; /* Timer for BT period */
  312. u32 bt_priority_cnt;
  313. unsigned long bt_priority_time;
  314. int bt_stomp_type; /* Types of BT stomping */
  315. u32 btcoex_no_stomp; /* in usec */
  316. u32 btcoex_period; /* in usec */
  317. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  318. };
  319. /********************/
  320. /* LED Control */
  321. /********************/
  322. #define ATH_LED_PIN_DEF 1
  323. #define ATH_LED_PIN_9287 8
  324. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  325. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  326. enum ath_led_type {
  327. ATH_LED_RADIO,
  328. ATH_LED_ASSOC,
  329. ATH_LED_TX,
  330. ATH_LED_RX
  331. };
  332. struct ath_led {
  333. struct ath_softc *sc;
  334. struct led_classdev led_cdev;
  335. enum ath_led_type led_type;
  336. char name[32];
  337. bool registered;
  338. };
  339. /********************/
  340. /* Main driver core */
  341. /********************/
  342. /*
  343. * Default cache line size, in bytes.
  344. * Used when PCI device not fully initialized by bootrom/BIOS
  345. */
  346. #define DEFAULT_CACHELINE 32
  347. #define ATH_REGCLASSIDS_MAX 10
  348. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  349. #define ATH_MAX_SW_RETRIES 10
  350. #define ATH_CHAN_MAX 255
  351. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  352. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  353. #define ATH_RATE_DUMMY_MARKER 0
  354. #define SC_OP_INVALID BIT(0)
  355. #define SC_OP_BEACONS BIT(1)
  356. #define SC_OP_RXAGGR BIT(2)
  357. #define SC_OP_TXAGGR BIT(3)
  358. #define SC_OP_FULL_RESET BIT(4)
  359. #define SC_OP_PREAMBLE_SHORT BIT(5)
  360. #define SC_OP_PROTECT_ENABLE BIT(6)
  361. #define SC_OP_RXFLUSH BIT(7)
  362. #define SC_OP_LED_ASSOCIATED BIT(8)
  363. #define SC_OP_WAIT_FOR_BEACON BIT(12)
  364. #define SC_OP_LED_ON BIT(13)
  365. #define SC_OP_SCANNING BIT(14)
  366. #define SC_OP_TSF_RESET BIT(15)
  367. #define SC_OP_WAIT_FOR_CAB BIT(16)
  368. #define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
  369. #define SC_OP_WAIT_FOR_TX_ACK BIT(18)
  370. #define SC_OP_BEACON_SYNC BIT(19)
  371. #define SC_OP_BT_PRIORITY_DETECTED BIT(21)
  372. struct ath_wiphy;
  373. struct ath_softc {
  374. struct ieee80211_hw *hw;
  375. struct device *dev;
  376. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  377. struct ath_wiphy *pri_wiphy;
  378. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  379. * have NULL entries */
  380. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  381. int chan_idx;
  382. int chan_is_ht;
  383. struct ath_wiphy *next_wiphy;
  384. struct work_struct chan_work;
  385. int wiphy_select_failures;
  386. unsigned long wiphy_select_first_fail;
  387. struct delayed_work wiphy_work;
  388. unsigned long wiphy_scheduler_int;
  389. int wiphy_scheduler_index;
  390. struct tasklet_struct intr_tq;
  391. struct tasklet_struct bcon_tasklet;
  392. struct ath_hw *sc_ah;
  393. void __iomem *mem;
  394. int irq;
  395. spinlock_t sc_resetlock;
  396. spinlock_t sc_serial_rw;
  397. spinlock_t ani_lock;
  398. spinlock_t sc_pm_lock;
  399. struct mutex mutex;
  400. u32 intrstatus;
  401. u32 sc_flags; /* SC_OP_* */
  402. u16 curtxpow;
  403. u8 nbcnvifs;
  404. u16 nvifs;
  405. bool ps_enabled;
  406. unsigned long ps_usecount;
  407. enum ath9k_int imask;
  408. struct ath_config config;
  409. struct ath_rx rx;
  410. struct ath_tx tx;
  411. struct ath_beacon beacon;
  412. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  413. const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  414. const struct ath_rate_table *cur_rate_table;
  415. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  416. struct ath_led radio_led;
  417. struct ath_led assoc_led;
  418. struct ath_led tx_led;
  419. struct ath_led rx_led;
  420. struct delayed_work ath_led_blink_work;
  421. int led_on_duration;
  422. int led_off_duration;
  423. int led_on_cnt;
  424. int led_off_cnt;
  425. int beacon_interval;
  426. #ifdef CONFIG_ATH9K_DEBUG
  427. struct ath9k_debug debug;
  428. #endif
  429. struct ath_beacon_config cur_beacon_conf;
  430. struct delayed_work tx_complete_work;
  431. struct ath_btcoex btcoex;
  432. };
  433. struct ath_wiphy {
  434. struct ath_softc *sc; /* shared for all virtual wiphys */
  435. struct ieee80211_hw *hw;
  436. enum ath_wiphy_state {
  437. ATH_WIPHY_INACTIVE,
  438. ATH_WIPHY_ACTIVE,
  439. ATH_WIPHY_PAUSING,
  440. ATH_WIPHY_PAUSED,
  441. ATH_WIPHY_SCAN,
  442. } state;
  443. bool idle;
  444. int chan_idx;
  445. int chan_is_ht;
  446. };
  447. int ath_reset(struct ath_softc *sc, bool retry_tx);
  448. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  449. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  450. int ath_cabq_update(struct ath_softc *);
  451. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  452. {
  453. common->bus_ops->read_cachesize(common, csz);
  454. }
  455. static inline void ath_bus_cleanup(struct ath_common *common)
  456. {
  457. common->bus_ops->cleanup(common);
  458. }
  459. extern struct ieee80211_ops ath9k_ops;
  460. irqreturn_t ath_isr(int irq, void *dev);
  461. void ath_cleanup(struct ath_softc *sc);
  462. int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  463. const struct ath_bus_ops *bus_ops);
  464. void ath_detach(struct ath_softc *sc);
  465. const char *ath_mac_bb_name(u32 mac_bb_version);
  466. const char *ath_rf_name(u16 rf_version);
  467. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  468. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  469. struct ath9k_channel *ichan);
  470. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  471. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  472. struct ath9k_channel *hchan);
  473. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  474. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  475. #ifdef CONFIG_PCI
  476. int ath_pci_init(void);
  477. void ath_pci_exit(void);
  478. #else
  479. static inline int ath_pci_init(void) { return 0; };
  480. static inline void ath_pci_exit(void) {};
  481. #endif
  482. #ifdef CONFIG_ATHEROS_AR71XX
  483. int ath_ahb_init(void);
  484. void ath_ahb_exit(void);
  485. #else
  486. static inline int ath_ahb_init(void) { return 0; };
  487. static inline void ath_ahb_exit(void) {};
  488. #endif
  489. void ath9k_ps_wakeup(struct ath_softc *sc);
  490. void ath9k_ps_restore(struct ath_softc *sc);
  491. void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
  492. int ath9k_wiphy_add(struct ath_softc *sc);
  493. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  494. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
  495. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  496. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  497. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  498. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  499. void ath9k_wiphy_chan_work(struct work_struct *work);
  500. bool ath9k_wiphy_started(struct ath_softc *sc);
  501. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  502. struct ath_wiphy *selected);
  503. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  504. void ath9k_wiphy_work(struct work_struct *work);
  505. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  506. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  507. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  508. void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  509. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  510. #endif /* ATH9K_H */