skge.c 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/in.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/delay.h>
  36. #include <linux/crc32.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/debugfs.h>
  39. #include <linux/sched.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #include "skge.h"
  44. #define DRV_NAME "skge"
  45. #define DRV_VERSION "1.13"
  46. #define PFX DRV_NAME " "
  47. #define DEFAULT_TX_RING_SIZE 128
  48. #define DEFAULT_RX_RING_SIZE 512
  49. #define MAX_TX_RING_SIZE 1024
  50. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  51. #define MAX_RX_RING_SIZE 4096
  52. #define RX_COPY_THRESHOLD 128
  53. #define RX_BUF_SIZE 1536
  54. #define PHY_RETRIES 1000
  55. #define ETH_JUMBO_MTU 9000
  56. #define TX_WATCHDOG (5 * HZ)
  57. #define NAPI_WEIGHT 64
  58. #define BLINK_MS 250
  59. #define LINK_HZ HZ
  60. #define SKGE_EEPROM_MAGIC 0x9933aabb
  61. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  62. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  63. MODULE_LICENSE("GPL");
  64. MODULE_VERSION(DRV_VERSION);
  65. static const u32 default_msg
  66. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  67. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  68. static int debug = -1; /* defaults above */
  69. module_param(debug, int, 0);
  70. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  71. static const struct pci_device_id skge_id_table[] = {
  72. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  73. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  76. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
  77. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
  78. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  79. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  80. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  81. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  82. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
  83. { 0 }
  84. };
  85. MODULE_DEVICE_TABLE(pci, skge_id_table);
  86. static int skge_up(struct net_device *dev);
  87. static int skge_down(struct net_device *dev);
  88. static void skge_phy_reset(struct skge_port *skge);
  89. static void skge_tx_clean(struct net_device *dev);
  90. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  91. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  92. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  93. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  94. static void yukon_init(struct skge_hw *hw, int port);
  95. static void genesis_mac_init(struct skge_hw *hw, int port);
  96. static void genesis_link_up(struct skge_port *skge);
  97. static void skge_set_multicast(struct net_device *dev);
  98. /* Avoid conditionals by using array */
  99. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  100. static const int rxqaddr[] = { Q_R1, Q_R2 };
  101. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  102. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  103. static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
  104. static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
  105. static int skge_get_regs_len(struct net_device *dev)
  106. {
  107. return 0x4000;
  108. }
  109. /*
  110. * Returns copy of whole control register region
  111. * Note: skip RAM address register because accessing it will
  112. * cause bus hangs!
  113. */
  114. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  115. void *p)
  116. {
  117. const struct skge_port *skge = netdev_priv(dev);
  118. const void __iomem *io = skge->hw->regs;
  119. regs->version = 1;
  120. memset(p, 0, regs->len);
  121. memcpy_fromio(p, io, B3_RAM_ADDR);
  122. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  123. regs->len - B3_RI_WTO_R1);
  124. }
  125. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  126. static u32 wol_supported(const struct skge_hw *hw)
  127. {
  128. if (hw->chip_id == CHIP_ID_GENESIS)
  129. return 0;
  130. if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  131. return 0;
  132. return WAKE_MAGIC | WAKE_PHY;
  133. }
  134. static void skge_wol_init(struct skge_port *skge)
  135. {
  136. struct skge_hw *hw = skge->hw;
  137. int port = skge->port;
  138. u16 ctrl;
  139. skge_write16(hw, B0_CTST, CS_RST_CLR);
  140. skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  141. /* Turn on Vaux */
  142. skge_write8(hw, B0_POWER_CTRL,
  143. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
  144. /* WA code for COMA mode -- clear PHY reset */
  145. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  146. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  147. u32 reg = skge_read32(hw, B2_GP_IO);
  148. reg |= GP_DIR_9;
  149. reg &= ~GP_IO_9;
  150. skge_write32(hw, B2_GP_IO, reg);
  151. }
  152. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  153. GPC_DIS_SLEEP |
  154. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  155. GPC_ANEG_1 | GPC_RST_SET);
  156. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  157. GPC_DIS_SLEEP |
  158. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  159. GPC_ANEG_1 | GPC_RST_CLR);
  160. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  161. /* Force to 10/100 skge_reset will re-enable on resume */
  162. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  163. PHY_AN_100FULL | PHY_AN_100HALF |
  164. PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
  165. /* no 1000 HD/FD */
  166. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
  167. gm_phy_write(hw, port, PHY_MARV_CTRL,
  168. PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
  169. PHY_CT_RE_CFG | PHY_CT_DUP_MD);
  170. /* Set GMAC to no flow control and auto update for speed/duplex */
  171. gma_write16(hw, port, GM_GP_CTRL,
  172. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  173. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  174. /* Set WOL address */
  175. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  176. skge->netdev->dev_addr, ETH_ALEN);
  177. /* Turn on appropriate WOL control bits */
  178. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  179. ctrl = 0;
  180. if (skge->wol & WAKE_PHY)
  181. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  182. else
  183. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  184. if (skge->wol & WAKE_MAGIC)
  185. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  186. else
  187. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  188. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  189. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  190. /* block receiver */
  191. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  192. }
  193. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  194. {
  195. struct skge_port *skge = netdev_priv(dev);
  196. wol->supported = wol_supported(skge->hw);
  197. wol->wolopts = skge->wol;
  198. }
  199. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  200. {
  201. struct skge_port *skge = netdev_priv(dev);
  202. struct skge_hw *hw = skge->hw;
  203. if ((wol->wolopts & ~wol_supported(hw))
  204. || !device_can_wakeup(&hw->pdev->dev))
  205. return -EOPNOTSUPP;
  206. skge->wol = wol->wolopts;
  207. device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
  208. return 0;
  209. }
  210. /* Determine supported/advertised modes based on hardware.
  211. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  212. */
  213. static u32 skge_supported_modes(const struct skge_hw *hw)
  214. {
  215. u32 supported;
  216. if (hw->copper) {
  217. supported = SUPPORTED_10baseT_Half
  218. | SUPPORTED_10baseT_Full
  219. | SUPPORTED_100baseT_Half
  220. | SUPPORTED_100baseT_Full
  221. | SUPPORTED_1000baseT_Half
  222. | SUPPORTED_1000baseT_Full
  223. | SUPPORTED_Autoneg| SUPPORTED_TP;
  224. if (hw->chip_id == CHIP_ID_GENESIS)
  225. supported &= ~(SUPPORTED_10baseT_Half
  226. | SUPPORTED_10baseT_Full
  227. | SUPPORTED_100baseT_Half
  228. | SUPPORTED_100baseT_Full);
  229. else if (hw->chip_id == CHIP_ID_YUKON)
  230. supported &= ~SUPPORTED_1000baseT_Half;
  231. } else
  232. supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
  233. | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
  234. return supported;
  235. }
  236. static int skge_get_settings(struct net_device *dev,
  237. struct ethtool_cmd *ecmd)
  238. {
  239. struct skge_port *skge = netdev_priv(dev);
  240. struct skge_hw *hw = skge->hw;
  241. ecmd->transceiver = XCVR_INTERNAL;
  242. ecmd->supported = skge_supported_modes(hw);
  243. if (hw->copper) {
  244. ecmd->port = PORT_TP;
  245. ecmd->phy_address = hw->phy_addr;
  246. } else
  247. ecmd->port = PORT_FIBRE;
  248. ecmd->advertising = skge->advertising;
  249. ecmd->autoneg = skge->autoneg;
  250. ecmd->speed = skge->speed;
  251. ecmd->duplex = skge->duplex;
  252. return 0;
  253. }
  254. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  255. {
  256. struct skge_port *skge = netdev_priv(dev);
  257. const struct skge_hw *hw = skge->hw;
  258. u32 supported = skge_supported_modes(hw);
  259. int err = 0;
  260. if (ecmd->autoneg == AUTONEG_ENABLE) {
  261. ecmd->advertising = supported;
  262. skge->duplex = -1;
  263. skge->speed = -1;
  264. } else {
  265. u32 setting;
  266. switch (ecmd->speed) {
  267. case SPEED_1000:
  268. if (ecmd->duplex == DUPLEX_FULL)
  269. setting = SUPPORTED_1000baseT_Full;
  270. else if (ecmd->duplex == DUPLEX_HALF)
  271. setting = SUPPORTED_1000baseT_Half;
  272. else
  273. return -EINVAL;
  274. break;
  275. case SPEED_100:
  276. if (ecmd->duplex == DUPLEX_FULL)
  277. setting = SUPPORTED_100baseT_Full;
  278. else if (ecmd->duplex == DUPLEX_HALF)
  279. setting = SUPPORTED_100baseT_Half;
  280. else
  281. return -EINVAL;
  282. break;
  283. case SPEED_10:
  284. if (ecmd->duplex == DUPLEX_FULL)
  285. setting = SUPPORTED_10baseT_Full;
  286. else if (ecmd->duplex == DUPLEX_HALF)
  287. setting = SUPPORTED_10baseT_Half;
  288. else
  289. return -EINVAL;
  290. break;
  291. default:
  292. return -EINVAL;
  293. }
  294. if ((setting & supported) == 0)
  295. return -EINVAL;
  296. skge->speed = ecmd->speed;
  297. skge->duplex = ecmd->duplex;
  298. }
  299. skge->autoneg = ecmd->autoneg;
  300. skge->advertising = ecmd->advertising;
  301. if (netif_running(dev)) {
  302. skge_down(dev);
  303. err = skge_up(dev);
  304. if (err) {
  305. dev_close(dev);
  306. return err;
  307. }
  308. }
  309. return (0);
  310. }
  311. static void skge_get_drvinfo(struct net_device *dev,
  312. struct ethtool_drvinfo *info)
  313. {
  314. struct skge_port *skge = netdev_priv(dev);
  315. strcpy(info->driver, DRV_NAME);
  316. strcpy(info->version, DRV_VERSION);
  317. strcpy(info->fw_version, "N/A");
  318. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  319. }
  320. static const struct skge_stat {
  321. char name[ETH_GSTRING_LEN];
  322. u16 xmac_offset;
  323. u16 gma_offset;
  324. } skge_stats[] = {
  325. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  326. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  327. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  328. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  329. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  330. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  331. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  332. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  333. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  334. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  335. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  336. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  337. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  338. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  339. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  340. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  341. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  342. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  343. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  344. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  345. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  346. };
  347. static int skge_get_sset_count(struct net_device *dev, int sset)
  348. {
  349. switch (sset) {
  350. case ETH_SS_STATS:
  351. return ARRAY_SIZE(skge_stats);
  352. default:
  353. return -EOPNOTSUPP;
  354. }
  355. }
  356. static void skge_get_ethtool_stats(struct net_device *dev,
  357. struct ethtool_stats *stats, u64 *data)
  358. {
  359. struct skge_port *skge = netdev_priv(dev);
  360. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  361. genesis_get_stats(skge, data);
  362. else
  363. yukon_get_stats(skge, data);
  364. }
  365. /* Use hardware MIB variables for critical path statistics and
  366. * transmit feedback not reported at interrupt.
  367. * Other errors are accounted for in interrupt handler.
  368. */
  369. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  370. {
  371. struct skge_port *skge = netdev_priv(dev);
  372. u64 data[ARRAY_SIZE(skge_stats)];
  373. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  374. genesis_get_stats(skge, data);
  375. else
  376. yukon_get_stats(skge, data);
  377. dev->stats.tx_bytes = data[0];
  378. dev->stats.rx_bytes = data[1];
  379. dev->stats.tx_packets = data[2] + data[4] + data[6];
  380. dev->stats.rx_packets = data[3] + data[5] + data[7];
  381. dev->stats.multicast = data[3] + data[5];
  382. dev->stats.collisions = data[10];
  383. dev->stats.tx_aborted_errors = data[12];
  384. return &dev->stats;
  385. }
  386. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  387. {
  388. int i;
  389. switch (stringset) {
  390. case ETH_SS_STATS:
  391. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  392. memcpy(data + i * ETH_GSTRING_LEN,
  393. skge_stats[i].name, ETH_GSTRING_LEN);
  394. break;
  395. }
  396. }
  397. static void skge_get_ring_param(struct net_device *dev,
  398. struct ethtool_ringparam *p)
  399. {
  400. struct skge_port *skge = netdev_priv(dev);
  401. p->rx_max_pending = MAX_RX_RING_SIZE;
  402. p->tx_max_pending = MAX_TX_RING_SIZE;
  403. p->rx_mini_max_pending = 0;
  404. p->rx_jumbo_max_pending = 0;
  405. p->rx_pending = skge->rx_ring.count;
  406. p->tx_pending = skge->tx_ring.count;
  407. p->rx_mini_pending = 0;
  408. p->rx_jumbo_pending = 0;
  409. }
  410. static int skge_set_ring_param(struct net_device *dev,
  411. struct ethtool_ringparam *p)
  412. {
  413. struct skge_port *skge = netdev_priv(dev);
  414. int err = 0;
  415. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  416. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  417. return -EINVAL;
  418. skge->rx_ring.count = p->rx_pending;
  419. skge->tx_ring.count = p->tx_pending;
  420. if (netif_running(dev)) {
  421. skge_down(dev);
  422. err = skge_up(dev);
  423. if (err)
  424. dev_close(dev);
  425. }
  426. return err;
  427. }
  428. static u32 skge_get_msglevel(struct net_device *netdev)
  429. {
  430. struct skge_port *skge = netdev_priv(netdev);
  431. return skge->msg_enable;
  432. }
  433. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  434. {
  435. struct skge_port *skge = netdev_priv(netdev);
  436. skge->msg_enable = value;
  437. }
  438. static int skge_nway_reset(struct net_device *dev)
  439. {
  440. struct skge_port *skge = netdev_priv(dev);
  441. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  442. return -EINVAL;
  443. skge_phy_reset(skge);
  444. return 0;
  445. }
  446. static int skge_set_sg(struct net_device *dev, u32 data)
  447. {
  448. struct skge_port *skge = netdev_priv(dev);
  449. struct skge_hw *hw = skge->hw;
  450. if (hw->chip_id == CHIP_ID_GENESIS && data)
  451. return -EOPNOTSUPP;
  452. return ethtool_op_set_sg(dev, data);
  453. }
  454. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  455. {
  456. struct skge_port *skge = netdev_priv(dev);
  457. struct skge_hw *hw = skge->hw;
  458. if (hw->chip_id == CHIP_ID_GENESIS && data)
  459. return -EOPNOTSUPP;
  460. return ethtool_op_set_tx_csum(dev, data);
  461. }
  462. static u32 skge_get_rx_csum(struct net_device *dev)
  463. {
  464. struct skge_port *skge = netdev_priv(dev);
  465. return skge->rx_csum;
  466. }
  467. /* Only Yukon supports checksum offload. */
  468. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  469. {
  470. struct skge_port *skge = netdev_priv(dev);
  471. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  472. return -EOPNOTSUPP;
  473. skge->rx_csum = data;
  474. return 0;
  475. }
  476. static void skge_get_pauseparam(struct net_device *dev,
  477. struct ethtool_pauseparam *ecmd)
  478. {
  479. struct skge_port *skge = netdev_priv(dev);
  480. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
  481. || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
  482. ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
  483. ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
  484. }
  485. static int skge_set_pauseparam(struct net_device *dev,
  486. struct ethtool_pauseparam *ecmd)
  487. {
  488. struct skge_port *skge = netdev_priv(dev);
  489. struct ethtool_pauseparam old;
  490. int err = 0;
  491. skge_get_pauseparam(dev, &old);
  492. if (ecmd->autoneg != old.autoneg)
  493. skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
  494. else {
  495. if (ecmd->rx_pause && ecmd->tx_pause)
  496. skge->flow_control = FLOW_MODE_SYMMETRIC;
  497. else if (ecmd->rx_pause && !ecmd->tx_pause)
  498. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  499. else if (!ecmd->rx_pause && ecmd->tx_pause)
  500. skge->flow_control = FLOW_MODE_LOC_SEND;
  501. else
  502. skge->flow_control = FLOW_MODE_NONE;
  503. }
  504. if (netif_running(dev)) {
  505. skge_down(dev);
  506. err = skge_up(dev);
  507. if (err) {
  508. dev_close(dev);
  509. return err;
  510. }
  511. }
  512. return 0;
  513. }
  514. /* Chip internal frequency for clock calculations */
  515. static inline u32 hwkhz(const struct skge_hw *hw)
  516. {
  517. return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
  518. }
  519. /* Chip HZ to microseconds */
  520. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  521. {
  522. return (ticks * 1000) / hwkhz(hw);
  523. }
  524. /* Microseconds to chip HZ */
  525. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  526. {
  527. return hwkhz(hw) * usec / 1000;
  528. }
  529. static int skge_get_coalesce(struct net_device *dev,
  530. struct ethtool_coalesce *ecmd)
  531. {
  532. struct skge_port *skge = netdev_priv(dev);
  533. struct skge_hw *hw = skge->hw;
  534. int port = skge->port;
  535. ecmd->rx_coalesce_usecs = 0;
  536. ecmd->tx_coalesce_usecs = 0;
  537. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  538. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  539. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  540. if (msk & rxirqmask[port])
  541. ecmd->rx_coalesce_usecs = delay;
  542. if (msk & txirqmask[port])
  543. ecmd->tx_coalesce_usecs = delay;
  544. }
  545. return 0;
  546. }
  547. /* Note: interrupt timer is per board, but can turn on/off per port */
  548. static int skge_set_coalesce(struct net_device *dev,
  549. struct ethtool_coalesce *ecmd)
  550. {
  551. struct skge_port *skge = netdev_priv(dev);
  552. struct skge_hw *hw = skge->hw;
  553. int port = skge->port;
  554. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  555. u32 delay = 25;
  556. if (ecmd->rx_coalesce_usecs == 0)
  557. msk &= ~rxirqmask[port];
  558. else if (ecmd->rx_coalesce_usecs < 25 ||
  559. ecmd->rx_coalesce_usecs > 33333)
  560. return -EINVAL;
  561. else {
  562. msk |= rxirqmask[port];
  563. delay = ecmd->rx_coalesce_usecs;
  564. }
  565. if (ecmd->tx_coalesce_usecs == 0)
  566. msk &= ~txirqmask[port];
  567. else if (ecmd->tx_coalesce_usecs < 25 ||
  568. ecmd->tx_coalesce_usecs > 33333)
  569. return -EINVAL;
  570. else {
  571. msk |= txirqmask[port];
  572. delay = min(delay, ecmd->rx_coalesce_usecs);
  573. }
  574. skge_write32(hw, B2_IRQM_MSK, msk);
  575. if (msk == 0)
  576. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  577. else {
  578. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  579. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  580. }
  581. return 0;
  582. }
  583. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  584. static void skge_led(struct skge_port *skge, enum led_mode mode)
  585. {
  586. struct skge_hw *hw = skge->hw;
  587. int port = skge->port;
  588. spin_lock_bh(&hw->phy_lock);
  589. if (hw->chip_id == CHIP_ID_GENESIS) {
  590. switch (mode) {
  591. case LED_MODE_OFF:
  592. if (hw->phy_type == SK_PHY_BCOM)
  593. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  594. else {
  595. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  596. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  597. }
  598. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  599. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  600. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  601. break;
  602. case LED_MODE_ON:
  603. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  604. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  605. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  606. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  607. break;
  608. case LED_MODE_TST:
  609. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  610. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  611. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  612. if (hw->phy_type == SK_PHY_BCOM)
  613. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  614. else {
  615. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  616. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  617. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  618. }
  619. }
  620. } else {
  621. switch (mode) {
  622. case LED_MODE_OFF:
  623. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  624. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  625. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  626. PHY_M_LED_MO_10(MO_LED_OFF) |
  627. PHY_M_LED_MO_100(MO_LED_OFF) |
  628. PHY_M_LED_MO_1000(MO_LED_OFF) |
  629. PHY_M_LED_MO_RX(MO_LED_OFF));
  630. break;
  631. case LED_MODE_ON:
  632. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  633. PHY_M_LED_PULS_DUR(PULS_170MS) |
  634. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  635. PHY_M_LEDC_TX_CTRL |
  636. PHY_M_LEDC_DP_CTRL);
  637. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  638. PHY_M_LED_MO_RX(MO_LED_OFF) |
  639. (skge->speed == SPEED_100 ?
  640. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  641. break;
  642. case LED_MODE_TST:
  643. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  644. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  645. PHY_M_LED_MO_DUP(MO_LED_ON) |
  646. PHY_M_LED_MO_10(MO_LED_ON) |
  647. PHY_M_LED_MO_100(MO_LED_ON) |
  648. PHY_M_LED_MO_1000(MO_LED_ON) |
  649. PHY_M_LED_MO_RX(MO_LED_ON));
  650. }
  651. }
  652. spin_unlock_bh(&hw->phy_lock);
  653. }
  654. /* blink LED's for finding board */
  655. static int skge_phys_id(struct net_device *dev, u32 data)
  656. {
  657. struct skge_port *skge = netdev_priv(dev);
  658. unsigned long ms;
  659. enum led_mode mode = LED_MODE_TST;
  660. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  661. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  662. else
  663. ms = data * 1000;
  664. while (ms > 0) {
  665. skge_led(skge, mode);
  666. mode ^= LED_MODE_TST;
  667. if (msleep_interruptible(BLINK_MS))
  668. break;
  669. ms -= BLINK_MS;
  670. }
  671. /* back to regular LED state */
  672. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  673. return 0;
  674. }
  675. static int skge_get_eeprom_len(struct net_device *dev)
  676. {
  677. struct skge_port *skge = netdev_priv(dev);
  678. u32 reg2;
  679. pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
  680. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  681. }
  682. static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
  683. {
  684. u32 val;
  685. pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
  686. do {
  687. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  688. } while (!(offset & PCI_VPD_ADDR_F));
  689. pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
  690. return val;
  691. }
  692. static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
  693. {
  694. pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
  695. pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
  696. offset | PCI_VPD_ADDR_F);
  697. do {
  698. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  699. } while (offset & PCI_VPD_ADDR_F);
  700. }
  701. static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  702. u8 *data)
  703. {
  704. struct skge_port *skge = netdev_priv(dev);
  705. struct pci_dev *pdev = skge->hw->pdev;
  706. int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
  707. int length = eeprom->len;
  708. u16 offset = eeprom->offset;
  709. if (!cap)
  710. return -EINVAL;
  711. eeprom->magic = SKGE_EEPROM_MAGIC;
  712. while (length > 0) {
  713. u32 val = skge_vpd_read(pdev, cap, offset);
  714. int n = min_t(int, length, sizeof(val));
  715. memcpy(data, &val, n);
  716. length -= n;
  717. data += n;
  718. offset += n;
  719. }
  720. return 0;
  721. }
  722. static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  723. u8 *data)
  724. {
  725. struct skge_port *skge = netdev_priv(dev);
  726. struct pci_dev *pdev = skge->hw->pdev;
  727. int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
  728. int length = eeprom->len;
  729. u16 offset = eeprom->offset;
  730. if (!cap)
  731. return -EINVAL;
  732. if (eeprom->magic != SKGE_EEPROM_MAGIC)
  733. return -EINVAL;
  734. while (length > 0) {
  735. u32 val;
  736. int n = min_t(int, length, sizeof(val));
  737. if (n < sizeof(val))
  738. val = skge_vpd_read(pdev, cap, offset);
  739. memcpy(&val, data, n);
  740. skge_vpd_write(pdev, cap, offset, val);
  741. length -= n;
  742. data += n;
  743. offset += n;
  744. }
  745. return 0;
  746. }
  747. static const struct ethtool_ops skge_ethtool_ops = {
  748. .get_settings = skge_get_settings,
  749. .set_settings = skge_set_settings,
  750. .get_drvinfo = skge_get_drvinfo,
  751. .get_regs_len = skge_get_regs_len,
  752. .get_regs = skge_get_regs,
  753. .get_wol = skge_get_wol,
  754. .set_wol = skge_set_wol,
  755. .get_msglevel = skge_get_msglevel,
  756. .set_msglevel = skge_set_msglevel,
  757. .nway_reset = skge_nway_reset,
  758. .get_link = ethtool_op_get_link,
  759. .get_eeprom_len = skge_get_eeprom_len,
  760. .get_eeprom = skge_get_eeprom,
  761. .set_eeprom = skge_set_eeprom,
  762. .get_ringparam = skge_get_ring_param,
  763. .set_ringparam = skge_set_ring_param,
  764. .get_pauseparam = skge_get_pauseparam,
  765. .set_pauseparam = skge_set_pauseparam,
  766. .get_coalesce = skge_get_coalesce,
  767. .set_coalesce = skge_set_coalesce,
  768. .set_sg = skge_set_sg,
  769. .set_tx_csum = skge_set_tx_csum,
  770. .get_rx_csum = skge_get_rx_csum,
  771. .set_rx_csum = skge_set_rx_csum,
  772. .get_strings = skge_get_strings,
  773. .phys_id = skge_phys_id,
  774. .get_sset_count = skge_get_sset_count,
  775. .get_ethtool_stats = skge_get_ethtool_stats,
  776. };
  777. /*
  778. * Allocate ring elements and chain them together
  779. * One-to-one association of board descriptors with ring elements
  780. */
  781. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  782. {
  783. struct skge_tx_desc *d;
  784. struct skge_element *e;
  785. int i;
  786. ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
  787. if (!ring->start)
  788. return -ENOMEM;
  789. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  790. e->desc = d;
  791. if (i == ring->count - 1) {
  792. e->next = ring->start;
  793. d->next_offset = base;
  794. } else {
  795. e->next = e + 1;
  796. d->next_offset = base + (i+1) * sizeof(*d);
  797. }
  798. }
  799. ring->to_use = ring->to_clean = ring->start;
  800. return 0;
  801. }
  802. /* Allocate and setup a new buffer for receiving */
  803. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  804. struct sk_buff *skb, unsigned int bufsize)
  805. {
  806. struct skge_rx_desc *rd = e->desc;
  807. u64 map;
  808. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  809. PCI_DMA_FROMDEVICE);
  810. rd->dma_lo = map;
  811. rd->dma_hi = map >> 32;
  812. e->skb = skb;
  813. rd->csum1_start = ETH_HLEN;
  814. rd->csum2_start = ETH_HLEN;
  815. rd->csum1 = 0;
  816. rd->csum2 = 0;
  817. wmb();
  818. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  819. pci_unmap_addr_set(e, mapaddr, map);
  820. pci_unmap_len_set(e, maplen, bufsize);
  821. }
  822. /* Resume receiving using existing skb,
  823. * Note: DMA address is not changed by chip.
  824. * MTU not changed while receiver active.
  825. */
  826. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  827. {
  828. struct skge_rx_desc *rd = e->desc;
  829. rd->csum2 = 0;
  830. rd->csum2_start = ETH_HLEN;
  831. wmb();
  832. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  833. }
  834. /* Free all buffers in receive ring, assumes receiver stopped */
  835. static void skge_rx_clean(struct skge_port *skge)
  836. {
  837. struct skge_hw *hw = skge->hw;
  838. struct skge_ring *ring = &skge->rx_ring;
  839. struct skge_element *e;
  840. e = ring->start;
  841. do {
  842. struct skge_rx_desc *rd = e->desc;
  843. rd->control = 0;
  844. if (e->skb) {
  845. pci_unmap_single(hw->pdev,
  846. pci_unmap_addr(e, mapaddr),
  847. pci_unmap_len(e, maplen),
  848. PCI_DMA_FROMDEVICE);
  849. dev_kfree_skb(e->skb);
  850. e->skb = NULL;
  851. }
  852. } while ((e = e->next) != ring->start);
  853. }
  854. /* Allocate buffers for receive ring
  855. * For receive: to_clean is next received frame.
  856. */
  857. static int skge_rx_fill(struct net_device *dev)
  858. {
  859. struct skge_port *skge = netdev_priv(dev);
  860. struct skge_ring *ring = &skge->rx_ring;
  861. struct skge_element *e;
  862. e = ring->start;
  863. do {
  864. struct sk_buff *skb;
  865. skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
  866. GFP_KERNEL);
  867. if (!skb)
  868. return -ENOMEM;
  869. skb_reserve(skb, NET_IP_ALIGN);
  870. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  871. } while ( (e = e->next) != ring->start);
  872. ring->to_clean = ring->start;
  873. return 0;
  874. }
  875. static const char *skge_pause(enum pause_status status)
  876. {
  877. switch(status) {
  878. case FLOW_STAT_NONE:
  879. return "none";
  880. case FLOW_STAT_REM_SEND:
  881. return "rx only";
  882. case FLOW_STAT_LOC_SEND:
  883. return "tx_only";
  884. case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
  885. return "both";
  886. default:
  887. return "indeterminated";
  888. }
  889. }
  890. static void skge_link_up(struct skge_port *skge)
  891. {
  892. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  893. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  894. netif_carrier_on(skge->netdev);
  895. netif_wake_queue(skge->netdev);
  896. if (netif_msg_link(skge)) {
  897. printk(KERN_INFO PFX
  898. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  899. skge->netdev->name, skge->speed,
  900. skge->duplex == DUPLEX_FULL ? "full" : "half",
  901. skge_pause(skge->flow_status));
  902. }
  903. }
  904. static void skge_link_down(struct skge_port *skge)
  905. {
  906. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  907. netif_carrier_off(skge->netdev);
  908. netif_stop_queue(skge->netdev);
  909. if (netif_msg_link(skge))
  910. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  911. }
  912. static void xm_link_down(struct skge_hw *hw, int port)
  913. {
  914. struct net_device *dev = hw->dev[port];
  915. struct skge_port *skge = netdev_priv(dev);
  916. xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
  917. if (netif_carrier_ok(dev))
  918. skge_link_down(skge);
  919. }
  920. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  921. {
  922. int i;
  923. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  924. *val = xm_read16(hw, port, XM_PHY_DATA);
  925. if (hw->phy_type == SK_PHY_XMAC)
  926. goto ready;
  927. for (i = 0; i < PHY_RETRIES; i++) {
  928. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  929. goto ready;
  930. udelay(1);
  931. }
  932. return -ETIMEDOUT;
  933. ready:
  934. *val = xm_read16(hw, port, XM_PHY_DATA);
  935. return 0;
  936. }
  937. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  938. {
  939. u16 v = 0;
  940. if (__xm_phy_read(hw, port, reg, &v))
  941. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  942. hw->dev[port]->name);
  943. return v;
  944. }
  945. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  946. {
  947. int i;
  948. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  949. for (i = 0; i < PHY_RETRIES; i++) {
  950. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  951. goto ready;
  952. udelay(1);
  953. }
  954. return -EIO;
  955. ready:
  956. xm_write16(hw, port, XM_PHY_DATA, val);
  957. for (i = 0; i < PHY_RETRIES; i++) {
  958. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  959. return 0;
  960. udelay(1);
  961. }
  962. return -ETIMEDOUT;
  963. }
  964. static void genesis_init(struct skge_hw *hw)
  965. {
  966. /* set blink source counter */
  967. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  968. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  969. /* configure mac arbiter */
  970. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  971. /* configure mac arbiter timeout values */
  972. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  973. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  974. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  975. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  976. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  977. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  978. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  979. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  980. /* configure packet arbiter timeout */
  981. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  982. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  983. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  984. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  985. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  986. }
  987. static void genesis_reset(struct skge_hw *hw, int port)
  988. {
  989. const u8 zero[8] = { 0 };
  990. u32 reg;
  991. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  992. /* reset the statistics module */
  993. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  994. xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
  995. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  996. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  997. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  998. /* disable Broadcom PHY IRQ */
  999. if (hw->phy_type == SK_PHY_BCOM)
  1000. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  1001. xm_outhash(hw, port, XM_HSM, zero);
  1002. /* Flush TX and RX fifo */
  1003. reg = xm_read32(hw, port, XM_MODE);
  1004. xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
  1005. xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
  1006. }
  1007. /* Convert mode to MII values */
  1008. static const u16 phy_pause_map[] = {
  1009. [FLOW_MODE_NONE] = 0,
  1010. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  1011. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  1012. [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  1013. };
  1014. /* special defines for FIBER (88E1011S only) */
  1015. static const u16 fiber_pause_map[] = {
  1016. [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
  1017. [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
  1018. [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
  1019. [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
  1020. };
  1021. /* Check status of Broadcom phy link */
  1022. static void bcom_check_link(struct skge_hw *hw, int port)
  1023. {
  1024. struct net_device *dev = hw->dev[port];
  1025. struct skge_port *skge = netdev_priv(dev);
  1026. u16 status;
  1027. /* read twice because of latch */
  1028. xm_phy_read(hw, port, PHY_BCOM_STAT);
  1029. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  1030. if ((status & PHY_ST_LSYNC) == 0) {
  1031. xm_link_down(hw, port);
  1032. return;
  1033. }
  1034. if (skge->autoneg == AUTONEG_ENABLE) {
  1035. u16 lpa, aux;
  1036. if (!(status & PHY_ST_AN_OVER))
  1037. return;
  1038. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1039. if (lpa & PHY_B_AN_RF) {
  1040. printk(KERN_NOTICE PFX "%s: remote fault\n",
  1041. dev->name);
  1042. return;
  1043. }
  1044. aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  1045. /* Check Duplex mismatch */
  1046. switch (aux & PHY_B_AS_AN_RES_MSK) {
  1047. case PHY_B_RES_1000FD:
  1048. skge->duplex = DUPLEX_FULL;
  1049. break;
  1050. case PHY_B_RES_1000HD:
  1051. skge->duplex = DUPLEX_HALF;
  1052. break;
  1053. default:
  1054. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  1055. dev->name);
  1056. return;
  1057. }
  1058. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1059. switch (aux & PHY_B_AS_PAUSE_MSK) {
  1060. case PHY_B_AS_PAUSE_MSK:
  1061. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1062. break;
  1063. case PHY_B_AS_PRR:
  1064. skge->flow_status = FLOW_STAT_REM_SEND;
  1065. break;
  1066. case PHY_B_AS_PRT:
  1067. skge->flow_status = FLOW_STAT_LOC_SEND;
  1068. break;
  1069. default:
  1070. skge->flow_status = FLOW_STAT_NONE;
  1071. }
  1072. skge->speed = SPEED_1000;
  1073. }
  1074. if (!netif_carrier_ok(dev))
  1075. genesis_link_up(skge);
  1076. }
  1077. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  1078. * Phy on for 100 or 10Mbit operation
  1079. */
  1080. static void bcom_phy_init(struct skge_port *skge)
  1081. {
  1082. struct skge_hw *hw = skge->hw;
  1083. int port = skge->port;
  1084. int i;
  1085. u16 id1, r, ext, ctl;
  1086. /* magic workaround patterns for Broadcom */
  1087. static const struct {
  1088. u16 reg;
  1089. u16 val;
  1090. } A1hack[] = {
  1091. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  1092. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  1093. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  1094. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  1095. }, C0hack[] = {
  1096. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  1097. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  1098. };
  1099. /* read Id from external PHY (all have the same address) */
  1100. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  1101. /* Optimize MDIO transfer by suppressing preamble. */
  1102. r = xm_read16(hw, port, XM_MMU_CMD);
  1103. r |= XM_MMU_NO_PRE;
  1104. xm_write16(hw, port, XM_MMU_CMD,r);
  1105. switch (id1) {
  1106. case PHY_BCOM_ID1_C0:
  1107. /*
  1108. * Workaround BCOM Errata for the C0 type.
  1109. * Write magic patterns to reserved registers.
  1110. */
  1111. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  1112. xm_phy_write(hw, port,
  1113. C0hack[i].reg, C0hack[i].val);
  1114. break;
  1115. case PHY_BCOM_ID1_A1:
  1116. /*
  1117. * Workaround BCOM Errata for the A1 type.
  1118. * Write magic patterns to reserved registers.
  1119. */
  1120. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  1121. xm_phy_write(hw, port,
  1122. A1hack[i].reg, A1hack[i].val);
  1123. break;
  1124. }
  1125. /*
  1126. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1127. * Disable Power Management after reset.
  1128. */
  1129. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  1130. r |= PHY_B_AC_DIS_PM;
  1131. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  1132. /* Dummy read */
  1133. xm_read16(hw, port, XM_ISRC);
  1134. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  1135. ctl = PHY_CT_SP1000; /* always 1000mbit */
  1136. if (skge->autoneg == AUTONEG_ENABLE) {
  1137. /*
  1138. * Workaround BCOM Errata #1 for the C5 type.
  1139. * 1000Base-T Link Acquisition Failure in Slave Mode
  1140. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1141. */
  1142. u16 adv = PHY_B_1000C_RD;
  1143. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1144. adv |= PHY_B_1000C_AHD;
  1145. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1146. adv |= PHY_B_1000C_AFD;
  1147. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  1148. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1149. } else {
  1150. if (skge->duplex == DUPLEX_FULL)
  1151. ctl |= PHY_CT_DUP_MD;
  1152. /* Force to slave */
  1153. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  1154. }
  1155. /* Set autonegotiation pause parameters */
  1156. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  1157. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  1158. /* Handle Jumbo frames */
  1159. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  1160. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1161. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  1162. ext |= PHY_B_PEC_HIGH_LA;
  1163. }
  1164. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1165. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1166. /* Use link status change interrupt */
  1167. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1168. }
  1169. static void xm_phy_init(struct skge_port *skge)
  1170. {
  1171. struct skge_hw *hw = skge->hw;
  1172. int port = skge->port;
  1173. u16 ctrl = 0;
  1174. if (skge->autoneg == AUTONEG_ENABLE) {
  1175. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1176. ctrl |= PHY_X_AN_HD;
  1177. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1178. ctrl |= PHY_X_AN_FD;
  1179. ctrl |= fiber_pause_map[skge->flow_control];
  1180. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
  1181. /* Restart Auto-negotiation */
  1182. ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1183. } else {
  1184. /* Set DuplexMode in Config register */
  1185. if (skge->duplex == DUPLEX_FULL)
  1186. ctrl |= PHY_CT_DUP_MD;
  1187. /*
  1188. * Do NOT enable Auto-negotiation here. This would hold
  1189. * the link down because no IDLEs are transmitted
  1190. */
  1191. }
  1192. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
  1193. /* Poll PHY for status changes */
  1194. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1195. }
  1196. static int xm_check_link(struct net_device *dev)
  1197. {
  1198. struct skge_port *skge = netdev_priv(dev);
  1199. struct skge_hw *hw = skge->hw;
  1200. int port = skge->port;
  1201. u16 status;
  1202. /* read twice because of latch */
  1203. xm_phy_read(hw, port, PHY_XMAC_STAT);
  1204. status = xm_phy_read(hw, port, PHY_XMAC_STAT);
  1205. if ((status & PHY_ST_LSYNC) == 0) {
  1206. xm_link_down(hw, port);
  1207. return 0;
  1208. }
  1209. if (skge->autoneg == AUTONEG_ENABLE) {
  1210. u16 lpa, res;
  1211. if (!(status & PHY_ST_AN_OVER))
  1212. return 0;
  1213. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1214. if (lpa & PHY_B_AN_RF) {
  1215. printk(KERN_NOTICE PFX "%s: remote fault\n",
  1216. dev->name);
  1217. return 0;
  1218. }
  1219. res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
  1220. /* Check Duplex mismatch */
  1221. switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
  1222. case PHY_X_RS_FD:
  1223. skge->duplex = DUPLEX_FULL;
  1224. break;
  1225. case PHY_X_RS_HD:
  1226. skge->duplex = DUPLEX_HALF;
  1227. break;
  1228. default:
  1229. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  1230. dev->name);
  1231. return 0;
  1232. }
  1233. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1234. if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1235. skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
  1236. (lpa & PHY_X_P_SYM_MD))
  1237. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1238. else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
  1239. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
  1240. /* Enable PAUSE receive, disable PAUSE transmit */
  1241. skge->flow_status = FLOW_STAT_REM_SEND;
  1242. else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
  1243. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
  1244. /* Disable PAUSE receive, enable PAUSE transmit */
  1245. skge->flow_status = FLOW_STAT_LOC_SEND;
  1246. else
  1247. skge->flow_status = FLOW_STAT_NONE;
  1248. skge->speed = SPEED_1000;
  1249. }
  1250. if (!netif_carrier_ok(dev))
  1251. genesis_link_up(skge);
  1252. return 1;
  1253. }
  1254. /* Poll to check for link coming up.
  1255. *
  1256. * Since internal PHY is wired to a level triggered pin, can't
  1257. * get an interrupt when carrier is detected, need to poll for
  1258. * link coming up.
  1259. */
  1260. static void xm_link_timer(unsigned long arg)
  1261. {
  1262. struct skge_port *skge = (struct skge_port *) arg;
  1263. struct net_device *dev = skge->netdev;
  1264. struct skge_hw *hw = skge->hw;
  1265. int port = skge->port;
  1266. int i;
  1267. unsigned long flags;
  1268. if (!netif_running(dev))
  1269. return;
  1270. spin_lock_irqsave(&hw->phy_lock, flags);
  1271. /*
  1272. * Verify that the link by checking GPIO register three times.
  1273. * This pin has the signal from the link_sync pin connected to it.
  1274. */
  1275. for (i = 0; i < 3; i++) {
  1276. if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
  1277. goto link_down;
  1278. }
  1279. /* Re-enable interrupt to detect link down */
  1280. if (xm_check_link(dev)) {
  1281. u16 msk = xm_read16(hw, port, XM_IMSK);
  1282. msk &= ~XM_IS_INP_ASS;
  1283. xm_write16(hw, port, XM_IMSK, msk);
  1284. xm_read16(hw, port, XM_ISRC);
  1285. } else {
  1286. link_down:
  1287. mod_timer(&skge->link_timer,
  1288. round_jiffies(jiffies + LINK_HZ));
  1289. }
  1290. spin_unlock_irqrestore(&hw->phy_lock, flags);
  1291. }
  1292. static void genesis_mac_init(struct skge_hw *hw, int port)
  1293. {
  1294. struct net_device *dev = hw->dev[port];
  1295. struct skge_port *skge = netdev_priv(dev);
  1296. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1297. int i;
  1298. u32 r;
  1299. const u8 zero[6] = { 0 };
  1300. for (i = 0; i < 10; i++) {
  1301. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  1302. MFF_SET_MAC_RST);
  1303. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  1304. goto reset_ok;
  1305. udelay(1);
  1306. }
  1307. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  1308. reset_ok:
  1309. /* Unreset the XMAC. */
  1310. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1311. /*
  1312. * Perform additional initialization for external PHYs,
  1313. * namely for the 1000baseTX cards that use the XMAC's
  1314. * GMII mode.
  1315. */
  1316. if (hw->phy_type != SK_PHY_XMAC) {
  1317. /* Take external Phy out of reset */
  1318. r = skge_read32(hw, B2_GP_IO);
  1319. if (port == 0)
  1320. r |= GP_DIR_0|GP_IO_0;
  1321. else
  1322. r |= GP_DIR_2|GP_IO_2;
  1323. skge_write32(hw, B2_GP_IO, r);
  1324. /* Enable GMII interface */
  1325. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1326. }
  1327. switch(hw->phy_type) {
  1328. case SK_PHY_XMAC:
  1329. xm_phy_init(skge);
  1330. break;
  1331. case SK_PHY_BCOM:
  1332. bcom_phy_init(skge);
  1333. bcom_check_link(hw, port);
  1334. }
  1335. /* Set Station Address */
  1336. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1337. /* We don't use match addresses so clear */
  1338. for (i = 1; i < 16; i++)
  1339. xm_outaddr(hw, port, XM_EXM(i), zero);
  1340. /* Clear MIB counters */
  1341. xm_write16(hw, port, XM_STAT_CMD,
  1342. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1343. /* Clear two times according to Errata #3 */
  1344. xm_write16(hw, port, XM_STAT_CMD,
  1345. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1346. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1347. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1348. /* We don't need the FCS appended to the packet. */
  1349. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1350. if (jumbo)
  1351. r |= XM_RX_BIG_PK_OK;
  1352. if (skge->duplex == DUPLEX_HALF) {
  1353. /*
  1354. * If in manual half duplex mode the other side might be in
  1355. * full duplex mode, so ignore if a carrier extension is not seen
  1356. * on frames received
  1357. */
  1358. r |= XM_RX_DIS_CEXT;
  1359. }
  1360. xm_write16(hw, port, XM_RX_CMD, r);
  1361. /* We want short frames padded to 60 bytes. */
  1362. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1363. /* Increase threshold for jumbo frames on dual port */
  1364. if (hw->ports > 1 && jumbo)
  1365. xm_write16(hw, port, XM_TX_THR, 1020);
  1366. else
  1367. xm_write16(hw, port, XM_TX_THR, 512);
  1368. /*
  1369. * Enable the reception of all error frames. This is is
  1370. * a necessary evil due to the design of the XMAC. The
  1371. * XMAC's receive FIFO is only 8K in size, however jumbo
  1372. * frames can be up to 9000 bytes in length. When bad
  1373. * frame filtering is enabled, the XMAC's RX FIFO operates
  1374. * in 'store and forward' mode. For this to work, the
  1375. * entire frame has to fit into the FIFO, but that means
  1376. * that jumbo frames larger than 8192 bytes will be
  1377. * truncated. Disabling all bad frame filtering causes
  1378. * the RX FIFO to operate in streaming mode, in which
  1379. * case the XMAC will start transferring frames out of the
  1380. * RX FIFO as soon as the FIFO threshold is reached.
  1381. */
  1382. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1383. /*
  1384. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1385. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1386. * and 'Octets Rx OK Hi Cnt Ov'.
  1387. */
  1388. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1389. /*
  1390. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1391. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1392. * and 'Octets Tx OK Hi Cnt Ov'.
  1393. */
  1394. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1395. /* Configure MAC arbiter */
  1396. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1397. /* configure timeout values */
  1398. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1399. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1400. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1401. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1402. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1403. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1404. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1405. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1406. /* Configure Rx MAC FIFO */
  1407. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1408. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1409. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1410. /* Configure Tx MAC FIFO */
  1411. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1412. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1413. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1414. if (jumbo) {
  1415. /* Enable frame flushing if jumbo frames used */
  1416. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1417. } else {
  1418. /* enable timeout timers if normal frames */
  1419. skge_write16(hw, B3_PA_CTRL,
  1420. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1421. }
  1422. }
  1423. static void genesis_stop(struct skge_port *skge)
  1424. {
  1425. struct skge_hw *hw = skge->hw;
  1426. int port = skge->port;
  1427. unsigned retries = 1000;
  1428. u16 cmd;
  1429. /* Disable Tx and Rx */
  1430. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1431. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1432. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1433. genesis_reset(hw, port);
  1434. /* Clear Tx packet arbiter timeout IRQ */
  1435. skge_write16(hw, B3_PA_CTRL,
  1436. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1437. /* Reset the MAC */
  1438. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1439. do {
  1440. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1441. if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
  1442. break;
  1443. } while (--retries > 0);
  1444. /* For external PHYs there must be special handling */
  1445. if (hw->phy_type != SK_PHY_XMAC) {
  1446. u32 reg = skge_read32(hw, B2_GP_IO);
  1447. if (port == 0) {
  1448. reg |= GP_DIR_0;
  1449. reg &= ~GP_IO_0;
  1450. } else {
  1451. reg |= GP_DIR_2;
  1452. reg &= ~GP_IO_2;
  1453. }
  1454. skge_write32(hw, B2_GP_IO, reg);
  1455. skge_read32(hw, B2_GP_IO);
  1456. }
  1457. xm_write16(hw, port, XM_MMU_CMD,
  1458. xm_read16(hw, port, XM_MMU_CMD)
  1459. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1460. xm_read16(hw, port, XM_MMU_CMD);
  1461. }
  1462. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1463. {
  1464. struct skge_hw *hw = skge->hw;
  1465. int port = skge->port;
  1466. int i;
  1467. unsigned long timeout = jiffies + HZ;
  1468. xm_write16(hw, port,
  1469. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1470. /* wait for update to complete */
  1471. while (xm_read16(hw, port, XM_STAT_CMD)
  1472. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1473. if (time_after(jiffies, timeout))
  1474. break;
  1475. udelay(10);
  1476. }
  1477. /* special case for 64 bit octet counter */
  1478. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1479. | xm_read32(hw, port, XM_TXO_OK_LO);
  1480. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1481. | xm_read32(hw, port, XM_RXO_OK_LO);
  1482. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1483. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1484. }
  1485. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1486. {
  1487. struct net_device *dev = hw->dev[port];
  1488. struct skge_port *skge = netdev_priv(dev);
  1489. u16 status = xm_read16(hw, port, XM_ISRC);
  1490. if (netif_msg_intr(skge))
  1491. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1492. dev->name, status);
  1493. if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
  1494. xm_link_down(hw, port);
  1495. mod_timer(&skge->link_timer, jiffies + 1);
  1496. }
  1497. if (status & XM_IS_TXF_UR) {
  1498. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1499. ++dev->stats.tx_fifo_errors;
  1500. }
  1501. }
  1502. static void genesis_link_up(struct skge_port *skge)
  1503. {
  1504. struct skge_hw *hw = skge->hw;
  1505. int port = skge->port;
  1506. u16 cmd, msk;
  1507. u32 mode;
  1508. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1509. /*
  1510. * enabling pause frame reception is required for 1000BT
  1511. * because the XMAC is not reset if the link is going down
  1512. */
  1513. if (skge->flow_status == FLOW_STAT_NONE ||
  1514. skge->flow_status == FLOW_STAT_LOC_SEND)
  1515. /* Disable Pause Frame Reception */
  1516. cmd |= XM_MMU_IGN_PF;
  1517. else
  1518. /* Enable Pause Frame Reception */
  1519. cmd &= ~XM_MMU_IGN_PF;
  1520. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1521. mode = xm_read32(hw, port, XM_MODE);
  1522. if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
  1523. skge->flow_status == FLOW_STAT_LOC_SEND) {
  1524. /*
  1525. * Configure Pause Frame Generation
  1526. * Use internal and external Pause Frame Generation.
  1527. * Sending pause frames is edge triggered.
  1528. * Send a Pause frame with the maximum pause time if
  1529. * internal oder external FIFO full condition occurs.
  1530. * Send a zero pause time frame to re-start transmission.
  1531. */
  1532. /* XM_PAUSE_DA = '010000C28001' (default) */
  1533. /* XM_MAC_PTIME = 0xffff (maximum) */
  1534. /* remember this value is defined in big endian (!) */
  1535. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1536. mode |= XM_PAUSE_MODE;
  1537. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1538. } else {
  1539. /*
  1540. * disable pause frame generation is required for 1000BT
  1541. * because the XMAC is not reset if the link is going down
  1542. */
  1543. /* Disable Pause Mode in Mode Register */
  1544. mode &= ~XM_PAUSE_MODE;
  1545. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1546. }
  1547. xm_write32(hw, port, XM_MODE, mode);
  1548. /* Turn on detection of Tx underrun */
  1549. msk = xm_read16(hw, port, XM_IMSK);
  1550. msk &= ~XM_IS_TXF_UR;
  1551. xm_write16(hw, port, XM_IMSK, msk);
  1552. xm_read16(hw, port, XM_ISRC);
  1553. /* get MMU Command Reg. */
  1554. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1555. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1556. cmd |= XM_MMU_GMII_FD;
  1557. /*
  1558. * Workaround BCOM Errata (#10523) for all BCom Phys
  1559. * Enable Power Management after link up
  1560. */
  1561. if (hw->phy_type == SK_PHY_BCOM) {
  1562. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1563. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1564. & ~PHY_B_AC_DIS_PM);
  1565. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1566. }
  1567. /* enable Rx/Tx */
  1568. xm_write16(hw, port, XM_MMU_CMD,
  1569. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1570. skge_link_up(skge);
  1571. }
  1572. static inline void bcom_phy_intr(struct skge_port *skge)
  1573. {
  1574. struct skge_hw *hw = skge->hw;
  1575. int port = skge->port;
  1576. u16 isrc;
  1577. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1578. if (netif_msg_intr(skge))
  1579. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1580. skge->netdev->name, isrc);
  1581. if (isrc & PHY_B_IS_PSE)
  1582. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1583. hw->dev[port]->name);
  1584. /* Workaround BCom Errata:
  1585. * enable and disable loopback mode if "NO HCD" occurs.
  1586. */
  1587. if (isrc & PHY_B_IS_NO_HDCL) {
  1588. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1589. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1590. ctrl | PHY_CT_LOOP);
  1591. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1592. ctrl & ~PHY_CT_LOOP);
  1593. }
  1594. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1595. bcom_check_link(hw, port);
  1596. }
  1597. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1598. {
  1599. int i;
  1600. gma_write16(hw, port, GM_SMI_DATA, val);
  1601. gma_write16(hw, port, GM_SMI_CTRL,
  1602. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1603. for (i = 0; i < PHY_RETRIES; i++) {
  1604. udelay(1);
  1605. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1606. return 0;
  1607. }
  1608. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1609. hw->dev[port]->name);
  1610. return -EIO;
  1611. }
  1612. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1613. {
  1614. int i;
  1615. gma_write16(hw, port, GM_SMI_CTRL,
  1616. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1617. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1618. for (i = 0; i < PHY_RETRIES; i++) {
  1619. udelay(1);
  1620. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1621. goto ready;
  1622. }
  1623. return -ETIMEDOUT;
  1624. ready:
  1625. *val = gma_read16(hw, port, GM_SMI_DATA);
  1626. return 0;
  1627. }
  1628. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1629. {
  1630. u16 v = 0;
  1631. if (__gm_phy_read(hw, port, reg, &v))
  1632. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1633. hw->dev[port]->name);
  1634. return v;
  1635. }
  1636. /* Marvell Phy Initialization */
  1637. static void yukon_init(struct skge_hw *hw, int port)
  1638. {
  1639. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1640. u16 ctrl, ct1000, adv;
  1641. if (skge->autoneg == AUTONEG_ENABLE) {
  1642. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1643. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1644. PHY_M_EC_MAC_S_MSK);
  1645. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1646. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1647. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1648. }
  1649. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1650. if (skge->autoneg == AUTONEG_DISABLE)
  1651. ctrl &= ~PHY_CT_ANE;
  1652. ctrl |= PHY_CT_RESET;
  1653. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1654. ctrl = 0;
  1655. ct1000 = 0;
  1656. adv = PHY_AN_CSMA;
  1657. if (skge->autoneg == AUTONEG_ENABLE) {
  1658. if (hw->copper) {
  1659. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1660. ct1000 |= PHY_M_1000C_AFD;
  1661. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1662. ct1000 |= PHY_M_1000C_AHD;
  1663. if (skge->advertising & ADVERTISED_100baseT_Full)
  1664. adv |= PHY_M_AN_100_FD;
  1665. if (skge->advertising & ADVERTISED_100baseT_Half)
  1666. adv |= PHY_M_AN_100_HD;
  1667. if (skge->advertising & ADVERTISED_10baseT_Full)
  1668. adv |= PHY_M_AN_10_FD;
  1669. if (skge->advertising & ADVERTISED_10baseT_Half)
  1670. adv |= PHY_M_AN_10_HD;
  1671. /* Set Flow-control capabilities */
  1672. adv |= phy_pause_map[skge->flow_control];
  1673. } else {
  1674. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1675. adv |= PHY_M_AN_1000X_AFD;
  1676. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1677. adv |= PHY_M_AN_1000X_AHD;
  1678. adv |= fiber_pause_map[skge->flow_control];
  1679. }
  1680. /* Restart Auto-negotiation */
  1681. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1682. } else {
  1683. /* forced speed/duplex settings */
  1684. ct1000 = PHY_M_1000C_MSE;
  1685. if (skge->duplex == DUPLEX_FULL)
  1686. ctrl |= PHY_CT_DUP_MD;
  1687. switch (skge->speed) {
  1688. case SPEED_1000:
  1689. ctrl |= PHY_CT_SP1000;
  1690. break;
  1691. case SPEED_100:
  1692. ctrl |= PHY_CT_SP100;
  1693. break;
  1694. }
  1695. ctrl |= PHY_CT_RESET;
  1696. }
  1697. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1698. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1699. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1700. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1701. if (skge->autoneg == AUTONEG_ENABLE)
  1702. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1703. else
  1704. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1705. }
  1706. static void yukon_reset(struct skge_hw *hw, int port)
  1707. {
  1708. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1709. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1710. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1711. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1712. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1713. gma_write16(hw, port, GM_RX_CTRL,
  1714. gma_read16(hw, port, GM_RX_CTRL)
  1715. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1716. }
  1717. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1718. static int is_yukon_lite_a0(struct skge_hw *hw)
  1719. {
  1720. u32 reg;
  1721. int ret;
  1722. if (hw->chip_id != CHIP_ID_YUKON)
  1723. return 0;
  1724. reg = skge_read32(hw, B2_FAR);
  1725. skge_write8(hw, B2_FAR + 3, 0xff);
  1726. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1727. skge_write32(hw, B2_FAR, reg);
  1728. return ret;
  1729. }
  1730. static void yukon_mac_init(struct skge_hw *hw, int port)
  1731. {
  1732. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1733. int i;
  1734. u32 reg;
  1735. const u8 *addr = hw->dev[port]->dev_addr;
  1736. /* WA code for COMA mode -- set PHY reset */
  1737. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1738. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1739. reg = skge_read32(hw, B2_GP_IO);
  1740. reg |= GP_DIR_9 | GP_IO_9;
  1741. skge_write32(hw, B2_GP_IO, reg);
  1742. }
  1743. /* hard reset */
  1744. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1745. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1746. /* WA code for COMA mode -- clear PHY reset */
  1747. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1748. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1749. reg = skge_read32(hw, B2_GP_IO);
  1750. reg |= GP_DIR_9;
  1751. reg &= ~GP_IO_9;
  1752. skge_write32(hw, B2_GP_IO, reg);
  1753. }
  1754. /* Set hardware config mode */
  1755. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1756. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1757. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1758. /* Clear GMC reset */
  1759. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1760. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1761. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1762. if (skge->autoneg == AUTONEG_DISABLE) {
  1763. reg = GM_GPCR_AU_ALL_DIS;
  1764. gma_write16(hw, port, GM_GP_CTRL,
  1765. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1766. switch (skge->speed) {
  1767. case SPEED_1000:
  1768. reg &= ~GM_GPCR_SPEED_100;
  1769. reg |= GM_GPCR_SPEED_1000;
  1770. break;
  1771. case SPEED_100:
  1772. reg &= ~GM_GPCR_SPEED_1000;
  1773. reg |= GM_GPCR_SPEED_100;
  1774. break;
  1775. case SPEED_10:
  1776. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1777. break;
  1778. }
  1779. if (skge->duplex == DUPLEX_FULL)
  1780. reg |= GM_GPCR_DUP_FULL;
  1781. } else
  1782. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1783. switch (skge->flow_control) {
  1784. case FLOW_MODE_NONE:
  1785. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1786. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1787. break;
  1788. case FLOW_MODE_LOC_SEND:
  1789. /* disable Rx flow-control */
  1790. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1791. break;
  1792. case FLOW_MODE_SYMMETRIC:
  1793. case FLOW_MODE_SYM_OR_REM:
  1794. /* enable Tx & Rx flow-control */
  1795. break;
  1796. }
  1797. gma_write16(hw, port, GM_GP_CTRL, reg);
  1798. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1799. yukon_init(hw, port);
  1800. /* MIB clear */
  1801. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1802. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1803. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1804. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1805. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1806. /* transmit control */
  1807. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1808. /* receive control reg: unicast + multicast + no FCS */
  1809. gma_write16(hw, port, GM_RX_CTRL,
  1810. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1811. /* transmit flow control */
  1812. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1813. /* transmit parameter */
  1814. gma_write16(hw, port, GM_TX_PARAM,
  1815. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1816. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1817. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1818. /* configure the Serial Mode Register */
  1819. reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
  1820. | GM_SMOD_VLAN_ENA
  1821. | IPG_DATA_VAL(IPG_DATA_DEF);
  1822. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  1823. reg |= GM_SMOD_JUMBO_ENA;
  1824. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1825. /* physical address: used for pause frames */
  1826. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1827. /* virtual address for data */
  1828. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1829. /* enable interrupt mask for counter overflows */
  1830. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1831. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1832. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1833. /* Initialize Mac Fifo */
  1834. /* Configure Rx MAC FIFO */
  1835. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1836. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1837. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1838. if (is_yukon_lite_a0(hw))
  1839. reg &= ~GMF_RX_F_FL_ON;
  1840. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1841. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1842. /*
  1843. * because Pause Packet Truncation in GMAC is not working
  1844. * we have to increase the Flush Threshold to 64 bytes
  1845. * in order to flush pause packets in Rx FIFO on Yukon-1
  1846. */
  1847. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1848. /* Configure Tx MAC FIFO */
  1849. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1850. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1851. }
  1852. /* Go into power down mode */
  1853. static void yukon_suspend(struct skge_hw *hw, int port)
  1854. {
  1855. u16 ctrl;
  1856. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1857. ctrl |= PHY_M_PC_POL_R_DIS;
  1858. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1859. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1860. ctrl |= PHY_CT_RESET;
  1861. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1862. /* switch IEEE compatible power down mode on */
  1863. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1864. ctrl |= PHY_CT_PDOWN;
  1865. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1866. }
  1867. static void yukon_stop(struct skge_port *skge)
  1868. {
  1869. struct skge_hw *hw = skge->hw;
  1870. int port = skge->port;
  1871. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1872. yukon_reset(hw, port);
  1873. gma_write16(hw, port, GM_GP_CTRL,
  1874. gma_read16(hw, port, GM_GP_CTRL)
  1875. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1876. gma_read16(hw, port, GM_GP_CTRL);
  1877. yukon_suspend(hw, port);
  1878. /* set GPHY Control reset */
  1879. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1880. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1881. }
  1882. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1883. {
  1884. struct skge_hw *hw = skge->hw;
  1885. int port = skge->port;
  1886. int i;
  1887. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1888. | gma_read32(hw, port, GM_TXO_OK_LO);
  1889. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1890. | gma_read32(hw, port, GM_RXO_OK_LO);
  1891. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1892. data[i] = gma_read32(hw, port,
  1893. skge_stats[i].gma_offset);
  1894. }
  1895. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1896. {
  1897. struct net_device *dev = hw->dev[port];
  1898. struct skge_port *skge = netdev_priv(dev);
  1899. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1900. if (netif_msg_intr(skge))
  1901. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1902. dev->name, status);
  1903. if (status & GM_IS_RX_FF_OR) {
  1904. ++dev->stats.rx_fifo_errors;
  1905. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1906. }
  1907. if (status & GM_IS_TX_FF_UR) {
  1908. ++dev->stats.tx_fifo_errors;
  1909. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1910. }
  1911. }
  1912. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1913. {
  1914. switch (aux & PHY_M_PS_SPEED_MSK) {
  1915. case PHY_M_PS_SPEED_1000:
  1916. return SPEED_1000;
  1917. case PHY_M_PS_SPEED_100:
  1918. return SPEED_100;
  1919. default:
  1920. return SPEED_10;
  1921. }
  1922. }
  1923. static void yukon_link_up(struct skge_port *skge)
  1924. {
  1925. struct skge_hw *hw = skge->hw;
  1926. int port = skge->port;
  1927. u16 reg;
  1928. /* Enable Transmit FIFO Underrun */
  1929. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1930. reg = gma_read16(hw, port, GM_GP_CTRL);
  1931. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1932. reg |= GM_GPCR_DUP_FULL;
  1933. /* enable Rx/Tx */
  1934. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1935. gma_write16(hw, port, GM_GP_CTRL, reg);
  1936. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1937. skge_link_up(skge);
  1938. }
  1939. static void yukon_link_down(struct skge_port *skge)
  1940. {
  1941. struct skge_hw *hw = skge->hw;
  1942. int port = skge->port;
  1943. u16 ctrl;
  1944. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1945. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1946. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1947. if (skge->flow_status == FLOW_STAT_REM_SEND) {
  1948. ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1949. ctrl |= PHY_M_AN_ASP;
  1950. /* restore Asymmetric Pause bit */
  1951. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
  1952. }
  1953. skge_link_down(skge);
  1954. yukon_init(hw, port);
  1955. }
  1956. static void yukon_phy_intr(struct skge_port *skge)
  1957. {
  1958. struct skge_hw *hw = skge->hw;
  1959. int port = skge->port;
  1960. const char *reason = NULL;
  1961. u16 istatus, phystat;
  1962. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1963. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1964. if (netif_msg_intr(skge))
  1965. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1966. skge->netdev->name, istatus, phystat);
  1967. if (istatus & PHY_M_IS_AN_COMPL) {
  1968. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1969. & PHY_M_AN_RF) {
  1970. reason = "remote fault";
  1971. goto failed;
  1972. }
  1973. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1974. reason = "master/slave fault";
  1975. goto failed;
  1976. }
  1977. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1978. reason = "speed/duplex";
  1979. goto failed;
  1980. }
  1981. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1982. ? DUPLEX_FULL : DUPLEX_HALF;
  1983. skge->speed = yukon_speed(hw, phystat);
  1984. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1985. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1986. case PHY_M_PS_PAUSE_MSK:
  1987. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1988. break;
  1989. case PHY_M_PS_RX_P_EN:
  1990. skge->flow_status = FLOW_STAT_REM_SEND;
  1991. break;
  1992. case PHY_M_PS_TX_P_EN:
  1993. skge->flow_status = FLOW_STAT_LOC_SEND;
  1994. break;
  1995. default:
  1996. skge->flow_status = FLOW_STAT_NONE;
  1997. }
  1998. if (skge->flow_status == FLOW_STAT_NONE ||
  1999. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  2000. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  2001. else
  2002. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  2003. yukon_link_up(skge);
  2004. return;
  2005. }
  2006. if (istatus & PHY_M_IS_LSP_CHANGE)
  2007. skge->speed = yukon_speed(hw, phystat);
  2008. if (istatus & PHY_M_IS_DUP_CHANGE)
  2009. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  2010. if (istatus & PHY_M_IS_LST_CHANGE) {
  2011. if (phystat & PHY_M_PS_LINK_UP)
  2012. yukon_link_up(skge);
  2013. else
  2014. yukon_link_down(skge);
  2015. }
  2016. return;
  2017. failed:
  2018. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  2019. skge->netdev->name, reason);
  2020. /* XXX restart autonegotiation? */
  2021. }
  2022. static void skge_phy_reset(struct skge_port *skge)
  2023. {
  2024. struct skge_hw *hw = skge->hw;
  2025. int port = skge->port;
  2026. struct net_device *dev = hw->dev[port];
  2027. netif_stop_queue(skge->netdev);
  2028. netif_carrier_off(skge->netdev);
  2029. spin_lock_bh(&hw->phy_lock);
  2030. if (hw->chip_id == CHIP_ID_GENESIS) {
  2031. genesis_reset(hw, port);
  2032. genesis_mac_init(hw, port);
  2033. } else {
  2034. yukon_reset(hw, port);
  2035. yukon_init(hw, port);
  2036. }
  2037. spin_unlock_bh(&hw->phy_lock);
  2038. skge_set_multicast(dev);
  2039. }
  2040. /* Basic MII support */
  2041. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2042. {
  2043. struct mii_ioctl_data *data = if_mii(ifr);
  2044. struct skge_port *skge = netdev_priv(dev);
  2045. struct skge_hw *hw = skge->hw;
  2046. int err = -EOPNOTSUPP;
  2047. if (!netif_running(dev))
  2048. return -ENODEV; /* Phy still in reset */
  2049. switch(cmd) {
  2050. case SIOCGMIIPHY:
  2051. data->phy_id = hw->phy_addr;
  2052. /* fallthru */
  2053. case SIOCGMIIREG: {
  2054. u16 val = 0;
  2055. spin_lock_bh(&hw->phy_lock);
  2056. if (hw->chip_id == CHIP_ID_GENESIS)
  2057. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  2058. else
  2059. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  2060. spin_unlock_bh(&hw->phy_lock);
  2061. data->val_out = val;
  2062. break;
  2063. }
  2064. case SIOCSMIIREG:
  2065. spin_lock_bh(&hw->phy_lock);
  2066. if (hw->chip_id == CHIP_ID_GENESIS)
  2067. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  2068. data->val_in);
  2069. else
  2070. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  2071. data->val_in);
  2072. spin_unlock_bh(&hw->phy_lock);
  2073. break;
  2074. }
  2075. return err;
  2076. }
  2077. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  2078. {
  2079. u32 end;
  2080. start /= 8;
  2081. len /= 8;
  2082. end = start + len - 1;
  2083. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  2084. skge_write32(hw, RB_ADDR(q, RB_START), start);
  2085. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  2086. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  2087. skge_write32(hw, RB_ADDR(q, RB_END), end);
  2088. if (q == Q_R1 || q == Q_R2) {
  2089. /* Set thresholds on receive queue's */
  2090. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  2091. start + (2*len)/3);
  2092. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  2093. start + (len/3));
  2094. } else {
  2095. /* Enable store & forward on Tx queue's because
  2096. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  2097. */
  2098. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  2099. }
  2100. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  2101. }
  2102. /* Setup Bus Memory Interface */
  2103. static void skge_qset(struct skge_port *skge, u16 q,
  2104. const struct skge_element *e)
  2105. {
  2106. struct skge_hw *hw = skge->hw;
  2107. u32 watermark = 0x600;
  2108. u64 base = skge->dma + (e->desc - skge->mem);
  2109. /* optimization to reduce window on 32bit/33mhz */
  2110. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  2111. watermark /= 2;
  2112. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  2113. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  2114. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  2115. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  2116. }
  2117. static int skge_up(struct net_device *dev)
  2118. {
  2119. struct skge_port *skge = netdev_priv(dev);
  2120. struct skge_hw *hw = skge->hw;
  2121. int port = skge->port;
  2122. u32 chunk, ram_addr;
  2123. size_t rx_size, tx_size;
  2124. int err;
  2125. if (!is_valid_ether_addr(dev->dev_addr))
  2126. return -EINVAL;
  2127. if (netif_msg_ifup(skge))
  2128. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  2129. if (dev->mtu > RX_BUF_SIZE)
  2130. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  2131. else
  2132. skge->rx_buf_size = RX_BUF_SIZE;
  2133. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  2134. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  2135. skge->mem_size = tx_size + rx_size;
  2136. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  2137. if (!skge->mem)
  2138. return -ENOMEM;
  2139. BUG_ON(skge->dma & 7);
  2140. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  2141. dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
  2142. err = -EINVAL;
  2143. goto free_pci_mem;
  2144. }
  2145. memset(skge->mem, 0, skge->mem_size);
  2146. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  2147. if (err)
  2148. goto free_pci_mem;
  2149. err = skge_rx_fill(dev);
  2150. if (err)
  2151. goto free_rx_ring;
  2152. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  2153. skge->dma + rx_size);
  2154. if (err)
  2155. goto free_rx_ring;
  2156. /* Initialize MAC */
  2157. spin_lock_bh(&hw->phy_lock);
  2158. if (hw->chip_id == CHIP_ID_GENESIS)
  2159. genesis_mac_init(hw, port);
  2160. else
  2161. yukon_mac_init(hw, port);
  2162. spin_unlock_bh(&hw->phy_lock);
  2163. /* Configure RAMbuffers - equally between ports and tx/rx */
  2164. chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
  2165. ram_addr = hw->ram_offset + 2 * chunk * port;
  2166. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  2167. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  2168. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  2169. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  2170. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  2171. /* Start receiver BMU */
  2172. wmb();
  2173. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  2174. skge_led(skge, LED_MODE_ON);
  2175. spin_lock_irq(&hw->hw_lock);
  2176. hw->intr_mask |= portmask[port];
  2177. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2178. spin_unlock_irq(&hw->hw_lock);
  2179. napi_enable(&skge->napi);
  2180. return 0;
  2181. free_rx_ring:
  2182. skge_rx_clean(skge);
  2183. kfree(skge->rx_ring.start);
  2184. free_pci_mem:
  2185. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2186. skge->mem = NULL;
  2187. return err;
  2188. }
  2189. /* stop receiver */
  2190. static void skge_rx_stop(struct skge_hw *hw, int port)
  2191. {
  2192. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  2193. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  2194. RB_RST_SET|RB_DIS_OP_MD);
  2195. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  2196. }
  2197. static int skge_down(struct net_device *dev)
  2198. {
  2199. struct skge_port *skge = netdev_priv(dev);
  2200. struct skge_hw *hw = skge->hw;
  2201. int port = skge->port;
  2202. if (skge->mem == NULL)
  2203. return 0;
  2204. if (netif_msg_ifdown(skge))
  2205. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  2206. netif_tx_disable(dev);
  2207. if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
  2208. del_timer_sync(&skge->link_timer);
  2209. napi_disable(&skge->napi);
  2210. netif_carrier_off(dev);
  2211. spin_lock_irq(&hw->hw_lock);
  2212. hw->intr_mask &= ~portmask[port];
  2213. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2214. spin_unlock_irq(&hw->hw_lock);
  2215. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  2216. if (hw->chip_id == CHIP_ID_GENESIS)
  2217. genesis_stop(skge);
  2218. else
  2219. yukon_stop(skge);
  2220. /* Stop transmitter */
  2221. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  2222. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  2223. RB_RST_SET|RB_DIS_OP_MD);
  2224. /* Disable Force Sync bit and Enable Alloc bit */
  2225. skge_write8(hw, SK_REG(port, TXA_CTRL),
  2226. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  2227. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  2228. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  2229. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  2230. /* Reset PCI FIFO */
  2231. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  2232. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  2233. /* Reset the RAM Buffer async Tx queue */
  2234. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  2235. skge_rx_stop(hw, port);
  2236. if (hw->chip_id == CHIP_ID_GENESIS) {
  2237. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  2238. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  2239. } else {
  2240. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  2241. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  2242. }
  2243. skge_led(skge, LED_MODE_OFF);
  2244. netif_tx_lock_bh(dev);
  2245. skge_tx_clean(dev);
  2246. netif_tx_unlock_bh(dev);
  2247. skge_rx_clean(skge);
  2248. kfree(skge->rx_ring.start);
  2249. kfree(skge->tx_ring.start);
  2250. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2251. skge->mem = NULL;
  2252. return 0;
  2253. }
  2254. static inline int skge_avail(const struct skge_ring *ring)
  2255. {
  2256. smp_mb();
  2257. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  2258. + (ring->to_clean - ring->to_use) - 1;
  2259. }
  2260. static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
  2261. struct net_device *dev)
  2262. {
  2263. struct skge_port *skge = netdev_priv(dev);
  2264. struct skge_hw *hw = skge->hw;
  2265. struct skge_element *e;
  2266. struct skge_tx_desc *td;
  2267. int i;
  2268. u32 control, len;
  2269. u64 map;
  2270. if (skb_padto(skb, ETH_ZLEN))
  2271. return NETDEV_TX_OK;
  2272. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
  2273. return NETDEV_TX_BUSY;
  2274. e = skge->tx_ring.to_use;
  2275. td = e->desc;
  2276. BUG_ON(td->control & BMU_OWN);
  2277. e->skb = skb;
  2278. len = skb_headlen(skb);
  2279. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2280. pci_unmap_addr_set(e, mapaddr, map);
  2281. pci_unmap_len_set(e, maplen, len);
  2282. td->dma_lo = map;
  2283. td->dma_hi = map >> 32;
  2284. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2285. const int offset = skb_transport_offset(skb);
  2286. /* This seems backwards, but it is what the sk98lin
  2287. * does. Looks like hardware is wrong?
  2288. */
  2289. if (ipip_hdr(skb)->protocol == IPPROTO_UDP
  2290. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  2291. control = BMU_TCP_CHECK;
  2292. else
  2293. control = BMU_UDP_CHECK;
  2294. td->csum_offs = 0;
  2295. td->csum_start = offset;
  2296. td->csum_write = offset + skb->csum_offset;
  2297. } else
  2298. control = BMU_CHECK;
  2299. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  2300. control |= BMU_EOF| BMU_IRQ_EOF;
  2301. else {
  2302. struct skge_tx_desc *tf = td;
  2303. control |= BMU_STFWD;
  2304. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2305. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2306. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  2307. frag->size, PCI_DMA_TODEVICE);
  2308. e = e->next;
  2309. e->skb = skb;
  2310. tf = e->desc;
  2311. BUG_ON(tf->control & BMU_OWN);
  2312. tf->dma_lo = map;
  2313. tf->dma_hi = (u64) map >> 32;
  2314. pci_unmap_addr_set(e, mapaddr, map);
  2315. pci_unmap_len_set(e, maplen, frag->size);
  2316. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  2317. }
  2318. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  2319. }
  2320. /* Make sure all the descriptors written */
  2321. wmb();
  2322. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  2323. wmb();
  2324. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  2325. if (unlikely(netif_msg_tx_queued(skge)))
  2326. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  2327. dev->name, e - skge->tx_ring.start, skb->len);
  2328. skge->tx_ring.to_use = e->next;
  2329. smp_wmb();
  2330. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  2331. pr_debug("%s: transmit queue full\n", dev->name);
  2332. netif_stop_queue(dev);
  2333. }
  2334. return NETDEV_TX_OK;
  2335. }
  2336. /* Free resources associated with this reing element */
  2337. static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
  2338. u32 control)
  2339. {
  2340. struct pci_dev *pdev = skge->hw->pdev;
  2341. /* skb header vs. fragment */
  2342. if (control & BMU_STF)
  2343. pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
  2344. pci_unmap_len(e, maplen),
  2345. PCI_DMA_TODEVICE);
  2346. else
  2347. pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
  2348. pci_unmap_len(e, maplen),
  2349. PCI_DMA_TODEVICE);
  2350. if (control & BMU_EOF) {
  2351. if (unlikely(netif_msg_tx_done(skge)))
  2352. printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
  2353. skge->netdev->name, e - skge->tx_ring.start);
  2354. dev_kfree_skb(e->skb);
  2355. }
  2356. }
  2357. /* Free all buffers in transmit ring */
  2358. static void skge_tx_clean(struct net_device *dev)
  2359. {
  2360. struct skge_port *skge = netdev_priv(dev);
  2361. struct skge_element *e;
  2362. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2363. struct skge_tx_desc *td = e->desc;
  2364. skge_tx_free(skge, e, td->control);
  2365. td->control = 0;
  2366. }
  2367. skge->tx_ring.to_clean = e;
  2368. }
  2369. static void skge_tx_timeout(struct net_device *dev)
  2370. {
  2371. struct skge_port *skge = netdev_priv(dev);
  2372. if (netif_msg_timer(skge))
  2373. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2374. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2375. skge_tx_clean(dev);
  2376. netif_wake_queue(dev);
  2377. }
  2378. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2379. {
  2380. int err;
  2381. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2382. return -EINVAL;
  2383. if (!netif_running(dev)) {
  2384. dev->mtu = new_mtu;
  2385. return 0;
  2386. }
  2387. skge_down(dev);
  2388. dev->mtu = new_mtu;
  2389. err = skge_up(dev);
  2390. if (err)
  2391. dev_close(dev);
  2392. return err;
  2393. }
  2394. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2395. static void genesis_add_filter(u8 filter[8], const u8 *addr)
  2396. {
  2397. u32 crc, bit;
  2398. crc = ether_crc_le(ETH_ALEN, addr);
  2399. bit = ~crc & 0x3f;
  2400. filter[bit/8] |= 1 << (bit%8);
  2401. }
  2402. static void genesis_set_multicast(struct net_device *dev)
  2403. {
  2404. struct skge_port *skge = netdev_priv(dev);
  2405. struct skge_hw *hw = skge->hw;
  2406. int port = skge->port;
  2407. int i, count = dev->mc_count;
  2408. struct dev_mc_list *list = dev->mc_list;
  2409. u32 mode;
  2410. u8 filter[8];
  2411. mode = xm_read32(hw, port, XM_MODE);
  2412. mode |= XM_MD_ENA_HASH;
  2413. if (dev->flags & IFF_PROMISC)
  2414. mode |= XM_MD_ENA_PROM;
  2415. else
  2416. mode &= ~XM_MD_ENA_PROM;
  2417. if (dev->flags & IFF_ALLMULTI)
  2418. memset(filter, 0xff, sizeof(filter));
  2419. else {
  2420. memset(filter, 0, sizeof(filter));
  2421. if (skge->flow_status == FLOW_STAT_REM_SEND
  2422. || skge->flow_status == FLOW_STAT_SYMMETRIC)
  2423. genesis_add_filter(filter, pause_mc_addr);
  2424. for (i = 0; list && i < count; i++, list = list->next)
  2425. genesis_add_filter(filter, list->dmi_addr);
  2426. }
  2427. xm_write32(hw, port, XM_MODE, mode);
  2428. xm_outhash(hw, port, XM_HSM, filter);
  2429. }
  2430. static void yukon_add_filter(u8 filter[8], const u8 *addr)
  2431. {
  2432. u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
  2433. filter[bit/8] |= 1 << (bit%8);
  2434. }
  2435. static void yukon_set_multicast(struct net_device *dev)
  2436. {
  2437. struct skge_port *skge = netdev_priv(dev);
  2438. struct skge_hw *hw = skge->hw;
  2439. int port = skge->port;
  2440. struct dev_mc_list *list = dev->mc_list;
  2441. int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
  2442. || skge->flow_status == FLOW_STAT_SYMMETRIC);
  2443. u16 reg;
  2444. u8 filter[8];
  2445. memset(filter, 0, sizeof(filter));
  2446. reg = gma_read16(hw, port, GM_RX_CTRL);
  2447. reg |= GM_RXCR_UCF_ENA;
  2448. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2449. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2450. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2451. memset(filter, 0xff, sizeof(filter));
  2452. else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
  2453. reg &= ~GM_RXCR_MCF_ENA;
  2454. else {
  2455. int i;
  2456. reg |= GM_RXCR_MCF_ENA;
  2457. if (rx_pause)
  2458. yukon_add_filter(filter, pause_mc_addr);
  2459. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2460. yukon_add_filter(filter, list->dmi_addr);
  2461. }
  2462. gma_write16(hw, port, GM_MC_ADDR_H1,
  2463. (u16)filter[0] | ((u16)filter[1] << 8));
  2464. gma_write16(hw, port, GM_MC_ADDR_H2,
  2465. (u16)filter[2] | ((u16)filter[3] << 8));
  2466. gma_write16(hw, port, GM_MC_ADDR_H3,
  2467. (u16)filter[4] | ((u16)filter[5] << 8));
  2468. gma_write16(hw, port, GM_MC_ADDR_H4,
  2469. (u16)filter[6] | ((u16)filter[7] << 8));
  2470. gma_write16(hw, port, GM_RX_CTRL, reg);
  2471. }
  2472. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2473. {
  2474. if (hw->chip_id == CHIP_ID_GENESIS)
  2475. return status >> XMR_FS_LEN_SHIFT;
  2476. else
  2477. return status >> GMR_FS_LEN_SHIFT;
  2478. }
  2479. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2480. {
  2481. if (hw->chip_id == CHIP_ID_GENESIS)
  2482. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2483. else
  2484. return (status & GMR_FS_ANY_ERR) ||
  2485. (status & GMR_FS_RX_OK) == 0;
  2486. }
  2487. static void skge_set_multicast(struct net_device *dev)
  2488. {
  2489. struct skge_port *skge = netdev_priv(dev);
  2490. struct skge_hw *hw = skge->hw;
  2491. if (hw->chip_id == CHIP_ID_GENESIS)
  2492. genesis_set_multicast(dev);
  2493. else
  2494. yukon_set_multicast(dev);
  2495. }
  2496. /* Get receive buffer from descriptor.
  2497. * Handles copy of small buffers and reallocation failures
  2498. */
  2499. static struct sk_buff *skge_rx_get(struct net_device *dev,
  2500. struct skge_element *e,
  2501. u32 control, u32 status, u16 csum)
  2502. {
  2503. struct skge_port *skge = netdev_priv(dev);
  2504. struct sk_buff *skb;
  2505. u16 len = control & BMU_BBC;
  2506. if (unlikely(netif_msg_rx_status(skge)))
  2507. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2508. dev->name, e - skge->rx_ring.start,
  2509. status, len);
  2510. if (len > skge->rx_buf_size)
  2511. goto error;
  2512. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2513. goto error;
  2514. if (bad_phy_status(skge->hw, status))
  2515. goto error;
  2516. if (phy_length(skge->hw, status) != len)
  2517. goto error;
  2518. if (len < RX_COPY_THRESHOLD) {
  2519. skb = netdev_alloc_skb_ip_align(dev, len);
  2520. if (!skb)
  2521. goto resubmit;
  2522. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2523. pci_unmap_addr(e, mapaddr),
  2524. len, PCI_DMA_FROMDEVICE);
  2525. skb_copy_from_linear_data(e->skb, skb->data, len);
  2526. pci_dma_sync_single_for_device(skge->hw->pdev,
  2527. pci_unmap_addr(e, mapaddr),
  2528. len, PCI_DMA_FROMDEVICE);
  2529. skge_rx_reuse(e, skge->rx_buf_size);
  2530. } else {
  2531. struct sk_buff *nskb;
  2532. nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
  2533. if (!nskb)
  2534. goto resubmit;
  2535. pci_unmap_single(skge->hw->pdev,
  2536. pci_unmap_addr(e, mapaddr),
  2537. pci_unmap_len(e, maplen),
  2538. PCI_DMA_FROMDEVICE);
  2539. skb = e->skb;
  2540. prefetch(skb->data);
  2541. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2542. }
  2543. skb_put(skb, len);
  2544. if (skge->rx_csum) {
  2545. skb->csum = csum;
  2546. skb->ip_summed = CHECKSUM_COMPLETE;
  2547. }
  2548. skb->protocol = eth_type_trans(skb, dev);
  2549. return skb;
  2550. error:
  2551. if (netif_msg_rx_err(skge))
  2552. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2553. dev->name, e - skge->rx_ring.start,
  2554. control, status);
  2555. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2556. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2557. dev->stats.rx_length_errors++;
  2558. if (status & XMR_FS_FRA_ERR)
  2559. dev->stats.rx_frame_errors++;
  2560. if (status & XMR_FS_FCS_ERR)
  2561. dev->stats.rx_crc_errors++;
  2562. } else {
  2563. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2564. dev->stats.rx_length_errors++;
  2565. if (status & GMR_FS_FRAGMENT)
  2566. dev->stats.rx_frame_errors++;
  2567. if (status & GMR_FS_CRC_ERR)
  2568. dev->stats.rx_crc_errors++;
  2569. }
  2570. resubmit:
  2571. skge_rx_reuse(e, skge->rx_buf_size);
  2572. return NULL;
  2573. }
  2574. /* Free all buffers in Tx ring which are no longer owned by device */
  2575. static void skge_tx_done(struct net_device *dev)
  2576. {
  2577. struct skge_port *skge = netdev_priv(dev);
  2578. struct skge_ring *ring = &skge->tx_ring;
  2579. struct skge_element *e;
  2580. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2581. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2582. u32 control = ((const struct skge_tx_desc *) e->desc)->control;
  2583. if (control & BMU_OWN)
  2584. break;
  2585. skge_tx_free(skge, e, control);
  2586. }
  2587. skge->tx_ring.to_clean = e;
  2588. /* Can run lockless until we need to synchronize to restart queue. */
  2589. smp_mb();
  2590. if (unlikely(netif_queue_stopped(dev) &&
  2591. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2592. netif_tx_lock(dev);
  2593. if (unlikely(netif_queue_stopped(dev) &&
  2594. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2595. netif_wake_queue(dev);
  2596. }
  2597. netif_tx_unlock(dev);
  2598. }
  2599. }
  2600. static int skge_poll(struct napi_struct *napi, int to_do)
  2601. {
  2602. struct skge_port *skge = container_of(napi, struct skge_port, napi);
  2603. struct net_device *dev = skge->netdev;
  2604. struct skge_hw *hw = skge->hw;
  2605. struct skge_ring *ring = &skge->rx_ring;
  2606. struct skge_element *e;
  2607. int work_done = 0;
  2608. skge_tx_done(dev);
  2609. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2610. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2611. struct skge_rx_desc *rd = e->desc;
  2612. struct sk_buff *skb;
  2613. u32 control;
  2614. rmb();
  2615. control = rd->control;
  2616. if (control & BMU_OWN)
  2617. break;
  2618. skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
  2619. if (likely(skb)) {
  2620. netif_receive_skb(skb);
  2621. ++work_done;
  2622. }
  2623. }
  2624. ring->to_clean = e;
  2625. /* restart receiver */
  2626. wmb();
  2627. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2628. if (work_done < to_do) {
  2629. unsigned long flags;
  2630. spin_lock_irqsave(&hw->hw_lock, flags);
  2631. __napi_complete(napi);
  2632. hw->intr_mask |= napimask[skge->port];
  2633. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2634. skge_read32(hw, B0_IMSK);
  2635. spin_unlock_irqrestore(&hw->hw_lock, flags);
  2636. }
  2637. return work_done;
  2638. }
  2639. /* Parity errors seem to happen when Genesis is connected to a switch
  2640. * with no other ports present. Heartbeat error??
  2641. */
  2642. static void skge_mac_parity(struct skge_hw *hw, int port)
  2643. {
  2644. struct net_device *dev = hw->dev[port];
  2645. ++dev->stats.tx_heartbeat_errors;
  2646. if (hw->chip_id == CHIP_ID_GENESIS)
  2647. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2648. MFF_CLR_PERR);
  2649. else
  2650. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2651. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2652. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2653. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2654. }
  2655. static void skge_mac_intr(struct skge_hw *hw, int port)
  2656. {
  2657. if (hw->chip_id == CHIP_ID_GENESIS)
  2658. genesis_mac_intr(hw, port);
  2659. else
  2660. yukon_mac_intr(hw, port);
  2661. }
  2662. /* Handle device specific framing and timeout interrupts */
  2663. static void skge_error_irq(struct skge_hw *hw)
  2664. {
  2665. struct pci_dev *pdev = hw->pdev;
  2666. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2667. if (hw->chip_id == CHIP_ID_GENESIS) {
  2668. /* clear xmac errors */
  2669. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2670. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2671. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2672. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2673. } else {
  2674. /* Timestamp (unused) overflow */
  2675. if (hwstatus & IS_IRQ_TIST_OV)
  2676. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2677. }
  2678. if (hwstatus & IS_RAM_RD_PAR) {
  2679. dev_err(&pdev->dev, "Ram read data parity error\n");
  2680. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2681. }
  2682. if (hwstatus & IS_RAM_WR_PAR) {
  2683. dev_err(&pdev->dev, "Ram write data parity error\n");
  2684. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2685. }
  2686. if (hwstatus & IS_M1_PAR_ERR)
  2687. skge_mac_parity(hw, 0);
  2688. if (hwstatus & IS_M2_PAR_ERR)
  2689. skge_mac_parity(hw, 1);
  2690. if (hwstatus & IS_R1_PAR_ERR) {
  2691. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2692. hw->dev[0]->name);
  2693. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2694. }
  2695. if (hwstatus & IS_R2_PAR_ERR) {
  2696. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2697. hw->dev[1]->name);
  2698. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2699. }
  2700. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2701. u16 pci_status, pci_cmd;
  2702. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2703. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2704. dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
  2705. pci_cmd, pci_status);
  2706. /* Write the error bits back to clear them. */
  2707. pci_status &= PCI_STATUS_ERROR_BITS;
  2708. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2709. pci_write_config_word(pdev, PCI_COMMAND,
  2710. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2711. pci_write_config_word(pdev, PCI_STATUS, pci_status);
  2712. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2713. /* if error still set then just ignore it */
  2714. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2715. if (hwstatus & IS_IRQ_STAT) {
  2716. dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
  2717. hw->intr_mask &= ~IS_HW_ERR;
  2718. }
  2719. }
  2720. }
  2721. /*
  2722. * Interrupt from PHY are handled in tasklet (softirq)
  2723. * because accessing phy registers requires spin wait which might
  2724. * cause excess interrupt latency.
  2725. */
  2726. static void skge_extirq(unsigned long arg)
  2727. {
  2728. struct skge_hw *hw = (struct skge_hw *) arg;
  2729. int port;
  2730. for (port = 0; port < hw->ports; port++) {
  2731. struct net_device *dev = hw->dev[port];
  2732. if (netif_running(dev)) {
  2733. struct skge_port *skge = netdev_priv(dev);
  2734. spin_lock(&hw->phy_lock);
  2735. if (hw->chip_id != CHIP_ID_GENESIS)
  2736. yukon_phy_intr(skge);
  2737. else if (hw->phy_type == SK_PHY_BCOM)
  2738. bcom_phy_intr(skge);
  2739. spin_unlock(&hw->phy_lock);
  2740. }
  2741. }
  2742. spin_lock_irq(&hw->hw_lock);
  2743. hw->intr_mask |= IS_EXT_REG;
  2744. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2745. skge_read32(hw, B0_IMSK);
  2746. spin_unlock_irq(&hw->hw_lock);
  2747. }
  2748. static irqreturn_t skge_intr(int irq, void *dev_id)
  2749. {
  2750. struct skge_hw *hw = dev_id;
  2751. u32 status;
  2752. int handled = 0;
  2753. spin_lock(&hw->hw_lock);
  2754. /* Reading this register masks IRQ */
  2755. status = skge_read32(hw, B0_SP_ISRC);
  2756. if (status == 0 || status == ~0)
  2757. goto out;
  2758. handled = 1;
  2759. status &= hw->intr_mask;
  2760. if (status & IS_EXT_REG) {
  2761. hw->intr_mask &= ~IS_EXT_REG;
  2762. tasklet_schedule(&hw->phy_task);
  2763. }
  2764. if (status & (IS_XA1_F|IS_R1_F)) {
  2765. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2766. hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
  2767. napi_schedule(&skge->napi);
  2768. }
  2769. if (status & IS_PA_TO_TX1)
  2770. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2771. if (status & IS_PA_TO_RX1) {
  2772. ++hw->dev[0]->stats.rx_over_errors;
  2773. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2774. }
  2775. if (status & IS_MAC1)
  2776. skge_mac_intr(hw, 0);
  2777. if (hw->dev[1]) {
  2778. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2779. if (status & (IS_XA2_F|IS_R2_F)) {
  2780. hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
  2781. napi_schedule(&skge->napi);
  2782. }
  2783. if (status & IS_PA_TO_RX2) {
  2784. ++hw->dev[1]->stats.rx_over_errors;
  2785. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2786. }
  2787. if (status & IS_PA_TO_TX2)
  2788. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2789. if (status & IS_MAC2)
  2790. skge_mac_intr(hw, 1);
  2791. }
  2792. if (status & IS_HW_ERR)
  2793. skge_error_irq(hw);
  2794. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2795. skge_read32(hw, B0_IMSK);
  2796. out:
  2797. spin_unlock(&hw->hw_lock);
  2798. return IRQ_RETVAL(handled);
  2799. }
  2800. #ifdef CONFIG_NET_POLL_CONTROLLER
  2801. static void skge_netpoll(struct net_device *dev)
  2802. {
  2803. struct skge_port *skge = netdev_priv(dev);
  2804. disable_irq(dev->irq);
  2805. skge_intr(dev->irq, skge->hw);
  2806. enable_irq(dev->irq);
  2807. }
  2808. #endif
  2809. static int skge_set_mac_address(struct net_device *dev, void *p)
  2810. {
  2811. struct skge_port *skge = netdev_priv(dev);
  2812. struct skge_hw *hw = skge->hw;
  2813. unsigned port = skge->port;
  2814. const struct sockaddr *addr = p;
  2815. u16 ctrl;
  2816. if (!is_valid_ether_addr(addr->sa_data))
  2817. return -EADDRNOTAVAIL;
  2818. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2819. if (!netif_running(dev)) {
  2820. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2821. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2822. } else {
  2823. /* disable Rx */
  2824. spin_lock_bh(&hw->phy_lock);
  2825. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  2826. gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
  2827. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2828. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2829. if (hw->chip_id == CHIP_ID_GENESIS)
  2830. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2831. else {
  2832. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2833. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2834. }
  2835. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  2836. spin_unlock_bh(&hw->phy_lock);
  2837. }
  2838. return 0;
  2839. }
  2840. static const struct {
  2841. u8 id;
  2842. const char *name;
  2843. } skge_chips[] = {
  2844. { CHIP_ID_GENESIS, "Genesis" },
  2845. { CHIP_ID_YUKON, "Yukon" },
  2846. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2847. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2848. };
  2849. static const char *skge_board_name(const struct skge_hw *hw)
  2850. {
  2851. int i;
  2852. static char buf[16];
  2853. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2854. if (skge_chips[i].id == hw->chip_id)
  2855. return skge_chips[i].name;
  2856. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2857. return buf;
  2858. }
  2859. /*
  2860. * Setup the board data structure, but don't bring up
  2861. * the port(s)
  2862. */
  2863. static int skge_reset(struct skge_hw *hw)
  2864. {
  2865. u32 reg;
  2866. u16 ctst, pci_status;
  2867. u8 t8, mac_cfg, pmd_type;
  2868. int i;
  2869. ctst = skge_read16(hw, B0_CTST);
  2870. /* do a SW reset */
  2871. skge_write8(hw, B0_CTST, CS_RST_SET);
  2872. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2873. /* clear PCI errors, if any */
  2874. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2875. skge_write8(hw, B2_TST_CTRL2, 0);
  2876. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2877. pci_write_config_word(hw->pdev, PCI_STATUS,
  2878. pci_status | PCI_STATUS_ERROR_BITS);
  2879. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2880. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2881. /* restore CLK_RUN bits (for Yukon-Lite) */
  2882. skge_write16(hw, B0_CTST,
  2883. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2884. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2885. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2886. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2887. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2888. switch (hw->chip_id) {
  2889. case CHIP_ID_GENESIS:
  2890. switch (hw->phy_type) {
  2891. case SK_PHY_XMAC:
  2892. hw->phy_addr = PHY_ADDR_XMAC;
  2893. break;
  2894. case SK_PHY_BCOM:
  2895. hw->phy_addr = PHY_ADDR_BCOM;
  2896. break;
  2897. default:
  2898. dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
  2899. hw->phy_type);
  2900. return -EOPNOTSUPP;
  2901. }
  2902. break;
  2903. case CHIP_ID_YUKON:
  2904. case CHIP_ID_YUKON_LITE:
  2905. case CHIP_ID_YUKON_LP:
  2906. if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2907. hw->copper = 1;
  2908. hw->phy_addr = PHY_ADDR_MARV;
  2909. break;
  2910. default:
  2911. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2912. hw->chip_id);
  2913. return -EOPNOTSUPP;
  2914. }
  2915. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2916. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2917. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2918. /* read the adapters RAM size */
  2919. t8 = skge_read8(hw, B2_E_0);
  2920. if (hw->chip_id == CHIP_ID_GENESIS) {
  2921. if (t8 == 3) {
  2922. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2923. hw->ram_size = 0x100000;
  2924. hw->ram_offset = 0x80000;
  2925. } else
  2926. hw->ram_size = t8 * 512;
  2927. }
  2928. else if (t8 == 0)
  2929. hw->ram_size = 0x20000;
  2930. else
  2931. hw->ram_size = t8 * 4096;
  2932. hw->intr_mask = IS_HW_ERR;
  2933. /* Use PHY IRQ for all but fiber based Genesis board */
  2934. if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
  2935. hw->intr_mask |= IS_EXT_REG;
  2936. if (hw->chip_id == CHIP_ID_GENESIS)
  2937. genesis_init(hw);
  2938. else {
  2939. /* switch power to VCC (WA for VAUX problem) */
  2940. skge_write8(hw, B0_POWER_CTRL,
  2941. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2942. /* avoid boards with stuck Hardware error bits */
  2943. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2944. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2945. dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
  2946. hw->intr_mask &= ~IS_HW_ERR;
  2947. }
  2948. /* Clear PHY COMA */
  2949. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2950. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2951. reg &= ~PCI_PHY_COMA;
  2952. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2953. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2954. for (i = 0; i < hw->ports; i++) {
  2955. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2956. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2957. }
  2958. }
  2959. /* turn off hardware timer (unused) */
  2960. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2961. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2962. skge_write8(hw, B0_LED, LED_STAT_ON);
  2963. /* enable the Tx Arbiters */
  2964. for (i = 0; i < hw->ports; i++)
  2965. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2966. /* Initialize ram interface */
  2967. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2968. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2969. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2970. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2971. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2972. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2973. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2974. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2975. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2976. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2977. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2978. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2979. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2980. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2981. /* Set interrupt moderation for Transmit only
  2982. * Receive interrupts avoided by NAPI
  2983. */
  2984. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2985. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2986. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2987. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2988. for (i = 0; i < hw->ports; i++) {
  2989. if (hw->chip_id == CHIP_ID_GENESIS)
  2990. genesis_reset(hw, i);
  2991. else
  2992. yukon_reset(hw, i);
  2993. }
  2994. return 0;
  2995. }
  2996. #ifdef CONFIG_SKGE_DEBUG
  2997. static struct dentry *skge_debug;
  2998. static int skge_debug_show(struct seq_file *seq, void *v)
  2999. {
  3000. struct net_device *dev = seq->private;
  3001. const struct skge_port *skge = netdev_priv(dev);
  3002. const struct skge_hw *hw = skge->hw;
  3003. const struct skge_element *e;
  3004. if (!netif_running(dev))
  3005. return -ENETDOWN;
  3006. seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
  3007. skge_read32(hw, B0_IMSK));
  3008. seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
  3009. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  3010. const struct skge_tx_desc *t = e->desc;
  3011. seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
  3012. t->control, t->dma_hi, t->dma_lo, t->status,
  3013. t->csum_offs, t->csum_write, t->csum_start);
  3014. }
  3015. seq_printf(seq, "\nRx Ring: \n");
  3016. for (e = skge->rx_ring.to_clean; ; e = e->next) {
  3017. const struct skge_rx_desc *r = e->desc;
  3018. if (r->control & BMU_OWN)
  3019. break;
  3020. seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
  3021. r->control, r->dma_hi, r->dma_lo, r->status,
  3022. r->timestamp, r->csum1, r->csum1_start);
  3023. }
  3024. return 0;
  3025. }
  3026. static int skge_debug_open(struct inode *inode, struct file *file)
  3027. {
  3028. return single_open(file, skge_debug_show, inode->i_private);
  3029. }
  3030. static const struct file_operations skge_debug_fops = {
  3031. .owner = THIS_MODULE,
  3032. .open = skge_debug_open,
  3033. .read = seq_read,
  3034. .llseek = seq_lseek,
  3035. .release = single_release,
  3036. };
  3037. /*
  3038. * Use network device events to create/remove/rename
  3039. * debugfs file entries
  3040. */
  3041. static int skge_device_event(struct notifier_block *unused,
  3042. unsigned long event, void *ptr)
  3043. {
  3044. struct net_device *dev = ptr;
  3045. struct skge_port *skge;
  3046. struct dentry *d;
  3047. if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
  3048. goto done;
  3049. skge = netdev_priv(dev);
  3050. switch(event) {
  3051. case NETDEV_CHANGENAME:
  3052. if (skge->debugfs) {
  3053. d = debugfs_rename(skge_debug, skge->debugfs,
  3054. skge_debug, dev->name);
  3055. if (d)
  3056. skge->debugfs = d;
  3057. else {
  3058. pr_info(PFX "%s: rename failed\n", dev->name);
  3059. debugfs_remove(skge->debugfs);
  3060. }
  3061. }
  3062. break;
  3063. case NETDEV_GOING_DOWN:
  3064. if (skge->debugfs) {
  3065. debugfs_remove(skge->debugfs);
  3066. skge->debugfs = NULL;
  3067. }
  3068. break;
  3069. case NETDEV_UP:
  3070. d = debugfs_create_file(dev->name, S_IRUGO,
  3071. skge_debug, dev,
  3072. &skge_debug_fops);
  3073. if (!d || IS_ERR(d))
  3074. pr_info(PFX "%s: debugfs create failed\n",
  3075. dev->name);
  3076. else
  3077. skge->debugfs = d;
  3078. break;
  3079. }
  3080. done:
  3081. return NOTIFY_DONE;
  3082. }
  3083. static struct notifier_block skge_notifier = {
  3084. .notifier_call = skge_device_event,
  3085. };
  3086. static __init void skge_debug_init(void)
  3087. {
  3088. struct dentry *ent;
  3089. ent = debugfs_create_dir("skge", NULL);
  3090. if (!ent || IS_ERR(ent)) {
  3091. pr_info(PFX "debugfs create directory failed\n");
  3092. return;
  3093. }
  3094. skge_debug = ent;
  3095. register_netdevice_notifier(&skge_notifier);
  3096. }
  3097. static __exit void skge_debug_cleanup(void)
  3098. {
  3099. if (skge_debug) {
  3100. unregister_netdevice_notifier(&skge_notifier);
  3101. debugfs_remove(skge_debug);
  3102. skge_debug = NULL;
  3103. }
  3104. }
  3105. #else
  3106. #define skge_debug_init()
  3107. #define skge_debug_cleanup()
  3108. #endif
  3109. static const struct net_device_ops skge_netdev_ops = {
  3110. .ndo_open = skge_up,
  3111. .ndo_stop = skge_down,
  3112. .ndo_start_xmit = skge_xmit_frame,
  3113. .ndo_do_ioctl = skge_ioctl,
  3114. .ndo_get_stats = skge_get_stats,
  3115. .ndo_tx_timeout = skge_tx_timeout,
  3116. .ndo_change_mtu = skge_change_mtu,
  3117. .ndo_validate_addr = eth_validate_addr,
  3118. .ndo_set_multicast_list = skge_set_multicast,
  3119. .ndo_set_mac_address = skge_set_mac_address,
  3120. #ifdef CONFIG_NET_POLL_CONTROLLER
  3121. .ndo_poll_controller = skge_netpoll,
  3122. #endif
  3123. };
  3124. /* Initialize network device */
  3125. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  3126. int highmem)
  3127. {
  3128. struct skge_port *skge;
  3129. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  3130. if (!dev) {
  3131. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3132. return NULL;
  3133. }
  3134. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3135. dev->netdev_ops = &skge_netdev_ops;
  3136. dev->ethtool_ops = &skge_ethtool_ops;
  3137. dev->watchdog_timeo = TX_WATCHDOG;
  3138. dev->irq = hw->pdev->irq;
  3139. if (highmem)
  3140. dev->features |= NETIF_F_HIGHDMA;
  3141. skge = netdev_priv(dev);
  3142. netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
  3143. skge->netdev = dev;
  3144. skge->hw = hw;
  3145. skge->msg_enable = netif_msg_init(debug, default_msg);
  3146. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  3147. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  3148. /* Auto speed and flow control */
  3149. skge->autoneg = AUTONEG_ENABLE;
  3150. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  3151. skge->duplex = -1;
  3152. skge->speed = -1;
  3153. skge->advertising = skge_supported_modes(hw);
  3154. if (device_can_wakeup(&hw->pdev->dev)) {
  3155. skge->wol = wol_supported(hw) & WAKE_MAGIC;
  3156. device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
  3157. }
  3158. hw->dev[port] = dev;
  3159. skge->port = port;
  3160. /* Only used for Genesis XMAC */
  3161. setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
  3162. if (hw->chip_id != CHIP_ID_GENESIS) {
  3163. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  3164. skge->rx_csum = 1;
  3165. }
  3166. /* read the mac address */
  3167. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  3168. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3169. /* device is off until link detection */
  3170. netif_carrier_off(dev);
  3171. netif_stop_queue(dev);
  3172. return dev;
  3173. }
  3174. static void __devinit skge_show_addr(struct net_device *dev)
  3175. {
  3176. const struct skge_port *skge = netdev_priv(dev);
  3177. if (netif_msg_probe(skge))
  3178. printk(KERN_INFO PFX "%s: addr %pM\n",
  3179. dev->name, dev->dev_addr);
  3180. }
  3181. static int __devinit skge_probe(struct pci_dev *pdev,
  3182. const struct pci_device_id *ent)
  3183. {
  3184. struct net_device *dev, *dev1;
  3185. struct skge_hw *hw;
  3186. int err, using_dac = 0;
  3187. err = pci_enable_device(pdev);
  3188. if (err) {
  3189. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3190. goto err_out;
  3191. }
  3192. err = pci_request_regions(pdev, DRV_NAME);
  3193. if (err) {
  3194. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3195. goto err_out_disable_pdev;
  3196. }
  3197. pci_set_master(pdev);
  3198. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3199. using_dac = 1;
  3200. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3201. } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  3202. using_dac = 0;
  3203. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3204. }
  3205. if (err) {
  3206. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3207. goto err_out_free_regions;
  3208. }
  3209. #ifdef __BIG_ENDIAN
  3210. /* byte swap descriptors in hardware */
  3211. {
  3212. u32 reg;
  3213. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3214. reg |= PCI_REV_DESC;
  3215. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3216. }
  3217. #endif
  3218. err = -ENOMEM;
  3219. /* space for skge@pci:0000:04:00.0 */
  3220. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:" )
  3221. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3222. if (!hw) {
  3223. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3224. goto err_out_free_regions;
  3225. }
  3226. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3227. hw->pdev = pdev;
  3228. spin_lock_init(&hw->hw_lock);
  3229. spin_lock_init(&hw->phy_lock);
  3230. tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
  3231. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3232. if (!hw->regs) {
  3233. dev_err(&pdev->dev, "cannot map device registers\n");
  3234. goto err_out_free_hw;
  3235. }
  3236. err = skge_reset(hw);
  3237. if (err)
  3238. goto err_out_iounmap;
  3239. printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
  3240. (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
  3241. skge_board_name(hw), hw->chip_rev);
  3242. dev = skge_devinit(hw, 0, using_dac);
  3243. if (!dev)
  3244. goto err_out_led_off;
  3245. /* Some motherboards are broken and has zero in ROM. */
  3246. if (!is_valid_ether_addr(dev->dev_addr))
  3247. dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
  3248. err = register_netdev(dev);
  3249. if (err) {
  3250. dev_err(&pdev->dev, "cannot register net device\n");
  3251. goto err_out_free_netdev;
  3252. }
  3253. err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, hw->irq_name, hw);
  3254. if (err) {
  3255. dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
  3256. dev->name, pdev->irq);
  3257. goto err_out_unregister;
  3258. }
  3259. skge_show_addr(dev);
  3260. if (hw->ports > 1) {
  3261. dev1 = skge_devinit(hw, 1, using_dac);
  3262. if (dev1 && register_netdev(dev1) == 0)
  3263. skge_show_addr(dev1);
  3264. else {
  3265. /* Failure to register second port need not be fatal */
  3266. dev_warn(&pdev->dev, "register of second port failed\n");
  3267. hw->dev[1] = NULL;
  3268. hw->ports = 1;
  3269. if (dev1)
  3270. free_netdev(dev1);
  3271. }
  3272. }
  3273. pci_set_drvdata(pdev, hw);
  3274. return 0;
  3275. err_out_unregister:
  3276. unregister_netdev(dev);
  3277. err_out_free_netdev:
  3278. free_netdev(dev);
  3279. err_out_led_off:
  3280. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3281. err_out_iounmap:
  3282. iounmap(hw->regs);
  3283. err_out_free_hw:
  3284. kfree(hw);
  3285. err_out_free_regions:
  3286. pci_release_regions(pdev);
  3287. err_out_disable_pdev:
  3288. pci_disable_device(pdev);
  3289. pci_set_drvdata(pdev, NULL);
  3290. err_out:
  3291. return err;
  3292. }
  3293. static void __devexit skge_remove(struct pci_dev *pdev)
  3294. {
  3295. struct skge_hw *hw = pci_get_drvdata(pdev);
  3296. struct net_device *dev0, *dev1;
  3297. if (!hw)
  3298. return;
  3299. flush_scheduled_work();
  3300. if ((dev1 = hw->dev[1]))
  3301. unregister_netdev(dev1);
  3302. dev0 = hw->dev[0];
  3303. unregister_netdev(dev0);
  3304. tasklet_disable(&hw->phy_task);
  3305. spin_lock_irq(&hw->hw_lock);
  3306. hw->intr_mask = 0;
  3307. skge_write32(hw, B0_IMSK, 0);
  3308. skge_read32(hw, B0_IMSK);
  3309. spin_unlock_irq(&hw->hw_lock);
  3310. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3311. skge_write8(hw, B0_CTST, CS_RST_SET);
  3312. free_irq(pdev->irq, hw);
  3313. pci_release_regions(pdev);
  3314. pci_disable_device(pdev);
  3315. if (dev1)
  3316. free_netdev(dev1);
  3317. free_netdev(dev0);
  3318. iounmap(hw->regs);
  3319. kfree(hw);
  3320. pci_set_drvdata(pdev, NULL);
  3321. }
  3322. #ifdef CONFIG_PM
  3323. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  3324. {
  3325. struct skge_hw *hw = pci_get_drvdata(pdev);
  3326. int i, err, wol = 0;
  3327. if (!hw)
  3328. return 0;
  3329. err = pci_save_state(pdev);
  3330. if (err)
  3331. return err;
  3332. for (i = 0; i < hw->ports; i++) {
  3333. struct net_device *dev = hw->dev[i];
  3334. struct skge_port *skge = netdev_priv(dev);
  3335. if (netif_running(dev))
  3336. skge_down(dev);
  3337. if (skge->wol)
  3338. skge_wol_init(skge);
  3339. wol |= skge->wol;
  3340. }
  3341. skge_write32(hw, B0_IMSK, 0);
  3342. pci_prepare_to_sleep(pdev);
  3343. return 0;
  3344. }
  3345. static int skge_resume(struct pci_dev *pdev)
  3346. {
  3347. struct skge_hw *hw = pci_get_drvdata(pdev);
  3348. int i, err;
  3349. if (!hw)
  3350. return 0;
  3351. err = pci_back_from_sleep(pdev);
  3352. if (err)
  3353. goto out;
  3354. err = pci_restore_state(pdev);
  3355. if (err)
  3356. goto out;
  3357. err = skge_reset(hw);
  3358. if (err)
  3359. goto out;
  3360. for (i = 0; i < hw->ports; i++) {
  3361. struct net_device *dev = hw->dev[i];
  3362. if (netif_running(dev)) {
  3363. err = skge_up(dev);
  3364. if (err) {
  3365. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3366. dev->name, err);
  3367. dev_close(dev);
  3368. goto out;
  3369. }
  3370. }
  3371. }
  3372. out:
  3373. return err;
  3374. }
  3375. #endif
  3376. static void skge_shutdown(struct pci_dev *pdev)
  3377. {
  3378. struct skge_hw *hw = pci_get_drvdata(pdev);
  3379. int i, wol = 0;
  3380. if (!hw)
  3381. return;
  3382. for (i = 0; i < hw->ports; i++) {
  3383. struct net_device *dev = hw->dev[i];
  3384. struct skge_port *skge = netdev_priv(dev);
  3385. if (skge->wol)
  3386. skge_wol_init(skge);
  3387. wol |= skge->wol;
  3388. }
  3389. if (pci_enable_wake(pdev, PCI_D3cold, wol))
  3390. pci_enable_wake(pdev, PCI_D3hot, wol);
  3391. pci_disable_device(pdev);
  3392. pci_set_power_state(pdev, PCI_D3hot);
  3393. }
  3394. static struct pci_driver skge_driver = {
  3395. .name = DRV_NAME,
  3396. .id_table = skge_id_table,
  3397. .probe = skge_probe,
  3398. .remove = __devexit_p(skge_remove),
  3399. #ifdef CONFIG_PM
  3400. .suspend = skge_suspend,
  3401. .resume = skge_resume,
  3402. #endif
  3403. .shutdown = skge_shutdown,
  3404. };
  3405. static int __init skge_init_module(void)
  3406. {
  3407. skge_debug_init();
  3408. return pci_register_driver(&skge_driver);
  3409. }
  3410. static void __exit skge_cleanup_module(void)
  3411. {
  3412. pci_unregister_driver(&skge_driver);
  3413. skge_debug_cleanup();
  3414. }
  3415. module_init(skge_init_module);
  3416. module_exit(skge_cleanup_module);