broadcom.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #include <linux/brcmphy.h>
  19. #define PHY_ID_BCM50610 0x0143bd60
  20. #define PHY_ID_BCM50610M 0x0143bd70
  21. #define PHY_ID_BCM57780 0x03625d90
  22. #define BRCM_PHY_MODEL(phydev) \
  23. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  24. #define BRCM_PHY_REV(phydev) \
  25. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  26. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  27. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  28. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  29. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  30. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  31. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  32. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  33. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  34. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  35. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  36. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  37. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  38. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  39. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  40. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  41. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  42. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  43. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  44. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  45. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  46. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  47. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  48. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  49. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  50. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  51. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  52. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  53. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  54. #define MII_BCM54XX_SHD_WRITE 0x8000
  55. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  56. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  57. /*
  58. * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
  59. */
  60. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  61. #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
  62. #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
  63. #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
  64. #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
  65. #define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
  66. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
  67. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  68. /*
  69. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  70. * BCM5482, and possibly some others.
  71. */
  72. #define BCM_LED_SRC_LINKSPD1 0x0
  73. #define BCM_LED_SRC_LINKSPD2 0x1
  74. #define BCM_LED_SRC_XMITLED 0x2
  75. #define BCM_LED_SRC_ACTIVITYLED 0x3
  76. #define BCM_LED_SRC_FDXLED 0x4
  77. #define BCM_LED_SRC_SLAVE 0x5
  78. #define BCM_LED_SRC_INTR 0x6
  79. #define BCM_LED_SRC_QUALITY 0x7
  80. #define BCM_LED_SRC_RCVLED 0x8
  81. #define BCM_LED_SRC_MULTICOLOR1 0xa
  82. #define BCM_LED_SRC_OPENSHORT 0xb
  83. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  84. #define BCM_LED_SRC_ON 0xf /* Tied low */
  85. /*
  86. * BCM5482: Shadow registers
  87. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  88. * register to access.
  89. */
  90. /* 00101: Spare Control Register 3 */
  91. #define BCM54XX_SHD_SCR3 0x05
  92. #define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
  93. #define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002
  94. #define BCM54XX_SHD_SCR3_TRDDAPD 0x0004
  95. /* 01010: Auto Power-Down */
  96. #define BCM54XX_SHD_APD 0x0a
  97. #define BCM54XX_SHD_APD_EN 0x0020
  98. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  99. /* LED3 / ~LINKSPD[2] selector */
  100. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  101. /* LED1 / ~LINKSPD[1] selector */
  102. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  103. #define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
  104. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  105. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  106. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  107. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  108. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  109. /*
  110. * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
  111. */
  112. #define MII_BCM54XX_EXP_AADJ1CH0 0x001f
  113. #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
  114. #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
  115. #define MII_BCM54XX_EXP_AADJ1CH3 0x601f
  116. #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
  117. #define MII_BCM54XX_EXP_EXP08 0x0F08
  118. #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
  119. #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
  120. #define MII_BCM54XX_EXP_EXP75 0x0f75
  121. #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
  122. #define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
  123. #define MII_BCM54XX_EXP_EXP96 0x0f96
  124. #define MII_BCM54XX_EXP_EXP96_MYST 0x0010
  125. #define MII_BCM54XX_EXP_EXP97 0x0f97
  126. #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
  127. /*
  128. * BCM5482: Secondary SerDes registers
  129. */
  130. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  131. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  132. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  133. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  134. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  135. /*****************************************************************************/
  136. /* Fast Ethernet Transceiver definitions. */
  137. /*****************************************************************************/
  138. #define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
  139. #define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
  140. #define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
  141. #define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
  142. #define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
  143. #define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
  144. #define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
  145. #define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
  146. /*** Shadow register definitions ***/
  147. #define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
  148. #define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
  149. #define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
  150. #define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
  151. #define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
  152. #define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
  153. #define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
  154. MODULE_DESCRIPTION("Broadcom PHY driver");
  155. MODULE_AUTHOR("Maciej W. Rozycki");
  156. MODULE_LICENSE("GPL");
  157. /*
  158. * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
  159. * 0x1c shadow registers.
  160. */
  161. static int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
  162. {
  163. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  164. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  165. }
  166. static int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow, u16 val)
  167. {
  168. return phy_write(phydev, MII_BCM54XX_SHD,
  169. MII_BCM54XX_SHD_WRITE |
  170. MII_BCM54XX_SHD_VAL(shadow) |
  171. MII_BCM54XX_SHD_DATA(val));
  172. }
  173. /* Indirect register access functions for the Expansion Registers */
  174. static int bcm54xx_exp_read(struct phy_device *phydev, u16 regnum)
  175. {
  176. int val;
  177. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  178. if (val < 0)
  179. return val;
  180. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  181. /* Restore default value. It's O.K. if this write fails. */
  182. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  183. return val;
  184. }
  185. static int bcm54xx_exp_write(struct phy_device *phydev, u16 regnum, u16 val)
  186. {
  187. int ret;
  188. ret = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  189. if (ret < 0)
  190. return ret;
  191. ret = phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  192. /* Restore default value. It's O.K. if this write fails. */
  193. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  194. return ret;
  195. }
  196. static int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  197. {
  198. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  199. }
  200. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  201. static int bcm50610_a0_workaround(struct phy_device *phydev)
  202. {
  203. int err;
  204. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  205. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  206. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  207. if (err < 0)
  208. return err;
  209. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  210. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  211. if (err < 0)
  212. return err;
  213. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75,
  214. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  215. if (err < 0)
  216. return err;
  217. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP96,
  218. MII_BCM54XX_EXP_EXP96_MYST);
  219. if (err < 0)
  220. return err;
  221. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP97,
  222. MII_BCM54XX_EXP_EXP97_MYST);
  223. return err;
  224. }
  225. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  226. {
  227. int err, err2;
  228. /* Enable the SMDSP clock */
  229. err = bcm54xx_auxctl_write(phydev,
  230. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  231. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  232. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  233. if (err < 0)
  234. return err;
  235. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  236. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  237. /* Clear bit 9 to fix a phy interop issue. */
  238. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP08,
  239. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  240. if (err < 0)
  241. goto error;
  242. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  243. err = bcm50610_a0_workaround(phydev);
  244. if (err < 0)
  245. goto error;
  246. }
  247. }
  248. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  249. int val;
  250. val = bcm54xx_exp_read(phydev, MII_BCM54XX_EXP_EXP75);
  251. if (val < 0)
  252. goto error;
  253. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  254. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75, val);
  255. }
  256. error:
  257. /* Disable the SMDSP clock */
  258. err2 = bcm54xx_auxctl_write(phydev,
  259. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  260. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  261. /* Return the first error reported. */
  262. return err ? err : err2;
  263. }
  264. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  265. {
  266. u32 val, orig;
  267. bool clk125en = true;
  268. /* Abort if we are using an untested phy. */
  269. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 ||
  270. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 ||
  271. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  272. return;
  273. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
  274. if (val < 0)
  275. return;
  276. orig = val;
  277. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  278. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  279. BRCM_PHY_REV(phydev) >= 0x3) {
  280. /*
  281. * Here, bit 0 _disables_ CLK125 when set.
  282. * This bit is set by default.
  283. */
  284. clk125en = false;
  285. } else {
  286. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  287. /* Here, bit 0 _enables_ CLK125 when set */
  288. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  289. clk125en = false;
  290. }
  291. }
  292. if (clk125en == false ||
  293. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  294. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  295. else
  296. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  297. if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
  298. val |= BCM54XX_SHD_SCR3_TRDDAPD;
  299. if (orig != val)
  300. bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
  301. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
  302. if (val < 0)
  303. return;
  304. orig = val;
  305. if (clk125en == false ||
  306. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  307. val |= BCM54XX_SHD_APD_EN;
  308. else
  309. val &= ~BCM54XX_SHD_APD_EN;
  310. if (orig != val)
  311. bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
  312. }
  313. static int bcm54xx_config_init(struct phy_device *phydev)
  314. {
  315. int reg, err;
  316. reg = phy_read(phydev, MII_BCM54XX_ECR);
  317. if (reg < 0)
  318. return reg;
  319. /* Mask interrupts globally. */
  320. reg |= MII_BCM54XX_ECR_IM;
  321. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  322. if (err < 0)
  323. return err;
  324. /* Unmask events we are interested in. */
  325. reg = ~(MII_BCM54XX_INT_DUPLEX |
  326. MII_BCM54XX_INT_SPEED |
  327. MII_BCM54XX_INT_LINK);
  328. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  329. if (err < 0)
  330. return err;
  331. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  332. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  333. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  334. bcm54xx_shadow_write(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  335. if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
  336. (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
  337. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  338. bcm54xx_adjust_rxrefclk(phydev);
  339. bcm54xx_phydsp_config(phydev);
  340. return 0;
  341. }
  342. static int bcm5482_config_init(struct phy_device *phydev)
  343. {
  344. int err, reg;
  345. err = bcm54xx_config_init(phydev);
  346. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  347. /*
  348. * Enable secondary SerDes and its use as an LED source
  349. */
  350. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_SSD);
  351. bcm54xx_shadow_write(phydev, BCM5482_SHD_SSD,
  352. reg |
  353. BCM5482_SHD_SSD_LEDM |
  354. BCM5482_SHD_SSD_EN);
  355. /*
  356. * Enable SGMII slave mode and auto-detection
  357. */
  358. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  359. err = bcm54xx_exp_read(phydev, reg);
  360. if (err < 0)
  361. return err;
  362. err = bcm54xx_exp_write(phydev, reg, err |
  363. BCM5482_SSD_SGMII_SLAVE_EN |
  364. BCM5482_SSD_SGMII_SLAVE_AD);
  365. if (err < 0)
  366. return err;
  367. /*
  368. * Disable secondary SerDes powerdown
  369. */
  370. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  371. err = bcm54xx_exp_read(phydev, reg);
  372. if (err < 0)
  373. return err;
  374. err = bcm54xx_exp_write(phydev, reg,
  375. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  376. if (err < 0)
  377. return err;
  378. /*
  379. * Select 1000BASE-X register set (primary SerDes)
  380. */
  381. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_MODE);
  382. bcm54xx_shadow_write(phydev, BCM5482_SHD_MODE,
  383. reg | BCM5482_SHD_MODE_1000BX);
  384. /*
  385. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  386. * (Use LED1 as secondary SerDes ACTIVITY LED)
  387. */
  388. bcm54xx_shadow_write(phydev, BCM5482_SHD_LEDS1,
  389. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  390. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  391. /*
  392. * Auto-negotiation doesn't seem to work quite right
  393. * in this mode, so we disable it and force it to the
  394. * right speed/duplex setting. Only 'link status'
  395. * is important.
  396. */
  397. phydev->autoneg = AUTONEG_DISABLE;
  398. phydev->speed = SPEED_1000;
  399. phydev->duplex = DUPLEX_FULL;
  400. }
  401. return err;
  402. }
  403. static int bcm5482_read_status(struct phy_device *phydev)
  404. {
  405. int err;
  406. err = genphy_read_status(phydev);
  407. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  408. /*
  409. * Only link status matters for 1000Base-X mode, so force
  410. * 1000 Mbit/s full-duplex status
  411. */
  412. if (phydev->link) {
  413. phydev->speed = SPEED_1000;
  414. phydev->duplex = DUPLEX_FULL;
  415. }
  416. }
  417. return err;
  418. }
  419. static int bcm54xx_ack_interrupt(struct phy_device *phydev)
  420. {
  421. int reg;
  422. /* Clear pending interrupts. */
  423. reg = phy_read(phydev, MII_BCM54XX_ISR);
  424. if (reg < 0)
  425. return reg;
  426. return 0;
  427. }
  428. static int bcm54xx_config_intr(struct phy_device *phydev)
  429. {
  430. int reg, err;
  431. reg = phy_read(phydev, MII_BCM54XX_ECR);
  432. if (reg < 0)
  433. return reg;
  434. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  435. reg &= ~MII_BCM54XX_ECR_IM;
  436. else
  437. reg |= MII_BCM54XX_ECR_IM;
  438. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  439. return err;
  440. }
  441. static int bcm5481_config_aneg(struct phy_device *phydev)
  442. {
  443. int ret;
  444. /* Aneg firsly. */
  445. ret = genphy_config_aneg(phydev);
  446. /* Then we can set up the delay. */
  447. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  448. u16 reg;
  449. /*
  450. * There is no BCM5481 specification available, so down
  451. * here is everything we know about "register 0x18". This
  452. * at least helps BCM5481 to successfuly receive packets
  453. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  454. * says: "This sets delay between the RXD and RXC signals
  455. * instead of using trace lengths to achieve timing".
  456. */
  457. /* Set RDX clk delay. */
  458. reg = 0x7 | (0x7 << 12);
  459. phy_write(phydev, 0x18, reg);
  460. reg = phy_read(phydev, 0x18);
  461. /* Set RDX-RXC skew. */
  462. reg |= (1 << 8);
  463. /* Write bits 14:0. */
  464. reg |= (1 << 15);
  465. phy_write(phydev, 0x18, reg);
  466. }
  467. return ret;
  468. }
  469. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  470. {
  471. int val;
  472. val = phy_read(phydev, reg);
  473. if (val < 0)
  474. return val;
  475. return phy_write(phydev, reg, val | set);
  476. }
  477. static int brcm_fet_config_init(struct phy_device *phydev)
  478. {
  479. int reg, err, err2, brcmtest;
  480. /* Reset the PHY to bring it to a known state. */
  481. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  482. if (err < 0)
  483. return err;
  484. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  485. if (reg < 0)
  486. return reg;
  487. /* Unmask events we are interested in and mask interrupts globally. */
  488. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  489. MII_BRCM_FET_IR_SPEED_EN |
  490. MII_BRCM_FET_IR_LINK_EN |
  491. MII_BRCM_FET_IR_ENABLE |
  492. MII_BRCM_FET_IR_MASK;
  493. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  494. if (err < 0)
  495. return err;
  496. /* Enable shadow register access */
  497. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  498. if (brcmtest < 0)
  499. return brcmtest;
  500. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  501. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  502. if (err < 0)
  503. return err;
  504. /* Set the LED mode */
  505. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  506. if (reg < 0) {
  507. err = reg;
  508. goto done;
  509. }
  510. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  511. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  512. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  513. if (err < 0)
  514. goto done;
  515. /* Enable auto MDIX */
  516. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  517. MII_BRCM_FET_SHDW_MC_FAME);
  518. if (err < 0)
  519. goto done;
  520. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  521. /* Enable auto power down */
  522. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  523. MII_BRCM_FET_SHDW_AS2_APDE);
  524. }
  525. done:
  526. /* Disable shadow register access */
  527. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  528. if (!err)
  529. err = err2;
  530. return err;
  531. }
  532. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  533. {
  534. int reg;
  535. /* Clear pending interrupts. */
  536. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  537. if (reg < 0)
  538. return reg;
  539. return 0;
  540. }
  541. static int brcm_fet_config_intr(struct phy_device *phydev)
  542. {
  543. int reg, err;
  544. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  545. if (reg < 0)
  546. return reg;
  547. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  548. reg &= ~MII_BRCM_FET_IR_MASK;
  549. else
  550. reg |= MII_BRCM_FET_IR_MASK;
  551. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  552. return err;
  553. }
  554. static struct phy_driver bcm5411_driver = {
  555. .phy_id = 0x00206070,
  556. .phy_id_mask = 0xfffffff0,
  557. .name = "Broadcom BCM5411",
  558. .features = PHY_GBIT_FEATURES |
  559. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  560. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  561. .config_init = bcm54xx_config_init,
  562. .config_aneg = genphy_config_aneg,
  563. .read_status = genphy_read_status,
  564. .ack_interrupt = bcm54xx_ack_interrupt,
  565. .config_intr = bcm54xx_config_intr,
  566. .driver = { .owner = THIS_MODULE },
  567. };
  568. static struct phy_driver bcm5421_driver = {
  569. .phy_id = 0x002060e0,
  570. .phy_id_mask = 0xfffffff0,
  571. .name = "Broadcom BCM5421",
  572. .features = PHY_GBIT_FEATURES |
  573. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  574. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  575. .config_init = bcm54xx_config_init,
  576. .config_aneg = genphy_config_aneg,
  577. .read_status = genphy_read_status,
  578. .ack_interrupt = bcm54xx_ack_interrupt,
  579. .config_intr = bcm54xx_config_intr,
  580. .driver = { .owner = THIS_MODULE },
  581. };
  582. static struct phy_driver bcm5461_driver = {
  583. .phy_id = 0x002060c0,
  584. .phy_id_mask = 0xfffffff0,
  585. .name = "Broadcom BCM5461",
  586. .features = PHY_GBIT_FEATURES |
  587. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  588. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  589. .config_init = bcm54xx_config_init,
  590. .config_aneg = genphy_config_aneg,
  591. .read_status = genphy_read_status,
  592. .ack_interrupt = bcm54xx_ack_interrupt,
  593. .config_intr = bcm54xx_config_intr,
  594. .driver = { .owner = THIS_MODULE },
  595. };
  596. static struct phy_driver bcm5464_driver = {
  597. .phy_id = 0x002060b0,
  598. .phy_id_mask = 0xfffffff0,
  599. .name = "Broadcom BCM5464",
  600. .features = PHY_GBIT_FEATURES |
  601. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  602. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  603. .config_init = bcm54xx_config_init,
  604. .config_aneg = genphy_config_aneg,
  605. .read_status = genphy_read_status,
  606. .ack_interrupt = bcm54xx_ack_interrupt,
  607. .config_intr = bcm54xx_config_intr,
  608. .driver = { .owner = THIS_MODULE },
  609. };
  610. static struct phy_driver bcm5481_driver = {
  611. .phy_id = 0x0143bca0,
  612. .phy_id_mask = 0xfffffff0,
  613. .name = "Broadcom BCM5481",
  614. .features = PHY_GBIT_FEATURES |
  615. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  616. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  617. .config_init = bcm54xx_config_init,
  618. .config_aneg = bcm5481_config_aneg,
  619. .read_status = genphy_read_status,
  620. .ack_interrupt = bcm54xx_ack_interrupt,
  621. .config_intr = bcm54xx_config_intr,
  622. .driver = { .owner = THIS_MODULE },
  623. };
  624. static struct phy_driver bcm5482_driver = {
  625. .phy_id = 0x0143bcb0,
  626. .phy_id_mask = 0xfffffff0,
  627. .name = "Broadcom BCM5482",
  628. .features = PHY_GBIT_FEATURES |
  629. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  630. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  631. .config_init = bcm5482_config_init,
  632. .config_aneg = genphy_config_aneg,
  633. .read_status = bcm5482_read_status,
  634. .ack_interrupt = bcm54xx_ack_interrupt,
  635. .config_intr = bcm54xx_config_intr,
  636. .driver = { .owner = THIS_MODULE },
  637. };
  638. static struct phy_driver bcm50610_driver = {
  639. .phy_id = PHY_ID_BCM50610,
  640. .phy_id_mask = 0xfffffff0,
  641. .name = "Broadcom BCM50610",
  642. .features = PHY_GBIT_FEATURES |
  643. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  644. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  645. .config_init = bcm54xx_config_init,
  646. .config_aneg = genphy_config_aneg,
  647. .read_status = genphy_read_status,
  648. .ack_interrupt = bcm54xx_ack_interrupt,
  649. .config_intr = bcm54xx_config_intr,
  650. .driver = { .owner = THIS_MODULE },
  651. };
  652. static struct phy_driver bcm50610m_driver = {
  653. .phy_id = PHY_ID_BCM50610M,
  654. .phy_id_mask = 0xfffffff0,
  655. .name = "Broadcom BCM50610M",
  656. .features = PHY_GBIT_FEATURES |
  657. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  658. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  659. .config_init = bcm54xx_config_init,
  660. .config_aneg = genphy_config_aneg,
  661. .read_status = genphy_read_status,
  662. .ack_interrupt = bcm54xx_ack_interrupt,
  663. .config_intr = bcm54xx_config_intr,
  664. .driver = { .owner = THIS_MODULE },
  665. };
  666. static struct phy_driver bcm57780_driver = {
  667. .phy_id = PHY_ID_BCM57780,
  668. .phy_id_mask = 0xfffffff0,
  669. .name = "Broadcom BCM57780",
  670. .features = PHY_GBIT_FEATURES |
  671. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  672. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  673. .config_init = bcm54xx_config_init,
  674. .config_aneg = genphy_config_aneg,
  675. .read_status = genphy_read_status,
  676. .ack_interrupt = bcm54xx_ack_interrupt,
  677. .config_intr = bcm54xx_config_intr,
  678. .driver = { .owner = THIS_MODULE },
  679. };
  680. static struct phy_driver bcmac131_driver = {
  681. .phy_id = 0x0143bc70,
  682. .phy_id_mask = 0xfffffff0,
  683. .name = "Broadcom BCMAC131",
  684. .features = PHY_BASIC_FEATURES |
  685. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  686. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  687. .config_init = brcm_fet_config_init,
  688. .config_aneg = genphy_config_aneg,
  689. .read_status = genphy_read_status,
  690. .ack_interrupt = brcm_fet_ack_interrupt,
  691. .config_intr = brcm_fet_config_intr,
  692. .driver = { .owner = THIS_MODULE },
  693. };
  694. static int __init broadcom_init(void)
  695. {
  696. int ret;
  697. ret = phy_driver_register(&bcm5411_driver);
  698. if (ret)
  699. goto out_5411;
  700. ret = phy_driver_register(&bcm5421_driver);
  701. if (ret)
  702. goto out_5421;
  703. ret = phy_driver_register(&bcm5461_driver);
  704. if (ret)
  705. goto out_5461;
  706. ret = phy_driver_register(&bcm5464_driver);
  707. if (ret)
  708. goto out_5464;
  709. ret = phy_driver_register(&bcm5481_driver);
  710. if (ret)
  711. goto out_5481;
  712. ret = phy_driver_register(&bcm5482_driver);
  713. if (ret)
  714. goto out_5482;
  715. ret = phy_driver_register(&bcm50610_driver);
  716. if (ret)
  717. goto out_50610;
  718. ret = phy_driver_register(&bcm50610m_driver);
  719. if (ret)
  720. goto out_50610m;
  721. ret = phy_driver_register(&bcm57780_driver);
  722. if (ret)
  723. goto out_57780;
  724. ret = phy_driver_register(&bcmac131_driver);
  725. if (ret)
  726. goto out_ac131;
  727. return ret;
  728. out_ac131:
  729. phy_driver_unregister(&bcm57780_driver);
  730. out_57780:
  731. phy_driver_unregister(&bcm50610m_driver);
  732. out_50610m:
  733. phy_driver_unregister(&bcm50610_driver);
  734. out_50610:
  735. phy_driver_unregister(&bcm5482_driver);
  736. out_5482:
  737. phy_driver_unregister(&bcm5481_driver);
  738. out_5481:
  739. phy_driver_unregister(&bcm5464_driver);
  740. out_5464:
  741. phy_driver_unregister(&bcm5461_driver);
  742. out_5461:
  743. phy_driver_unregister(&bcm5421_driver);
  744. out_5421:
  745. phy_driver_unregister(&bcm5411_driver);
  746. out_5411:
  747. return ret;
  748. }
  749. static void __exit broadcom_exit(void)
  750. {
  751. phy_driver_unregister(&bcmac131_driver);
  752. phy_driver_unregister(&bcm57780_driver);
  753. phy_driver_unregister(&bcm50610m_driver);
  754. phy_driver_unregister(&bcm50610_driver);
  755. phy_driver_unregister(&bcm5482_driver);
  756. phy_driver_unregister(&bcm5481_driver);
  757. phy_driver_unregister(&bcm5464_driver);
  758. phy_driver_unregister(&bcm5461_driver);
  759. phy_driver_unregister(&bcm5421_driver);
  760. phy_driver_unregister(&bcm5411_driver);
  761. }
  762. module_init(broadcom_init);
  763. module_exit(broadcom_exit);