netxen_nic_hw.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.
  23. *
  24. */
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  32. #define MS_WIN(addr) (addr & 0x0ffc0000)
  33. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  34. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  35. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  36. #define CRB_WINDOW_2M (0x130060)
  37. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  38. #define CRB_INDIRECT_2M (0x1e0000UL)
  39. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  40. void __iomem *addr, u32 data);
  41. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  42. void __iomem *addr);
  43. #ifndef readq
  44. static inline u64 readq(void __iomem *addr)
  45. {
  46. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  47. }
  48. #endif
  49. #ifndef writeq
  50. static inline void writeq(u64 val, void __iomem *addr)
  51. {
  52. writel(((u32) (val)), (addr));
  53. writel(((u32) (val >> 32)), (addr + 4));
  54. }
  55. #endif
  56. #define ADDR_IN_RANGE(addr, low, high) \
  57. (((addr) < (high)) && ((addr) >= (low)))
  58. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  59. ((adapter)->ahw.pci_base0 + (off))
  60. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  61. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  62. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  63. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  64. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  65. unsigned long off)
  66. {
  67. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  68. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  69. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  70. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  71. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  72. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  73. return NULL;
  74. }
  75. static crb_128M_2M_block_map_t
  76. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  77. {{{0, 0, 0, 0} } }, /* 0: PCI */
  78. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  79. {1, 0x0110000, 0x0120000, 0x130000},
  80. {1, 0x0120000, 0x0122000, 0x124000},
  81. {1, 0x0130000, 0x0132000, 0x126000},
  82. {1, 0x0140000, 0x0142000, 0x128000},
  83. {1, 0x0150000, 0x0152000, 0x12a000},
  84. {1, 0x0160000, 0x0170000, 0x110000},
  85. {1, 0x0170000, 0x0172000, 0x12e000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {1, 0x01e0000, 0x01e0800, 0x122000},
  93. {0, 0x0000000, 0x0000000, 0x000000} } },
  94. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  95. {{{0, 0, 0, 0} } }, /* 3: */
  96. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  97. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  98. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  99. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  100. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  116. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  132. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  148. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  164. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  165. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  166. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  167. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  168. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  169. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  170. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  171. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  172. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  173. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  174. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  175. {{{0, 0, 0, 0} } }, /* 23: */
  176. {{{0, 0, 0, 0} } }, /* 24: */
  177. {{{0, 0, 0, 0} } }, /* 25: */
  178. {{{0, 0, 0, 0} } }, /* 26: */
  179. {{{0, 0, 0, 0} } }, /* 27: */
  180. {{{0, 0, 0, 0} } }, /* 28: */
  181. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  182. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  183. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  184. {{{0} } }, /* 32: PCI */
  185. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  186. {1, 0x2110000, 0x2120000, 0x130000},
  187. {1, 0x2120000, 0x2122000, 0x124000},
  188. {1, 0x2130000, 0x2132000, 0x126000},
  189. {1, 0x2140000, 0x2142000, 0x128000},
  190. {1, 0x2150000, 0x2152000, 0x12a000},
  191. {1, 0x2160000, 0x2170000, 0x110000},
  192. {1, 0x2170000, 0x2172000, 0x12e000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000} } },
  201. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  202. {{{0} } }, /* 35: */
  203. {{{0} } }, /* 36: */
  204. {{{0} } }, /* 37: */
  205. {{{0} } }, /* 38: */
  206. {{{0} } }, /* 39: */
  207. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  208. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  209. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  210. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  211. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  212. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  213. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  214. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  215. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  216. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  217. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  218. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  219. {{{0} } }, /* 52: */
  220. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  221. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  222. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  223. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  224. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  225. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  226. {{{0} } }, /* 59: I2C0 */
  227. {{{0} } }, /* 60: I2C1 */
  228. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  229. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  230. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  231. };
  232. /*
  233. * top 12 bits of crb internal address (hub, agent)
  234. */
  235. static unsigned crb_hub_agt[64] =
  236. {
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  267. 0,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  272. 0,
  273. 0,
  274. 0,
  275. 0,
  276. 0,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  289. 0,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  294. 0,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  296. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  298. 0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  300. 0,
  301. };
  302. /* PCI Windowing for DDR regions. */
  303. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  304. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  305. int
  306. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  307. {
  308. int done = 0, timeout = 0;
  309. while (!done) {
  310. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  311. if (done == 1)
  312. break;
  313. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  314. return -EIO;
  315. msleep(1);
  316. }
  317. if (id_reg)
  318. NXWR32(adapter, id_reg, adapter->portnum);
  319. return 0;
  320. }
  321. void
  322. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  323. {
  324. int val;
  325. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  326. }
  327. int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  328. {
  329. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  330. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  331. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  332. }
  333. return 0;
  334. }
  335. /* Disable an XG interface */
  336. int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  337. {
  338. __u32 mac_cfg;
  339. u32 port = adapter->physical_port;
  340. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  341. return 0;
  342. if (port > NETXEN_NIU_MAX_XG_PORTS)
  343. return -EINVAL;
  344. mac_cfg = 0;
  345. if (NXWR32(adapter,
  346. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  347. return -EIO;
  348. return 0;
  349. }
  350. #define NETXEN_UNICAST_ADDR(port, index) \
  351. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  352. #define NETXEN_MCAST_ADDR(port, index) \
  353. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  354. #define MAC_HI(addr) \
  355. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  356. #define MAC_LO(addr) \
  357. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  358. int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  359. {
  360. __u32 reg;
  361. u32 port = adapter->physical_port;
  362. if (port > NETXEN_NIU_MAX_XG_PORTS)
  363. return -EINVAL;
  364. reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  365. if (mode == NETXEN_NIU_PROMISC_MODE)
  366. reg = (reg | 0x2000UL);
  367. else
  368. reg = (reg & ~0x2000UL);
  369. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  370. reg = (reg | 0x1000UL);
  371. else
  372. reg = (reg & ~0x1000UL);
  373. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  374. return 0;
  375. }
  376. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  377. {
  378. u32 mac_hi, mac_lo;
  379. u32 reg_hi, reg_lo;
  380. u8 phy = adapter->physical_port;
  381. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  382. return -EINVAL;
  383. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  384. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  385. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  386. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  387. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  388. /* write twice to flush */
  389. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  390. return -EIO;
  391. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  392. return -EIO;
  393. return 0;
  394. }
  395. static int
  396. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  397. {
  398. u32 val = 0;
  399. u16 port = adapter->physical_port;
  400. u8 *addr = adapter->netdev->dev_addr;
  401. if (adapter->mc_enabled)
  402. return 0;
  403. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  404. val |= (1UL << (28+port));
  405. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  406. /* add broadcast addr to filter */
  407. val = 0xffffff;
  408. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  409. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  410. /* add station addr to filter */
  411. val = MAC_HI(addr);
  412. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  413. val = MAC_LO(addr);
  414. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  415. adapter->mc_enabled = 1;
  416. return 0;
  417. }
  418. static int
  419. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  420. {
  421. u32 val = 0;
  422. u16 port = adapter->physical_port;
  423. u8 *addr = adapter->netdev->dev_addr;
  424. if (!adapter->mc_enabled)
  425. return 0;
  426. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  427. val &= ~(1UL << (28+port));
  428. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  429. val = MAC_HI(addr);
  430. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  431. val = MAC_LO(addr);
  432. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  433. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  434. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  435. adapter->mc_enabled = 0;
  436. return 0;
  437. }
  438. static int
  439. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  440. int index, u8 *addr)
  441. {
  442. u32 hi = 0, lo = 0;
  443. u16 port = adapter->physical_port;
  444. lo = MAC_LO(addr);
  445. hi = MAC_HI(addr);
  446. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  447. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  448. return 0;
  449. }
  450. void netxen_p2_nic_set_multi(struct net_device *netdev)
  451. {
  452. struct netxen_adapter *adapter = netdev_priv(netdev);
  453. struct dev_mc_list *mc_ptr;
  454. u8 null_addr[6];
  455. int index = 0;
  456. memset(null_addr, 0, 6);
  457. if (netdev->flags & IFF_PROMISC) {
  458. adapter->set_promisc(adapter,
  459. NETXEN_NIU_PROMISC_MODE);
  460. /* Full promiscuous mode */
  461. netxen_nic_disable_mcast_filter(adapter);
  462. return;
  463. }
  464. if (netdev->mc_count == 0) {
  465. adapter->set_promisc(adapter,
  466. NETXEN_NIU_NON_PROMISC_MODE);
  467. netxen_nic_disable_mcast_filter(adapter);
  468. return;
  469. }
  470. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  471. if (netdev->flags & IFF_ALLMULTI ||
  472. netdev->mc_count > adapter->max_mc_count) {
  473. netxen_nic_disable_mcast_filter(adapter);
  474. return;
  475. }
  476. netxen_nic_enable_mcast_filter(adapter);
  477. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  478. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  479. if (index != netdev->mc_count)
  480. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  481. netxen_nic_driver_name, netdev->name);
  482. /* Clear out remaining addresses */
  483. for (; index < adapter->max_mc_count; index++)
  484. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  485. }
  486. static int
  487. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  488. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  489. {
  490. u32 i, producer, consumer;
  491. struct netxen_cmd_buffer *pbuf;
  492. struct cmd_desc_type0 *cmd_desc;
  493. struct nx_host_tx_ring *tx_ring;
  494. i = 0;
  495. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  496. return -EIO;
  497. tx_ring = adapter->tx_ring;
  498. __netif_tx_lock_bh(tx_ring->txq);
  499. producer = tx_ring->producer;
  500. consumer = tx_ring->sw_consumer;
  501. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  502. netif_tx_stop_queue(tx_ring->txq);
  503. __netif_tx_unlock_bh(tx_ring->txq);
  504. return -EBUSY;
  505. }
  506. do {
  507. cmd_desc = &cmd_desc_arr[i];
  508. pbuf = &tx_ring->cmd_buf_arr[producer];
  509. pbuf->skb = NULL;
  510. pbuf->frag_count = 0;
  511. memcpy(&tx_ring->desc_head[producer],
  512. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  513. producer = get_next_index(producer, tx_ring->num_desc);
  514. i++;
  515. } while (i != nr_desc);
  516. tx_ring->producer = producer;
  517. netxen_nic_update_cmd_producer(adapter, tx_ring);
  518. __netif_tx_unlock_bh(tx_ring->txq);
  519. return 0;
  520. }
  521. static int
  522. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  523. {
  524. nx_nic_req_t req;
  525. nx_mac_req_t *mac_req;
  526. u64 word;
  527. memset(&req, 0, sizeof(nx_nic_req_t));
  528. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  529. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  530. req.req_hdr = cpu_to_le64(word);
  531. mac_req = (nx_mac_req_t *)&req.words[0];
  532. mac_req->op = op;
  533. memcpy(mac_req->mac_addr, addr, 6);
  534. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  535. }
  536. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  537. u8 *addr, struct list_head *del_list)
  538. {
  539. struct list_head *head;
  540. nx_mac_list_t *cur;
  541. /* look up if already exists */
  542. list_for_each(head, del_list) {
  543. cur = list_entry(head, nx_mac_list_t, list);
  544. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  545. list_move_tail(head, &adapter->mac_list);
  546. return 0;
  547. }
  548. }
  549. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  550. if (cur == NULL) {
  551. printk(KERN_ERR "%s: failed to add mac address filter\n",
  552. adapter->netdev->name);
  553. return -ENOMEM;
  554. }
  555. memcpy(cur->mac_addr, addr, ETH_ALEN);
  556. list_add_tail(&cur->list, &adapter->mac_list);
  557. return nx_p3_sre_macaddr_change(adapter,
  558. cur->mac_addr, NETXEN_MAC_ADD);
  559. }
  560. void netxen_p3_nic_set_multi(struct net_device *netdev)
  561. {
  562. struct netxen_adapter *adapter = netdev_priv(netdev);
  563. struct dev_mc_list *mc_ptr;
  564. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  565. u32 mode = VPORT_MISS_MODE_DROP;
  566. LIST_HEAD(del_list);
  567. struct list_head *head;
  568. nx_mac_list_t *cur;
  569. list_splice_tail_init(&adapter->mac_list, &del_list);
  570. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  571. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  572. if (netdev->flags & IFF_PROMISC) {
  573. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  574. goto send_fw_cmd;
  575. }
  576. if ((netdev->flags & IFF_ALLMULTI) ||
  577. (netdev->mc_count > adapter->max_mc_count)) {
  578. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  579. goto send_fw_cmd;
  580. }
  581. if (netdev->mc_count > 0) {
  582. for (mc_ptr = netdev->mc_list; mc_ptr;
  583. mc_ptr = mc_ptr->next) {
  584. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  585. }
  586. }
  587. send_fw_cmd:
  588. adapter->set_promisc(adapter, mode);
  589. head = &del_list;
  590. while (!list_empty(head)) {
  591. cur = list_entry(head->next, nx_mac_list_t, list);
  592. nx_p3_sre_macaddr_change(adapter,
  593. cur->mac_addr, NETXEN_MAC_DEL);
  594. list_del(&cur->list);
  595. kfree(cur);
  596. }
  597. }
  598. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  599. {
  600. nx_nic_req_t req;
  601. u64 word;
  602. memset(&req, 0, sizeof(nx_nic_req_t));
  603. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  604. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  605. ((u64)adapter->portnum << 16);
  606. req.req_hdr = cpu_to_le64(word);
  607. req.words[0] = cpu_to_le64(mode);
  608. return netxen_send_cmd_descs(adapter,
  609. (struct cmd_desc_type0 *)&req, 1);
  610. }
  611. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  612. {
  613. nx_mac_list_t *cur;
  614. struct list_head *head = &adapter->mac_list;
  615. while (!list_empty(head)) {
  616. cur = list_entry(head->next, nx_mac_list_t, list);
  617. nx_p3_sre_macaddr_change(adapter,
  618. cur->mac_addr, NETXEN_MAC_DEL);
  619. list_del(&cur->list);
  620. kfree(cur);
  621. }
  622. }
  623. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  624. {
  625. /* assuming caller has already copied new addr to netdev */
  626. netxen_p3_nic_set_multi(adapter->netdev);
  627. return 0;
  628. }
  629. #define NETXEN_CONFIG_INTR_COALESCE 3
  630. /*
  631. * Send the interrupt coalescing parameter set by ethtool to the card.
  632. */
  633. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  634. {
  635. nx_nic_req_t req;
  636. u64 word;
  637. int rv;
  638. memset(&req, 0, sizeof(nx_nic_req_t));
  639. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  640. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  641. req.req_hdr = cpu_to_le64(word);
  642. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  643. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  644. if (rv != 0) {
  645. printk(KERN_ERR "ERROR. Could not send "
  646. "interrupt coalescing parameters\n");
  647. }
  648. return rv;
  649. }
  650. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  651. {
  652. nx_nic_req_t req;
  653. u64 word;
  654. int rv = 0;
  655. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  656. return 0;
  657. memset(&req, 0, sizeof(nx_nic_req_t));
  658. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  659. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  660. req.req_hdr = cpu_to_le64(word);
  661. req.words[0] = cpu_to_le64(enable);
  662. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  663. if (rv != 0) {
  664. printk(KERN_ERR "ERROR. Could not send "
  665. "configure hw lro request\n");
  666. }
  667. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  668. return rv;
  669. }
  670. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  671. {
  672. nx_nic_req_t req;
  673. u64 word;
  674. int rv = 0;
  675. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  676. return rv;
  677. memset(&req, 0, sizeof(nx_nic_req_t));
  678. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  679. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  680. ((u64)adapter->portnum << 16);
  681. req.req_hdr = cpu_to_le64(word);
  682. req.words[0] = cpu_to_le64(enable);
  683. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  684. if (rv != 0) {
  685. printk(KERN_ERR "ERROR. Could not send "
  686. "configure bridge mode request\n");
  687. }
  688. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  689. return rv;
  690. }
  691. #define RSS_HASHTYPE_IP_TCP 0x3
  692. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  693. {
  694. nx_nic_req_t req;
  695. u64 word;
  696. int i, rv;
  697. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  698. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  699. 0x255b0ec26d5a56daULL };
  700. memset(&req, 0, sizeof(nx_nic_req_t));
  701. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  702. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  703. req.req_hdr = cpu_to_le64(word);
  704. /*
  705. * RSS request:
  706. * bits 3-0: hash_method
  707. * 5-4: hash_type_ipv4
  708. * 7-6: hash_type_ipv6
  709. * 8: enable
  710. * 9: use indirection table
  711. * 47-10: reserved
  712. * 63-48: indirection table mask
  713. */
  714. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  715. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  716. ((u64)(enable & 0x1) << 8) |
  717. ((0x7ULL) << 48);
  718. req.words[0] = cpu_to_le64(word);
  719. for (i = 0; i < 5; i++)
  720. req.words[i+1] = cpu_to_le64(key[i]);
  721. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  722. if (rv != 0) {
  723. printk(KERN_ERR "%s: could not configure RSS\n",
  724. adapter->netdev->name);
  725. }
  726. return rv;
  727. }
  728. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  729. {
  730. nx_nic_req_t req;
  731. u64 word;
  732. int rv;
  733. memset(&req, 0, sizeof(nx_nic_req_t));
  734. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  735. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  736. req.req_hdr = cpu_to_le64(word);
  737. req.words[0] = cpu_to_le64(cmd);
  738. req.words[1] = cpu_to_le64(ip);
  739. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  740. if (rv != 0) {
  741. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  742. adapter->netdev->name,
  743. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  744. }
  745. return rv;
  746. }
  747. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  748. {
  749. nx_nic_req_t req;
  750. u64 word;
  751. int rv;
  752. memset(&req, 0, sizeof(nx_nic_req_t));
  753. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  754. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  755. req.req_hdr = cpu_to_le64(word);
  756. req.words[0] = cpu_to_le64(enable | (enable << 8));
  757. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  758. if (rv != 0) {
  759. printk(KERN_ERR "%s: could not configure link notification\n",
  760. adapter->netdev->name);
  761. }
  762. return rv;
  763. }
  764. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  765. {
  766. nx_nic_req_t req;
  767. u64 word;
  768. int rv;
  769. memset(&req, 0, sizeof(nx_nic_req_t));
  770. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  771. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  772. ((u64)adapter->portnum << 16) |
  773. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  774. req.req_hdr = cpu_to_le64(word);
  775. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  776. if (rv != 0) {
  777. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  778. adapter->netdev->name);
  779. }
  780. return rv;
  781. }
  782. /*
  783. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  784. * @returns 0 on success, negative on failure
  785. */
  786. #define MTU_FUDGE_FACTOR 100
  787. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  788. {
  789. struct netxen_adapter *adapter = netdev_priv(netdev);
  790. int max_mtu;
  791. int rc = 0;
  792. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  793. max_mtu = P3_MAX_MTU;
  794. else
  795. max_mtu = P2_MAX_MTU;
  796. if (mtu > max_mtu) {
  797. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  798. netdev->name, max_mtu);
  799. return -EINVAL;
  800. }
  801. if (adapter->set_mtu)
  802. rc = adapter->set_mtu(adapter, mtu);
  803. if (!rc)
  804. netdev->mtu = mtu;
  805. return rc;
  806. }
  807. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  808. int size, __le32 * buf)
  809. {
  810. int i, v, addr;
  811. __le32 *ptr32;
  812. addr = base;
  813. ptr32 = buf;
  814. for (i = 0; i < size / sizeof(u32); i++) {
  815. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  816. return -1;
  817. *ptr32 = cpu_to_le32(v);
  818. ptr32++;
  819. addr += sizeof(u32);
  820. }
  821. if ((char *)buf + size > (char *)ptr32) {
  822. __le32 local;
  823. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  824. return -1;
  825. local = cpu_to_le32(v);
  826. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  827. }
  828. return 0;
  829. }
  830. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  831. {
  832. __le32 *pmac = (__le32 *) mac;
  833. u32 offset;
  834. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  835. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  836. return -1;
  837. if (*mac == cpu_to_le64(~0ULL)) {
  838. offset = NX_OLD_MAC_ADDR_OFFSET +
  839. (adapter->portnum * sizeof(u64));
  840. if (netxen_get_flash_block(adapter,
  841. offset, sizeof(u64), pmac) == -1)
  842. return -1;
  843. if (*mac == cpu_to_le64(~0ULL))
  844. return -1;
  845. }
  846. return 0;
  847. }
  848. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  849. {
  850. uint32_t crbaddr, mac_hi, mac_lo;
  851. int pci_func = adapter->ahw.pci_func;
  852. crbaddr = CRB_MAC_BLOCK_START +
  853. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  854. mac_lo = NXRD32(adapter, crbaddr);
  855. mac_hi = NXRD32(adapter, crbaddr+4);
  856. if (pci_func & 1)
  857. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  858. else
  859. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  860. return 0;
  861. }
  862. /*
  863. * Changes the CRB window to the specified window.
  864. */
  865. static void
  866. netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
  867. u32 window)
  868. {
  869. void __iomem *offset;
  870. int count = 10;
  871. u8 func = adapter->ahw.pci_func;
  872. if (adapter->ahw.crb_win == window)
  873. return;
  874. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  875. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  876. writel(window, offset);
  877. do {
  878. if (window == readl(offset))
  879. break;
  880. if (printk_ratelimit())
  881. dev_warn(&adapter->pdev->dev,
  882. "failed to set CRB window to %d\n",
  883. (window == NETXEN_WINDOW_ONE));
  884. udelay(1);
  885. } while (--count > 0);
  886. if (count > 0)
  887. adapter->ahw.crb_win = window;
  888. }
  889. /*
  890. * Returns < 0 if off is not valid,
  891. * 1 if window access is needed. 'off' is set to offset from
  892. * CRB space in 128M pci map
  893. * 0 if no window access is needed. 'off' is set to 2M addr
  894. * In: 'off' is offset from base in 128M pci map
  895. */
  896. static int
  897. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  898. ulong off, void __iomem **addr)
  899. {
  900. crb_128M_2M_sub_block_map_t *m;
  901. if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
  902. return -EINVAL;
  903. off -= NETXEN_PCI_CRBSPACE;
  904. /*
  905. * Try direct map
  906. */
  907. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  908. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  909. *addr = adapter->ahw.pci_base0 + m->start_2M +
  910. (off - m->start_128M);
  911. return 0;
  912. }
  913. /*
  914. * Not in direct map, use crb window
  915. */
  916. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
  917. (off & MASK(16));
  918. return 1;
  919. }
  920. /*
  921. * In: 'off' is offset from CRB space in 128M pci map
  922. * Out: 'off' is 2M pci map addr
  923. * side effect: lock crb window
  924. */
  925. static void
  926. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
  927. {
  928. u32 window;
  929. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  930. off -= NETXEN_PCI_CRBSPACE;
  931. window = CRB_HI(off);
  932. if (adapter->ahw.crb_win == window)
  933. return;
  934. writel(window, addr);
  935. if (readl(addr) != window) {
  936. if (printk_ratelimit())
  937. dev_warn(&adapter->pdev->dev,
  938. "failed to set CRB window to %d off 0x%lx\n",
  939. window, off);
  940. }
  941. adapter->ahw.crb_win = window;
  942. }
  943. static int
  944. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  945. {
  946. unsigned long flags;
  947. void __iomem *addr;
  948. if (ADDR_IN_WINDOW1(off))
  949. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  950. else
  951. addr = pci_base_offset(adapter, off);
  952. BUG_ON(!addr);
  953. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  954. netxen_nic_io_write_128M(adapter, addr, data);
  955. } else { /* Window 0 */
  956. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  957. addr = pci_base_offset(adapter, off);
  958. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  959. writel(data, addr);
  960. netxen_nic_pci_set_crbwindow_128M(adapter,
  961. NETXEN_WINDOW_ONE);
  962. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  963. }
  964. return 0;
  965. }
  966. static u32
  967. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  968. {
  969. unsigned long flags;
  970. void __iomem *addr;
  971. u32 data;
  972. if (ADDR_IN_WINDOW1(off))
  973. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  974. else
  975. addr = pci_base_offset(adapter, off);
  976. BUG_ON(!addr);
  977. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  978. data = netxen_nic_io_read_128M(adapter, addr);
  979. } else { /* Window 0 */
  980. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  981. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  982. data = readl(addr);
  983. netxen_nic_pci_set_crbwindow_128M(adapter,
  984. NETXEN_WINDOW_ONE);
  985. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  986. }
  987. return data;
  988. }
  989. static int
  990. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  991. {
  992. unsigned long flags;
  993. int rv;
  994. void __iomem *addr = NULL;
  995. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  996. if (rv == 0) {
  997. writel(data, addr);
  998. return 0;
  999. }
  1000. if (rv > 0) {
  1001. /* indirect access */
  1002. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1003. crb_win_lock(adapter);
  1004. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1005. writel(data, addr);
  1006. crb_win_unlock(adapter);
  1007. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1008. return 0;
  1009. }
  1010. dev_err(&adapter->pdev->dev,
  1011. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1012. dump_stack();
  1013. return -EIO;
  1014. }
  1015. static u32
  1016. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1017. {
  1018. unsigned long flags;
  1019. int rv;
  1020. u32 data;
  1021. void __iomem *addr = NULL;
  1022. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1023. if (rv == 0)
  1024. return readl(addr);
  1025. if (rv > 0) {
  1026. /* indirect access */
  1027. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1028. crb_win_lock(adapter);
  1029. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1030. data = readl(addr);
  1031. crb_win_unlock(adapter);
  1032. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1033. return data;
  1034. }
  1035. dev_err(&adapter->pdev->dev,
  1036. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1037. dump_stack();
  1038. return -1;
  1039. }
  1040. /* window 1 registers only */
  1041. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1042. void __iomem *addr, u32 data)
  1043. {
  1044. read_lock(&adapter->ahw.crb_lock);
  1045. writel(data, addr);
  1046. read_unlock(&adapter->ahw.crb_lock);
  1047. }
  1048. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1049. void __iomem *addr)
  1050. {
  1051. u32 val;
  1052. read_lock(&adapter->ahw.crb_lock);
  1053. val = readl(addr);
  1054. read_unlock(&adapter->ahw.crb_lock);
  1055. return val;
  1056. }
  1057. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1058. void __iomem *addr, u32 data)
  1059. {
  1060. writel(data, addr);
  1061. }
  1062. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1063. void __iomem *addr)
  1064. {
  1065. return readl(addr);
  1066. }
  1067. void __iomem *
  1068. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1069. {
  1070. void __iomem *addr = NULL;
  1071. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1072. if ((offset < NETXEN_CRB_PCIX_HOST2) &&
  1073. (offset > NETXEN_CRB_PCIX_HOST))
  1074. addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1075. else
  1076. addr = NETXEN_CRB_NORMALIZE(adapter, offset);
  1077. } else {
  1078. WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
  1079. offset, &addr));
  1080. }
  1081. return addr;
  1082. }
  1083. static int
  1084. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1085. u64 addr, u32 *start)
  1086. {
  1087. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1088. *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
  1089. return 0;
  1090. } else if (ADDR_IN_RANGE(addr,
  1091. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1092. *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
  1093. return 0;
  1094. }
  1095. return -EIO;
  1096. }
  1097. static int
  1098. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1099. u64 addr, u32 *start)
  1100. {
  1101. u32 window;
  1102. struct pci_dev *pdev = adapter->pdev;
  1103. if ((addr & 0x00ff800) == 0xff800) {
  1104. if (printk_ratelimit())
  1105. dev_warn(&pdev->dev, "QM access not handled\n");
  1106. return -EIO;
  1107. }
  1108. if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
  1109. window = OCM_WIN_P3P(addr);
  1110. else
  1111. window = OCM_WIN(addr);
  1112. writel(window, adapter->ahw.ocm_win_crb);
  1113. /* read back to flush */
  1114. readl(adapter->ahw.ocm_win_crb);
  1115. adapter->ahw.ocm_win = window;
  1116. *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  1117. return 0;
  1118. }
  1119. static int
  1120. netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
  1121. u64 *data, int op)
  1122. {
  1123. void __iomem *addr, *mem_ptr = NULL;
  1124. resource_size_t mem_base;
  1125. int ret = -EIO;
  1126. u32 start;
  1127. spin_lock(&adapter->ahw.mem_lock);
  1128. ret = adapter->pci_set_window(adapter, off, &start);
  1129. if (ret != 0)
  1130. goto unlock;
  1131. addr = pci_base_offset(adapter, start);
  1132. if (addr)
  1133. goto noremap;
  1134. mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
  1135. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  1136. if (mem_ptr == NULL) {
  1137. ret = -EIO;
  1138. goto unlock;
  1139. }
  1140. addr = mem_ptr + (start & (PAGE_SIZE - 1));
  1141. noremap:
  1142. if (op == 0) /* read */
  1143. *data = readq(addr);
  1144. else /* write */
  1145. writeq(*data, addr);
  1146. unlock:
  1147. spin_unlock(&adapter->ahw.mem_lock);
  1148. if (mem_ptr)
  1149. iounmap(mem_ptr);
  1150. return ret;
  1151. }
  1152. #define MAX_CTL_CHECK 1000
  1153. static int
  1154. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1155. u64 off, u64 data)
  1156. {
  1157. int j, ret;
  1158. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1159. void __iomem *mem_crb;
  1160. /* Only 64-bit aligned access */
  1161. if (off & 7)
  1162. return -EIO;
  1163. /* P2 has different SIU and MIU test agent base addr */
  1164. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1165. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1166. mem_crb = pci_base_offset(adapter,
  1167. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1168. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1169. data_lo = SIU_TEST_AGT_WRDATA_LO;
  1170. data_hi = SIU_TEST_AGT_WRDATA_HI;
  1171. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1172. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1173. goto correct;
  1174. }
  1175. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1176. mem_crb = pci_base_offset(adapter,
  1177. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1178. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1179. data_lo = MIU_TEST_AGT_WRDATA_LO;
  1180. data_hi = MIU_TEST_AGT_WRDATA_HI;
  1181. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1182. off_hi = 0;
  1183. goto correct;
  1184. }
  1185. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1186. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1187. if (adapter->ahw.pci_len0 != 0) {
  1188. return netxen_nic_pci_mem_access_direct(adapter,
  1189. off, &data, 1);
  1190. }
  1191. }
  1192. return -EIO;
  1193. correct:
  1194. spin_lock(&adapter->ahw.mem_lock);
  1195. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1196. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1197. writel(off_hi, (mem_crb + addr_hi));
  1198. writel(data & 0xffffffff, (mem_crb + data_lo));
  1199. writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
  1200. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1201. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1202. (mem_crb + TEST_AGT_CTRL));
  1203. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1204. temp = readl((mem_crb + TEST_AGT_CTRL));
  1205. if ((temp & TA_CTL_BUSY) == 0)
  1206. break;
  1207. }
  1208. if (j >= MAX_CTL_CHECK) {
  1209. if (printk_ratelimit())
  1210. dev_err(&adapter->pdev->dev,
  1211. "failed to write through agent\n");
  1212. ret = -EIO;
  1213. } else
  1214. ret = 0;
  1215. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1216. spin_unlock(&adapter->ahw.mem_lock);
  1217. return ret;
  1218. }
  1219. static int
  1220. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1221. u64 off, u64 *data)
  1222. {
  1223. int j, ret;
  1224. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1225. u64 val;
  1226. void __iomem *mem_crb;
  1227. /* Only 64-bit aligned access */
  1228. if (off & 7)
  1229. return -EIO;
  1230. /* P2 has different SIU and MIU test agent base addr */
  1231. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1232. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1233. mem_crb = pci_base_offset(adapter,
  1234. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1235. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1236. data_lo = SIU_TEST_AGT_RDDATA_LO;
  1237. data_hi = SIU_TEST_AGT_RDDATA_HI;
  1238. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1239. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1240. goto correct;
  1241. }
  1242. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1243. mem_crb = pci_base_offset(adapter,
  1244. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1245. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1246. data_lo = MIU_TEST_AGT_RDDATA_LO;
  1247. data_hi = MIU_TEST_AGT_RDDATA_HI;
  1248. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1249. off_hi = 0;
  1250. goto correct;
  1251. }
  1252. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1253. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1254. if (adapter->ahw.pci_len0 != 0) {
  1255. return netxen_nic_pci_mem_access_direct(adapter,
  1256. off, data, 0);
  1257. }
  1258. }
  1259. return -EIO;
  1260. correct:
  1261. spin_lock(&adapter->ahw.mem_lock);
  1262. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1263. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1264. writel(off_hi, (mem_crb + addr_hi));
  1265. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1266. writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1267. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1268. temp = readl(mem_crb + TEST_AGT_CTRL);
  1269. if ((temp & TA_CTL_BUSY) == 0)
  1270. break;
  1271. }
  1272. if (j >= MAX_CTL_CHECK) {
  1273. if (printk_ratelimit())
  1274. dev_err(&adapter->pdev->dev,
  1275. "failed to read through agent\n");
  1276. ret = -EIO;
  1277. } else {
  1278. temp = readl(mem_crb + data_hi);
  1279. val = ((u64)temp << 32);
  1280. val |= readl(mem_crb + data_lo);
  1281. *data = val;
  1282. ret = 0;
  1283. }
  1284. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1285. spin_unlock(&adapter->ahw.mem_lock);
  1286. return ret;
  1287. }
  1288. static int
  1289. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1290. u64 off, u64 data)
  1291. {
  1292. int i, j, ret;
  1293. u32 temp, off8;
  1294. u64 stride;
  1295. void __iomem *mem_crb;
  1296. /* Only 64-bit aligned access */
  1297. if (off & 7)
  1298. return -EIO;
  1299. /* P3 onward, test agent base for MIU and SIU is same */
  1300. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1301. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1302. mem_crb = netxen_get_ioaddr(adapter,
  1303. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1304. goto correct;
  1305. }
  1306. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1307. mem_crb = netxen_get_ioaddr(adapter,
  1308. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1309. goto correct;
  1310. }
  1311. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
  1312. return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
  1313. return -EIO;
  1314. correct:
  1315. stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
  1316. off8 = off & ~(stride-1);
  1317. spin_lock(&adapter->ahw.mem_lock);
  1318. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1319. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1320. i = 0;
  1321. if (stride == 16) {
  1322. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1323. writel((TA_CTL_START | TA_CTL_ENABLE),
  1324. (mem_crb + TEST_AGT_CTRL));
  1325. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1326. temp = readl(mem_crb + TEST_AGT_CTRL);
  1327. if ((temp & TA_CTL_BUSY) == 0)
  1328. break;
  1329. }
  1330. if (j >= MAX_CTL_CHECK) {
  1331. ret = -EIO;
  1332. goto done;
  1333. }
  1334. i = (off & 0xf) ? 0 : 2;
  1335. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
  1336. mem_crb + MIU_TEST_AGT_WRDATA(i));
  1337. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
  1338. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  1339. i = (off & 0xf) ? 2 : 0;
  1340. }
  1341. writel(data & 0xffffffff,
  1342. mem_crb + MIU_TEST_AGT_WRDATA(i));
  1343. writel((data >> 32) & 0xffffffff,
  1344. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  1345. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1346. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1347. (mem_crb + TEST_AGT_CTRL));
  1348. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1349. temp = readl(mem_crb + TEST_AGT_CTRL);
  1350. if ((temp & TA_CTL_BUSY) == 0)
  1351. break;
  1352. }
  1353. if (j >= MAX_CTL_CHECK) {
  1354. if (printk_ratelimit())
  1355. dev_err(&adapter->pdev->dev,
  1356. "failed to write through agent\n");
  1357. ret = -EIO;
  1358. } else
  1359. ret = 0;
  1360. done:
  1361. spin_unlock(&adapter->ahw.mem_lock);
  1362. return ret;
  1363. }
  1364. static int
  1365. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1366. u64 off, u64 *data)
  1367. {
  1368. int j, ret;
  1369. u32 temp, off8;
  1370. u64 val, stride;
  1371. void __iomem *mem_crb;
  1372. /* Only 64-bit aligned access */
  1373. if (off & 7)
  1374. return -EIO;
  1375. /* P3 onward, test agent base for MIU and SIU is same */
  1376. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1377. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1378. mem_crb = netxen_get_ioaddr(adapter,
  1379. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1380. goto correct;
  1381. }
  1382. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1383. mem_crb = netxen_get_ioaddr(adapter,
  1384. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1385. goto correct;
  1386. }
  1387. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1388. return netxen_nic_pci_mem_access_direct(adapter,
  1389. off, data, 0);
  1390. }
  1391. return -EIO;
  1392. correct:
  1393. stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
  1394. off8 = off & ~(stride-1);
  1395. spin_lock(&adapter->ahw.mem_lock);
  1396. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1397. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1398. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1399. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1400. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1401. temp = readl(mem_crb + TEST_AGT_CTRL);
  1402. if ((temp & TA_CTL_BUSY) == 0)
  1403. break;
  1404. }
  1405. if (j >= MAX_CTL_CHECK) {
  1406. if (printk_ratelimit())
  1407. dev_err(&adapter->pdev->dev,
  1408. "failed to read through agent\n");
  1409. ret = -EIO;
  1410. } else {
  1411. off8 = MIU_TEST_AGT_RDDATA_LO;
  1412. if ((stride == 16) && (off & 0xf))
  1413. off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
  1414. temp = readl(mem_crb + off8 + 4);
  1415. val = (u64)temp << 32;
  1416. val |= readl(mem_crb + off8);
  1417. *data = val;
  1418. ret = 0;
  1419. }
  1420. spin_unlock(&adapter->ahw.mem_lock);
  1421. return ret;
  1422. }
  1423. void
  1424. netxen_setup_hwops(struct netxen_adapter *adapter)
  1425. {
  1426. adapter->init_port = netxen_niu_xg_init_port;
  1427. adapter->stop_port = netxen_niu_disable_xg_port;
  1428. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1429. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1430. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1431. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1432. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1433. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1434. adapter->io_read = netxen_nic_io_read_128M,
  1435. adapter->io_write = netxen_nic_io_write_128M,
  1436. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1437. adapter->set_multi = netxen_p2_nic_set_multi;
  1438. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1439. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1440. } else {
  1441. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1442. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1443. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1444. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1445. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1446. adapter->io_read = netxen_nic_io_read_2M,
  1447. adapter->io_write = netxen_nic_io_write_2M,
  1448. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1449. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1450. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1451. adapter->set_multi = netxen_p3_nic_set_multi;
  1452. adapter->phy_read = nx_fw_cmd_query_phy;
  1453. adapter->phy_write = nx_fw_cmd_set_phy;
  1454. }
  1455. }
  1456. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1457. {
  1458. int offset, board_type, magic;
  1459. struct pci_dev *pdev = adapter->pdev;
  1460. offset = NX_FW_MAGIC_OFFSET;
  1461. if (netxen_rom_fast_read(adapter, offset, &magic))
  1462. return -EIO;
  1463. if (magic != NETXEN_BDINFO_MAGIC) {
  1464. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1465. magic);
  1466. return -EIO;
  1467. }
  1468. offset = NX_BRDTYPE_OFFSET;
  1469. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1470. return -EIO;
  1471. adapter->ahw.board_type = board_type;
  1472. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1473. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1474. if ((gpio & 0x8000) == 0)
  1475. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1476. }
  1477. switch (board_type) {
  1478. case NETXEN_BRDTYPE_P2_SB35_4G:
  1479. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1480. break;
  1481. case NETXEN_BRDTYPE_P2_SB31_10G:
  1482. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1483. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1484. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1485. case NETXEN_BRDTYPE_P3_HMEZ:
  1486. case NETXEN_BRDTYPE_P3_XG_LOM:
  1487. case NETXEN_BRDTYPE_P3_10G_CX4:
  1488. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1489. case NETXEN_BRDTYPE_P3_IMEZ:
  1490. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1491. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1492. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1493. case NETXEN_BRDTYPE_P3_10G_XFP:
  1494. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1495. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1496. break;
  1497. case NETXEN_BRDTYPE_P1_BD:
  1498. case NETXEN_BRDTYPE_P1_SB:
  1499. case NETXEN_BRDTYPE_P1_SMAX:
  1500. case NETXEN_BRDTYPE_P1_SOCK:
  1501. case NETXEN_BRDTYPE_P3_REF_QG:
  1502. case NETXEN_BRDTYPE_P3_4_GB:
  1503. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1504. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1505. break;
  1506. case NETXEN_BRDTYPE_P3_10G_TP:
  1507. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1508. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1509. break;
  1510. default:
  1511. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1512. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1513. break;
  1514. }
  1515. return 0;
  1516. }
  1517. /* NIU access sections */
  1518. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1519. {
  1520. new_mtu += MTU_FUDGE_FACTOR;
  1521. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1522. new_mtu);
  1523. return 0;
  1524. }
  1525. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1526. {
  1527. new_mtu += MTU_FUDGE_FACTOR;
  1528. if (adapter->physical_port == 0)
  1529. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1530. else
  1531. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1532. return 0;
  1533. }
  1534. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1535. {
  1536. __u32 status;
  1537. __u32 autoneg;
  1538. __u32 port_mode;
  1539. if (!netif_carrier_ok(adapter->netdev)) {
  1540. adapter->link_speed = 0;
  1541. adapter->link_duplex = -1;
  1542. adapter->link_autoneg = AUTONEG_ENABLE;
  1543. return;
  1544. }
  1545. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1546. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1547. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1548. adapter->link_speed = SPEED_1000;
  1549. adapter->link_duplex = DUPLEX_FULL;
  1550. adapter->link_autoneg = AUTONEG_DISABLE;
  1551. return;
  1552. }
  1553. if (adapter->phy_read
  1554. && adapter->phy_read(adapter,
  1555. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1556. &status) == 0) {
  1557. if (netxen_get_phy_link(status)) {
  1558. switch (netxen_get_phy_speed(status)) {
  1559. case 0:
  1560. adapter->link_speed = SPEED_10;
  1561. break;
  1562. case 1:
  1563. adapter->link_speed = SPEED_100;
  1564. break;
  1565. case 2:
  1566. adapter->link_speed = SPEED_1000;
  1567. break;
  1568. default:
  1569. adapter->link_speed = 0;
  1570. break;
  1571. }
  1572. switch (netxen_get_phy_duplex(status)) {
  1573. case 0:
  1574. adapter->link_duplex = DUPLEX_HALF;
  1575. break;
  1576. case 1:
  1577. adapter->link_duplex = DUPLEX_FULL;
  1578. break;
  1579. default:
  1580. adapter->link_duplex = -1;
  1581. break;
  1582. }
  1583. if (adapter->phy_read
  1584. && adapter->phy_read(adapter,
  1585. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1586. &autoneg) != 0)
  1587. adapter->link_autoneg = autoneg;
  1588. } else
  1589. goto link_down;
  1590. } else {
  1591. link_down:
  1592. adapter->link_speed = 0;
  1593. adapter->link_duplex = -1;
  1594. }
  1595. }
  1596. }
  1597. int
  1598. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1599. {
  1600. u32 wol_cfg;
  1601. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1602. return 0;
  1603. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1604. if (wol_cfg & (1UL << adapter->portnum)) {
  1605. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1606. if (wol_cfg & (1 << adapter->portnum))
  1607. return 1;
  1608. }
  1609. return 0;
  1610. }