be_cmds.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  26. }
  27. /* To check if valid bit is set, check the entire word as we don't know
  28. * the endianness of the data (old entry is host endian while a new entry is
  29. * little endian) */
  30. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  31. {
  32. if (compl->flags != 0) {
  33. compl->flags = le32_to_cpu(compl->flags);
  34. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  35. return true;
  36. } else {
  37. return false;
  38. }
  39. }
  40. /* Need to reset the entire word that houses the valid bit */
  41. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  42. {
  43. compl->flags = 0;
  44. }
  45. static int be_mcc_compl_process(struct be_adapter *adapter,
  46. struct be_mcc_compl *compl)
  47. {
  48. u16 compl_status, extd_status;
  49. /* Just swap the status to host endian; mcc tag is opaquely copied
  50. * from mcc_wrb */
  51. be_dws_le_to_cpu(compl, 4);
  52. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  53. CQE_STATUS_COMPL_MASK;
  54. if (compl_status == MCC_STATUS_SUCCESS) {
  55. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  56. struct be_cmd_resp_get_stats *resp =
  57. adapter->stats.cmd.va;
  58. be_dws_le_to_cpu(&resp->hw_stats,
  59. sizeof(resp->hw_stats));
  60. netdev_stats_update(adapter);
  61. }
  62. } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
  63. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  64. CQE_STATUS_EXTD_MASK;
  65. dev_warn(&adapter->pdev->dev,
  66. "Error in cmd completion: status(compl/extd)=%d/%d\n",
  67. compl_status, extd_status);
  68. }
  69. return compl_status;
  70. }
  71. /* Link state evt is a string of bytes; no need for endian swapping */
  72. static void be_async_link_state_process(struct be_adapter *adapter,
  73. struct be_async_event_link_state *evt)
  74. {
  75. be_link_status_update(adapter,
  76. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  77. }
  78. static inline bool is_link_state_evt(u32 trailer)
  79. {
  80. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  81. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  82. ASYNC_EVENT_CODE_LINK_STATE);
  83. }
  84. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  85. {
  86. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  87. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  88. if (be_mcc_compl_is_new(compl)) {
  89. queue_tail_inc(mcc_cq);
  90. return compl;
  91. }
  92. return NULL;
  93. }
  94. int be_process_mcc(struct be_adapter *adapter)
  95. {
  96. struct be_mcc_compl *compl;
  97. int num = 0, status = 0;
  98. spin_lock_bh(&adapter->mcc_cq_lock);
  99. while ((compl = be_mcc_compl_get(adapter))) {
  100. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  101. /* Interpret flags as an async trailer */
  102. BUG_ON(!is_link_state_evt(compl->flags));
  103. /* Interpret compl as a async link evt */
  104. be_async_link_state_process(adapter,
  105. (struct be_async_event_link_state *) compl);
  106. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  107. status = be_mcc_compl_process(adapter, compl);
  108. atomic_dec(&adapter->mcc_obj.q.used);
  109. }
  110. be_mcc_compl_use(compl);
  111. num++;
  112. }
  113. if (num)
  114. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
  115. spin_unlock_bh(&adapter->mcc_cq_lock);
  116. return status;
  117. }
  118. /* Wait till no more pending mcc requests are present */
  119. static int be_mcc_wait_compl(struct be_adapter *adapter)
  120. {
  121. #define mcc_timeout 120000 /* 12s timeout */
  122. int i, status;
  123. for (i = 0; i < mcc_timeout; i++) {
  124. status = be_process_mcc(adapter);
  125. if (status)
  126. return status;
  127. if (atomic_read(&adapter->mcc_obj.q.used) == 0)
  128. break;
  129. udelay(100);
  130. }
  131. if (i == mcc_timeout) {
  132. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  133. return -1;
  134. }
  135. return 0;
  136. }
  137. /* Notify MCC requests and wait for completion */
  138. static int be_mcc_notify_wait(struct be_adapter *adapter)
  139. {
  140. be_mcc_notify(adapter);
  141. return be_mcc_wait_compl(adapter);
  142. }
  143. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  144. {
  145. int cnt = 0, wait = 5;
  146. u32 ready;
  147. do {
  148. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  149. if (ready)
  150. break;
  151. if (cnt > 4000000) {
  152. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  153. return -1;
  154. }
  155. if (cnt > 50)
  156. wait = 200;
  157. cnt += wait;
  158. udelay(wait);
  159. } while (true);
  160. return 0;
  161. }
  162. /*
  163. * Insert the mailbox address into the doorbell in two steps
  164. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  165. */
  166. static int be_mbox_notify_wait(struct be_adapter *adapter)
  167. {
  168. int status;
  169. u32 val = 0;
  170. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  171. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  172. struct be_mcc_mailbox *mbox = mbox_mem->va;
  173. struct be_mcc_compl *compl = &mbox->compl;
  174. val |= MPU_MAILBOX_DB_HI_MASK;
  175. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  176. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  177. iowrite32(val, db);
  178. /* wait for ready to be set */
  179. status = be_mbox_db_ready_wait(adapter, db);
  180. if (status != 0)
  181. return status;
  182. val = 0;
  183. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  184. val |= (u32)(mbox_mem->dma >> 4) << 2;
  185. iowrite32(val, db);
  186. status = be_mbox_db_ready_wait(adapter, db);
  187. if (status != 0)
  188. return status;
  189. /* A cq entry has been made now */
  190. if (be_mcc_compl_is_new(compl)) {
  191. status = be_mcc_compl_process(adapter, &mbox->compl);
  192. be_mcc_compl_use(compl);
  193. if (status)
  194. return status;
  195. } else {
  196. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  197. return -1;
  198. }
  199. return 0;
  200. }
  201. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  202. {
  203. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  204. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  205. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  206. return -1;
  207. else
  208. return 0;
  209. }
  210. int be_cmd_POST(struct be_adapter *adapter)
  211. {
  212. u16 stage;
  213. int status, timeout = 0;
  214. do {
  215. status = be_POST_stage_get(adapter, &stage);
  216. if (status) {
  217. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  218. stage);
  219. return -1;
  220. } else if (stage != POST_STAGE_ARMFW_RDY) {
  221. set_current_state(TASK_INTERRUPTIBLE);
  222. schedule_timeout(2 * HZ);
  223. timeout += 2;
  224. } else {
  225. return 0;
  226. }
  227. } while (timeout < 20);
  228. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  229. return -1;
  230. }
  231. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  232. {
  233. return wrb->payload.embedded_payload;
  234. }
  235. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  236. {
  237. return &wrb->payload.sgl[0];
  238. }
  239. /* Don't touch the hdr after it's prepared */
  240. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  241. bool embedded, u8 sge_cnt)
  242. {
  243. if (embedded)
  244. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  245. else
  246. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  247. MCC_WRB_SGE_CNT_SHIFT;
  248. wrb->payload_length = payload_len;
  249. be_dws_cpu_to_le(wrb, 20);
  250. }
  251. /* Don't touch the hdr after it's prepared */
  252. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  253. u8 subsystem, u8 opcode, int cmd_len)
  254. {
  255. req_hdr->opcode = opcode;
  256. req_hdr->subsystem = subsystem;
  257. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  258. }
  259. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  260. struct be_dma_mem *mem)
  261. {
  262. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  263. u64 dma = (u64)mem->dma;
  264. for (i = 0; i < buf_pages; i++) {
  265. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  266. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  267. dma += PAGE_SIZE_4K;
  268. }
  269. }
  270. /* Converts interrupt delay in microseconds to multiplier value */
  271. static u32 eq_delay_to_mult(u32 usec_delay)
  272. {
  273. #define MAX_INTR_RATE 651042
  274. const u32 round = 10;
  275. u32 multiplier;
  276. if (usec_delay == 0)
  277. multiplier = 0;
  278. else {
  279. u32 interrupt_rate = 1000000 / usec_delay;
  280. /* Max delay, corresponding to the lowest interrupt rate */
  281. if (interrupt_rate == 0)
  282. multiplier = 1023;
  283. else {
  284. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  285. multiplier /= interrupt_rate;
  286. /* Round the multiplier to the closest value.*/
  287. multiplier = (multiplier + round/2) / round;
  288. multiplier = min(multiplier, (u32)1023);
  289. }
  290. }
  291. return multiplier;
  292. }
  293. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  294. {
  295. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  296. struct be_mcc_wrb *wrb
  297. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  298. memset(wrb, 0, sizeof(*wrb));
  299. return wrb;
  300. }
  301. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  302. {
  303. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  304. struct be_mcc_wrb *wrb;
  305. if (atomic_read(&mccq->used) >= mccq->len) {
  306. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  307. return NULL;
  308. }
  309. wrb = queue_head_node(mccq);
  310. queue_head_inc(mccq);
  311. atomic_inc(&mccq->used);
  312. memset(wrb, 0, sizeof(*wrb));
  313. return wrb;
  314. }
  315. /* Tell fw we're about to start firing cmds by writing a
  316. * special pattern across the wrb hdr; uses mbox
  317. */
  318. int be_cmd_fw_init(struct be_adapter *adapter)
  319. {
  320. u8 *wrb;
  321. int status;
  322. spin_lock(&adapter->mbox_lock);
  323. wrb = (u8 *)wrb_from_mbox(adapter);
  324. *wrb++ = 0xFF;
  325. *wrb++ = 0x12;
  326. *wrb++ = 0x34;
  327. *wrb++ = 0xFF;
  328. *wrb++ = 0xFF;
  329. *wrb++ = 0x56;
  330. *wrb++ = 0x78;
  331. *wrb = 0xFF;
  332. status = be_mbox_notify_wait(adapter);
  333. spin_unlock(&adapter->mbox_lock);
  334. return status;
  335. }
  336. /* Tell fw we're done with firing cmds by writing a
  337. * special pattern across the wrb hdr; uses mbox
  338. */
  339. int be_cmd_fw_clean(struct be_adapter *adapter)
  340. {
  341. u8 *wrb;
  342. int status;
  343. spin_lock(&adapter->mbox_lock);
  344. wrb = (u8 *)wrb_from_mbox(adapter);
  345. *wrb++ = 0xFF;
  346. *wrb++ = 0xAA;
  347. *wrb++ = 0xBB;
  348. *wrb++ = 0xFF;
  349. *wrb++ = 0xFF;
  350. *wrb++ = 0xCC;
  351. *wrb++ = 0xDD;
  352. *wrb = 0xFF;
  353. status = be_mbox_notify_wait(adapter);
  354. spin_unlock(&adapter->mbox_lock);
  355. return status;
  356. }
  357. int be_cmd_eq_create(struct be_adapter *adapter,
  358. struct be_queue_info *eq, int eq_delay)
  359. {
  360. struct be_mcc_wrb *wrb;
  361. struct be_cmd_req_eq_create *req;
  362. struct be_dma_mem *q_mem = &eq->dma_mem;
  363. int status;
  364. spin_lock(&adapter->mbox_lock);
  365. wrb = wrb_from_mbox(adapter);
  366. req = embedded_payload(wrb);
  367. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  368. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  369. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  370. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  371. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  372. be_pci_func(adapter));
  373. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  374. /* 4byte eqe*/
  375. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  376. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  377. __ilog2_u32(eq->len/256));
  378. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  379. eq_delay_to_mult(eq_delay));
  380. be_dws_cpu_to_le(req->context, sizeof(req->context));
  381. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  382. status = be_mbox_notify_wait(adapter);
  383. if (!status) {
  384. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  385. eq->id = le16_to_cpu(resp->eq_id);
  386. eq->created = true;
  387. }
  388. spin_unlock(&adapter->mbox_lock);
  389. return status;
  390. }
  391. /* Uses mbox */
  392. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  393. u8 type, bool permanent, u32 if_handle)
  394. {
  395. struct be_mcc_wrb *wrb;
  396. struct be_cmd_req_mac_query *req;
  397. int status;
  398. spin_lock(&adapter->mbox_lock);
  399. wrb = wrb_from_mbox(adapter);
  400. req = embedded_payload(wrb);
  401. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  402. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  403. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  404. req->type = type;
  405. if (permanent) {
  406. req->permanent = 1;
  407. } else {
  408. req->if_id = cpu_to_le16((u16) if_handle);
  409. req->permanent = 0;
  410. }
  411. status = be_mbox_notify_wait(adapter);
  412. if (!status) {
  413. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  414. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  415. }
  416. spin_unlock(&adapter->mbox_lock);
  417. return status;
  418. }
  419. /* Uses synchronous MCCQ */
  420. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  421. u32 if_id, u32 *pmac_id)
  422. {
  423. struct be_mcc_wrb *wrb;
  424. struct be_cmd_req_pmac_add *req;
  425. int status;
  426. spin_lock_bh(&adapter->mcc_lock);
  427. wrb = wrb_from_mccq(adapter);
  428. if (!wrb) {
  429. status = -EBUSY;
  430. goto err;
  431. }
  432. req = embedded_payload(wrb);
  433. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  434. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  435. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  436. req->if_id = cpu_to_le32(if_id);
  437. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  438. status = be_mcc_notify_wait(adapter);
  439. if (!status) {
  440. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  441. *pmac_id = le32_to_cpu(resp->pmac_id);
  442. }
  443. err:
  444. spin_unlock_bh(&adapter->mcc_lock);
  445. return status;
  446. }
  447. /* Uses synchronous MCCQ */
  448. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  449. {
  450. struct be_mcc_wrb *wrb;
  451. struct be_cmd_req_pmac_del *req;
  452. int status;
  453. spin_lock_bh(&adapter->mcc_lock);
  454. wrb = wrb_from_mccq(adapter);
  455. if (!wrb) {
  456. status = -EBUSY;
  457. goto err;
  458. }
  459. req = embedded_payload(wrb);
  460. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  461. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  462. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  463. req->if_id = cpu_to_le32(if_id);
  464. req->pmac_id = cpu_to_le32(pmac_id);
  465. status = be_mcc_notify_wait(adapter);
  466. err:
  467. spin_unlock_bh(&adapter->mcc_lock);
  468. return status;
  469. }
  470. /* Uses Mbox */
  471. int be_cmd_cq_create(struct be_adapter *adapter,
  472. struct be_queue_info *cq, struct be_queue_info *eq,
  473. bool sol_evts, bool no_delay, int coalesce_wm)
  474. {
  475. struct be_mcc_wrb *wrb;
  476. struct be_cmd_req_cq_create *req;
  477. struct be_dma_mem *q_mem = &cq->dma_mem;
  478. void *ctxt;
  479. int status;
  480. spin_lock(&adapter->mbox_lock);
  481. wrb = wrb_from_mbox(adapter);
  482. req = embedded_payload(wrb);
  483. ctxt = &req->context;
  484. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  485. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  486. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  487. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  488. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  489. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  490. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  491. __ilog2_u32(cq->len/256));
  492. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  493. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  494. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  495. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  496. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  497. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
  498. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  499. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  500. status = be_mbox_notify_wait(adapter);
  501. if (!status) {
  502. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  503. cq->id = le16_to_cpu(resp->cq_id);
  504. cq->created = true;
  505. }
  506. spin_unlock(&adapter->mbox_lock);
  507. return status;
  508. }
  509. static u32 be_encoded_q_len(int q_len)
  510. {
  511. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  512. if (len_encoded == 16)
  513. len_encoded = 0;
  514. return len_encoded;
  515. }
  516. int be_cmd_mccq_create(struct be_adapter *adapter,
  517. struct be_queue_info *mccq,
  518. struct be_queue_info *cq)
  519. {
  520. struct be_mcc_wrb *wrb;
  521. struct be_cmd_req_mcc_create *req;
  522. struct be_dma_mem *q_mem = &mccq->dma_mem;
  523. void *ctxt;
  524. int status;
  525. spin_lock(&adapter->mbox_lock);
  526. wrb = wrb_from_mbox(adapter);
  527. req = embedded_payload(wrb);
  528. ctxt = &req->context;
  529. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  530. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  531. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  532. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  533. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
  534. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  535. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  536. be_encoded_q_len(mccq->len));
  537. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  538. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  539. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  540. status = be_mbox_notify_wait(adapter);
  541. if (!status) {
  542. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  543. mccq->id = le16_to_cpu(resp->id);
  544. mccq->created = true;
  545. }
  546. spin_unlock(&adapter->mbox_lock);
  547. return status;
  548. }
  549. int be_cmd_txq_create(struct be_adapter *adapter,
  550. struct be_queue_info *txq,
  551. struct be_queue_info *cq)
  552. {
  553. struct be_mcc_wrb *wrb;
  554. struct be_cmd_req_eth_tx_create *req;
  555. struct be_dma_mem *q_mem = &txq->dma_mem;
  556. void *ctxt;
  557. int status;
  558. spin_lock(&adapter->mbox_lock);
  559. wrb = wrb_from_mbox(adapter);
  560. req = embedded_payload(wrb);
  561. ctxt = &req->context;
  562. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  563. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  564. sizeof(*req));
  565. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  566. req->ulp_num = BE_ULP1_NUM;
  567. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  568. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  569. be_encoded_q_len(txq->len));
  570. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  571. be_pci_func(adapter));
  572. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  573. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  574. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  575. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  576. status = be_mbox_notify_wait(adapter);
  577. if (!status) {
  578. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  579. txq->id = le16_to_cpu(resp->cid);
  580. txq->created = true;
  581. }
  582. spin_unlock(&adapter->mbox_lock);
  583. return status;
  584. }
  585. /* Uses mbox */
  586. int be_cmd_rxq_create(struct be_adapter *adapter,
  587. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  588. u16 max_frame_size, u32 if_id, u32 rss)
  589. {
  590. struct be_mcc_wrb *wrb;
  591. struct be_cmd_req_eth_rx_create *req;
  592. struct be_dma_mem *q_mem = &rxq->dma_mem;
  593. int status;
  594. spin_lock(&adapter->mbox_lock);
  595. wrb = wrb_from_mbox(adapter);
  596. req = embedded_payload(wrb);
  597. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  598. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  599. sizeof(*req));
  600. req->cq_id = cpu_to_le16(cq_id);
  601. req->frag_size = fls(frag_size) - 1;
  602. req->num_pages = 2;
  603. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  604. req->interface_id = cpu_to_le32(if_id);
  605. req->max_frame_size = cpu_to_le16(max_frame_size);
  606. req->rss_queue = cpu_to_le32(rss);
  607. status = be_mbox_notify_wait(adapter);
  608. if (!status) {
  609. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  610. rxq->id = le16_to_cpu(resp->id);
  611. rxq->created = true;
  612. }
  613. spin_unlock(&adapter->mbox_lock);
  614. return status;
  615. }
  616. /* Generic destroyer function for all types of queues
  617. * Uses Mbox
  618. */
  619. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  620. int queue_type)
  621. {
  622. struct be_mcc_wrb *wrb;
  623. struct be_cmd_req_q_destroy *req;
  624. u8 subsys = 0, opcode = 0;
  625. int status;
  626. spin_lock(&adapter->mbox_lock);
  627. wrb = wrb_from_mbox(adapter);
  628. req = embedded_payload(wrb);
  629. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  630. switch (queue_type) {
  631. case QTYPE_EQ:
  632. subsys = CMD_SUBSYSTEM_COMMON;
  633. opcode = OPCODE_COMMON_EQ_DESTROY;
  634. break;
  635. case QTYPE_CQ:
  636. subsys = CMD_SUBSYSTEM_COMMON;
  637. opcode = OPCODE_COMMON_CQ_DESTROY;
  638. break;
  639. case QTYPE_TXQ:
  640. subsys = CMD_SUBSYSTEM_ETH;
  641. opcode = OPCODE_ETH_TX_DESTROY;
  642. break;
  643. case QTYPE_RXQ:
  644. subsys = CMD_SUBSYSTEM_ETH;
  645. opcode = OPCODE_ETH_RX_DESTROY;
  646. break;
  647. case QTYPE_MCCQ:
  648. subsys = CMD_SUBSYSTEM_COMMON;
  649. opcode = OPCODE_COMMON_MCC_DESTROY;
  650. break;
  651. default:
  652. BUG();
  653. }
  654. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  655. req->id = cpu_to_le16(q->id);
  656. status = be_mbox_notify_wait(adapter);
  657. spin_unlock(&adapter->mbox_lock);
  658. return status;
  659. }
  660. /* Create an rx filtering policy configuration on an i/f
  661. * Uses mbox
  662. */
  663. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  664. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  665. {
  666. struct be_mcc_wrb *wrb;
  667. struct be_cmd_req_if_create *req;
  668. int status;
  669. spin_lock(&adapter->mbox_lock);
  670. wrb = wrb_from_mbox(adapter);
  671. req = embedded_payload(wrb);
  672. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  673. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  674. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  675. req->capability_flags = cpu_to_le32(cap_flags);
  676. req->enable_flags = cpu_to_le32(en_flags);
  677. req->pmac_invalid = pmac_invalid;
  678. if (!pmac_invalid)
  679. memcpy(req->mac_addr, mac, ETH_ALEN);
  680. status = be_mbox_notify_wait(adapter);
  681. if (!status) {
  682. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  683. *if_handle = le32_to_cpu(resp->interface_id);
  684. if (!pmac_invalid)
  685. *pmac_id = le32_to_cpu(resp->pmac_id);
  686. }
  687. spin_unlock(&adapter->mbox_lock);
  688. return status;
  689. }
  690. /* Uses mbox */
  691. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  692. {
  693. struct be_mcc_wrb *wrb;
  694. struct be_cmd_req_if_destroy *req;
  695. int status;
  696. spin_lock(&adapter->mbox_lock);
  697. wrb = wrb_from_mbox(adapter);
  698. req = embedded_payload(wrb);
  699. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  700. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  701. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  702. req->interface_id = cpu_to_le32(interface_id);
  703. status = be_mbox_notify_wait(adapter);
  704. spin_unlock(&adapter->mbox_lock);
  705. return status;
  706. }
  707. /* Get stats is a non embedded command: the request is not embedded inside
  708. * WRB but is a separate dma memory block
  709. * Uses asynchronous MCC
  710. */
  711. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  712. {
  713. struct be_mcc_wrb *wrb;
  714. struct be_cmd_req_get_stats *req;
  715. struct be_sge *sge;
  716. int status = 0;
  717. spin_lock_bh(&adapter->mcc_lock);
  718. wrb = wrb_from_mccq(adapter);
  719. if (!wrb) {
  720. status = -EBUSY;
  721. goto err;
  722. }
  723. req = nonemb_cmd->va;
  724. sge = nonembedded_sgl(wrb);
  725. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  726. wrb->tag0 = OPCODE_ETH_GET_STATISTICS;
  727. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  728. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  729. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  730. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  731. sge->len = cpu_to_le32(nonemb_cmd->size);
  732. be_mcc_notify(adapter);
  733. err:
  734. spin_unlock_bh(&adapter->mcc_lock);
  735. return status;
  736. }
  737. /* Uses synchronous mcc */
  738. int be_cmd_link_status_query(struct be_adapter *adapter,
  739. bool *link_up, u8 *mac_speed, u16 *link_speed)
  740. {
  741. struct be_mcc_wrb *wrb;
  742. struct be_cmd_req_link_status *req;
  743. int status;
  744. spin_lock_bh(&adapter->mcc_lock);
  745. wrb = wrb_from_mccq(adapter);
  746. if (!wrb) {
  747. status = -EBUSY;
  748. goto err;
  749. }
  750. req = embedded_payload(wrb);
  751. *link_up = false;
  752. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  753. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  754. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  755. status = be_mcc_notify_wait(adapter);
  756. if (!status) {
  757. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  758. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  759. *link_up = true;
  760. *link_speed = le16_to_cpu(resp->link_speed);
  761. *mac_speed = resp->mac_speed;
  762. }
  763. }
  764. err:
  765. spin_unlock_bh(&adapter->mcc_lock);
  766. return status;
  767. }
  768. /* Uses Mbox */
  769. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  770. {
  771. struct be_mcc_wrb *wrb;
  772. struct be_cmd_req_get_fw_version *req;
  773. int status;
  774. spin_lock(&adapter->mbox_lock);
  775. wrb = wrb_from_mbox(adapter);
  776. req = embedded_payload(wrb);
  777. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  778. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  779. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  780. status = be_mbox_notify_wait(adapter);
  781. if (!status) {
  782. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  783. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  784. }
  785. spin_unlock(&adapter->mbox_lock);
  786. return status;
  787. }
  788. /* set the EQ delay interval of an EQ to specified value
  789. * Uses async mcc
  790. */
  791. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  792. {
  793. struct be_mcc_wrb *wrb;
  794. struct be_cmd_req_modify_eq_delay *req;
  795. int status = 0;
  796. spin_lock_bh(&adapter->mcc_lock);
  797. wrb = wrb_from_mccq(adapter);
  798. if (!wrb) {
  799. status = -EBUSY;
  800. goto err;
  801. }
  802. req = embedded_payload(wrb);
  803. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  804. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  805. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  806. req->num_eq = cpu_to_le32(1);
  807. req->delay[0].eq_id = cpu_to_le32(eq_id);
  808. req->delay[0].phase = 0;
  809. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  810. be_mcc_notify(adapter);
  811. err:
  812. spin_unlock_bh(&adapter->mcc_lock);
  813. return status;
  814. }
  815. /* Uses sycnhronous mcc */
  816. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  817. u32 num, bool untagged, bool promiscuous)
  818. {
  819. struct be_mcc_wrb *wrb;
  820. struct be_cmd_req_vlan_config *req;
  821. int status;
  822. spin_lock_bh(&adapter->mcc_lock);
  823. wrb = wrb_from_mccq(adapter);
  824. if (!wrb) {
  825. status = -EBUSY;
  826. goto err;
  827. }
  828. req = embedded_payload(wrb);
  829. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  830. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  831. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  832. req->interface_id = if_id;
  833. req->promiscuous = promiscuous;
  834. req->untagged = untagged;
  835. req->num_vlan = num;
  836. if (!promiscuous) {
  837. memcpy(req->normal_vlan, vtag_array,
  838. req->num_vlan * sizeof(vtag_array[0]));
  839. }
  840. status = be_mcc_notify_wait(adapter);
  841. err:
  842. spin_unlock_bh(&adapter->mcc_lock);
  843. return status;
  844. }
  845. /* Uses MCC for this command as it may be called in BH context
  846. * Uses synchronous mcc
  847. */
  848. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  849. {
  850. struct be_mcc_wrb *wrb;
  851. struct be_cmd_req_promiscuous_config *req;
  852. int status;
  853. spin_lock_bh(&adapter->mcc_lock);
  854. wrb = wrb_from_mccq(adapter);
  855. if (!wrb) {
  856. status = -EBUSY;
  857. goto err;
  858. }
  859. req = embedded_payload(wrb);
  860. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  861. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  862. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  863. if (port_num)
  864. req->port1_promiscuous = en;
  865. else
  866. req->port0_promiscuous = en;
  867. status = be_mcc_notify_wait(adapter);
  868. err:
  869. spin_unlock_bh(&adapter->mcc_lock);
  870. return status;
  871. }
  872. /*
  873. * Uses MCC for this command as it may be called in BH context
  874. * (mc == NULL) => multicast promiscous
  875. */
  876. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  877. struct dev_mc_list *mc_list, u32 mc_count,
  878. struct be_dma_mem *mem)
  879. {
  880. struct be_mcc_wrb *wrb;
  881. struct be_cmd_req_mcast_mac_config *req = mem->va;
  882. struct be_sge *sge;
  883. int status;
  884. spin_lock_bh(&adapter->mcc_lock);
  885. wrb = wrb_from_mccq(adapter);
  886. if (!wrb) {
  887. status = -EBUSY;
  888. goto err;
  889. }
  890. sge = nonembedded_sgl(wrb);
  891. memset(req, 0, sizeof(*req));
  892. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  893. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  894. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  895. sge->len = cpu_to_le32(mem->size);
  896. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  897. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  898. req->interface_id = if_id;
  899. if (mc_list) {
  900. int i;
  901. struct dev_mc_list *mc;
  902. req->num_mac = cpu_to_le16(mc_count);
  903. for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
  904. memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
  905. } else {
  906. req->promiscuous = 1;
  907. }
  908. status = be_mcc_notify_wait(adapter);
  909. err:
  910. spin_unlock_bh(&adapter->mcc_lock);
  911. return status;
  912. }
  913. /* Uses synchrounous mcc */
  914. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_set_flow_control *req;
  918. int status;
  919. spin_lock_bh(&adapter->mcc_lock);
  920. wrb = wrb_from_mccq(adapter);
  921. if (!wrb) {
  922. status = -EBUSY;
  923. goto err;
  924. }
  925. req = embedded_payload(wrb);
  926. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  927. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  928. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  929. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  930. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  931. status = be_mcc_notify_wait(adapter);
  932. err:
  933. spin_unlock_bh(&adapter->mcc_lock);
  934. return status;
  935. }
  936. /* Uses sycn mcc */
  937. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  938. {
  939. struct be_mcc_wrb *wrb;
  940. struct be_cmd_req_get_flow_control *req;
  941. int status;
  942. spin_lock_bh(&adapter->mcc_lock);
  943. wrb = wrb_from_mccq(adapter);
  944. if (!wrb) {
  945. status = -EBUSY;
  946. goto err;
  947. }
  948. req = embedded_payload(wrb);
  949. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  950. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  951. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  952. status = be_mcc_notify_wait(adapter);
  953. if (!status) {
  954. struct be_cmd_resp_get_flow_control *resp =
  955. embedded_payload(wrb);
  956. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  957. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  958. }
  959. err:
  960. spin_unlock_bh(&adapter->mcc_lock);
  961. return status;
  962. }
  963. /* Uses mbox */
  964. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
  965. {
  966. struct be_mcc_wrb *wrb;
  967. struct be_cmd_req_query_fw_cfg *req;
  968. int status;
  969. spin_lock(&adapter->mbox_lock);
  970. wrb = wrb_from_mbox(adapter);
  971. req = embedded_payload(wrb);
  972. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  973. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  974. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  975. status = be_mbox_notify_wait(adapter);
  976. if (!status) {
  977. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  978. *port_num = le32_to_cpu(resp->phys_port);
  979. *cap = le32_to_cpu(resp->function_cap);
  980. }
  981. spin_unlock(&adapter->mbox_lock);
  982. return status;
  983. }
  984. /* Uses mbox */
  985. int be_cmd_reset_function(struct be_adapter *adapter)
  986. {
  987. struct be_mcc_wrb *wrb;
  988. struct be_cmd_req_hdr *req;
  989. int status;
  990. spin_lock(&adapter->mbox_lock);
  991. wrb = wrb_from_mbox(adapter);
  992. req = embedded_payload(wrb);
  993. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  994. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  995. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  996. status = be_mbox_notify_wait(adapter);
  997. spin_unlock(&adapter->mbox_lock);
  998. return status;
  999. }
  1000. /* Uses sync mcc */
  1001. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1002. u8 bcn, u8 sts, u8 state)
  1003. {
  1004. struct be_mcc_wrb *wrb;
  1005. struct be_cmd_req_enable_disable_beacon *req;
  1006. int status;
  1007. spin_lock_bh(&adapter->mcc_lock);
  1008. wrb = wrb_from_mccq(adapter);
  1009. if (!wrb) {
  1010. status = -EBUSY;
  1011. goto err;
  1012. }
  1013. req = embedded_payload(wrb);
  1014. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  1015. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1016. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1017. req->port_num = port_num;
  1018. req->beacon_state = state;
  1019. req->beacon_duration = bcn;
  1020. req->status_duration = sts;
  1021. status = be_mcc_notify_wait(adapter);
  1022. err:
  1023. spin_unlock_bh(&adapter->mcc_lock);
  1024. return status;
  1025. }
  1026. /* Uses sync mcc */
  1027. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1028. {
  1029. struct be_mcc_wrb *wrb;
  1030. struct be_cmd_req_get_beacon_state *req;
  1031. int status;
  1032. spin_lock_bh(&adapter->mcc_lock);
  1033. wrb = wrb_from_mccq(adapter);
  1034. if (!wrb) {
  1035. status = -EBUSY;
  1036. goto err;
  1037. }
  1038. req = embedded_payload(wrb);
  1039. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  1040. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1041. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1042. req->port_num = port_num;
  1043. status = be_mcc_notify_wait(adapter);
  1044. if (!status) {
  1045. struct be_cmd_resp_get_beacon_state *resp =
  1046. embedded_payload(wrb);
  1047. *state = resp->beacon_state;
  1048. }
  1049. err:
  1050. spin_unlock_bh(&adapter->mcc_lock);
  1051. return status;
  1052. }
  1053. /* Uses sync mcc */
  1054. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  1055. u8 *connector)
  1056. {
  1057. struct be_mcc_wrb *wrb;
  1058. struct be_cmd_req_port_type *req;
  1059. int status;
  1060. spin_lock_bh(&adapter->mcc_lock);
  1061. wrb = wrb_from_mccq(adapter);
  1062. if (!wrb) {
  1063. status = -EBUSY;
  1064. goto err;
  1065. }
  1066. req = embedded_payload(wrb);
  1067. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0);
  1068. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1069. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1070. req->port = cpu_to_le32(port);
  1071. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1072. status = be_mcc_notify_wait(adapter);
  1073. if (!status) {
  1074. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1075. *connector = resp->data.connector;
  1076. }
  1077. err:
  1078. spin_unlock_bh(&adapter->mcc_lock);
  1079. return status;
  1080. }
  1081. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1082. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1083. {
  1084. struct be_mcc_wrb *wrb;
  1085. struct be_cmd_write_flashrom *req = cmd->va;
  1086. struct be_sge *sge;
  1087. int status;
  1088. spin_lock_bh(&adapter->mcc_lock);
  1089. wrb = wrb_from_mccq(adapter);
  1090. if (!wrb) {
  1091. status = -EBUSY;
  1092. goto err;
  1093. }
  1094. req = cmd->va;
  1095. sge = nonembedded_sgl(wrb);
  1096. be_wrb_hdr_prepare(wrb, cmd->size, false, 1);
  1097. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1098. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1099. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1100. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1101. sge->len = cpu_to_le32(cmd->size);
  1102. req->params.op_type = cpu_to_le32(flash_type);
  1103. req->params.op_code = cpu_to_le32(flash_opcode);
  1104. req->params.data_buf_size = cpu_to_le32(buf_size);
  1105. status = be_mcc_notify_wait(adapter);
  1106. err:
  1107. spin_unlock_bh(&adapter->mcc_lock);
  1108. return status;
  1109. }
  1110. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc)
  1111. {
  1112. struct be_mcc_wrb *wrb;
  1113. struct be_cmd_write_flashrom *req;
  1114. int status;
  1115. spin_lock_bh(&adapter->mcc_lock);
  1116. wrb = wrb_from_mccq(adapter);
  1117. if (!wrb) {
  1118. status = -EBUSY;
  1119. goto err;
  1120. }
  1121. req = embedded_payload(wrb);
  1122. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0);
  1123. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1124. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1125. req->params.op_type = cpu_to_le32(FLASHROM_TYPE_REDBOOT);
  1126. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1127. req->params.offset = 0x3FFFC;
  1128. req->params.data_buf_size = 0x4;
  1129. status = be_mcc_notify_wait(adapter);
  1130. if (!status)
  1131. memcpy(flashed_crc, req->params.data_buf, 4);
  1132. err:
  1133. spin_unlock_bh(&adapter->mcc_lock);
  1134. return status;
  1135. }