forcedeth.c 187 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/u64_stats_sync.h>
  66. #include <linux/io.h>
  67. #include <asm/irq.h>
  68. #include <asm/system.h>
  69. #define TX_WORK_PER_LOOP 64
  70. #define RX_WORK_PER_LOOP 64
  71. /*
  72. * Hardware access:
  73. */
  74. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  75. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  76. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  77. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  78. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  79. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  80. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  81. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  82. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  83. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  84. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  85. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  86. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  87. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  88. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  89. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  90. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  91. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  92. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  94. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  95. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  96. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  97. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  98. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  99. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  100. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  101. enum {
  102. NvRegIrqStatus = 0x000,
  103. #define NVREG_IRQSTAT_MIIEVENT 0x040
  104. #define NVREG_IRQSTAT_MASK 0x83ff
  105. NvRegIrqMask = 0x004,
  106. #define NVREG_IRQ_RX_ERROR 0x0001
  107. #define NVREG_IRQ_RX 0x0002
  108. #define NVREG_IRQ_RX_NOBUF 0x0004
  109. #define NVREG_IRQ_TX_ERR 0x0008
  110. #define NVREG_IRQ_TX_OK 0x0010
  111. #define NVREG_IRQ_TIMER 0x0020
  112. #define NVREG_IRQ_LINK 0x0040
  113. #define NVREG_IRQ_RX_FORCED 0x0080
  114. #define NVREG_IRQ_TX_FORCED 0x0100
  115. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  116. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  117. #define NVREG_IRQMASK_CPU 0x0060
  118. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  119. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  120. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  121. NvRegUnknownSetupReg6 = 0x008,
  122. #define NVREG_UNKSETUP6_VAL 3
  123. /*
  124. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  125. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  126. */
  127. NvRegPollingInterval = 0x00c,
  128. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  129. #define NVREG_POLL_DEFAULT_CPU 13
  130. NvRegMSIMap0 = 0x020,
  131. NvRegMSIMap1 = 0x024,
  132. NvRegMSIIrqMask = 0x030,
  133. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  134. NvRegMisc1 = 0x080,
  135. #define NVREG_MISC1_PAUSE_TX 0x01
  136. #define NVREG_MISC1_HD 0x02
  137. #define NVREG_MISC1_FORCE 0x3b0f3c
  138. NvRegMacReset = 0x34,
  139. #define NVREG_MAC_RESET_ASSERT 0x0F3
  140. NvRegTransmitterControl = 0x084,
  141. #define NVREG_XMITCTL_START 0x01
  142. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  143. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  144. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  145. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  146. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  147. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  148. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  149. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  150. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  151. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  152. #define NVREG_XMITCTL_DATA_START 0x00100000
  153. #define NVREG_XMITCTL_DATA_READY 0x00010000
  154. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  155. NvRegTransmitterStatus = 0x088,
  156. #define NVREG_XMITSTAT_BUSY 0x01
  157. NvRegPacketFilterFlags = 0x8c,
  158. #define NVREG_PFF_PAUSE_RX 0x08
  159. #define NVREG_PFF_ALWAYS 0x7F0000
  160. #define NVREG_PFF_PROMISC 0x80
  161. #define NVREG_PFF_MYADDR 0x20
  162. #define NVREG_PFF_LOOPBACK 0x10
  163. NvRegOffloadConfig = 0x90,
  164. #define NVREG_OFFLOAD_HOMEPHY 0x601
  165. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  166. NvRegReceiverControl = 0x094,
  167. #define NVREG_RCVCTL_START 0x01
  168. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  169. NvRegReceiverStatus = 0x98,
  170. #define NVREG_RCVSTAT_BUSY 0x01
  171. NvRegSlotTime = 0x9c,
  172. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  173. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  174. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  175. #define NVREG_SLOTTIME_HALF 0x0000ff00
  176. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  177. #define NVREG_SLOTTIME_MASK 0x000000ff
  178. NvRegTxDeferral = 0xA0,
  179. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  180. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  181. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  183. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  184. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  185. NvRegRxDeferral = 0xA4,
  186. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  187. NvRegMacAddrA = 0xA8,
  188. NvRegMacAddrB = 0xAC,
  189. NvRegMulticastAddrA = 0xB0,
  190. #define NVREG_MCASTADDRA_FORCE 0x01
  191. NvRegMulticastAddrB = 0xB4,
  192. NvRegMulticastMaskA = 0xB8,
  193. #define NVREG_MCASTMASKA_NONE 0xffffffff
  194. NvRegMulticastMaskB = 0xBC,
  195. #define NVREG_MCASTMASKB_NONE 0xffff
  196. NvRegPhyInterface = 0xC0,
  197. #define PHY_RGMII 0x10000000
  198. NvRegBackOffControl = 0xC4,
  199. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  200. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  201. #define NVREG_BKOFFCTRL_SELECT 24
  202. #define NVREG_BKOFFCTRL_GEAR 12
  203. NvRegTxRingPhysAddr = 0x100,
  204. NvRegRxRingPhysAddr = 0x104,
  205. NvRegRingSizes = 0x108,
  206. #define NVREG_RINGSZ_TXSHIFT 0
  207. #define NVREG_RINGSZ_RXSHIFT 16
  208. NvRegTransmitPoll = 0x10c,
  209. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  210. NvRegLinkSpeed = 0x110,
  211. #define NVREG_LINKSPEED_FORCE 0x10000
  212. #define NVREG_LINKSPEED_10 1000
  213. #define NVREG_LINKSPEED_100 100
  214. #define NVREG_LINKSPEED_1000 50
  215. #define NVREG_LINKSPEED_MASK (0xFFF)
  216. NvRegUnknownSetupReg5 = 0x130,
  217. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  218. NvRegTxWatermark = 0x13c,
  219. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  220. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  221. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  222. NvRegTxRxControl = 0x144,
  223. #define NVREG_TXRXCTL_KICK 0x0001
  224. #define NVREG_TXRXCTL_BIT1 0x0002
  225. #define NVREG_TXRXCTL_BIT2 0x0004
  226. #define NVREG_TXRXCTL_IDLE 0x0008
  227. #define NVREG_TXRXCTL_RESET 0x0010
  228. #define NVREG_TXRXCTL_RXCHECK 0x0400
  229. #define NVREG_TXRXCTL_DESC_1 0
  230. #define NVREG_TXRXCTL_DESC_2 0x002100
  231. #define NVREG_TXRXCTL_DESC_3 0xc02200
  232. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  233. #define NVREG_TXRXCTL_VLANINS 0x00080
  234. NvRegTxRingPhysAddrHigh = 0x148,
  235. NvRegRxRingPhysAddrHigh = 0x14C,
  236. NvRegTxPauseFrame = 0x170,
  237. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  240. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  241. NvRegTxPauseFrameLimit = 0x174,
  242. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  243. NvRegMIIStatus = 0x180,
  244. #define NVREG_MIISTAT_ERROR 0x0001
  245. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  246. #define NVREG_MIISTAT_MASK_RW 0x0007
  247. #define NVREG_MIISTAT_MASK_ALL 0x000f
  248. NvRegMIIMask = 0x184,
  249. #define NVREG_MII_LINKCHANGE 0x0008
  250. NvRegAdapterControl = 0x188,
  251. #define NVREG_ADAPTCTL_START 0x02
  252. #define NVREG_ADAPTCTL_LINKUP 0x04
  253. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  254. #define NVREG_ADAPTCTL_RUNNING 0x100000
  255. #define NVREG_ADAPTCTL_PHYSHIFT 24
  256. NvRegMIISpeed = 0x18c,
  257. #define NVREG_MIISPEED_BIT8 (1<<8)
  258. #define NVREG_MIIDELAY 5
  259. NvRegMIIControl = 0x190,
  260. #define NVREG_MIICTL_INUSE 0x08000
  261. #define NVREG_MIICTL_WRITE 0x00400
  262. #define NVREG_MIICTL_ADDRSHIFT 5
  263. NvRegMIIData = 0x194,
  264. NvRegTxUnicast = 0x1a0,
  265. NvRegTxMulticast = 0x1a4,
  266. NvRegTxBroadcast = 0x1a8,
  267. NvRegWakeUpFlags = 0x200,
  268. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  269. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  270. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  271. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  272. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  273. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  274. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  277. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  278. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  279. NvRegMgmtUnitGetVersion = 0x204,
  280. #define NVREG_MGMTUNITGETVERSION 0x01
  281. NvRegMgmtUnitVersion = 0x208,
  282. #define NVREG_MGMTUNITVERSION 0x08
  283. NvRegPowerCap = 0x268,
  284. #define NVREG_POWERCAP_D3SUPP (1<<30)
  285. #define NVREG_POWERCAP_D2SUPP (1<<26)
  286. #define NVREG_POWERCAP_D1SUPP (1<<25)
  287. NvRegPowerState = 0x26c,
  288. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  289. #define NVREG_POWERSTATE_VALID 0x0100
  290. #define NVREG_POWERSTATE_MASK 0x0003
  291. #define NVREG_POWERSTATE_D0 0x0000
  292. #define NVREG_POWERSTATE_D1 0x0001
  293. #define NVREG_POWERSTATE_D2 0x0002
  294. #define NVREG_POWERSTATE_D3 0x0003
  295. NvRegMgmtUnitControl = 0x278,
  296. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  297. NvRegTxCnt = 0x280,
  298. NvRegTxZeroReXmt = 0x284,
  299. NvRegTxOneReXmt = 0x288,
  300. NvRegTxManyReXmt = 0x28c,
  301. NvRegTxLateCol = 0x290,
  302. NvRegTxUnderflow = 0x294,
  303. NvRegTxLossCarrier = 0x298,
  304. NvRegTxExcessDef = 0x29c,
  305. NvRegTxRetryErr = 0x2a0,
  306. NvRegRxFrameErr = 0x2a4,
  307. NvRegRxExtraByte = 0x2a8,
  308. NvRegRxLateCol = 0x2ac,
  309. NvRegRxRunt = 0x2b0,
  310. NvRegRxFrameTooLong = 0x2b4,
  311. NvRegRxOverflow = 0x2b8,
  312. NvRegRxFCSErr = 0x2bc,
  313. NvRegRxFrameAlignErr = 0x2c0,
  314. NvRegRxLenErr = 0x2c4,
  315. NvRegRxUnicast = 0x2c8,
  316. NvRegRxMulticast = 0x2cc,
  317. NvRegRxBroadcast = 0x2d0,
  318. NvRegTxDef = 0x2d4,
  319. NvRegTxFrame = 0x2d8,
  320. NvRegRxCnt = 0x2dc,
  321. NvRegTxPause = 0x2e0,
  322. NvRegRxPause = 0x2e4,
  323. NvRegRxDropFrame = 0x2e8,
  324. NvRegVlanControl = 0x300,
  325. #define NVREG_VLANCONTROL_ENABLE 0x2000
  326. NvRegMSIXMap0 = 0x3e0,
  327. NvRegMSIXMap1 = 0x3e4,
  328. NvRegMSIXIrqStatus = 0x3f0,
  329. NvRegPowerState2 = 0x600,
  330. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  331. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  332. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  333. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  334. };
  335. /* Big endian: should work, but is untested */
  336. struct ring_desc {
  337. __le32 buf;
  338. __le32 flaglen;
  339. };
  340. struct ring_desc_ex {
  341. __le32 bufhigh;
  342. __le32 buflow;
  343. __le32 txvlan;
  344. __le32 flaglen;
  345. };
  346. union ring_type {
  347. struct ring_desc *orig;
  348. struct ring_desc_ex *ex;
  349. };
  350. #define FLAG_MASK_V1 0xffff0000
  351. #define FLAG_MASK_V2 0xffffc000
  352. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  353. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  354. #define NV_TX_LASTPACKET (1<<16)
  355. #define NV_TX_RETRYERROR (1<<19)
  356. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  357. #define NV_TX_FORCED_INTERRUPT (1<<24)
  358. #define NV_TX_DEFERRED (1<<26)
  359. #define NV_TX_CARRIERLOST (1<<27)
  360. #define NV_TX_LATECOLLISION (1<<28)
  361. #define NV_TX_UNDERFLOW (1<<29)
  362. #define NV_TX_ERROR (1<<30)
  363. #define NV_TX_VALID (1<<31)
  364. #define NV_TX2_LASTPACKET (1<<29)
  365. #define NV_TX2_RETRYERROR (1<<18)
  366. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  367. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  368. #define NV_TX2_DEFERRED (1<<25)
  369. #define NV_TX2_CARRIERLOST (1<<26)
  370. #define NV_TX2_LATECOLLISION (1<<27)
  371. #define NV_TX2_UNDERFLOW (1<<28)
  372. /* error and valid are the same for both */
  373. #define NV_TX2_ERROR (1<<30)
  374. #define NV_TX2_VALID (1<<31)
  375. #define NV_TX2_TSO (1<<28)
  376. #define NV_TX2_TSO_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SHIFT 14
  378. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  379. #define NV_TX2_CHECKSUM_L3 (1<<27)
  380. #define NV_TX2_CHECKSUM_L4 (1<<26)
  381. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  382. #define NV_RX_DESCRIPTORVALID (1<<16)
  383. #define NV_RX_MISSEDFRAME (1<<17)
  384. #define NV_RX_SUBSTRACT1 (1<<18)
  385. #define NV_RX_ERROR1 (1<<23)
  386. #define NV_RX_ERROR2 (1<<24)
  387. #define NV_RX_ERROR3 (1<<25)
  388. #define NV_RX_ERROR4 (1<<26)
  389. #define NV_RX_CRCERR (1<<27)
  390. #define NV_RX_OVERFLOW (1<<28)
  391. #define NV_RX_FRAMINGERR (1<<29)
  392. #define NV_RX_ERROR (1<<30)
  393. #define NV_RX_AVAIL (1<<31)
  394. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  395. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  396. #define NV_RX2_CHECKSUM_IP (0x10000000)
  397. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  398. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  399. #define NV_RX2_DESCRIPTORVALID (1<<29)
  400. #define NV_RX2_SUBSTRACT1 (1<<25)
  401. #define NV_RX2_ERROR1 (1<<18)
  402. #define NV_RX2_ERROR2 (1<<19)
  403. #define NV_RX2_ERROR3 (1<<20)
  404. #define NV_RX2_ERROR4 (1<<21)
  405. #define NV_RX2_CRCERR (1<<22)
  406. #define NV_RX2_OVERFLOW (1<<23)
  407. #define NV_RX2_FRAMINGERR (1<<24)
  408. /* error and avail are the same for both */
  409. #define NV_RX2_ERROR (1<<30)
  410. #define NV_RX2_AVAIL (1<<31)
  411. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  412. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  413. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  414. /* Miscellaneous hardware related defines: */
  415. #define NV_PCI_REGSZ_VER1 0x270
  416. #define NV_PCI_REGSZ_VER2 0x2d4
  417. #define NV_PCI_REGSZ_VER3 0x604
  418. #define NV_PCI_REGSZ_MAX 0x604
  419. /* various timeout delays: all in usec */
  420. #define NV_TXRX_RESET_DELAY 4
  421. #define NV_TXSTOP_DELAY1 10
  422. #define NV_TXSTOP_DELAY1MAX 500000
  423. #define NV_TXSTOP_DELAY2 100
  424. #define NV_RXSTOP_DELAY1 10
  425. #define NV_RXSTOP_DELAY1MAX 500000
  426. #define NV_RXSTOP_DELAY2 100
  427. #define NV_SETUP5_DELAY 5
  428. #define NV_SETUP5_DELAYMAX 50000
  429. #define NV_POWERUP_DELAY 5
  430. #define NV_POWERUP_DELAYMAX 5000
  431. #define NV_MIIBUSY_DELAY 50
  432. #define NV_MIIPHY_DELAY 10
  433. #define NV_MIIPHY_DELAYMAX 10000
  434. #define NV_MAC_RESET_DELAY 64
  435. #define NV_WAKEUPPATTERNS 5
  436. #define NV_WAKEUPMASKENTRIES 4
  437. /* General driver defaults */
  438. #define NV_WATCHDOG_TIMEO (5*HZ)
  439. #define RX_RING_DEFAULT 512
  440. #define TX_RING_DEFAULT 256
  441. #define RX_RING_MIN 128
  442. #define TX_RING_MIN 64
  443. #define RING_MAX_DESC_VER_1 1024
  444. #define RING_MAX_DESC_VER_2_3 16384
  445. /* rx/tx mac addr + type + vlan + align + slack*/
  446. #define NV_RX_HEADERS (64)
  447. /* even more slack. */
  448. #define NV_RX_ALLOC_PAD (64)
  449. /* maximum mtu size */
  450. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  451. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  452. #define OOM_REFILL (1+HZ/20)
  453. #define POLL_WAIT (1+HZ/100)
  454. #define LINK_TIMEOUT (3*HZ)
  455. #define STATS_INTERVAL (10*HZ)
  456. /*
  457. * desc_ver values:
  458. * The nic supports three different descriptor types:
  459. * - DESC_VER_1: Original
  460. * - DESC_VER_2: support for jumbo frames.
  461. * - DESC_VER_3: 64-bit format.
  462. */
  463. #define DESC_VER_1 1
  464. #define DESC_VER_2 2
  465. #define DESC_VER_3 3
  466. /* PHY defines */
  467. #define PHY_OUI_MARVELL 0x5043
  468. #define PHY_OUI_CICADA 0x03f1
  469. #define PHY_OUI_VITESSE 0x01c1
  470. #define PHY_OUI_REALTEK 0x0732
  471. #define PHY_OUI_REALTEK2 0x0020
  472. #define PHYID1_OUI_MASK 0x03ff
  473. #define PHYID1_OUI_SHFT 6
  474. #define PHYID2_OUI_MASK 0xfc00
  475. #define PHYID2_OUI_SHFT 10
  476. #define PHYID2_MODEL_MASK 0x03f0
  477. #define PHY_MODEL_REALTEK_8211 0x0110
  478. #define PHY_REV_MASK 0x0001
  479. #define PHY_REV_REALTEK_8211B 0x0000
  480. #define PHY_REV_REALTEK_8211C 0x0001
  481. #define PHY_MODEL_REALTEK_8201 0x0200
  482. #define PHY_MODEL_MARVELL_E3016 0x0220
  483. #define PHY_MARVELL_E3016_INITMASK 0x0300
  484. #define PHY_CICADA_INIT1 0x0f000
  485. #define PHY_CICADA_INIT2 0x0e00
  486. #define PHY_CICADA_INIT3 0x01000
  487. #define PHY_CICADA_INIT4 0x0200
  488. #define PHY_CICADA_INIT5 0x0004
  489. #define PHY_CICADA_INIT6 0x02000
  490. #define PHY_VITESSE_INIT_REG1 0x1f
  491. #define PHY_VITESSE_INIT_REG2 0x10
  492. #define PHY_VITESSE_INIT_REG3 0x11
  493. #define PHY_VITESSE_INIT_REG4 0x12
  494. #define PHY_VITESSE_INIT_MSK1 0xc
  495. #define PHY_VITESSE_INIT_MSK2 0x0180
  496. #define PHY_VITESSE_INIT1 0x52b5
  497. #define PHY_VITESSE_INIT2 0xaf8a
  498. #define PHY_VITESSE_INIT3 0x8
  499. #define PHY_VITESSE_INIT4 0x8f8a
  500. #define PHY_VITESSE_INIT5 0xaf86
  501. #define PHY_VITESSE_INIT6 0x8f86
  502. #define PHY_VITESSE_INIT7 0xaf82
  503. #define PHY_VITESSE_INIT8 0x0100
  504. #define PHY_VITESSE_INIT9 0x8f82
  505. #define PHY_VITESSE_INIT10 0x0
  506. #define PHY_REALTEK_INIT_REG1 0x1f
  507. #define PHY_REALTEK_INIT_REG2 0x19
  508. #define PHY_REALTEK_INIT_REG3 0x13
  509. #define PHY_REALTEK_INIT_REG4 0x14
  510. #define PHY_REALTEK_INIT_REG5 0x18
  511. #define PHY_REALTEK_INIT_REG6 0x11
  512. #define PHY_REALTEK_INIT_REG7 0x01
  513. #define PHY_REALTEK_INIT1 0x0000
  514. #define PHY_REALTEK_INIT2 0x8e00
  515. #define PHY_REALTEK_INIT3 0x0001
  516. #define PHY_REALTEK_INIT4 0xad17
  517. #define PHY_REALTEK_INIT5 0xfb54
  518. #define PHY_REALTEK_INIT6 0xf5c7
  519. #define PHY_REALTEK_INIT7 0x1000
  520. #define PHY_REALTEK_INIT8 0x0003
  521. #define PHY_REALTEK_INIT9 0x0008
  522. #define PHY_REALTEK_INIT10 0x0005
  523. #define PHY_REALTEK_INIT11 0x0200
  524. #define PHY_REALTEK_INIT_MSK1 0x0003
  525. #define PHY_GIGABIT 0x0100
  526. #define PHY_TIMEOUT 0x1
  527. #define PHY_ERROR 0x2
  528. #define PHY_100 0x1
  529. #define PHY_1000 0x2
  530. #define PHY_HALF 0x100
  531. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  532. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  533. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  534. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  535. #define NV_PAUSEFRAME_RX_REQ 0x0010
  536. #define NV_PAUSEFRAME_TX_REQ 0x0020
  537. #define NV_PAUSEFRAME_AUTONEG 0x0040
  538. /* MSI/MSI-X defines */
  539. #define NV_MSI_X_MAX_VECTORS 8
  540. #define NV_MSI_X_VECTORS_MASK 0x000f
  541. #define NV_MSI_CAPABLE 0x0010
  542. #define NV_MSI_X_CAPABLE 0x0020
  543. #define NV_MSI_ENABLED 0x0040
  544. #define NV_MSI_X_ENABLED 0x0080
  545. #define NV_MSI_X_VECTOR_ALL 0x0
  546. #define NV_MSI_X_VECTOR_RX 0x0
  547. #define NV_MSI_X_VECTOR_TX 0x1
  548. #define NV_MSI_X_VECTOR_OTHER 0x2
  549. #define NV_MSI_PRIV_OFFSET 0x68
  550. #define NV_MSI_PRIV_VALUE 0xffffffff
  551. #define NV_RESTART_TX 0x1
  552. #define NV_RESTART_RX 0x2
  553. #define NV_TX_LIMIT_COUNT 16
  554. #define NV_DYNAMIC_THRESHOLD 4
  555. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  556. /* statistics */
  557. struct nv_ethtool_str {
  558. char name[ETH_GSTRING_LEN];
  559. };
  560. static const struct nv_ethtool_str nv_estats_str[] = {
  561. { "tx_bytes" }, /* includes Ethernet FCS CRC */
  562. { "tx_zero_rexmt" },
  563. { "tx_one_rexmt" },
  564. { "tx_many_rexmt" },
  565. { "tx_late_collision" },
  566. { "tx_fifo_errors" },
  567. { "tx_carrier_errors" },
  568. { "tx_excess_deferral" },
  569. { "tx_retry_error" },
  570. { "rx_frame_error" },
  571. { "rx_extra_byte" },
  572. { "rx_late_collision" },
  573. { "rx_runt" },
  574. { "rx_frame_too_long" },
  575. { "rx_over_errors" },
  576. { "rx_crc_errors" },
  577. { "rx_frame_align_error" },
  578. { "rx_length_error" },
  579. { "rx_unicast" },
  580. { "rx_multicast" },
  581. { "rx_broadcast" },
  582. { "rx_packets" },
  583. { "rx_errors_total" },
  584. { "tx_errors_total" },
  585. /* version 2 stats */
  586. { "tx_deferral" },
  587. { "tx_packets" },
  588. { "rx_bytes" }, /* includes Ethernet FCS CRC */
  589. { "tx_pause" },
  590. { "rx_pause" },
  591. { "rx_drop_frame" },
  592. /* version 3 stats */
  593. { "tx_unicast" },
  594. { "tx_multicast" },
  595. { "tx_broadcast" }
  596. };
  597. struct nv_ethtool_stats {
  598. u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
  599. u64 tx_zero_rexmt;
  600. u64 tx_one_rexmt;
  601. u64 tx_many_rexmt;
  602. u64 tx_late_collision;
  603. u64 tx_fifo_errors;
  604. u64 tx_carrier_errors;
  605. u64 tx_excess_deferral;
  606. u64 tx_retry_error;
  607. u64 rx_frame_error;
  608. u64 rx_extra_byte;
  609. u64 rx_late_collision;
  610. u64 rx_runt;
  611. u64 rx_frame_too_long;
  612. u64 rx_over_errors;
  613. u64 rx_crc_errors;
  614. u64 rx_frame_align_error;
  615. u64 rx_length_error;
  616. u64 rx_unicast;
  617. u64 rx_multicast;
  618. u64 rx_broadcast;
  619. u64 rx_packets; /* should be ifconfig->rx_packets */
  620. u64 rx_errors_total;
  621. u64 tx_errors_total;
  622. /* version 2 stats */
  623. u64 tx_deferral;
  624. u64 tx_packets; /* should be ifconfig->tx_packets */
  625. u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
  626. u64 tx_pause;
  627. u64 rx_pause;
  628. u64 rx_drop_frame;
  629. /* version 3 stats */
  630. u64 tx_unicast;
  631. u64 tx_multicast;
  632. u64 tx_broadcast;
  633. };
  634. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  635. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  636. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  637. /* diagnostics */
  638. #define NV_TEST_COUNT_BASE 3
  639. #define NV_TEST_COUNT_EXTENDED 4
  640. static const struct nv_ethtool_str nv_etests_str[] = {
  641. { "link (online/offline)" },
  642. { "register (offline) " },
  643. { "interrupt (offline) " },
  644. { "loopback (offline) " }
  645. };
  646. struct register_test {
  647. __u32 reg;
  648. __u32 mask;
  649. };
  650. static const struct register_test nv_registers_test[] = {
  651. { NvRegUnknownSetupReg6, 0x01 },
  652. { NvRegMisc1, 0x03c },
  653. { NvRegOffloadConfig, 0x03ff },
  654. { NvRegMulticastAddrA, 0xffffffff },
  655. { NvRegTxWatermark, 0x0ff },
  656. { NvRegWakeUpFlags, 0x07777 },
  657. { 0, 0 }
  658. };
  659. struct nv_skb_map {
  660. struct sk_buff *skb;
  661. dma_addr_t dma;
  662. unsigned int dma_len:31;
  663. unsigned int dma_single:1;
  664. struct ring_desc_ex *first_tx_desc;
  665. struct nv_skb_map *next_tx_ctx;
  666. };
  667. /*
  668. * SMP locking:
  669. * All hardware access under netdev_priv(dev)->lock, except the performance
  670. * critical parts:
  671. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  672. * by the arch code for interrupts.
  673. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  674. * needs netdev_priv(dev)->lock :-(
  675. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  676. *
  677. * Hardware stats updates are protected by hwstats_lock:
  678. * - updated by nv_do_stats_poll (timer). This is meant to avoid
  679. * integer wraparound in the NIC stats registers, at low frequency
  680. * (0.1 Hz)
  681. * - updated by nv_get_ethtool_stats + nv_get_stats64
  682. *
  683. * Software stats are accessed only through 64b synchronization points
  684. * and are not subject to other synchronization techniques (single
  685. * update thread on the TX or RX paths).
  686. */
  687. /* in dev: base, irq */
  688. struct fe_priv {
  689. spinlock_t lock;
  690. struct net_device *dev;
  691. struct napi_struct napi;
  692. /* hardware stats are updated in syscall and timer */
  693. spinlock_t hwstats_lock;
  694. struct nv_ethtool_stats estats;
  695. int in_shutdown;
  696. u32 linkspeed;
  697. int duplex;
  698. int autoneg;
  699. int fixed_mode;
  700. int phyaddr;
  701. int wolenabled;
  702. unsigned int phy_oui;
  703. unsigned int phy_model;
  704. unsigned int phy_rev;
  705. u16 gigabit;
  706. int intr_test;
  707. int recover_error;
  708. int quiet_count;
  709. /* General data: RO fields */
  710. dma_addr_t ring_addr;
  711. struct pci_dev *pci_dev;
  712. u32 orig_mac[2];
  713. u32 events;
  714. u32 irqmask;
  715. u32 desc_ver;
  716. u32 txrxctl_bits;
  717. u32 vlanctl_bits;
  718. u32 driver_data;
  719. u32 device_id;
  720. u32 register_size;
  721. u32 mac_in_use;
  722. int mgmt_version;
  723. int mgmt_sema;
  724. void __iomem *base;
  725. /* rx specific fields.
  726. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  727. */
  728. union ring_type get_rx, put_rx, first_rx, last_rx;
  729. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  730. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  731. struct nv_skb_map *rx_skb;
  732. union ring_type rx_ring;
  733. unsigned int rx_buf_sz;
  734. unsigned int pkt_limit;
  735. struct timer_list oom_kick;
  736. struct timer_list nic_poll;
  737. struct timer_list stats_poll;
  738. u32 nic_poll_irq;
  739. int rx_ring_size;
  740. /* RX software stats */
  741. struct u64_stats_sync swstats_rx_syncp;
  742. u64 stat_rx_packets;
  743. u64 stat_rx_bytes; /* not always available in HW */
  744. u64 stat_rx_missed_errors;
  745. /* media detection workaround.
  746. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  747. */
  748. int need_linktimer;
  749. unsigned long link_timeout;
  750. /*
  751. * tx specific fields.
  752. */
  753. union ring_type get_tx, put_tx, first_tx, last_tx;
  754. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  755. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  756. struct nv_skb_map *tx_skb;
  757. union ring_type tx_ring;
  758. u32 tx_flags;
  759. int tx_ring_size;
  760. int tx_limit;
  761. u32 tx_pkts_in_progress;
  762. struct nv_skb_map *tx_change_owner;
  763. struct nv_skb_map *tx_end_flip;
  764. int tx_stop;
  765. /* TX software stats */
  766. struct u64_stats_sync swstats_tx_syncp;
  767. u64 stat_tx_packets; /* not always available in HW */
  768. u64 stat_tx_bytes;
  769. u64 stat_tx_dropped;
  770. /* msi/msi-x fields */
  771. u32 msi_flags;
  772. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  773. /* flow control */
  774. u32 pause_flags;
  775. /* power saved state */
  776. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  777. /* for different msi-x irq type */
  778. char name_rx[IFNAMSIZ + 3]; /* -rx */
  779. char name_tx[IFNAMSIZ + 3]; /* -tx */
  780. char name_other[IFNAMSIZ + 6]; /* -other */
  781. };
  782. /*
  783. * Maximum number of loops until we assume that a bit in the irq mask
  784. * is stuck. Overridable with module param.
  785. */
  786. static int max_interrupt_work = 4;
  787. /*
  788. * Optimization can be either throuput mode or cpu mode
  789. *
  790. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  791. * CPU Mode: Interrupts are controlled by a timer.
  792. */
  793. enum {
  794. NV_OPTIMIZATION_MODE_THROUGHPUT,
  795. NV_OPTIMIZATION_MODE_CPU,
  796. NV_OPTIMIZATION_MODE_DYNAMIC
  797. };
  798. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  799. /*
  800. * Poll interval for timer irq
  801. *
  802. * This interval determines how frequent an interrupt is generated.
  803. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  804. * Min = 0, and Max = 65535
  805. */
  806. static int poll_interval = -1;
  807. /*
  808. * MSI interrupts
  809. */
  810. enum {
  811. NV_MSI_INT_DISABLED,
  812. NV_MSI_INT_ENABLED
  813. };
  814. static int msi = NV_MSI_INT_ENABLED;
  815. /*
  816. * MSIX interrupts
  817. */
  818. enum {
  819. NV_MSIX_INT_DISABLED,
  820. NV_MSIX_INT_ENABLED
  821. };
  822. static int msix = NV_MSIX_INT_ENABLED;
  823. /*
  824. * DMA 64bit
  825. */
  826. enum {
  827. NV_DMA_64BIT_DISABLED,
  828. NV_DMA_64BIT_ENABLED
  829. };
  830. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  831. /*
  832. * Debug output control for tx_timeout
  833. */
  834. static bool debug_tx_timeout = false;
  835. /*
  836. * Crossover Detection
  837. * Realtek 8201 phy + some OEM boards do not work properly.
  838. */
  839. enum {
  840. NV_CROSSOVER_DETECTION_DISABLED,
  841. NV_CROSSOVER_DETECTION_ENABLED
  842. };
  843. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  844. /*
  845. * Power down phy when interface is down (persists through reboot;
  846. * older Linux and other OSes may not power it up again)
  847. */
  848. static int phy_power_down;
  849. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  850. {
  851. return netdev_priv(dev);
  852. }
  853. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  854. {
  855. return ((struct fe_priv *)netdev_priv(dev))->base;
  856. }
  857. static inline void pci_push(u8 __iomem *base)
  858. {
  859. /* force out pending posted writes */
  860. readl(base);
  861. }
  862. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  863. {
  864. return le32_to_cpu(prd->flaglen)
  865. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  866. }
  867. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  868. {
  869. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  870. }
  871. static bool nv_optimized(struct fe_priv *np)
  872. {
  873. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  874. return false;
  875. return true;
  876. }
  877. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  878. int delay, int delaymax)
  879. {
  880. u8 __iomem *base = get_hwbase(dev);
  881. pci_push(base);
  882. do {
  883. udelay(delay);
  884. delaymax -= delay;
  885. if (delaymax < 0)
  886. return 1;
  887. } while ((readl(base + offset) & mask) != target);
  888. return 0;
  889. }
  890. #define NV_SETUP_RX_RING 0x01
  891. #define NV_SETUP_TX_RING 0x02
  892. static inline u32 dma_low(dma_addr_t addr)
  893. {
  894. return addr;
  895. }
  896. static inline u32 dma_high(dma_addr_t addr)
  897. {
  898. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  899. }
  900. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  901. {
  902. struct fe_priv *np = get_nvpriv(dev);
  903. u8 __iomem *base = get_hwbase(dev);
  904. if (!nv_optimized(np)) {
  905. if (rxtx_flags & NV_SETUP_RX_RING)
  906. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  907. if (rxtx_flags & NV_SETUP_TX_RING)
  908. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  909. } else {
  910. if (rxtx_flags & NV_SETUP_RX_RING) {
  911. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  912. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  913. }
  914. if (rxtx_flags & NV_SETUP_TX_RING) {
  915. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  916. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  917. }
  918. }
  919. }
  920. static void free_rings(struct net_device *dev)
  921. {
  922. struct fe_priv *np = get_nvpriv(dev);
  923. if (!nv_optimized(np)) {
  924. if (np->rx_ring.orig)
  925. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  926. np->rx_ring.orig, np->ring_addr);
  927. } else {
  928. if (np->rx_ring.ex)
  929. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  930. np->rx_ring.ex, np->ring_addr);
  931. }
  932. kfree(np->rx_skb);
  933. kfree(np->tx_skb);
  934. }
  935. static int using_multi_irqs(struct net_device *dev)
  936. {
  937. struct fe_priv *np = get_nvpriv(dev);
  938. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  939. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  940. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  941. return 0;
  942. else
  943. return 1;
  944. }
  945. static void nv_txrx_gate(struct net_device *dev, bool gate)
  946. {
  947. struct fe_priv *np = get_nvpriv(dev);
  948. u8 __iomem *base = get_hwbase(dev);
  949. u32 powerstate;
  950. if (!np->mac_in_use &&
  951. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  952. powerstate = readl(base + NvRegPowerState2);
  953. if (gate)
  954. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  955. else
  956. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  957. writel(powerstate, base + NvRegPowerState2);
  958. }
  959. }
  960. static void nv_enable_irq(struct net_device *dev)
  961. {
  962. struct fe_priv *np = get_nvpriv(dev);
  963. if (!using_multi_irqs(dev)) {
  964. if (np->msi_flags & NV_MSI_X_ENABLED)
  965. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  966. else
  967. enable_irq(np->pci_dev->irq);
  968. } else {
  969. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  970. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  971. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  972. }
  973. }
  974. static void nv_disable_irq(struct net_device *dev)
  975. {
  976. struct fe_priv *np = get_nvpriv(dev);
  977. if (!using_multi_irqs(dev)) {
  978. if (np->msi_flags & NV_MSI_X_ENABLED)
  979. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  980. else
  981. disable_irq(np->pci_dev->irq);
  982. } else {
  983. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  984. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  985. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  986. }
  987. }
  988. /* In MSIX mode, a write to irqmask behaves as XOR */
  989. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  990. {
  991. u8 __iomem *base = get_hwbase(dev);
  992. writel(mask, base + NvRegIrqMask);
  993. }
  994. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  995. {
  996. struct fe_priv *np = get_nvpriv(dev);
  997. u8 __iomem *base = get_hwbase(dev);
  998. if (np->msi_flags & NV_MSI_X_ENABLED) {
  999. writel(mask, base + NvRegIrqMask);
  1000. } else {
  1001. if (np->msi_flags & NV_MSI_ENABLED)
  1002. writel(0, base + NvRegMSIIrqMask);
  1003. writel(0, base + NvRegIrqMask);
  1004. }
  1005. }
  1006. static void nv_napi_enable(struct net_device *dev)
  1007. {
  1008. struct fe_priv *np = get_nvpriv(dev);
  1009. napi_enable(&np->napi);
  1010. }
  1011. static void nv_napi_disable(struct net_device *dev)
  1012. {
  1013. struct fe_priv *np = get_nvpriv(dev);
  1014. napi_disable(&np->napi);
  1015. }
  1016. #define MII_READ (-1)
  1017. /* mii_rw: read/write a register on the PHY.
  1018. *
  1019. * Caller must guarantee serialization
  1020. */
  1021. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1022. {
  1023. u8 __iomem *base = get_hwbase(dev);
  1024. u32 reg;
  1025. int retval;
  1026. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1027. reg = readl(base + NvRegMIIControl);
  1028. if (reg & NVREG_MIICTL_INUSE) {
  1029. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1030. udelay(NV_MIIBUSY_DELAY);
  1031. }
  1032. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1033. if (value != MII_READ) {
  1034. writel(value, base + NvRegMIIData);
  1035. reg |= NVREG_MIICTL_WRITE;
  1036. }
  1037. writel(reg, base + NvRegMIIControl);
  1038. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1039. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1040. retval = -1;
  1041. } else if (value != MII_READ) {
  1042. /* it was a write operation - fewer failures are detectable */
  1043. retval = 0;
  1044. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1045. retval = -1;
  1046. } else {
  1047. retval = readl(base + NvRegMIIData);
  1048. }
  1049. return retval;
  1050. }
  1051. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1052. {
  1053. struct fe_priv *np = netdev_priv(dev);
  1054. u32 miicontrol;
  1055. unsigned int tries = 0;
  1056. miicontrol = BMCR_RESET | bmcr_setup;
  1057. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1058. return -1;
  1059. /* wait for 500ms */
  1060. msleep(500);
  1061. /* must wait till reset is deasserted */
  1062. while (miicontrol & BMCR_RESET) {
  1063. usleep_range(10000, 20000);
  1064. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1065. /* FIXME: 100 tries seem excessive */
  1066. if (tries++ > 100)
  1067. return -1;
  1068. }
  1069. return 0;
  1070. }
  1071. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1072. {
  1073. static const struct {
  1074. int reg;
  1075. int init;
  1076. } ri[] = {
  1077. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1078. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1079. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1080. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1081. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1082. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1083. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1084. };
  1085. int i;
  1086. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1087. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1088. return PHY_ERROR;
  1089. }
  1090. return 0;
  1091. }
  1092. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1093. {
  1094. u32 reg;
  1095. u8 __iomem *base = get_hwbase(dev);
  1096. u32 powerstate = readl(base + NvRegPowerState2);
  1097. /* need to perform hw phy reset */
  1098. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1099. writel(powerstate, base + NvRegPowerState2);
  1100. msleep(25);
  1101. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1102. writel(powerstate, base + NvRegPowerState2);
  1103. msleep(25);
  1104. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1105. reg |= PHY_REALTEK_INIT9;
  1106. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1107. return PHY_ERROR;
  1108. if (mii_rw(dev, np->phyaddr,
  1109. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1110. return PHY_ERROR;
  1111. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1112. if (!(reg & PHY_REALTEK_INIT11)) {
  1113. reg |= PHY_REALTEK_INIT11;
  1114. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1115. return PHY_ERROR;
  1116. }
  1117. if (mii_rw(dev, np->phyaddr,
  1118. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1119. return PHY_ERROR;
  1120. return 0;
  1121. }
  1122. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1123. {
  1124. u32 phy_reserved;
  1125. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1126. phy_reserved = mii_rw(dev, np->phyaddr,
  1127. PHY_REALTEK_INIT_REG6, MII_READ);
  1128. phy_reserved |= PHY_REALTEK_INIT7;
  1129. if (mii_rw(dev, np->phyaddr,
  1130. PHY_REALTEK_INIT_REG6, phy_reserved))
  1131. return PHY_ERROR;
  1132. }
  1133. return 0;
  1134. }
  1135. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1136. {
  1137. u32 phy_reserved;
  1138. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1139. if (mii_rw(dev, np->phyaddr,
  1140. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1141. return PHY_ERROR;
  1142. phy_reserved = mii_rw(dev, np->phyaddr,
  1143. PHY_REALTEK_INIT_REG2, MII_READ);
  1144. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1145. phy_reserved |= PHY_REALTEK_INIT3;
  1146. if (mii_rw(dev, np->phyaddr,
  1147. PHY_REALTEK_INIT_REG2, phy_reserved))
  1148. return PHY_ERROR;
  1149. if (mii_rw(dev, np->phyaddr,
  1150. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1151. return PHY_ERROR;
  1152. }
  1153. return 0;
  1154. }
  1155. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1156. u32 phyinterface)
  1157. {
  1158. u32 phy_reserved;
  1159. if (phyinterface & PHY_RGMII) {
  1160. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1161. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1162. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1163. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1164. return PHY_ERROR;
  1165. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1166. phy_reserved |= PHY_CICADA_INIT5;
  1167. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1168. return PHY_ERROR;
  1169. }
  1170. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1171. phy_reserved |= PHY_CICADA_INIT6;
  1172. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1173. return PHY_ERROR;
  1174. return 0;
  1175. }
  1176. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1177. {
  1178. u32 phy_reserved;
  1179. if (mii_rw(dev, np->phyaddr,
  1180. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1181. return PHY_ERROR;
  1182. if (mii_rw(dev, np->phyaddr,
  1183. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1184. return PHY_ERROR;
  1185. phy_reserved = mii_rw(dev, np->phyaddr,
  1186. PHY_VITESSE_INIT_REG4, MII_READ);
  1187. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1188. return PHY_ERROR;
  1189. phy_reserved = mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG3, MII_READ);
  1191. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1192. phy_reserved |= PHY_VITESSE_INIT3;
  1193. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1194. return PHY_ERROR;
  1195. if (mii_rw(dev, np->phyaddr,
  1196. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1197. return PHY_ERROR;
  1198. if (mii_rw(dev, np->phyaddr,
  1199. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1200. return PHY_ERROR;
  1201. phy_reserved = mii_rw(dev, np->phyaddr,
  1202. PHY_VITESSE_INIT_REG4, MII_READ);
  1203. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1204. phy_reserved |= PHY_VITESSE_INIT3;
  1205. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1206. return PHY_ERROR;
  1207. phy_reserved = mii_rw(dev, np->phyaddr,
  1208. PHY_VITESSE_INIT_REG3, MII_READ);
  1209. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1210. return PHY_ERROR;
  1211. if (mii_rw(dev, np->phyaddr,
  1212. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1213. return PHY_ERROR;
  1214. if (mii_rw(dev, np->phyaddr,
  1215. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1216. return PHY_ERROR;
  1217. phy_reserved = mii_rw(dev, np->phyaddr,
  1218. PHY_VITESSE_INIT_REG4, MII_READ);
  1219. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1220. return PHY_ERROR;
  1221. phy_reserved = mii_rw(dev, np->phyaddr,
  1222. PHY_VITESSE_INIT_REG3, MII_READ);
  1223. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1224. phy_reserved |= PHY_VITESSE_INIT8;
  1225. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1226. return PHY_ERROR;
  1227. if (mii_rw(dev, np->phyaddr,
  1228. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1229. return PHY_ERROR;
  1230. if (mii_rw(dev, np->phyaddr,
  1231. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1232. return PHY_ERROR;
  1233. return 0;
  1234. }
  1235. static int phy_init(struct net_device *dev)
  1236. {
  1237. struct fe_priv *np = get_nvpriv(dev);
  1238. u8 __iomem *base = get_hwbase(dev);
  1239. u32 phyinterface;
  1240. u32 mii_status, mii_control, mii_control_1000, reg;
  1241. /* phy errata for E3016 phy */
  1242. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1243. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1244. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1245. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1246. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1247. pci_name(np->pci_dev));
  1248. return PHY_ERROR;
  1249. }
  1250. }
  1251. if (np->phy_oui == PHY_OUI_REALTEK) {
  1252. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1253. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1254. if (init_realtek_8211b(dev, np)) {
  1255. netdev_info(dev, "%s: phy init failed\n",
  1256. pci_name(np->pci_dev));
  1257. return PHY_ERROR;
  1258. }
  1259. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1260. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1261. if (init_realtek_8211c(dev, np)) {
  1262. netdev_info(dev, "%s: phy init failed\n",
  1263. pci_name(np->pci_dev));
  1264. return PHY_ERROR;
  1265. }
  1266. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1267. if (init_realtek_8201(dev, np)) {
  1268. netdev_info(dev, "%s: phy init failed\n",
  1269. pci_name(np->pci_dev));
  1270. return PHY_ERROR;
  1271. }
  1272. }
  1273. }
  1274. /* set advertise register */
  1275. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1276. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1277. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1278. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1279. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1280. netdev_info(dev, "%s: phy write to advertise failed\n",
  1281. pci_name(np->pci_dev));
  1282. return PHY_ERROR;
  1283. }
  1284. /* get phy interface type */
  1285. phyinterface = readl(base + NvRegPhyInterface);
  1286. /* see if gigabit phy */
  1287. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1288. if (mii_status & PHY_GIGABIT) {
  1289. np->gigabit = PHY_GIGABIT;
  1290. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1291. MII_CTRL1000, MII_READ);
  1292. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1293. if (phyinterface & PHY_RGMII)
  1294. mii_control_1000 |= ADVERTISE_1000FULL;
  1295. else
  1296. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1297. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1298. netdev_info(dev, "%s: phy init failed\n",
  1299. pci_name(np->pci_dev));
  1300. return PHY_ERROR;
  1301. }
  1302. } else
  1303. np->gigabit = 0;
  1304. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1305. mii_control |= BMCR_ANENABLE;
  1306. if (np->phy_oui == PHY_OUI_REALTEK &&
  1307. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1308. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1309. /* start autoneg since we already performed hw reset above */
  1310. mii_control |= BMCR_ANRESTART;
  1311. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1312. netdev_info(dev, "%s: phy init failed\n",
  1313. pci_name(np->pci_dev));
  1314. return PHY_ERROR;
  1315. }
  1316. } else {
  1317. /* reset the phy
  1318. * (certain phys need bmcr to be setup with reset)
  1319. */
  1320. if (phy_reset(dev, mii_control)) {
  1321. netdev_info(dev, "%s: phy reset failed\n",
  1322. pci_name(np->pci_dev));
  1323. return PHY_ERROR;
  1324. }
  1325. }
  1326. /* phy vendor specific configuration */
  1327. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1328. if (init_cicada(dev, np, phyinterface)) {
  1329. netdev_info(dev, "%s: phy init failed\n",
  1330. pci_name(np->pci_dev));
  1331. return PHY_ERROR;
  1332. }
  1333. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1334. if (init_vitesse(dev, np)) {
  1335. netdev_info(dev, "%s: phy init failed\n",
  1336. pci_name(np->pci_dev));
  1337. return PHY_ERROR;
  1338. }
  1339. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1340. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1341. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1342. /* reset could have cleared these out, set them back */
  1343. if (init_realtek_8211b(dev, np)) {
  1344. netdev_info(dev, "%s: phy init failed\n",
  1345. pci_name(np->pci_dev));
  1346. return PHY_ERROR;
  1347. }
  1348. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1349. if (init_realtek_8201(dev, np) ||
  1350. init_realtek_8201_cross(dev, np)) {
  1351. netdev_info(dev, "%s: phy init failed\n",
  1352. pci_name(np->pci_dev));
  1353. return PHY_ERROR;
  1354. }
  1355. }
  1356. }
  1357. /* some phys clear out pause advertisement on reset, set it back */
  1358. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1359. /* restart auto negotiation, power down phy */
  1360. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1361. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1362. if (phy_power_down)
  1363. mii_control |= BMCR_PDOWN;
  1364. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1365. return PHY_ERROR;
  1366. return 0;
  1367. }
  1368. static void nv_start_rx(struct net_device *dev)
  1369. {
  1370. struct fe_priv *np = netdev_priv(dev);
  1371. u8 __iomem *base = get_hwbase(dev);
  1372. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1373. /* Already running? Stop it. */
  1374. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1375. rx_ctrl &= ~NVREG_RCVCTL_START;
  1376. writel(rx_ctrl, base + NvRegReceiverControl);
  1377. pci_push(base);
  1378. }
  1379. writel(np->linkspeed, base + NvRegLinkSpeed);
  1380. pci_push(base);
  1381. rx_ctrl |= NVREG_RCVCTL_START;
  1382. if (np->mac_in_use)
  1383. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1384. writel(rx_ctrl, base + NvRegReceiverControl);
  1385. pci_push(base);
  1386. }
  1387. static void nv_stop_rx(struct net_device *dev)
  1388. {
  1389. struct fe_priv *np = netdev_priv(dev);
  1390. u8 __iomem *base = get_hwbase(dev);
  1391. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1392. if (!np->mac_in_use)
  1393. rx_ctrl &= ~NVREG_RCVCTL_START;
  1394. else
  1395. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1396. writel(rx_ctrl, base + NvRegReceiverControl);
  1397. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1398. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1399. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1400. __func__);
  1401. udelay(NV_RXSTOP_DELAY2);
  1402. if (!np->mac_in_use)
  1403. writel(0, base + NvRegLinkSpeed);
  1404. }
  1405. static void nv_start_tx(struct net_device *dev)
  1406. {
  1407. struct fe_priv *np = netdev_priv(dev);
  1408. u8 __iomem *base = get_hwbase(dev);
  1409. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1410. tx_ctrl |= NVREG_XMITCTL_START;
  1411. if (np->mac_in_use)
  1412. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1413. writel(tx_ctrl, base + NvRegTransmitterControl);
  1414. pci_push(base);
  1415. }
  1416. static void nv_stop_tx(struct net_device *dev)
  1417. {
  1418. struct fe_priv *np = netdev_priv(dev);
  1419. u8 __iomem *base = get_hwbase(dev);
  1420. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1421. if (!np->mac_in_use)
  1422. tx_ctrl &= ~NVREG_XMITCTL_START;
  1423. else
  1424. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1425. writel(tx_ctrl, base + NvRegTransmitterControl);
  1426. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1427. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1428. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1429. __func__);
  1430. udelay(NV_TXSTOP_DELAY2);
  1431. if (!np->mac_in_use)
  1432. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1433. base + NvRegTransmitPoll);
  1434. }
  1435. static void nv_start_rxtx(struct net_device *dev)
  1436. {
  1437. nv_start_rx(dev);
  1438. nv_start_tx(dev);
  1439. }
  1440. static void nv_stop_rxtx(struct net_device *dev)
  1441. {
  1442. nv_stop_rx(dev);
  1443. nv_stop_tx(dev);
  1444. }
  1445. static void nv_txrx_reset(struct net_device *dev)
  1446. {
  1447. struct fe_priv *np = netdev_priv(dev);
  1448. u8 __iomem *base = get_hwbase(dev);
  1449. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1450. pci_push(base);
  1451. udelay(NV_TXRX_RESET_DELAY);
  1452. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1453. pci_push(base);
  1454. }
  1455. static void nv_mac_reset(struct net_device *dev)
  1456. {
  1457. struct fe_priv *np = netdev_priv(dev);
  1458. u8 __iomem *base = get_hwbase(dev);
  1459. u32 temp1, temp2, temp3;
  1460. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1461. pci_push(base);
  1462. /* save registers since they will be cleared on reset */
  1463. temp1 = readl(base + NvRegMacAddrA);
  1464. temp2 = readl(base + NvRegMacAddrB);
  1465. temp3 = readl(base + NvRegTransmitPoll);
  1466. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1467. pci_push(base);
  1468. udelay(NV_MAC_RESET_DELAY);
  1469. writel(0, base + NvRegMacReset);
  1470. pci_push(base);
  1471. udelay(NV_MAC_RESET_DELAY);
  1472. /* restore saved registers */
  1473. writel(temp1, base + NvRegMacAddrA);
  1474. writel(temp2, base + NvRegMacAddrB);
  1475. writel(temp3, base + NvRegTransmitPoll);
  1476. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1477. pci_push(base);
  1478. }
  1479. /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
  1480. static void nv_update_stats(struct net_device *dev)
  1481. {
  1482. struct fe_priv *np = netdev_priv(dev);
  1483. u8 __iomem *base = get_hwbase(dev);
  1484. /* If it happens that this is run in top-half context, then
  1485. * replace the spin_lock of hwstats_lock with
  1486. * spin_lock_irqsave() in calling functions. */
  1487. WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
  1488. assert_spin_locked(&np->hwstats_lock);
  1489. /* query hardware */
  1490. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1491. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1492. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1493. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1494. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1495. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1496. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1497. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1498. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1499. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1500. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1501. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1502. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1503. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1504. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1505. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1506. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1507. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1508. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1509. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1510. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1511. np->estats.rx_packets =
  1512. np->estats.rx_unicast +
  1513. np->estats.rx_multicast +
  1514. np->estats.rx_broadcast;
  1515. np->estats.rx_errors_total =
  1516. np->estats.rx_crc_errors +
  1517. np->estats.rx_over_errors +
  1518. np->estats.rx_frame_error +
  1519. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1520. np->estats.rx_late_collision +
  1521. np->estats.rx_runt +
  1522. np->estats.rx_frame_too_long;
  1523. np->estats.tx_errors_total =
  1524. np->estats.tx_late_collision +
  1525. np->estats.tx_fifo_errors +
  1526. np->estats.tx_carrier_errors +
  1527. np->estats.tx_excess_deferral +
  1528. np->estats.tx_retry_error;
  1529. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1530. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1531. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1532. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1533. np->estats.tx_pause += readl(base + NvRegTxPause);
  1534. np->estats.rx_pause += readl(base + NvRegRxPause);
  1535. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1536. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1537. }
  1538. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1539. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1540. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1541. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1542. }
  1543. }
  1544. /*
  1545. * nv_get_stats64: dev->ndo_get_stats64 function
  1546. * Get latest stats value from the nic.
  1547. * Called with read_lock(&dev_base_lock) held for read -
  1548. * only synchronized against unregister_netdevice.
  1549. */
  1550. static struct rtnl_link_stats64*
  1551. nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
  1552. __acquires(&netdev_priv(dev)->hwstats_lock)
  1553. __releases(&netdev_priv(dev)->hwstats_lock)
  1554. {
  1555. struct fe_priv *np = netdev_priv(dev);
  1556. unsigned int syncp_start;
  1557. /*
  1558. * Note: because HW stats are not always available and for
  1559. * consistency reasons, the following ifconfig stats are
  1560. * managed by software: rx_bytes, tx_bytes, rx_packets and
  1561. * tx_packets. The related hardware stats reported by ethtool
  1562. * should be equivalent to these ifconfig stats, with 4
  1563. * additional bytes per packet (Ethernet FCS CRC), except for
  1564. * tx_packets when TSO kicks in.
  1565. */
  1566. /* software stats */
  1567. do {
  1568. syncp_start = u64_stats_fetch_begin(&np->swstats_rx_syncp);
  1569. storage->rx_packets = np->stat_rx_packets;
  1570. storage->rx_bytes = np->stat_rx_bytes;
  1571. storage->rx_missed_errors = np->stat_rx_missed_errors;
  1572. } while (u64_stats_fetch_retry(&np->swstats_rx_syncp, syncp_start));
  1573. do {
  1574. syncp_start = u64_stats_fetch_begin(&np->swstats_tx_syncp);
  1575. storage->tx_packets = np->stat_tx_packets;
  1576. storage->tx_bytes = np->stat_tx_bytes;
  1577. storage->tx_dropped = np->stat_tx_dropped;
  1578. } while (u64_stats_fetch_retry(&np->swstats_tx_syncp, syncp_start));
  1579. /* If the nic supports hw counters then retrieve latest values */
  1580. if (np->driver_data & DEV_HAS_STATISTICS_V123) {
  1581. spin_lock_bh(&np->hwstats_lock);
  1582. nv_update_stats(dev);
  1583. /* generic stats */
  1584. storage->rx_errors = np->estats.rx_errors_total;
  1585. storage->tx_errors = np->estats.tx_errors_total;
  1586. /* meaningful only when NIC supports stats v3 */
  1587. storage->multicast = np->estats.rx_multicast;
  1588. /* detailed rx_errors */
  1589. storage->rx_length_errors = np->estats.rx_length_error;
  1590. storage->rx_over_errors = np->estats.rx_over_errors;
  1591. storage->rx_crc_errors = np->estats.rx_crc_errors;
  1592. storage->rx_frame_errors = np->estats.rx_frame_align_error;
  1593. storage->rx_fifo_errors = np->estats.rx_drop_frame;
  1594. /* detailed tx_errors */
  1595. storage->tx_carrier_errors = np->estats.tx_carrier_errors;
  1596. storage->tx_fifo_errors = np->estats.tx_fifo_errors;
  1597. spin_unlock_bh(&np->hwstats_lock);
  1598. }
  1599. return storage;
  1600. }
  1601. /*
  1602. * nv_alloc_rx: fill rx ring entries.
  1603. * Return 1 if the allocations for the skbs failed and the
  1604. * rx engine is without Available descriptors
  1605. */
  1606. static int nv_alloc_rx(struct net_device *dev)
  1607. {
  1608. struct fe_priv *np = netdev_priv(dev);
  1609. struct ring_desc *less_rx;
  1610. less_rx = np->get_rx.orig;
  1611. if (less_rx-- == np->first_rx.orig)
  1612. less_rx = np->last_rx.orig;
  1613. while (np->put_rx.orig != less_rx) {
  1614. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1615. if (skb) {
  1616. np->put_rx_ctx->skb = skb;
  1617. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1618. skb->data,
  1619. skb_tailroom(skb),
  1620. PCI_DMA_FROMDEVICE);
  1621. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1622. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1623. wmb();
  1624. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1625. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1626. np->put_rx.orig = np->first_rx.orig;
  1627. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1628. np->put_rx_ctx = np->first_rx_ctx;
  1629. } else
  1630. return 1;
  1631. }
  1632. return 0;
  1633. }
  1634. static int nv_alloc_rx_optimized(struct net_device *dev)
  1635. {
  1636. struct fe_priv *np = netdev_priv(dev);
  1637. struct ring_desc_ex *less_rx;
  1638. less_rx = np->get_rx.ex;
  1639. if (less_rx-- == np->first_rx.ex)
  1640. less_rx = np->last_rx.ex;
  1641. while (np->put_rx.ex != less_rx) {
  1642. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1643. if (skb) {
  1644. np->put_rx_ctx->skb = skb;
  1645. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1646. skb->data,
  1647. skb_tailroom(skb),
  1648. PCI_DMA_FROMDEVICE);
  1649. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1650. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1651. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1652. wmb();
  1653. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1654. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1655. np->put_rx.ex = np->first_rx.ex;
  1656. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1657. np->put_rx_ctx = np->first_rx_ctx;
  1658. } else
  1659. return 1;
  1660. }
  1661. return 0;
  1662. }
  1663. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1664. static void nv_do_rx_refill(unsigned long data)
  1665. {
  1666. struct net_device *dev = (struct net_device *) data;
  1667. struct fe_priv *np = netdev_priv(dev);
  1668. /* Just reschedule NAPI rx processing */
  1669. napi_schedule(&np->napi);
  1670. }
  1671. static void nv_init_rx(struct net_device *dev)
  1672. {
  1673. struct fe_priv *np = netdev_priv(dev);
  1674. int i;
  1675. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1676. if (!nv_optimized(np))
  1677. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1678. else
  1679. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1680. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1681. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1682. for (i = 0; i < np->rx_ring_size; i++) {
  1683. if (!nv_optimized(np)) {
  1684. np->rx_ring.orig[i].flaglen = 0;
  1685. np->rx_ring.orig[i].buf = 0;
  1686. } else {
  1687. np->rx_ring.ex[i].flaglen = 0;
  1688. np->rx_ring.ex[i].txvlan = 0;
  1689. np->rx_ring.ex[i].bufhigh = 0;
  1690. np->rx_ring.ex[i].buflow = 0;
  1691. }
  1692. np->rx_skb[i].skb = NULL;
  1693. np->rx_skb[i].dma = 0;
  1694. }
  1695. }
  1696. static void nv_init_tx(struct net_device *dev)
  1697. {
  1698. struct fe_priv *np = netdev_priv(dev);
  1699. int i;
  1700. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1701. if (!nv_optimized(np))
  1702. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1703. else
  1704. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1705. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1706. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1707. np->tx_pkts_in_progress = 0;
  1708. np->tx_change_owner = NULL;
  1709. np->tx_end_flip = NULL;
  1710. np->tx_stop = 0;
  1711. for (i = 0; i < np->tx_ring_size; i++) {
  1712. if (!nv_optimized(np)) {
  1713. np->tx_ring.orig[i].flaglen = 0;
  1714. np->tx_ring.orig[i].buf = 0;
  1715. } else {
  1716. np->tx_ring.ex[i].flaglen = 0;
  1717. np->tx_ring.ex[i].txvlan = 0;
  1718. np->tx_ring.ex[i].bufhigh = 0;
  1719. np->tx_ring.ex[i].buflow = 0;
  1720. }
  1721. np->tx_skb[i].skb = NULL;
  1722. np->tx_skb[i].dma = 0;
  1723. np->tx_skb[i].dma_len = 0;
  1724. np->tx_skb[i].dma_single = 0;
  1725. np->tx_skb[i].first_tx_desc = NULL;
  1726. np->tx_skb[i].next_tx_ctx = NULL;
  1727. }
  1728. }
  1729. static int nv_init_ring(struct net_device *dev)
  1730. {
  1731. struct fe_priv *np = netdev_priv(dev);
  1732. nv_init_tx(dev);
  1733. nv_init_rx(dev);
  1734. if (!nv_optimized(np))
  1735. return nv_alloc_rx(dev);
  1736. else
  1737. return nv_alloc_rx_optimized(dev);
  1738. }
  1739. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1740. {
  1741. if (tx_skb->dma) {
  1742. if (tx_skb->dma_single)
  1743. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1744. tx_skb->dma_len,
  1745. PCI_DMA_TODEVICE);
  1746. else
  1747. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1748. tx_skb->dma_len,
  1749. PCI_DMA_TODEVICE);
  1750. tx_skb->dma = 0;
  1751. }
  1752. }
  1753. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1754. {
  1755. nv_unmap_txskb(np, tx_skb);
  1756. if (tx_skb->skb) {
  1757. dev_kfree_skb_any(tx_skb->skb);
  1758. tx_skb->skb = NULL;
  1759. return 1;
  1760. }
  1761. return 0;
  1762. }
  1763. static void nv_drain_tx(struct net_device *dev)
  1764. {
  1765. struct fe_priv *np = netdev_priv(dev);
  1766. unsigned int i;
  1767. for (i = 0; i < np->tx_ring_size; i++) {
  1768. if (!nv_optimized(np)) {
  1769. np->tx_ring.orig[i].flaglen = 0;
  1770. np->tx_ring.orig[i].buf = 0;
  1771. } else {
  1772. np->tx_ring.ex[i].flaglen = 0;
  1773. np->tx_ring.ex[i].txvlan = 0;
  1774. np->tx_ring.ex[i].bufhigh = 0;
  1775. np->tx_ring.ex[i].buflow = 0;
  1776. }
  1777. if (nv_release_txskb(np, &np->tx_skb[i])) {
  1778. u64_stats_update_begin(&np->swstats_tx_syncp);
  1779. np->stat_tx_dropped++;
  1780. u64_stats_update_end(&np->swstats_tx_syncp);
  1781. }
  1782. np->tx_skb[i].dma = 0;
  1783. np->tx_skb[i].dma_len = 0;
  1784. np->tx_skb[i].dma_single = 0;
  1785. np->tx_skb[i].first_tx_desc = NULL;
  1786. np->tx_skb[i].next_tx_ctx = NULL;
  1787. }
  1788. np->tx_pkts_in_progress = 0;
  1789. np->tx_change_owner = NULL;
  1790. np->tx_end_flip = NULL;
  1791. }
  1792. static void nv_drain_rx(struct net_device *dev)
  1793. {
  1794. struct fe_priv *np = netdev_priv(dev);
  1795. int i;
  1796. for (i = 0; i < np->rx_ring_size; i++) {
  1797. if (!nv_optimized(np)) {
  1798. np->rx_ring.orig[i].flaglen = 0;
  1799. np->rx_ring.orig[i].buf = 0;
  1800. } else {
  1801. np->rx_ring.ex[i].flaglen = 0;
  1802. np->rx_ring.ex[i].txvlan = 0;
  1803. np->rx_ring.ex[i].bufhigh = 0;
  1804. np->rx_ring.ex[i].buflow = 0;
  1805. }
  1806. wmb();
  1807. if (np->rx_skb[i].skb) {
  1808. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1809. (skb_end_pointer(np->rx_skb[i].skb) -
  1810. np->rx_skb[i].skb->data),
  1811. PCI_DMA_FROMDEVICE);
  1812. dev_kfree_skb(np->rx_skb[i].skb);
  1813. np->rx_skb[i].skb = NULL;
  1814. }
  1815. }
  1816. }
  1817. static void nv_drain_rxtx(struct net_device *dev)
  1818. {
  1819. nv_drain_tx(dev);
  1820. nv_drain_rx(dev);
  1821. }
  1822. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1823. {
  1824. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1825. }
  1826. static void nv_legacybackoff_reseed(struct net_device *dev)
  1827. {
  1828. u8 __iomem *base = get_hwbase(dev);
  1829. u32 reg;
  1830. u32 low;
  1831. int tx_status = 0;
  1832. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1833. get_random_bytes(&low, sizeof(low));
  1834. reg |= low & NVREG_SLOTTIME_MASK;
  1835. /* Need to stop tx before change takes effect.
  1836. * Caller has already gained np->lock.
  1837. */
  1838. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1839. if (tx_status)
  1840. nv_stop_tx(dev);
  1841. nv_stop_rx(dev);
  1842. writel(reg, base + NvRegSlotTime);
  1843. if (tx_status)
  1844. nv_start_tx(dev);
  1845. nv_start_rx(dev);
  1846. }
  1847. /* Gear Backoff Seeds */
  1848. #define BACKOFF_SEEDSET_ROWS 8
  1849. #define BACKOFF_SEEDSET_LFSRS 15
  1850. /* Known Good seed sets */
  1851. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1852. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1853. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1854. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1855. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1856. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1857. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1858. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1859. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1860. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1861. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1862. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1863. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1864. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1865. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1866. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1867. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1868. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1869. static void nv_gear_backoff_reseed(struct net_device *dev)
  1870. {
  1871. u8 __iomem *base = get_hwbase(dev);
  1872. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1873. u32 temp, seedset, combinedSeed;
  1874. int i;
  1875. /* Setup seed for free running LFSR */
  1876. /* We are going to read the time stamp counter 3 times
  1877. and swizzle bits around to increase randomness */
  1878. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1879. miniseed1 &= 0x0fff;
  1880. if (miniseed1 == 0)
  1881. miniseed1 = 0xabc;
  1882. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1883. miniseed2 &= 0x0fff;
  1884. if (miniseed2 == 0)
  1885. miniseed2 = 0xabc;
  1886. miniseed2_reversed =
  1887. ((miniseed2 & 0xF00) >> 8) |
  1888. (miniseed2 & 0x0F0) |
  1889. ((miniseed2 & 0x00F) << 8);
  1890. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1891. miniseed3 &= 0x0fff;
  1892. if (miniseed3 == 0)
  1893. miniseed3 = 0xabc;
  1894. miniseed3_reversed =
  1895. ((miniseed3 & 0xF00) >> 8) |
  1896. (miniseed3 & 0x0F0) |
  1897. ((miniseed3 & 0x00F) << 8);
  1898. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1899. (miniseed2 ^ miniseed3_reversed);
  1900. /* Seeds can not be zero */
  1901. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1902. combinedSeed |= 0x08;
  1903. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1904. combinedSeed |= 0x8000;
  1905. /* No need to disable tx here */
  1906. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1907. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1908. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1909. writel(temp, base + NvRegBackOffControl);
  1910. /* Setup seeds for all gear LFSRs. */
  1911. get_random_bytes(&seedset, sizeof(seedset));
  1912. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1913. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1914. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1915. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1916. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1917. writel(temp, base + NvRegBackOffControl);
  1918. }
  1919. }
  1920. /*
  1921. * nv_start_xmit: dev->hard_start_xmit function
  1922. * Called with netif_tx_lock held.
  1923. */
  1924. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1925. {
  1926. struct fe_priv *np = netdev_priv(dev);
  1927. u32 tx_flags = 0;
  1928. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1929. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1930. unsigned int i;
  1931. u32 offset = 0;
  1932. u32 bcnt;
  1933. u32 size = skb_headlen(skb);
  1934. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1935. u32 empty_slots;
  1936. struct ring_desc *put_tx;
  1937. struct ring_desc *start_tx;
  1938. struct ring_desc *prev_tx;
  1939. struct nv_skb_map *prev_tx_ctx;
  1940. unsigned long flags;
  1941. /* add fragments to entries count */
  1942. for (i = 0; i < fragments; i++) {
  1943. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1944. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1945. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1946. }
  1947. spin_lock_irqsave(&np->lock, flags);
  1948. empty_slots = nv_get_empty_tx_slots(np);
  1949. if (unlikely(empty_slots <= entries)) {
  1950. netif_stop_queue(dev);
  1951. np->tx_stop = 1;
  1952. spin_unlock_irqrestore(&np->lock, flags);
  1953. return NETDEV_TX_BUSY;
  1954. }
  1955. spin_unlock_irqrestore(&np->lock, flags);
  1956. start_tx = put_tx = np->put_tx.orig;
  1957. /* setup the header buffer */
  1958. do {
  1959. prev_tx = put_tx;
  1960. prev_tx_ctx = np->put_tx_ctx;
  1961. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1962. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1963. PCI_DMA_TODEVICE);
  1964. np->put_tx_ctx->dma_len = bcnt;
  1965. np->put_tx_ctx->dma_single = 1;
  1966. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1967. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1968. tx_flags = np->tx_flags;
  1969. offset += bcnt;
  1970. size -= bcnt;
  1971. if (unlikely(put_tx++ == np->last_tx.orig))
  1972. put_tx = np->first_tx.orig;
  1973. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1974. np->put_tx_ctx = np->first_tx_ctx;
  1975. } while (size);
  1976. /* setup the fragments */
  1977. for (i = 0; i < fragments; i++) {
  1978. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1979. u32 frag_size = skb_frag_size(frag);
  1980. offset = 0;
  1981. do {
  1982. prev_tx = put_tx;
  1983. prev_tx_ctx = np->put_tx_ctx;
  1984. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  1985. np->put_tx_ctx->dma = skb_frag_dma_map(
  1986. &np->pci_dev->dev,
  1987. frag, offset,
  1988. bcnt,
  1989. DMA_TO_DEVICE);
  1990. np->put_tx_ctx->dma_len = bcnt;
  1991. np->put_tx_ctx->dma_single = 0;
  1992. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1993. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1994. offset += bcnt;
  1995. frag_size -= bcnt;
  1996. if (unlikely(put_tx++ == np->last_tx.orig))
  1997. put_tx = np->first_tx.orig;
  1998. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1999. np->put_tx_ctx = np->first_tx_ctx;
  2000. } while (frag_size);
  2001. }
  2002. /* set last fragment flag */
  2003. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2004. /* save skb in this slot's context area */
  2005. prev_tx_ctx->skb = skb;
  2006. if (skb_is_gso(skb))
  2007. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2008. else
  2009. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2010. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2011. spin_lock_irqsave(&np->lock, flags);
  2012. /* set tx flags */
  2013. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2014. np->put_tx.orig = put_tx;
  2015. spin_unlock_irqrestore(&np->lock, flags);
  2016. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2017. return NETDEV_TX_OK;
  2018. }
  2019. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2020. struct net_device *dev)
  2021. {
  2022. struct fe_priv *np = netdev_priv(dev);
  2023. u32 tx_flags = 0;
  2024. u32 tx_flags_extra;
  2025. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2026. unsigned int i;
  2027. u32 offset = 0;
  2028. u32 bcnt;
  2029. u32 size = skb_headlen(skb);
  2030. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2031. u32 empty_slots;
  2032. struct ring_desc_ex *put_tx;
  2033. struct ring_desc_ex *start_tx;
  2034. struct ring_desc_ex *prev_tx;
  2035. struct nv_skb_map *prev_tx_ctx;
  2036. struct nv_skb_map *start_tx_ctx;
  2037. unsigned long flags;
  2038. /* add fragments to entries count */
  2039. for (i = 0; i < fragments; i++) {
  2040. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  2041. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  2042. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2043. }
  2044. spin_lock_irqsave(&np->lock, flags);
  2045. empty_slots = nv_get_empty_tx_slots(np);
  2046. if (unlikely(empty_slots <= entries)) {
  2047. netif_stop_queue(dev);
  2048. np->tx_stop = 1;
  2049. spin_unlock_irqrestore(&np->lock, flags);
  2050. return NETDEV_TX_BUSY;
  2051. }
  2052. spin_unlock_irqrestore(&np->lock, flags);
  2053. start_tx = put_tx = np->put_tx.ex;
  2054. start_tx_ctx = np->put_tx_ctx;
  2055. /* setup the header buffer */
  2056. do {
  2057. prev_tx = put_tx;
  2058. prev_tx_ctx = np->put_tx_ctx;
  2059. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2060. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2061. PCI_DMA_TODEVICE);
  2062. np->put_tx_ctx->dma_len = bcnt;
  2063. np->put_tx_ctx->dma_single = 1;
  2064. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2065. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2066. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2067. tx_flags = NV_TX2_VALID;
  2068. offset += bcnt;
  2069. size -= bcnt;
  2070. if (unlikely(put_tx++ == np->last_tx.ex))
  2071. put_tx = np->first_tx.ex;
  2072. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2073. np->put_tx_ctx = np->first_tx_ctx;
  2074. } while (size);
  2075. /* setup the fragments */
  2076. for (i = 0; i < fragments; i++) {
  2077. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2078. u32 frag_size = skb_frag_size(frag);
  2079. offset = 0;
  2080. do {
  2081. prev_tx = put_tx;
  2082. prev_tx_ctx = np->put_tx_ctx;
  2083. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2084. np->put_tx_ctx->dma = skb_frag_dma_map(
  2085. &np->pci_dev->dev,
  2086. frag, offset,
  2087. bcnt,
  2088. DMA_TO_DEVICE);
  2089. np->put_tx_ctx->dma_len = bcnt;
  2090. np->put_tx_ctx->dma_single = 0;
  2091. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2092. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2093. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2094. offset += bcnt;
  2095. frag_size -= bcnt;
  2096. if (unlikely(put_tx++ == np->last_tx.ex))
  2097. put_tx = np->first_tx.ex;
  2098. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2099. np->put_tx_ctx = np->first_tx_ctx;
  2100. } while (frag_size);
  2101. }
  2102. /* set last fragment flag */
  2103. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2104. /* save skb in this slot's context area */
  2105. prev_tx_ctx->skb = skb;
  2106. if (skb_is_gso(skb))
  2107. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2108. else
  2109. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2110. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2111. /* vlan tag */
  2112. if (vlan_tx_tag_present(skb))
  2113. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2114. vlan_tx_tag_get(skb));
  2115. else
  2116. start_tx->txvlan = 0;
  2117. spin_lock_irqsave(&np->lock, flags);
  2118. if (np->tx_limit) {
  2119. /* Limit the number of outstanding tx. Setup all fragments, but
  2120. * do not set the VALID bit on the first descriptor. Save a pointer
  2121. * to that descriptor and also for next skb_map element.
  2122. */
  2123. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2124. if (!np->tx_change_owner)
  2125. np->tx_change_owner = start_tx_ctx;
  2126. /* remove VALID bit */
  2127. tx_flags &= ~NV_TX2_VALID;
  2128. start_tx_ctx->first_tx_desc = start_tx;
  2129. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2130. np->tx_end_flip = np->put_tx_ctx;
  2131. } else {
  2132. np->tx_pkts_in_progress++;
  2133. }
  2134. }
  2135. /* set tx flags */
  2136. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2137. np->put_tx.ex = put_tx;
  2138. spin_unlock_irqrestore(&np->lock, flags);
  2139. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2140. return NETDEV_TX_OK;
  2141. }
  2142. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2143. {
  2144. struct fe_priv *np = netdev_priv(dev);
  2145. np->tx_pkts_in_progress--;
  2146. if (np->tx_change_owner) {
  2147. np->tx_change_owner->first_tx_desc->flaglen |=
  2148. cpu_to_le32(NV_TX2_VALID);
  2149. np->tx_pkts_in_progress++;
  2150. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2151. if (np->tx_change_owner == np->tx_end_flip)
  2152. np->tx_change_owner = NULL;
  2153. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2154. }
  2155. }
  2156. /*
  2157. * nv_tx_done: check for completed packets, release the skbs.
  2158. *
  2159. * Caller must own np->lock.
  2160. */
  2161. static int nv_tx_done(struct net_device *dev, int limit)
  2162. {
  2163. struct fe_priv *np = netdev_priv(dev);
  2164. u32 flags;
  2165. int tx_work = 0;
  2166. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2167. while ((np->get_tx.orig != np->put_tx.orig) &&
  2168. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2169. (tx_work < limit)) {
  2170. nv_unmap_txskb(np, np->get_tx_ctx);
  2171. if (np->desc_ver == DESC_VER_1) {
  2172. if (flags & NV_TX_LASTPACKET) {
  2173. if (flags & NV_TX_ERROR) {
  2174. if ((flags & NV_TX_RETRYERROR)
  2175. && !(flags & NV_TX_RETRYCOUNT_MASK))
  2176. nv_legacybackoff_reseed(dev);
  2177. } else {
  2178. u64_stats_update_begin(&np->swstats_tx_syncp);
  2179. np->stat_tx_packets++;
  2180. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2181. u64_stats_update_end(&np->swstats_tx_syncp);
  2182. }
  2183. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2184. np->get_tx_ctx->skb = NULL;
  2185. tx_work++;
  2186. }
  2187. } else {
  2188. if (flags & NV_TX2_LASTPACKET) {
  2189. if (flags & NV_TX2_ERROR) {
  2190. if ((flags & NV_TX2_RETRYERROR)
  2191. && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2192. nv_legacybackoff_reseed(dev);
  2193. } else {
  2194. u64_stats_update_begin(&np->swstats_tx_syncp);
  2195. np->stat_tx_packets++;
  2196. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2197. u64_stats_update_end(&np->swstats_tx_syncp);
  2198. }
  2199. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2200. np->get_tx_ctx->skb = NULL;
  2201. tx_work++;
  2202. }
  2203. }
  2204. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2205. np->get_tx.orig = np->first_tx.orig;
  2206. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2207. np->get_tx_ctx = np->first_tx_ctx;
  2208. }
  2209. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2210. np->tx_stop = 0;
  2211. netif_wake_queue(dev);
  2212. }
  2213. return tx_work;
  2214. }
  2215. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2216. {
  2217. struct fe_priv *np = netdev_priv(dev);
  2218. u32 flags;
  2219. int tx_work = 0;
  2220. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2221. while ((np->get_tx.ex != np->put_tx.ex) &&
  2222. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2223. (tx_work < limit)) {
  2224. nv_unmap_txskb(np, np->get_tx_ctx);
  2225. if (flags & NV_TX2_LASTPACKET) {
  2226. if (flags & NV_TX2_ERROR) {
  2227. if ((flags & NV_TX2_RETRYERROR)
  2228. && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2229. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2230. nv_gear_backoff_reseed(dev);
  2231. else
  2232. nv_legacybackoff_reseed(dev);
  2233. }
  2234. } else {
  2235. u64_stats_update_begin(&np->swstats_tx_syncp);
  2236. np->stat_tx_packets++;
  2237. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2238. u64_stats_update_end(&np->swstats_tx_syncp);
  2239. }
  2240. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2241. np->get_tx_ctx->skb = NULL;
  2242. tx_work++;
  2243. if (np->tx_limit)
  2244. nv_tx_flip_ownership(dev);
  2245. }
  2246. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2247. np->get_tx.ex = np->first_tx.ex;
  2248. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2249. np->get_tx_ctx = np->first_tx_ctx;
  2250. }
  2251. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2252. np->tx_stop = 0;
  2253. netif_wake_queue(dev);
  2254. }
  2255. return tx_work;
  2256. }
  2257. /*
  2258. * nv_tx_timeout: dev->tx_timeout function
  2259. * Called with netif_tx_lock held.
  2260. */
  2261. static void nv_tx_timeout(struct net_device *dev)
  2262. {
  2263. struct fe_priv *np = netdev_priv(dev);
  2264. u8 __iomem *base = get_hwbase(dev);
  2265. u32 status;
  2266. union ring_type put_tx;
  2267. int saved_tx_limit;
  2268. if (np->msi_flags & NV_MSI_X_ENABLED)
  2269. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2270. else
  2271. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2272. netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
  2273. if (unlikely(debug_tx_timeout)) {
  2274. int i;
  2275. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2276. netdev_info(dev, "Dumping tx registers\n");
  2277. for (i = 0; i <= np->register_size; i += 32) {
  2278. netdev_info(dev,
  2279. "%3x: %08x %08x %08x %08x "
  2280. "%08x %08x %08x %08x\n",
  2281. i,
  2282. readl(base + i + 0), readl(base + i + 4),
  2283. readl(base + i + 8), readl(base + i + 12),
  2284. readl(base + i + 16), readl(base + i + 20),
  2285. readl(base + i + 24), readl(base + i + 28));
  2286. }
  2287. netdev_info(dev, "Dumping tx ring\n");
  2288. for (i = 0; i < np->tx_ring_size; i += 4) {
  2289. if (!nv_optimized(np)) {
  2290. netdev_info(dev,
  2291. "%03x: %08x %08x // %08x %08x "
  2292. "// %08x %08x // %08x %08x\n",
  2293. i,
  2294. le32_to_cpu(np->tx_ring.orig[i].buf),
  2295. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2296. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2297. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2298. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2299. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2300. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2301. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2302. } else {
  2303. netdev_info(dev,
  2304. "%03x: %08x %08x %08x "
  2305. "// %08x %08x %08x "
  2306. "// %08x %08x %08x "
  2307. "// %08x %08x %08x\n",
  2308. i,
  2309. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2310. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2311. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2312. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2313. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2314. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2315. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2316. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2317. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2318. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2319. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2320. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2321. }
  2322. }
  2323. }
  2324. spin_lock_irq(&np->lock);
  2325. /* 1) stop tx engine */
  2326. nv_stop_tx(dev);
  2327. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2328. saved_tx_limit = np->tx_limit;
  2329. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2330. np->tx_stop = 0; /* prevent waking tx queue */
  2331. if (!nv_optimized(np))
  2332. nv_tx_done(dev, np->tx_ring_size);
  2333. else
  2334. nv_tx_done_optimized(dev, np->tx_ring_size);
  2335. /* save current HW position */
  2336. if (np->tx_change_owner)
  2337. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2338. else
  2339. put_tx = np->put_tx;
  2340. /* 3) clear all tx state */
  2341. nv_drain_tx(dev);
  2342. nv_init_tx(dev);
  2343. /* 4) restore state to current HW position */
  2344. np->get_tx = np->put_tx = put_tx;
  2345. np->tx_limit = saved_tx_limit;
  2346. /* 5) restart tx engine */
  2347. nv_start_tx(dev);
  2348. netif_wake_queue(dev);
  2349. spin_unlock_irq(&np->lock);
  2350. }
  2351. /*
  2352. * Called when the nic notices a mismatch between the actual data len on the
  2353. * wire and the len indicated in the 802 header
  2354. */
  2355. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2356. {
  2357. int hdrlen; /* length of the 802 header */
  2358. int protolen; /* length as stored in the proto field */
  2359. /* 1) calculate len according to header */
  2360. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2361. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2362. hdrlen = VLAN_HLEN;
  2363. } else {
  2364. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2365. hdrlen = ETH_HLEN;
  2366. }
  2367. if (protolen > ETH_DATA_LEN)
  2368. return datalen; /* Value in proto field not a len, no checks possible */
  2369. protolen += hdrlen;
  2370. /* consistency checks: */
  2371. if (datalen > ETH_ZLEN) {
  2372. if (datalen >= protolen) {
  2373. /* more data on wire than in 802 header, trim of
  2374. * additional data.
  2375. */
  2376. return protolen;
  2377. } else {
  2378. /* less data on wire than mentioned in header.
  2379. * Discard the packet.
  2380. */
  2381. return -1;
  2382. }
  2383. } else {
  2384. /* short packet. Accept only if 802 values are also short */
  2385. if (protolen > ETH_ZLEN) {
  2386. return -1;
  2387. }
  2388. return datalen;
  2389. }
  2390. }
  2391. static int nv_rx_process(struct net_device *dev, int limit)
  2392. {
  2393. struct fe_priv *np = netdev_priv(dev);
  2394. u32 flags;
  2395. int rx_work = 0;
  2396. struct sk_buff *skb;
  2397. int len;
  2398. while ((np->get_rx.orig != np->put_rx.orig) &&
  2399. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2400. (rx_work < limit)) {
  2401. /*
  2402. * the packet is for us - immediately tear down the pci mapping.
  2403. * TODO: check if a prefetch of the first cacheline improves
  2404. * the performance.
  2405. */
  2406. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2407. np->get_rx_ctx->dma_len,
  2408. PCI_DMA_FROMDEVICE);
  2409. skb = np->get_rx_ctx->skb;
  2410. np->get_rx_ctx->skb = NULL;
  2411. /* look at what we actually got: */
  2412. if (np->desc_ver == DESC_VER_1) {
  2413. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2414. len = flags & LEN_MASK_V1;
  2415. if (unlikely(flags & NV_RX_ERROR)) {
  2416. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2417. len = nv_getlen(dev, skb->data, len);
  2418. if (len < 0) {
  2419. dev_kfree_skb(skb);
  2420. goto next_pkt;
  2421. }
  2422. }
  2423. /* framing errors are soft errors */
  2424. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2425. if (flags & NV_RX_SUBSTRACT1)
  2426. len--;
  2427. }
  2428. /* the rest are hard errors */
  2429. else {
  2430. if (flags & NV_RX_MISSEDFRAME) {
  2431. u64_stats_update_begin(&np->swstats_rx_syncp);
  2432. np->stat_rx_missed_errors++;
  2433. u64_stats_update_end(&np->swstats_rx_syncp);
  2434. }
  2435. dev_kfree_skb(skb);
  2436. goto next_pkt;
  2437. }
  2438. }
  2439. } else {
  2440. dev_kfree_skb(skb);
  2441. goto next_pkt;
  2442. }
  2443. } else {
  2444. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2445. len = flags & LEN_MASK_V2;
  2446. if (unlikely(flags & NV_RX2_ERROR)) {
  2447. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2448. len = nv_getlen(dev, skb->data, len);
  2449. if (len < 0) {
  2450. dev_kfree_skb(skb);
  2451. goto next_pkt;
  2452. }
  2453. }
  2454. /* framing errors are soft errors */
  2455. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2456. if (flags & NV_RX2_SUBSTRACT1)
  2457. len--;
  2458. }
  2459. /* the rest are hard errors */
  2460. else {
  2461. dev_kfree_skb(skb);
  2462. goto next_pkt;
  2463. }
  2464. }
  2465. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2466. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2467. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2468. } else {
  2469. dev_kfree_skb(skb);
  2470. goto next_pkt;
  2471. }
  2472. }
  2473. /* got a valid packet - forward it to the network core */
  2474. skb_put(skb, len);
  2475. skb->protocol = eth_type_trans(skb, dev);
  2476. napi_gro_receive(&np->napi, skb);
  2477. u64_stats_update_begin(&np->swstats_rx_syncp);
  2478. np->stat_rx_packets++;
  2479. np->stat_rx_bytes += len;
  2480. u64_stats_update_end(&np->swstats_rx_syncp);
  2481. next_pkt:
  2482. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2483. np->get_rx.orig = np->first_rx.orig;
  2484. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2485. np->get_rx_ctx = np->first_rx_ctx;
  2486. rx_work++;
  2487. }
  2488. return rx_work;
  2489. }
  2490. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2491. {
  2492. struct fe_priv *np = netdev_priv(dev);
  2493. u32 flags;
  2494. u32 vlanflags = 0;
  2495. int rx_work = 0;
  2496. struct sk_buff *skb;
  2497. int len;
  2498. while ((np->get_rx.ex != np->put_rx.ex) &&
  2499. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2500. (rx_work < limit)) {
  2501. /*
  2502. * the packet is for us - immediately tear down the pci mapping.
  2503. * TODO: check if a prefetch of the first cacheline improves
  2504. * the performance.
  2505. */
  2506. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2507. np->get_rx_ctx->dma_len,
  2508. PCI_DMA_FROMDEVICE);
  2509. skb = np->get_rx_ctx->skb;
  2510. np->get_rx_ctx->skb = NULL;
  2511. /* look at what we actually got: */
  2512. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2513. len = flags & LEN_MASK_V2;
  2514. if (unlikely(flags & NV_RX2_ERROR)) {
  2515. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2516. len = nv_getlen(dev, skb->data, len);
  2517. if (len < 0) {
  2518. dev_kfree_skb(skb);
  2519. goto next_pkt;
  2520. }
  2521. }
  2522. /* framing errors are soft errors */
  2523. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2524. if (flags & NV_RX2_SUBSTRACT1)
  2525. len--;
  2526. }
  2527. /* the rest are hard errors */
  2528. else {
  2529. dev_kfree_skb(skb);
  2530. goto next_pkt;
  2531. }
  2532. }
  2533. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2534. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2535. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2536. /* got a valid packet - forward it to the network core */
  2537. skb_put(skb, len);
  2538. skb->protocol = eth_type_trans(skb, dev);
  2539. prefetch(skb->data);
  2540. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2541. /*
  2542. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2543. * Even if vlan rx accel is disabled,
  2544. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2545. */
  2546. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2547. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2548. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2549. __vlan_hwaccel_put_tag(skb, vid);
  2550. }
  2551. napi_gro_receive(&np->napi, skb);
  2552. u64_stats_update_begin(&np->swstats_rx_syncp);
  2553. np->stat_rx_packets++;
  2554. np->stat_rx_bytes += len;
  2555. u64_stats_update_end(&np->swstats_rx_syncp);
  2556. } else {
  2557. dev_kfree_skb(skb);
  2558. }
  2559. next_pkt:
  2560. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2561. np->get_rx.ex = np->first_rx.ex;
  2562. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2563. np->get_rx_ctx = np->first_rx_ctx;
  2564. rx_work++;
  2565. }
  2566. return rx_work;
  2567. }
  2568. static void set_bufsize(struct net_device *dev)
  2569. {
  2570. struct fe_priv *np = netdev_priv(dev);
  2571. if (dev->mtu <= ETH_DATA_LEN)
  2572. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2573. else
  2574. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2575. }
  2576. /*
  2577. * nv_change_mtu: dev->change_mtu function
  2578. * Called with dev_base_lock held for read.
  2579. */
  2580. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2581. {
  2582. struct fe_priv *np = netdev_priv(dev);
  2583. int old_mtu;
  2584. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2585. return -EINVAL;
  2586. old_mtu = dev->mtu;
  2587. dev->mtu = new_mtu;
  2588. /* return early if the buffer sizes will not change */
  2589. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2590. return 0;
  2591. if (old_mtu == new_mtu)
  2592. return 0;
  2593. /* synchronized against open : rtnl_lock() held by caller */
  2594. if (netif_running(dev)) {
  2595. u8 __iomem *base = get_hwbase(dev);
  2596. /*
  2597. * It seems that the nic preloads valid ring entries into an
  2598. * internal buffer. The procedure for flushing everything is
  2599. * guessed, there is probably a simpler approach.
  2600. * Changing the MTU is a rare event, it shouldn't matter.
  2601. */
  2602. nv_disable_irq(dev);
  2603. nv_napi_disable(dev);
  2604. netif_tx_lock_bh(dev);
  2605. netif_addr_lock(dev);
  2606. spin_lock(&np->lock);
  2607. /* stop engines */
  2608. nv_stop_rxtx(dev);
  2609. nv_txrx_reset(dev);
  2610. /* drain rx queue */
  2611. nv_drain_rxtx(dev);
  2612. /* reinit driver view of the rx queue */
  2613. set_bufsize(dev);
  2614. if (nv_init_ring(dev)) {
  2615. if (!np->in_shutdown)
  2616. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2617. }
  2618. /* reinit nic view of the rx queue */
  2619. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2620. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2621. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2622. base + NvRegRingSizes);
  2623. pci_push(base);
  2624. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2625. pci_push(base);
  2626. /* restart rx engine */
  2627. nv_start_rxtx(dev);
  2628. spin_unlock(&np->lock);
  2629. netif_addr_unlock(dev);
  2630. netif_tx_unlock_bh(dev);
  2631. nv_napi_enable(dev);
  2632. nv_enable_irq(dev);
  2633. }
  2634. return 0;
  2635. }
  2636. static void nv_copy_mac_to_hw(struct net_device *dev)
  2637. {
  2638. u8 __iomem *base = get_hwbase(dev);
  2639. u32 mac[2];
  2640. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2641. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2642. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2643. writel(mac[0], base + NvRegMacAddrA);
  2644. writel(mac[1], base + NvRegMacAddrB);
  2645. }
  2646. /*
  2647. * nv_set_mac_address: dev->set_mac_address function
  2648. * Called with rtnl_lock() held.
  2649. */
  2650. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2651. {
  2652. struct fe_priv *np = netdev_priv(dev);
  2653. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2654. if (!is_valid_ether_addr(macaddr->sa_data))
  2655. return -EADDRNOTAVAIL;
  2656. /* synchronized against open : rtnl_lock() held by caller */
  2657. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2658. if (netif_running(dev)) {
  2659. netif_tx_lock_bh(dev);
  2660. netif_addr_lock(dev);
  2661. spin_lock_irq(&np->lock);
  2662. /* stop rx engine */
  2663. nv_stop_rx(dev);
  2664. /* set mac address */
  2665. nv_copy_mac_to_hw(dev);
  2666. /* restart rx engine */
  2667. nv_start_rx(dev);
  2668. spin_unlock_irq(&np->lock);
  2669. netif_addr_unlock(dev);
  2670. netif_tx_unlock_bh(dev);
  2671. } else {
  2672. nv_copy_mac_to_hw(dev);
  2673. }
  2674. return 0;
  2675. }
  2676. /*
  2677. * nv_set_multicast: dev->set_multicast function
  2678. * Called with netif_tx_lock held.
  2679. */
  2680. static void nv_set_multicast(struct net_device *dev)
  2681. {
  2682. struct fe_priv *np = netdev_priv(dev);
  2683. u8 __iomem *base = get_hwbase(dev);
  2684. u32 addr[2];
  2685. u32 mask[2];
  2686. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2687. memset(addr, 0, sizeof(addr));
  2688. memset(mask, 0, sizeof(mask));
  2689. if (dev->flags & IFF_PROMISC) {
  2690. pff |= NVREG_PFF_PROMISC;
  2691. } else {
  2692. pff |= NVREG_PFF_MYADDR;
  2693. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2694. u32 alwaysOff[2];
  2695. u32 alwaysOn[2];
  2696. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2697. if (dev->flags & IFF_ALLMULTI) {
  2698. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2699. } else {
  2700. struct netdev_hw_addr *ha;
  2701. netdev_for_each_mc_addr(ha, dev) {
  2702. unsigned char *hw_addr = ha->addr;
  2703. u32 a, b;
  2704. a = le32_to_cpu(*(__le32 *) hw_addr);
  2705. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2706. alwaysOn[0] &= a;
  2707. alwaysOff[0] &= ~a;
  2708. alwaysOn[1] &= b;
  2709. alwaysOff[1] &= ~b;
  2710. }
  2711. }
  2712. addr[0] = alwaysOn[0];
  2713. addr[1] = alwaysOn[1];
  2714. mask[0] = alwaysOn[0] | alwaysOff[0];
  2715. mask[1] = alwaysOn[1] | alwaysOff[1];
  2716. } else {
  2717. mask[0] = NVREG_MCASTMASKA_NONE;
  2718. mask[1] = NVREG_MCASTMASKB_NONE;
  2719. }
  2720. }
  2721. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2722. pff |= NVREG_PFF_ALWAYS;
  2723. spin_lock_irq(&np->lock);
  2724. nv_stop_rx(dev);
  2725. writel(addr[0], base + NvRegMulticastAddrA);
  2726. writel(addr[1], base + NvRegMulticastAddrB);
  2727. writel(mask[0], base + NvRegMulticastMaskA);
  2728. writel(mask[1], base + NvRegMulticastMaskB);
  2729. writel(pff, base + NvRegPacketFilterFlags);
  2730. nv_start_rx(dev);
  2731. spin_unlock_irq(&np->lock);
  2732. }
  2733. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2734. {
  2735. struct fe_priv *np = netdev_priv(dev);
  2736. u8 __iomem *base = get_hwbase(dev);
  2737. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2738. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2739. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2740. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2741. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2742. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2743. } else {
  2744. writel(pff, base + NvRegPacketFilterFlags);
  2745. }
  2746. }
  2747. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2748. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2749. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2750. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2751. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2752. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2753. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2754. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2755. /* limit the number of tx pause frames to a default of 8 */
  2756. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2757. }
  2758. writel(pause_enable, base + NvRegTxPauseFrame);
  2759. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2760. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2761. } else {
  2762. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2763. writel(regmisc, base + NvRegMisc1);
  2764. }
  2765. }
  2766. }
  2767. static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
  2768. {
  2769. struct fe_priv *np = netdev_priv(dev);
  2770. u8 __iomem *base = get_hwbase(dev);
  2771. u32 phyreg, txreg;
  2772. int mii_status;
  2773. np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
  2774. np->duplex = duplex;
  2775. /* see if gigabit phy */
  2776. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2777. if (mii_status & PHY_GIGABIT) {
  2778. np->gigabit = PHY_GIGABIT;
  2779. phyreg = readl(base + NvRegSlotTime);
  2780. phyreg &= ~(0x3FF00);
  2781. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2782. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2783. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2784. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2785. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2786. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2787. writel(phyreg, base + NvRegSlotTime);
  2788. }
  2789. phyreg = readl(base + NvRegPhyInterface);
  2790. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2791. if (np->duplex == 0)
  2792. phyreg |= PHY_HALF;
  2793. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2794. phyreg |= PHY_100;
  2795. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2796. NVREG_LINKSPEED_1000)
  2797. phyreg |= PHY_1000;
  2798. writel(phyreg, base + NvRegPhyInterface);
  2799. if (phyreg & PHY_RGMII) {
  2800. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2801. NVREG_LINKSPEED_1000)
  2802. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2803. else
  2804. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2805. } else {
  2806. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2807. }
  2808. writel(txreg, base + NvRegTxDeferral);
  2809. if (np->desc_ver == DESC_VER_1) {
  2810. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2811. } else {
  2812. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2813. NVREG_LINKSPEED_1000)
  2814. txreg = NVREG_TX_WM_DESC2_3_1000;
  2815. else
  2816. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2817. }
  2818. writel(txreg, base + NvRegTxWatermark);
  2819. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2820. base + NvRegMisc1);
  2821. pci_push(base);
  2822. writel(np->linkspeed, base + NvRegLinkSpeed);
  2823. pci_push(base);
  2824. return;
  2825. }
  2826. /**
  2827. * nv_update_linkspeed: Setup the MAC according to the link partner
  2828. * @dev: Network device to be configured
  2829. *
  2830. * The function queries the PHY and checks if there is a link partner.
  2831. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2832. * set to 10 MBit HD.
  2833. *
  2834. * The function returns 0 if there is no link partner and 1 if there is
  2835. * a good link partner.
  2836. */
  2837. static int nv_update_linkspeed(struct net_device *dev)
  2838. {
  2839. struct fe_priv *np = netdev_priv(dev);
  2840. u8 __iomem *base = get_hwbase(dev);
  2841. int adv = 0;
  2842. int lpa = 0;
  2843. int adv_lpa, adv_pause, lpa_pause;
  2844. int newls = np->linkspeed;
  2845. int newdup = np->duplex;
  2846. int mii_status;
  2847. u32 bmcr;
  2848. int retval = 0;
  2849. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2850. u32 txrxFlags = 0;
  2851. u32 phy_exp;
  2852. /* If device loopback is enabled, set carrier on and enable max link
  2853. * speed.
  2854. */
  2855. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2856. if (bmcr & BMCR_LOOPBACK) {
  2857. if (netif_running(dev)) {
  2858. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
  2859. if (!netif_carrier_ok(dev))
  2860. netif_carrier_on(dev);
  2861. }
  2862. return 1;
  2863. }
  2864. /* BMSR_LSTATUS is latched, read it twice:
  2865. * we want the current value.
  2866. */
  2867. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2868. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2869. if (!(mii_status & BMSR_LSTATUS)) {
  2870. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2871. newdup = 0;
  2872. retval = 0;
  2873. goto set_speed;
  2874. }
  2875. if (np->autoneg == 0) {
  2876. if (np->fixed_mode & LPA_100FULL) {
  2877. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2878. newdup = 1;
  2879. } else if (np->fixed_mode & LPA_100HALF) {
  2880. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2881. newdup = 0;
  2882. } else if (np->fixed_mode & LPA_10FULL) {
  2883. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2884. newdup = 1;
  2885. } else {
  2886. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2887. newdup = 0;
  2888. }
  2889. retval = 1;
  2890. goto set_speed;
  2891. }
  2892. /* check auto negotiation is complete */
  2893. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2894. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2895. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2896. newdup = 0;
  2897. retval = 0;
  2898. goto set_speed;
  2899. }
  2900. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2901. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2902. retval = 1;
  2903. if (np->gigabit == PHY_GIGABIT) {
  2904. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2905. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2906. if ((control_1000 & ADVERTISE_1000FULL) &&
  2907. (status_1000 & LPA_1000FULL)) {
  2908. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2909. newdup = 1;
  2910. goto set_speed;
  2911. }
  2912. }
  2913. /* FIXME: handle parallel detection properly */
  2914. adv_lpa = lpa & adv;
  2915. if (adv_lpa & LPA_100FULL) {
  2916. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2917. newdup = 1;
  2918. } else if (adv_lpa & LPA_100HALF) {
  2919. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2920. newdup = 0;
  2921. } else if (adv_lpa & LPA_10FULL) {
  2922. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2923. newdup = 1;
  2924. } else if (adv_lpa & LPA_10HALF) {
  2925. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2926. newdup = 0;
  2927. } else {
  2928. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2929. newdup = 0;
  2930. }
  2931. set_speed:
  2932. if (np->duplex == newdup && np->linkspeed == newls)
  2933. return retval;
  2934. np->duplex = newdup;
  2935. np->linkspeed = newls;
  2936. /* The transmitter and receiver must be restarted for safe update */
  2937. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2938. txrxFlags |= NV_RESTART_TX;
  2939. nv_stop_tx(dev);
  2940. }
  2941. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2942. txrxFlags |= NV_RESTART_RX;
  2943. nv_stop_rx(dev);
  2944. }
  2945. if (np->gigabit == PHY_GIGABIT) {
  2946. phyreg = readl(base + NvRegSlotTime);
  2947. phyreg &= ~(0x3FF00);
  2948. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2949. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2950. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2951. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2952. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2953. writel(phyreg, base + NvRegSlotTime);
  2954. }
  2955. phyreg = readl(base + NvRegPhyInterface);
  2956. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2957. if (np->duplex == 0)
  2958. phyreg |= PHY_HALF;
  2959. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2960. phyreg |= PHY_100;
  2961. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2962. phyreg |= PHY_1000;
  2963. writel(phyreg, base + NvRegPhyInterface);
  2964. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2965. if (phyreg & PHY_RGMII) {
  2966. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2967. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2968. } else {
  2969. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2970. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2971. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2972. else
  2973. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2974. } else {
  2975. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2976. }
  2977. }
  2978. } else {
  2979. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  2980. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  2981. else
  2982. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2983. }
  2984. writel(txreg, base + NvRegTxDeferral);
  2985. if (np->desc_ver == DESC_VER_1) {
  2986. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2987. } else {
  2988. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2989. txreg = NVREG_TX_WM_DESC2_3_1000;
  2990. else
  2991. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2992. }
  2993. writel(txreg, base + NvRegTxWatermark);
  2994. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2995. base + NvRegMisc1);
  2996. pci_push(base);
  2997. writel(np->linkspeed, base + NvRegLinkSpeed);
  2998. pci_push(base);
  2999. pause_flags = 0;
  3000. /* setup pause frame */
  3001. if (np->duplex != 0) {
  3002. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3003. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3004. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  3005. switch (adv_pause) {
  3006. case ADVERTISE_PAUSE_CAP:
  3007. if (lpa_pause & LPA_PAUSE_CAP) {
  3008. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3009. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3010. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3011. }
  3012. break;
  3013. case ADVERTISE_PAUSE_ASYM:
  3014. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  3015. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3016. break;
  3017. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  3018. if (lpa_pause & LPA_PAUSE_CAP) {
  3019. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3020. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3021. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3022. }
  3023. if (lpa_pause == LPA_PAUSE_ASYM)
  3024. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3025. break;
  3026. }
  3027. } else {
  3028. pause_flags = np->pause_flags;
  3029. }
  3030. }
  3031. nv_update_pause(dev, pause_flags);
  3032. if (txrxFlags & NV_RESTART_TX)
  3033. nv_start_tx(dev);
  3034. if (txrxFlags & NV_RESTART_RX)
  3035. nv_start_rx(dev);
  3036. return retval;
  3037. }
  3038. static void nv_linkchange(struct net_device *dev)
  3039. {
  3040. if (nv_update_linkspeed(dev)) {
  3041. if (!netif_carrier_ok(dev)) {
  3042. netif_carrier_on(dev);
  3043. netdev_info(dev, "link up\n");
  3044. nv_txrx_gate(dev, false);
  3045. nv_start_rx(dev);
  3046. }
  3047. } else {
  3048. if (netif_carrier_ok(dev)) {
  3049. netif_carrier_off(dev);
  3050. netdev_info(dev, "link down\n");
  3051. nv_txrx_gate(dev, true);
  3052. nv_stop_rx(dev);
  3053. }
  3054. }
  3055. }
  3056. static void nv_link_irq(struct net_device *dev)
  3057. {
  3058. u8 __iomem *base = get_hwbase(dev);
  3059. u32 miistat;
  3060. miistat = readl(base + NvRegMIIStatus);
  3061. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3062. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3063. nv_linkchange(dev);
  3064. }
  3065. static void nv_msi_workaround(struct fe_priv *np)
  3066. {
  3067. /* Need to toggle the msi irq mask within the ethernet device,
  3068. * otherwise, future interrupts will not be detected.
  3069. */
  3070. if (np->msi_flags & NV_MSI_ENABLED) {
  3071. u8 __iomem *base = np->base;
  3072. writel(0, base + NvRegMSIIrqMask);
  3073. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3074. }
  3075. }
  3076. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3077. {
  3078. struct fe_priv *np = netdev_priv(dev);
  3079. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3080. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3081. /* transition to poll based interrupts */
  3082. np->quiet_count = 0;
  3083. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3084. np->irqmask = NVREG_IRQMASK_CPU;
  3085. return 1;
  3086. }
  3087. } else {
  3088. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3089. np->quiet_count++;
  3090. } else {
  3091. /* reached a period of low activity, switch
  3092. to per tx/rx packet interrupts */
  3093. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3094. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3095. return 1;
  3096. }
  3097. }
  3098. }
  3099. }
  3100. return 0;
  3101. }
  3102. static irqreturn_t nv_nic_irq(int foo, void *data)
  3103. {
  3104. struct net_device *dev = (struct net_device *) data;
  3105. struct fe_priv *np = netdev_priv(dev);
  3106. u8 __iomem *base = get_hwbase(dev);
  3107. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3108. np->events = readl(base + NvRegIrqStatus);
  3109. writel(np->events, base + NvRegIrqStatus);
  3110. } else {
  3111. np->events = readl(base + NvRegMSIXIrqStatus);
  3112. writel(np->events, base + NvRegMSIXIrqStatus);
  3113. }
  3114. if (!(np->events & np->irqmask))
  3115. return IRQ_NONE;
  3116. nv_msi_workaround(np);
  3117. if (napi_schedule_prep(&np->napi)) {
  3118. /*
  3119. * Disable further irq's (msix not enabled with napi)
  3120. */
  3121. writel(0, base + NvRegIrqMask);
  3122. __napi_schedule(&np->napi);
  3123. }
  3124. return IRQ_HANDLED;
  3125. }
  3126. /**
  3127. * All _optimized functions are used to help increase performance
  3128. * (reduce CPU and increase throughput). They use descripter version 3,
  3129. * compiler directives, and reduce memory accesses.
  3130. */
  3131. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3132. {
  3133. struct net_device *dev = (struct net_device *) data;
  3134. struct fe_priv *np = netdev_priv(dev);
  3135. u8 __iomem *base = get_hwbase(dev);
  3136. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3137. np->events = readl(base + NvRegIrqStatus);
  3138. writel(np->events, base + NvRegIrqStatus);
  3139. } else {
  3140. np->events = readl(base + NvRegMSIXIrqStatus);
  3141. writel(np->events, base + NvRegMSIXIrqStatus);
  3142. }
  3143. if (!(np->events & np->irqmask))
  3144. return IRQ_NONE;
  3145. nv_msi_workaround(np);
  3146. if (napi_schedule_prep(&np->napi)) {
  3147. /*
  3148. * Disable further irq's (msix not enabled with napi)
  3149. */
  3150. writel(0, base + NvRegIrqMask);
  3151. __napi_schedule(&np->napi);
  3152. }
  3153. return IRQ_HANDLED;
  3154. }
  3155. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3156. {
  3157. struct net_device *dev = (struct net_device *) data;
  3158. struct fe_priv *np = netdev_priv(dev);
  3159. u8 __iomem *base = get_hwbase(dev);
  3160. u32 events;
  3161. int i;
  3162. unsigned long flags;
  3163. for (i = 0;; i++) {
  3164. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3165. writel(events, base + NvRegMSIXIrqStatus);
  3166. netdev_dbg(dev, "tx irq events: %08x\n", events);
  3167. if (!(events & np->irqmask))
  3168. break;
  3169. spin_lock_irqsave(&np->lock, flags);
  3170. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3171. spin_unlock_irqrestore(&np->lock, flags);
  3172. if (unlikely(i > max_interrupt_work)) {
  3173. spin_lock_irqsave(&np->lock, flags);
  3174. /* disable interrupts on the nic */
  3175. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3176. pci_push(base);
  3177. if (!np->in_shutdown) {
  3178. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3179. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3180. }
  3181. spin_unlock_irqrestore(&np->lock, flags);
  3182. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3183. __func__, i);
  3184. break;
  3185. }
  3186. }
  3187. return IRQ_RETVAL(i);
  3188. }
  3189. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3190. {
  3191. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3192. struct net_device *dev = np->dev;
  3193. u8 __iomem *base = get_hwbase(dev);
  3194. unsigned long flags;
  3195. int retcode;
  3196. int rx_count, tx_work = 0, rx_work = 0;
  3197. do {
  3198. if (!nv_optimized(np)) {
  3199. spin_lock_irqsave(&np->lock, flags);
  3200. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3201. spin_unlock_irqrestore(&np->lock, flags);
  3202. rx_count = nv_rx_process(dev, budget - rx_work);
  3203. retcode = nv_alloc_rx(dev);
  3204. } else {
  3205. spin_lock_irqsave(&np->lock, flags);
  3206. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3207. spin_unlock_irqrestore(&np->lock, flags);
  3208. rx_count = nv_rx_process_optimized(dev,
  3209. budget - rx_work);
  3210. retcode = nv_alloc_rx_optimized(dev);
  3211. }
  3212. } while (retcode == 0 &&
  3213. rx_count > 0 && (rx_work += rx_count) < budget);
  3214. if (retcode) {
  3215. spin_lock_irqsave(&np->lock, flags);
  3216. if (!np->in_shutdown)
  3217. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3218. spin_unlock_irqrestore(&np->lock, flags);
  3219. }
  3220. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3221. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3222. spin_lock_irqsave(&np->lock, flags);
  3223. nv_link_irq(dev);
  3224. spin_unlock_irqrestore(&np->lock, flags);
  3225. }
  3226. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3227. spin_lock_irqsave(&np->lock, flags);
  3228. nv_linkchange(dev);
  3229. spin_unlock_irqrestore(&np->lock, flags);
  3230. np->link_timeout = jiffies + LINK_TIMEOUT;
  3231. }
  3232. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3233. spin_lock_irqsave(&np->lock, flags);
  3234. if (!np->in_shutdown) {
  3235. np->nic_poll_irq = np->irqmask;
  3236. np->recover_error = 1;
  3237. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3238. }
  3239. spin_unlock_irqrestore(&np->lock, flags);
  3240. napi_complete(napi);
  3241. return rx_work;
  3242. }
  3243. if (rx_work < budget) {
  3244. /* re-enable interrupts
  3245. (msix not enabled in napi) */
  3246. napi_complete(napi);
  3247. writel(np->irqmask, base + NvRegIrqMask);
  3248. }
  3249. return rx_work;
  3250. }
  3251. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3252. {
  3253. struct net_device *dev = (struct net_device *) data;
  3254. struct fe_priv *np = netdev_priv(dev);
  3255. u8 __iomem *base = get_hwbase(dev);
  3256. u32 events;
  3257. int i;
  3258. unsigned long flags;
  3259. for (i = 0;; i++) {
  3260. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3261. writel(events, base + NvRegMSIXIrqStatus);
  3262. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3263. if (!(events & np->irqmask))
  3264. break;
  3265. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3266. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3267. spin_lock_irqsave(&np->lock, flags);
  3268. if (!np->in_shutdown)
  3269. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3270. spin_unlock_irqrestore(&np->lock, flags);
  3271. }
  3272. }
  3273. if (unlikely(i > max_interrupt_work)) {
  3274. spin_lock_irqsave(&np->lock, flags);
  3275. /* disable interrupts on the nic */
  3276. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3277. pci_push(base);
  3278. if (!np->in_shutdown) {
  3279. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3280. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3281. }
  3282. spin_unlock_irqrestore(&np->lock, flags);
  3283. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3284. __func__, i);
  3285. break;
  3286. }
  3287. }
  3288. return IRQ_RETVAL(i);
  3289. }
  3290. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3291. {
  3292. struct net_device *dev = (struct net_device *) data;
  3293. struct fe_priv *np = netdev_priv(dev);
  3294. u8 __iomem *base = get_hwbase(dev);
  3295. u32 events;
  3296. int i;
  3297. unsigned long flags;
  3298. for (i = 0;; i++) {
  3299. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3300. writel(events, base + NvRegMSIXIrqStatus);
  3301. netdev_dbg(dev, "irq events: %08x\n", events);
  3302. if (!(events & np->irqmask))
  3303. break;
  3304. /* check tx in case we reached max loop limit in tx isr */
  3305. spin_lock_irqsave(&np->lock, flags);
  3306. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3307. spin_unlock_irqrestore(&np->lock, flags);
  3308. if (events & NVREG_IRQ_LINK) {
  3309. spin_lock_irqsave(&np->lock, flags);
  3310. nv_link_irq(dev);
  3311. spin_unlock_irqrestore(&np->lock, flags);
  3312. }
  3313. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3314. spin_lock_irqsave(&np->lock, flags);
  3315. nv_linkchange(dev);
  3316. spin_unlock_irqrestore(&np->lock, flags);
  3317. np->link_timeout = jiffies + LINK_TIMEOUT;
  3318. }
  3319. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3320. spin_lock_irq(&np->lock);
  3321. /* disable interrupts on the nic */
  3322. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3323. pci_push(base);
  3324. if (!np->in_shutdown) {
  3325. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3326. np->recover_error = 1;
  3327. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3328. }
  3329. spin_unlock_irq(&np->lock);
  3330. break;
  3331. }
  3332. if (unlikely(i > max_interrupt_work)) {
  3333. spin_lock_irqsave(&np->lock, flags);
  3334. /* disable interrupts on the nic */
  3335. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3336. pci_push(base);
  3337. if (!np->in_shutdown) {
  3338. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3339. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3340. }
  3341. spin_unlock_irqrestore(&np->lock, flags);
  3342. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3343. __func__, i);
  3344. break;
  3345. }
  3346. }
  3347. return IRQ_RETVAL(i);
  3348. }
  3349. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3350. {
  3351. struct net_device *dev = (struct net_device *) data;
  3352. struct fe_priv *np = netdev_priv(dev);
  3353. u8 __iomem *base = get_hwbase(dev);
  3354. u32 events;
  3355. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3356. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3357. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3358. } else {
  3359. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3360. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3361. }
  3362. pci_push(base);
  3363. if (!(events & NVREG_IRQ_TIMER))
  3364. return IRQ_RETVAL(0);
  3365. nv_msi_workaround(np);
  3366. spin_lock(&np->lock);
  3367. np->intr_test = 1;
  3368. spin_unlock(&np->lock);
  3369. return IRQ_RETVAL(1);
  3370. }
  3371. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3372. {
  3373. u8 __iomem *base = get_hwbase(dev);
  3374. int i;
  3375. u32 msixmap = 0;
  3376. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3377. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3378. * the remaining 8 interrupts.
  3379. */
  3380. for (i = 0; i < 8; i++) {
  3381. if ((irqmask >> i) & 0x1)
  3382. msixmap |= vector << (i << 2);
  3383. }
  3384. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3385. msixmap = 0;
  3386. for (i = 0; i < 8; i++) {
  3387. if ((irqmask >> (i + 8)) & 0x1)
  3388. msixmap |= vector << (i << 2);
  3389. }
  3390. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3391. }
  3392. static int nv_request_irq(struct net_device *dev, int intr_test)
  3393. {
  3394. struct fe_priv *np = get_nvpriv(dev);
  3395. u8 __iomem *base = get_hwbase(dev);
  3396. int ret = 1;
  3397. int i;
  3398. irqreturn_t (*handler)(int foo, void *data);
  3399. if (intr_test) {
  3400. handler = nv_nic_irq_test;
  3401. } else {
  3402. if (nv_optimized(np))
  3403. handler = nv_nic_irq_optimized;
  3404. else
  3405. handler = nv_nic_irq;
  3406. }
  3407. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3408. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3409. np->msi_x_entry[i].entry = i;
  3410. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3411. if (ret == 0) {
  3412. np->msi_flags |= NV_MSI_X_ENABLED;
  3413. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3414. /* Request irq for rx handling */
  3415. sprintf(np->name_rx, "%s-rx", dev->name);
  3416. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3417. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3418. netdev_info(dev,
  3419. "request_irq failed for rx %d\n",
  3420. ret);
  3421. pci_disable_msix(np->pci_dev);
  3422. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3423. goto out_err;
  3424. }
  3425. /* Request irq for tx handling */
  3426. sprintf(np->name_tx, "%s-tx", dev->name);
  3427. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3428. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3429. netdev_info(dev,
  3430. "request_irq failed for tx %d\n",
  3431. ret);
  3432. pci_disable_msix(np->pci_dev);
  3433. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3434. goto out_free_rx;
  3435. }
  3436. /* Request irq for link and timer handling */
  3437. sprintf(np->name_other, "%s-other", dev->name);
  3438. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3439. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3440. netdev_info(dev,
  3441. "request_irq failed for link %d\n",
  3442. ret);
  3443. pci_disable_msix(np->pci_dev);
  3444. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3445. goto out_free_tx;
  3446. }
  3447. /* map interrupts to their respective vector */
  3448. writel(0, base + NvRegMSIXMap0);
  3449. writel(0, base + NvRegMSIXMap1);
  3450. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3451. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3452. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3453. } else {
  3454. /* Request irq for all interrupts */
  3455. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3456. netdev_info(dev,
  3457. "request_irq failed %d\n",
  3458. ret);
  3459. pci_disable_msix(np->pci_dev);
  3460. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3461. goto out_err;
  3462. }
  3463. /* map interrupts to vector 0 */
  3464. writel(0, base + NvRegMSIXMap0);
  3465. writel(0, base + NvRegMSIXMap1);
  3466. }
  3467. netdev_info(dev, "MSI-X enabled\n");
  3468. }
  3469. }
  3470. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3471. ret = pci_enable_msi(np->pci_dev);
  3472. if (ret == 0) {
  3473. np->msi_flags |= NV_MSI_ENABLED;
  3474. dev->irq = np->pci_dev->irq;
  3475. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3476. netdev_info(dev, "request_irq failed %d\n",
  3477. ret);
  3478. pci_disable_msi(np->pci_dev);
  3479. np->msi_flags &= ~NV_MSI_ENABLED;
  3480. dev->irq = np->pci_dev->irq;
  3481. goto out_err;
  3482. }
  3483. /* map interrupts to vector 0 */
  3484. writel(0, base + NvRegMSIMap0);
  3485. writel(0, base + NvRegMSIMap1);
  3486. /* enable msi vector 0 */
  3487. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3488. netdev_info(dev, "MSI enabled\n");
  3489. }
  3490. }
  3491. if (ret != 0) {
  3492. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3493. goto out_err;
  3494. }
  3495. return 0;
  3496. out_free_tx:
  3497. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3498. out_free_rx:
  3499. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3500. out_err:
  3501. return 1;
  3502. }
  3503. static void nv_free_irq(struct net_device *dev)
  3504. {
  3505. struct fe_priv *np = get_nvpriv(dev);
  3506. int i;
  3507. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3508. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3509. free_irq(np->msi_x_entry[i].vector, dev);
  3510. pci_disable_msix(np->pci_dev);
  3511. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3512. } else {
  3513. free_irq(np->pci_dev->irq, dev);
  3514. if (np->msi_flags & NV_MSI_ENABLED) {
  3515. pci_disable_msi(np->pci_dev);
  3516. np->msi_flags &= ~NV_MSI_ENABLED;
  3517. }
  3518. }
  3519. }
  3520. static void nv_do_nic_poll(unsigned long data)
  3521. {
  3522. struct net_device *dev = (struct net_device *) data;
  3523. struct fe_priv *np = netdev_priv(dev);
  3524. u8 __iomem *base = get_hwbase(dev);
  3525. u32 mask = 0;
  3526. /*
  3527. * First disable irq(s) and then
  3528. * reenable interrupts on the nic, we have to do this before calling
  3529. * nv_nic_irq because that may decide to do otherwise
  3530. */
  3531. if (!using_multi_irqs(dev)) {
  3532. if (np->msi_flags & NV_MSI_X_ENABLED)
  3533. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3534. else
  3535. disable_irq_lockdep(np->pci_dev->irq);
  3536. mask = np->irqmask;
  3537. } else {
  3538. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3539. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3540. mask |= NVREG_IRQ_RX_ALL;
  3541. }
  3542. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3543. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3544. mask |= NVREG_IRQ_TX_ALL;
  3545. }
  3546. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3547. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3548. mask |= NVREG_IRQ_OTHER;
  3549. }
  3550. }
  3551. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3552. if (np->recover_error) {
  3553. np->recover_error = 0;
  3554. netdev_info(dev, "MAC in recoverable error state\n");
  3555. if (netif_running(dev)) {
  3556. netif_tx_lock_bh(dev);
  3557. netif_addr_lock(dev);
  3558. spin_lock(&np->lock);
  3559. /* stop engines */
  3560. nv_stop_rxtx(dev);
  3561. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3562. nv_mac_reset(dev);
  3563. nv_txrx_reset(dev);
  3564. /* drain rx queue */
  3565. nv_drain_rxtx(dev);
  3566. /* reinit driver view of the rx queue */
  3567. set_bufsize(dev);
  3568. if (nv_init_ring(dev)) {
  3569. if (!np->in_shutdown)
  3570. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3571. }
  3572. /* reinit nic view of the rx queue */
  3573. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3574. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3575. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3576. base + NvRegRingSizes);
  3577. pci_push(base);
  3578. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3579. pci_push(base);
  3580. /* clear interrupts */
  3581. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3582. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3583. else
  3584. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3585. /* restart rx engine */
  3586. nv_start_rxtx(dev);
  3587. spin_unlock(&np->lock);
  3588. netif_addr_unlock(dev);
  3589. netif_tx_unlock_bh(dev);
  3590. }
  3591. }
  3592. writel(mask, base + NvRegIrqMask);
  3593. pci_push(base);
  3594. if (!using_multi_irqs(dev)) {
  3595. np->nic_poll_irq = 0;
  3596. if (nv_optimized(np))
  3597. nv_nic_irq_optimized(0, dev);
  3598. else
  3599. nv_nic_irq(0, dev);
  3600. if (np->msi_flags & NV_MSI_X_ENABLED)
  3601. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3602. else
  3603. enable_irq_lockdep(np->pci_dev->irq);
  3604. } else {
  3605. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3606. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3607. nv_nic_irq_rx(0, dev);
  3608. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3609. }
  3610. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3611. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3612. nv_nic_irq_tx(0, dev);
  3613. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3614. }
  3615. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3616. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3617. nv_nic_irq_other(0, dev);
  3618. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3619. }
  3620. }
  3621. }
  3622. #ifdef CONFIG_NET_POLL_CONTROLLER
  3623. static void nv_poll_controller(struct net_device *dev)
  3624. {
  3625. nv_do_nic_poll((unsigned long) dev);
  3626. }
  3627. #endif
  3628. static void nv_do_stats_poll(unsigned long data)
  3629. __acquires(&netdev_priv(dev)->hwstats_lock)
  3630. __releases(&netdev_priv(dev)->hwstats_lock)
  3631. {
  3632. struct net_device *dev = (struct net_device *) data;
  3633. struct fe_priv *np = netdev_priv(dev);
  3634. /* If lock is currently taken, the stats are being refreshed
  3635. * and hence fresh enough */
  3636. if (spin_trylock(&np->hwstats_lock)) {
  3637. nv_update_stats(dev);
  3638. spin_unlock(&np->hwstats_lock);
  3639. }
  3640. if (!np->in_shutdown)
  3641. mod_timer(&np->stats_poll,
  3642. round_jiffies(jiffies + STATS_INTERVAL));
  3643. }
  3644. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3645. {
  3646. struct fe_priv *np = netdev_priv(dev);
  3647. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  3648. strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
  3649. strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
  3650. }
  3651. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3652. {
  3653. struct fe_priv *np = netdev_priv(dev);
  3654. wolinfo->supported = WAKE_MAGIC;
  3655. spin_lock_irq(&np->lock);
  3656. if (np->wolenabled)
  3657. wolinfo->wolopts = WAKE_MAGIC;
  3658. spin_unlock_irq(&np->lock);
  3659. }
  3660. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3661. {
  3662. struct fe_priv *np = netdev_priv(dev);
  3663. u8 __iomem *base = get_hwbase(dev);
  3664. u32 flags = 0;
  3665. if (wolinfo->wolopts == 0) {
  3666. np->wolenabled = 0;
  3667. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3668. np->wolenabled = 1;
  3669. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3670. }
  3671. if (netif_running(dev)) {
  3672. spin_lock_irq(&np->lock);
  3673. writel(flags, base + NvRegWakeUpFlags);
  3674. spin_unlock_irq(&np->lock);
  3675. }
  3676. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3677. return 0;
  3678. }
  3679. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3680. {
  3681. struct fe_priv *np = netdev_priv(dev);
  3682. u32 speed;
  3683. int adv;
  3684. spin_lock_irq(&np->lock);
  3685. ecmd->port = PORT_MII;
  3686. if (!netif_running(dev)) {
  3687. /* We do not track link speed / duplex setting if the
  3688. * interface is disabled. Force a link check */
  3689. if (nv_update_linkspeed(dev)) {
  3690. if (!netif_carrier_ok(dev))
  3691. netif_carrier_on(dev);
  3692. } else {
  3693. if (netif_carrier_ok(dev))
  3694. netif_carrier_off(dev);
  3695. }
  3696. }
  3697. if (netif_carrier_ok(dev)) {
  3698. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3699. case NVREG_LINKSPEED_10:
  3700. speed = SPEED_10;
  3701. break;
  3702. case NVREG_LINKSPEED_100:
  3703. speed = SPEED_100;
  3704. break;
  3705. case NVREG_LINKSPEED_1000:
  3706. speed = SPEED_1000;
  3707. break;
  3708. default:
  3709. speed = -1;
  3710. break;
  3711. }
  3712. ecmd->duplex = DUPLEX_HALF;
  3713. if (np->duplex)
  3714. ecmd->duplex = DUPLEX_FULL;
  3715. } else {
  3716. speed = -1;
  3717. ecmd->duplex = -1;
  3718. }
  3719. ethtool_cmd_speed_set(ecmd, speed);
  3720. ecmd->autoneg = np->autoneg;
  3721. ecmd->advertising = ADVERTISED_MII;
  3722. if (np->autoneg) {
  3723. ecmd->advertising |= ADVERTISED_Autoneg;
  3724. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3725. if (adv & ADVERTISE_10HALF)
  3726. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3727. if (adv & ADVERTISE_10FULL)
  3728. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3729. if (adv & ADVERTISE_100HALF)
  3730. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3731. if (adv & ADVERTISE_100FULL)
  3732. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3733. if (np->gigabit == PHY_GIGABIT) {
  3734. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3735. if (adv & ADVERTISE_1000FULL)
  3736. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3737. }
  3738. }
  3739. ecmd->supported = (SUPPORTED_Autoneg |
  3740. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3741. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3742. SUPPORTED_MII);
  3743. if (np->gigabit == PHY_GIGABIT)
  3744. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3745. ecmd->phy_address = np->phyaddr;
  3746. ecmd->transceiver = XCVR_EXTERNAL;
  3747. /* ignore maxtxpkt, maxrxpkt for now */
  3748. spin_unlock_irq(&np->lock);
  3749. return 0;
  3750. }
  3751. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3752. {
  3753. struct fe_priv *np = netdev_priv(dev);
  3754. u32 speed = ethtool_cmd_speed(ecmd);
  3755. if (ecmd->port != PORT_MII)
  3756. return -EINVAL;
  3757. if (ecmd->transceiver != XCVR_EXTERNAL)
  3758. return -EINVAL;
  3759. if (ecmd->phy_address != np->phyaddr) {
  3760. /* TODO: support switching between multiple phys. Should be
  3761. * trivial, but not enabled due to lack of test hardware. */
  3762. return -EINVAL;
  3763. }
  3764. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3765. u32 mask;
  3766. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3767. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3768. if (np->gigabit == PHY_GIGABIT)
  3769. mask |= ADVERTISED_1000baseT_Full;
  3770. if ((ecmd->advertising & mask) == 0)
  3771. return -EINVAL;
  3772. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3773. /* Note: autonegotiation disable, speed 1000 intentionally
  3774. * forbidden - no one should need that. */
  3775. if (speed != SPEED_10 && speed != SPEED_100)
  3776. return -EINVAL;
  3777. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3778. return -EINVAL;
  3779. } else {
  3780. return -EINVAL;
  3781. }
  3782. netif_carrier_off(dev);
  3783. if (netif_running(dev)) {
  3784. unsigned long flags;
  3785. nv_disable_irq(dev);
  3786. netif_tx_lock_bh(dev);
  3787. netif_addr_lock(dev);
  3788. /* with plain spinlock lockdep complains */
  3789. spin_lock_irqsave(&np->lock, flags);
  3790. /* stop engines */
  3791. /* FIXME:
  3792. * this can take some time, and interrupts are disabled
  3793. * due to spin_lock_irqsave, but let's hope no daemon
  3794. * is going to change the settings very often...
  3795. * Worst case:
  3796. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3797. * + some minor delays, which is up to a second approximately
  3798. */
  3799. nv_stop_rxtx(dev);
  3800. spin_unlock_irqrestore(&np->lock, flags);
  3801. netif_addr_unlock(dev);
  3802. netif_tx_unlock_bh(dev);
  3803. }
  3804. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3805. int adv, bmcr;
  3806. np->autoneg = 1;
  3807. /* advertise only what has been requested */
  3808. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3809. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3810. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3811. adv |= ADVERTISE_10HALF;
  3812. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3813. adv |= ADVERTISE_10FULL;
  3814. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3815. adv |= ADVERTISE_100HALF;
  3816. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3817. adv |= ADVERTISE_100FULL;
  3818. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3819. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3820. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3821. adv |= ADVERTISE_PAUSE_ASYM;
  3822. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3823. if (np->gigabit == PHY_GIGABIT) {
  3824. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3825. adv &= ~ADVERTISE_1000FULL;
  3826. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3827. adv |= ADVERTISE_1000FULL;
  3828. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3829. }
  3830. if (netif_running(dev))
  3831. netdev_info(dev, "link down\n");
  3832. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3833. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3834. bmcr |= BMCR_ANENABLE;
  3835. /* reset the phy in order for settings to stick,
  3836. * and cause autoneg to start */
  3837. if (phy_reset(dev, bmcr)) {
  3838. netdev_info(dev, "phy reset failed\n");
  3839. return -EINVAL;
  3840. }
  3841. } else {
  3842. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3843. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3844. }
  3845. } else {
  3846. int adv, bmcr;
  3847. np->autoneg = 0;
  3848. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3849. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3850. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3851. adv |= ADVERTISE_10HALF;
  3852. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3853. adv |= ADVERTISE_10FULL;
  3854. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3855. adv |= ADVERTISE_100HALF;
  3856. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3857. adv |= ADVERTISE_100FULL;
  3858. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3859. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3860. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3861. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3862. }
  3863. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3864. adv |= ADVERTISE_PAUSE_ASYM;
  3865. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3866. }
  3867. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3868. np->fixed_mode = adv;
  3869. if (np->gigabit == PHY_GIGABIT) {
  3870. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3871. adv &= ~ADVERTISE_1000FULL;
  3872. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3873. }
  3874. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3875. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3876. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3877. bmcr |= BMCR_FULLDPLX;
  3878. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3879. bmcr |= BMCR_SPEED100;
  3880. if (np->phy_oui == PHY_OUI_MARVELL) {
  3881. /* reset the phy in order for forced mode settings to stick */
  3882. if (phy_reset(dev, bmcr)) {
  3883. netdev_info(dev, "phy reset failed\n");
  3884. return -EINVAL;
  3885. }
  3886. } else {
  3887. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3888. if (netif_running(dev)) {
  3889. /* Wait a bit and then reconfigure the nic. */
  3890. udelay(10);
  3891. nv_linkchange(dev);
  3892. }
  3893. }
  3894. }
  3895. if (netif_running(dev)) {
  3896. nv_start_rxtx(dev);
  3897. nv_enable_irq(dev);
  3898. }
  3899. return 0;
  3900. }
  3901. #define FORCEDETH_REGS_VER 1
  3902. static int nv_get_regs_len(struct net_device *dev)
  3903. {
  3904. struct fe_priv *np = netdev_priv(dev);
  3905. return np->register_size;
  3906. }
  3907. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3908. {
  3909. struct fe_priv *np = netdev_priv(dev);
  3910. u8 __iomem *base = get_hwbase(dev);
  3911. u32 *rbuf = buf;
  3912. int i;
  3913. regs->version = FORCEDETH_REGS_VER;
  3914. spin_lock_irq(&np->lock);
  3915. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  3916. rbuf[i] = readl(base + i*sizeof(u32));
  3917. spin_unlock_irq(&np->lock);
  3918. }
  3919. static int nv_nway_reset(struct net_device *dev)
  3920. {
  3921. struct fe_priv *np = netdev_priv(dev);
  3922. int ret;
  3923. if (np->autoneg) {
  3924. int bmcr;
  3925. netif_carrier_off(dev);
  3926. if (netif_running(dev)) {
  3927. nv_disable_irq(dev);
  3928. netif_tx_lock_bh(dev);
  3929. netif_addr_lock(dev);
  3930. spin_lock(&np->lock);
  3931. /* stop engines */
  3932. nv_stop_rxtx(dev);
  3933. spin_unlock(&np->lock);
  3934. netif_addr_unlock(dev);
  3935. netif_tx_unlock_bh(dev);
  3936. netdev_info(dev, "link down\n");
  3937. }
  3938. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3939. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3940. bmcr |= BMCR_ANENABLE;
  3941. /* reset the phy in order for settings to stick*/
  3942. if (phy_reset(dev, bmcr)) {
  3943. netdev_info(dev, "phy reset failed\n");
  3944. return -EINVAL;
  3945. }
  3946. } else {
  3947. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3948. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3949. }
  3950. if (netif_running(dev)) {
  3951. nv_start_rxtx(dev);
  3952. nv_enable_irq(dev);
  3953. }
  3954. ret = 0;
  3955. } else {
  3956. ret = -EINVAL;
  3957. }
  3958. return ret;
  3959. }
  3960. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3961. {
  3962. struct fe_priv *np = netdev_priv(dev);
  3963. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3964. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3965. ring->rx_pending = np->rx_ring_size;
  3966. ring->tx_pending = np->tx_ring_size;
  3967. }
  3968. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3969. {
  3970. struct fe_priv *np = netdev_priv(dev);
  3971. u8 __iomem *base = get_hwbase(dev);
  3972. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  3973. dma_addr_t ring_addr;
  3974. if (ring->rx_pending < RX_RING_MIN ||
  3975. ring->tx_pending < TX_RING_MIN ||
  3976. ring->rx_mini_pending != 0 ||
  3977. ring->rx_jumbo_pending != 0 ||
  3978. (np->desc_ver == DESC_VER_1 &&
  3979. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  3980. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  3981. (np->desc_ver != DESC_VER_1 &&
  3982. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  3983. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  3984. return -EINVAL;
  3985. }
  3986. /* allocate new rings */
  3987. if (!nv_optimized(np)) {
  3988. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3989. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3990. &ring_addr);
  3991. } else {
  3992. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3993. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3994. &ring_addr);
  3995. }
  3996. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  3997. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  3998. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  3999. /* fall back to old rings */
  4000. if (!nv_optimized(np)) {
  4001. if (rxtx_ring)
  4002. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4003. rxtx_ring, ring_addr);
  4004. } else {
  4005. if (rxtx_ring)
  4006. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4007. rxtx_ring, ring_addr);
  4008. }
  4009. kfree(rx_skbuff);
  4010. kfree(tx_skbuff);
  4011. goto exit;
  4012. }
  4013. if (netif_running(dev)) {
  4014. nv_disable_irq(dev);
  4015. nv_napi_disable(dev);
  4016. netif_tx_lock_bh(dev);
  4017. netif_addr_lock(dev);
  4018. spin_lock(&np->lock);
  4019. /* stop engines */
  4020. nv_stop_rxtx(dev);
  4021. nv_txrx_reset(dev);
  4022. /* drain queues */
  4023. nv_drain_rxtx(dev);
  4024. /* delete queues */
  4025. free_rings(dev);
  4026. }
  4027. /* set new values */
  4028. np->rx_ring_size = ring->rx_pending;
  4029. np->tx_ring_size = ring->tx_pending;
  4030. if (!nv_optimized(np)) {
  4031. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  4032. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4033. } else {
  4034. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  4035. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4036. }
  4037. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  4038. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  4039. np->ring_addr = ring_addr;
  4040. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4041. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4042. if (netif_running(dev)) {
  4043. /* reinit driver view of the queues */
  4044. set_bufsize(dev);
  4045. if (nv_init_ring(dev)) {
  4046. if (!np->in_shutdown)
  4047. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4048. }
  4049. /* reinit nic view of the queues */
  4050. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4051. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4052. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4053. base + NvRegRingSizes);
  4054. pci_push(base);
  4055. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4056. pci_push(base);
  4057. /* restart engines */
  4058. nv_start_rxtx(dev);
  4059. spin_unlock(&np->lock);
  4060. netif_addr_unlock(dev);
  4061. netif_tx_unlock_bh(dev);
  4062. nv_napi_enable(dev);
  4063. nv_enable_irq(dev);
  4064. }
  4065. return 0;
  4066. exit:
  4067. return -ENOMEM;
  4068. }
  4069. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4070. {
  4071. struct fe_priv *np = netdev_priv(dev);
  4072. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4073. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4074. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4075. }
  4076. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4077. {
  4078. struct fe_priv *np = netdev_priv(dev);
  4079. int adv, bmcr;
  4080. if ((!np->autoneg && np->duplex == 0) ||
  4081. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4082. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  4083. return -EINVAL;
  4084. }
  4085. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4086. netdev_info(dev, "hardware does not support tx pause frames\n");
  4087. return -EINVAL;
  4088. }
  4089. netif_carrier_off(dev);
  4090. if (netif_running(dev)) {
  4091. nv_disable_irq(dev);
  4092. netif_tx_lock_bh(dev);
  4093. netif_addr_lock(dev);
  4094. spin_lock(&np->lock);
  4095. /* stop engines */
  4096. nv_stop_rxtx(dev);
  4097. spin_unlock(&np->lock);
  4098. netif_addr_unlock(dev);
  4099. netif_tx_unlock_bh(dev);
  4100. }
  4101. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4102. if (pause->rx_pause)
  4103. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4104. if (pause->tx_pause)
  4105. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4106. if (np->autoneg && pause->autoneg) {
  4107. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4108. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4109. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4110. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  4111. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4112. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4113. adv |= ADVERTISE_PAUSE_ASYM;
  4114. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4115. if (netif_running(dev))
  4116. netdev_info(dev, "link down\n");
  4117. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4118. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4119. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4120. } else {
  4121. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4122. if (pause->rx_pause)
  4123. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4124. if (pause->tx_pause)
  4125. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4126. if (!netif_running(dev))
  4127. nv_update_linkspeed(dev);
  4128. else
  4129. nv_update_pause(dev, np->pause_flags);
  4130. }
  4131. if (netif_running(dev)) {
  4132. nv_start_rxtx(dev);
  4133. nv_enable_irq(dev);
  4134. }
  4135. return 0;
  4136. }
  4137. static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
  4138. {
  4139. struct fe_priv *np = netdev_priv(dev);
  4140. unsigned long flags;
  4141. u32 miicontrol;
  4142. int err, retval = 0;
  4143. spin_lock_irqsave(&np->lock, flags);
  4144. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4145. if (features & NETIF_F_LOOPBACK) {
  4146. if (miicontrol & BMCR_LOOPBACK) {
  4147. spin_unlock_irqrestore(&np->lock, flags);
  4148. netdev_info(dev, "Loopback already enabled\n");
  4149. return 0;
  4150. }
  4151. nv_disable_irq(dev);
  4152. /* Turn on loopback mode */
  4153. miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  4154. err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
  4155. if (err) {
  4156. retval = PHY_ERROR;
  4157. spin_unlock_irqrestore(&np->lock, flags);
  4158. phy_init(dev);
  4159. } else {
  4160. if (netif_running(dev)) {
  4161. /* Force 1000 Mbps full-duplex */
  4162. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
  4163. 1);
  4164. /* Force link up */
  4165. netif_carrier_on(dev);
  4166. }
  4167. spin_unlock_irqrestore(&np->lock, flags);
  4168. netdev_info(dev,
  4169. "Internal PHY loopback mode enabled.\n");
  4170. }
  4171. } else {
  4172. if (!(miicontrol & BMCR_LOOPBACK)) {
  4173. spin_unlock_irqrestore(&np->lock, flags);
  4174. netdev_info(dev, "Loopback already disabled\n");
  4175. return 0;
  4176. }
  4177. nv_disable_irq(dev);
  4178. /* Turn off loopback */
  4179. spin_unlock_irqrestore(&np->lock, flags);
  4180. netdev_info(dev, "Internal PHY loopback mode disabled.\n");
  4181. phy_init(dev);
  4182. }
  4183. msleep(500);
  4184. spin_lock_irqsave(&np->lock, flags);
  4185. nv_enable_irq(dev);
  4186. spin_unlock_irqrestore(&np->lock, flags);
  4187. return retval;
  4188. }
  4189. static netdev_features_t nv_fix_features(struct net_device *dev,
  4190. netdev_features_t features)
  4191. {
  4192. /* vlan is dependent on rx checksum offload */
  4193. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  4194. features |= NETIF_F_RXCSUM;
  4195. return features;
  4196. }
  4197. static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
  4198. {
  4199. struct fe_priv *np = get_nvpriv(dev);
  4200. spin_lock_irq(&np->lock);
  4201. if (features & NETIF_F_HW_VLAN_RX)
  4202. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  4203. else
  4204. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4205. if (features & NETIF_F_HW_VLAN_TX)
  4206. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  4207. else
  4208. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4209. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4210. spin_unlock_irq(&np->lock);
  4211. }
  4212. static int nv_set_features(struct net_device *dev, netdev_features_t features)
  4213. {
  4214. struct fe_priv *np = netdev_priv(dev);
  4215. u8 __iomem *base = get_hwbase(dev);
  4216. netdev_features_t changed = dev->features ^ features;
  4217. int retval;
  4218. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
  4219. retval = nv_set_loopback(dev, features);
  4220. if (retval != 0)
  4221. return retval;
  4222. }
  4223. if (changed & NETIF_F_RXCSUM) {
  4224. spin_lock_irq(&np->lock);
  4225. if (features & NETIF_F_RXCSUM)
  4226. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4227. else
  4228. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4229. if (netif_running(dev))
  4230. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4231. spin_unlock_irq(&np->lock);
  4232. }
  4233. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  4234. nv_vlan_mode(dev, features);
  4235. return 0;
  4236. }
  4237. static int nv_get_sset_count(struct net_device *dev, int sset)
  4238. {
  4239. struct fe_priv *np = netdev_priv(dev);
  4240. switch (sset) {
  4241. case ETH_SS_TEST:
  4242. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4243. return NV_TEST_COUNT_EXTENDED;
  4244. else
  4245. return NV_TEST_COUNT_BASE;
  4246. case ETH_SS_STATS:
  4247. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4248. return NV_DEV_STATISTICS_V3_COUNT;
  4249. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4250. return NV_DEV_STATISTICS_V2_COUNT;
  4251. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4252. return NV_DEV_STATISTICS_V1_COUNT;
  4253. else
  4254. return 0;
  4255. default:
  4256. return -EOPNOTSUPP;
  4257. }
  4258. }
  4259. static void nv_get_ethtool_stats(struct net_device *dev,
  4260. struct ethtool_stats *estats, u64 *buffer)
  4261. __acquires(&netdev_priv(dev)->hwstats_lock)
  4262. __releases(&netdev_priv(dev)->hwstats_lock)
  4263. {
  4264. struct fe_priv *np = netdev_priv(dev);
  4265. spin_lock_bh(&np->hwstats_lock);
  4266. nv_update_stats(dev);
  4267. memcpy(buffer, &np->estats,
  4268. nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4269. spin_unlock_bh(&np->hwstats_lock);
  4270. }
  4271. static int nv_link_test(struct net_device *dev)
  4272. {
  4273. struct fe_priv *np = netdev_priv(dev);
  4274. int mii_status;
  4275. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4276. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4277. /* check phy link status */
  4278. if (!(mii_status & BMSR_LSTATUS))
  4279. return 0;
  4280. else
  4281. return 1;
  4282. }
  4283. static int nv_register_test(struct net_device *dev)
  4284. {
  4285. u8 __iomem *base = get_hwbase(dev);
  4286. int i = 0;
  4287. u32 orig_read, new_read;
  4288. do {
  4289. orig_read = readl(base + nv_registers_test[i].reg);
  4290. /* xor with mask to toggle bits */
  4291. orig_read ^= nv_registers_test[i].mask;
  4292. writel(orig_read, base + nv_registers_test[i].reg);
  4293. new_read = readl(base + nv_registers_test[i].reg);
  4294. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4295. return 0;
  4296. /* restore original value */
  4297. orig_read ^= nv_registers_test[i].mask;
  4298. writel(orig_read, base + nv_registers_test[i].reg);
  4299. } while (nv_registers_test[++i].reg != 0);
  4300. return 1;
  4301. }
  4302. static int nv_interrupt_test(struct net_device *dev)
  4303. {
  4304. struct fe_priv *np = netdev_priv(dev);
  4305. u8 __iomem *base = get_hwbase(dev);
  4306. int ret = 1;
  4307. int testcnt;
  4308. u32 save_msi_flags, save_poll_interval = 0;
  4309. if (netif_running(dev)) {
  4310. /* free current irq */
  4311. nv_free_irq(dev);
  4312. save_poll_interval = readl(base+NvRegPollingInterval);
  4313. }
  4314. /* flag to test interrupt handler */
  4315. np->intr_test = 0;
  4316. /* setup test irq */
  4317. save_msi_flags = np->msi_flags;
  4318. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4319. np->msi_flags |= 0x001; /* setup 1 vector */
  4320. if (nv_request_irq(dev, 1))
  4321. return 0;
  4322. /* setup timer interrupt */
  4323. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4324. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4325. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4326. /* wait for at least one interrupt */
  4327. msleep(100);
  4328. spin_lock_irq(&np->lock);
  4329. /* flag should be set within ISR */
  4330. testcnt = np->intr_test;
  4331. if (!testcnt)
  4332. ret = 2;
  4333. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4334. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4335. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4336. else
  4337. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4338. spin_unlock_irq(&np->lock);
  4339. nv_free_irq(dev);
  4340. np->msi_flags = save_msi_flags;
  4341. if (netif_running(dev)) {
  4342. writel(save_poll_interval, base + NvRegPollingInterval);
  4343. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4344. /* restore original irq */
  4345. if (nv_request_irq(dev, 0))
  4346. return 0;
  4347. }
  4348. return ret;
  4349. }
  4350. static int nv_loopback_test(struct net_device *dev)
  4351. {
  4352. struct fe_priv *np = netdev_priv(dev);
  4353. u8 __iomem *base = get_hwbase(dev);
  4354. struct sk_buff *tx_skb, *rx_skb;
  4355. dma_addr_t test_dma_addr;
  4356. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4357. u32 flags;
  4358. int len, i, pkt_len;
  4359. u8 *pkt_data;
  4360. u32 filter_flags = 0;
  4361. u32 misc1_flags = 0;
  4362. int ret = 1;
  4363. if (netif_running(dev)) {
  4364. nv_disable_irq(dev);
  4365. filter_flags = readl(base + NvRegPacketFilterFlags);
  4366. misc1_flags = readl(base + NvRegMisc1);
  4367. } else {
  4368. nv_txrx_reset(dev);
  4369. }
  4370. /* reinit driver view of the rx queue */
  4371. set_bufsize(dev);
  4372. nv_init_ring(dev);
  4373. /* setup hardware for loopback */
  4374. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4375. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4376. /* reinit nic view of the rx queue */
  4377. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4378. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4379. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4380. base + NvRegRingSizes);
  4381. pci_push(base);
  4382. /* restart rx engine */
  4383. nv_start_rxtx(dev);
  4384. /* setup packet for tx */
  4385. pkt_len = ETH_DATA_LEN;
  4386. tx_skb = dev_alloc_skb(pkt_len);
  4387. if (!tx_skb) {
  4388. netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
  4389. ret = 0;
  4390. goto out;
  4391. }
  4392. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4393. skb_tailroom(tx_skb),
  4394. PCI_DMA_FROMDEVICE);
  4395. pkt_data = skb_put(tx_skb, pkt_len);
  4396. for (i = 0; i < pkt_len; i++)
  4397. pkt_data[i] = (u8)(i & 0xff);
  4398. if (!nv_optimized(np)) {
  4399. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4400. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4401. } else {
  4402. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4403. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4404. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4405. }
  4406. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4407. pci_push(get_hwbase(dev));
  4408. msleep(500);
  4409. /* check for rx of the packet */
  4410. if (!nv_optimized(np)) {
  4411. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4412. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4413. } else {
  4414. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4415. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4416. }
  4417. if (flags & NV_RX_AVAIL) {
  4418. ret = 0;
  4419. } else if (np->desc_ver == DESC_VER_1) {
  4420. if (flags & NV_RX_ERROR)
  4421. ret = 0;
  4422. } else {
  4423. if (flags & NV_RX2_ERROR)
  4424. ret = 0;
  4425. }
  4426. if (ret) {
  4427. if (len != pkt_len) {
  4428. ret = 0;
  4429. } else {
  4430. rx_skb = np->rx_skb[0].skb;
  4431. for (i = 0; i < pkt_len; i++) {
  4432. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4433. ret = 0;
  4434. break;
  4435. }
  4436. }
  4437. }
  4438. }
  4439. pci_unmap_single(np->pci_dev, test_dma_addr,
  4440. (skb_end_pointer(tx_skb) - tx_skb->data),
  4441. PCI_DMA_TODEVICE);
  4442. dev_kfree_skb_any(tx_skb);
  4443. out:
  4444. /* stop engines */
  4445. nv_stop_rxtx(dev);
  4446. nv_txrx_reset(dev);
  4447. /* drain rx queue */
  4448. nv_drain_rxtx(dev);
  4449. if (netif_running(dev)) {
  4450. writel(misc1_flags, base + NvRegMisc1);
  4451. writel(filter_flags, base + NvRegPacketFilterFlags);
  4452. nv_enable_irq(dev);
  4453. }
  4454. return ret;
  4455. }
  4456. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4457. {
  4458. struct fe_priv *np = netdev_priv(dev);
  4459. u8 __iomem *base = get_hwbase(dev);
  4460. int result;
  4461. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4462. if (!nv_link_test(dev)) {
  4463. test->flags |= ETH_TEST_FL_FAILED;
  4464. buffer[0] = 1;
  4465. }
  4466. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4467. if (netif_running(dev)) {
  4468. netif_stop_queue(dev);
  4469. nv_napi_disable(dev);
  4470. netif_tx_lock_bh(dev);
  4471. netif_addr_lock(dev);
  4472. spin_lock_irq(&np->lock);
  4473. nv_disable_hw_interrupts(dev, np->irqmask);
  4474. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4475. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4476. else
  4477. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4478. /* stop engines */
  4479. nv_stop_rxtx(dev);
  4480. nv_txrx_reset(dev);
  4481. /* drain rx queue */
  4482. nv_drain_rxtx(dev);
  4483. spin_unlock_irq(&np->lock);
  4484. netif_addr_unlock(dev);
  4485. netif_tx_unlock_bh(dev);
  4486. }
  4487. if (!nv_register_test(dev)) {
  4488. test->flags |= ETH_TEST_FL_FAILED;
  4489. buffer[1] = 1;
  4490. }
  4491. result = nv_interrupt_test(dev);
  4492. if (result != 1) {
  4493. test->flags |= ETH_TEST_FL_FAILED;
  4494. buffer[2] = 1;
  4495. }
  4496. if (result == 0) {
  4497. /* bail out */
  4498. return;
  4499. }
  4500. if (!nv_loopback_test(dev)) {
  4501. test->flags |= ETH_TEST_FL_FAILED;
  4502. buffer[3] = 1;
  4503. }
  4504. if (netif_running(dev)) {
  4505. /* reinit driver view of the rx queue */
  4506. set_bufsize(dev);
  4507. if (nv_init_ring(dev)) {
  4508. if (!np->in_shutdown)
  4509. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4510. }
  4511. /* reinit nic view of the rx queue */
  4512. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4513. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4514. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4515. base + NvRegRingSizes);
  4516. pci_push(base);
  4517. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4518. pci_push(base);
  4519. /* restart rx engine */
  4520. nv_start_rxtx(dev);
  4521. netif_start_queue(dev);
  4522. nv_napi_enable(dev);
  4523. nv_enable_hw_interrupts(dev, np->irqmask);
  4524. }
  4525. }
  4526. }
  4527. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4528. {
  4529. switch (stringset) {
  4530. case ETH_SS_STATS:
  4531. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4532. break;
  4533. case ETH_SS_TEST:
  4534. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4535. break;
  4536. }
  4537. }
  4538. static const struct ethtool_ops ops = {
  4539. .get_drvinfo = nv_get_drvinfo,
  4540. .get_link = ethtool_op_get_link,
  4541. .get_wol = nv_get_wol,
  4542. .set_wol = nv_set_wol,
  4543. .get_settings = nv_get_settings,
  4544. .set_settings = nv_set_settings,
  4545. .get_regs_len = nv_get_regs_len,
  4546. .get_regs = nv_get_regs,
  4547. .nway_reset = nv_nway_reset,
  4548. .get_ringparam = nv_get_ringparam,
  4549. .set_ringparam = nv_set_ringparam,
  4550. .get_pauseparam = nv_get_pauseparam,
  4551. .set_pauseparam = nv_set_pauseparam,
  4552. .get_strings = nv_get_strings,
  4553. .get_ethtool_stats = nv_get_ethtool_stats,
  4554. .get_sset_count = nv_get_sset_count,
  4555. .self_test = nv_self_test,
  4556. };
  4557. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4558. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4559. {
  4560. struct fe_priv *np = netdev_priv(dev);
  4561. u8 __iomem *base = get_hwbase(dev);
  4562. int i;
  4563. u32 tx_ctrl, mgmt_sema;
  4564. for (i = 0; i < 10; i++) {
  4565. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4566. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4567. break;
  4568. msleep(500);
  4569. }
  4570. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4571. return 0;
  4572. for (i = 0; i < 2; i++) {
  4573. tx_ctrl = readl(base + NvRegTransmitterControl);
  4574. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4575. writel(tx_ctrl, base + NvRegTransmitterControl);
  4576. /* verify that semaphore was acquired */
  4577. tx_ctrl = readl(base + NvRegTransmitterControl);
  4578. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4579. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4580. np->mgmt_sema = 1;
  4581. return 1;
  4582. } else
  4583. udelay(50);
  4584. }
  4585. return 0;
  4586. }
  4587. static void nv_mgmt_release_sema(struct net_device *dev)
  4588. {
  4589. struct fe_priv *np = netdev_priv(dev);
  4590. u8 __iomem *base = get_hwbase(dev);
  4591. u32 tx_ctrl;
  4592. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4593. if (np->mgmt_sema) {
  4594. tx_ctrl = readl(base + NvRegTransmitterControl);
  4595. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4596. writel(tx_ctrl, base + NvRegTransmitterControl);
  4597. }
  4598. }
  4599. }
  4600. static int nv_mgmt_get_version(struct net_device *dev)
  4601. {
  4602. struct fe_priv *np = netdev_priv(dev);
  4603. u8 __iomem *base = get_hwbase(dev);
  4604. u32 data_ready = readl(base + NvRegTransmitterControl);
  4605. u32 data_ready2 = 0;
  4606. unsigned long start;
  4607. int ready = 0;
  4608. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4609. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4610. start = jiffies;
  4611. while (time_before(jiffies, start + 5*HZ)) {
  4612. data_ready2 = readl(base + NvRegTransmitterControl);
  4613. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4614. ready = 1;
  4615. break;
  4616. }
  4617. schedule_timeout_uninterruptible(1);
  4618. }
  4619. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4620. return 0;
  4621. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4622. return 1;
  4623. }
  4624. static int nv_open(struct net_device *dev)
  4625. {
  4626. struct fe_priv *np = netdev_priv(dev);
  4627. u8 __iomem *base = get_hwbase(dev);
  4628. int ret = 1;
  4629. int oom, i;
  4630. u32 low;
  4631. /* power up phy */
  4632. mii_rw(dev, np->phyaddr, MII_BMCR,
  4633. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4634. nv_txrx_gate(dev, false);
  4635. /* erase previous misconfiguration */
  4636. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4637. nv_mac_reset(dev);
  4638. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4639. writel(0, base + NvRegMulticastAddrB);
  4640. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4641. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4642. writel(0, base + NvRegPacketFilterFlags);
  4643. writel(0, base + NvRegTransmitterControl);
  4644. writel(0, base + NvRegReceiverControl);
  4645. writel(0, base + NvRegAdapterControl);
  4646. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4647. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4648. /* initialize descriptor rings */
  4649. set_bufsize(dev);
  4650. oom = nv_init_ring(dev);
  4651. writel(0, base + NvRegLinkSpeed);
  4652. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4653. nv_txrx_reset(dev);
  4654. writel(0, base + NvRegUnknownSetupReg6);
  4655. np->in_shutdown = 0;
  4656. /* give hw rings */
  4657. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4658. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4659. base + NvRegRingSizes);
  4660. writel(np->linkspeed, base + NvRegLinkSpeed);
  4661. if (np->desc_ver == DESC_VER_1)
  4662. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4663. else
  4664. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4665. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4666. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4667. pci_push(base);
  4668. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4669. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4670. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4671. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4672. netdev_info(dev,
  4673. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4674. writel(0, base + NvRegMIIMask);
  4675. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4676. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4677. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4678. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4679. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4680. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4681. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4682. get_random_bytes(&low, sizeof(low));
  4683. low &= NVREG_SLOTTIME_MASK;
  4684. if (np->desc_ver == DESC_VER_1) {
  4685. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4686. } else {
  4687. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4688. /* setup legacy backoff */
  4689. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4690. } else {
  4691. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4692. nv_gear_backoff_reseed(dev);
  4693. }
  4694. }
  4695. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4696. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4697. if (poll_interval == -1) {
  4698. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4699. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4700. else
  4701. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4702. } else
  4703. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4704. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4705. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4706. base + NvRegAdapterControl);
  4707. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4708. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4709. if (np->wolenabled)
  4710. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4711. i = readl(base + NvRegPowerState);
  4712. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4713. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4714. pci_push(base);
  4715. udelay(10);
  4716. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4717. nv_disable_hw_interrupts(dev, np->irqmask);
  4718. pci_push(base);
  4719. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4720. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4721. pci_push(base);
  4722. if (nv_request_irq(dev, 0))
  4723. goto out_drain;
  4724. /* ask for interrupts */
  4725. nv_enable_hw_interrupts(dev, np->irqmask);
  4726. spin_lock_irq(&np->lock);
  4727. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4728. writel(0, base + NvRegMulticastAddrB);
  4729. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4730. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4731. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4732. /* One manual link speed update: Interrupts are enabled, future link
  4733. * speed changes cause interrupts and are handled by nv_link_irq().
  4734. */
  4735. {
  4736. u32 miistat;
  4737. miistat = readl(base + NvRegMIIStatus);
  4738. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4739. }
  4740. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4741. * to init hw */
  4742. np->linkspeed = 0;
  4743. ret = nv_update_linkspeed(dev);
  4744. nv_start_rxtx(dev);
  4745. netif_start_queue(dev);
  4746. nv_napi_enable(dev);
  4747. if (ret) {
  4748. netif_carrier_on(dev);
  4749. } else {
  4750. netdev_info(dev, "no link during initialization\n");
  4751. netif_carrier_off(dev);
  4752. }
  4753. if (oom)
  4754. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4755. /* start statistics timer */
  4756. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4757. mod_timer(&np->stats_poll,
  4758. round_jiffies(jiffies + STATS_INTERVAL));
  4759. spin_unlock_irq(&np->lock);
  4760. /* If the loopback feature was set while the device was down, make sure
  4761. * that it's set correctly now.
  4762. */
  4763. if (dev->features & NETIF_F_LOOPBACK)
  4764. nv_set_loopback(dev, dev->features);
  4765. return 0;
  4766. out_drain:
  4767. nv_drain_rxtx(dev);
  4768. return ret;
  4769. }
  4770. static int nv_close(struct net_device *dev)
  4771. {
  4772. struct fe_priv *np = netdev_priv(dev);
  4773. u8 __iomem *base;
  4774. spin_lock_irq(&np->lock);
  4775. np->in_shutdown = 1;
  4776. spin_unlock_irq(&np->lock);
  4777. nv_napi_disable(dev);
  4778. synchronize_irq(np->pci_dev->irq);
  4779. del_timer_sync(&np->oom_kick);
  4780. del_timer_sync(&np->nic_poll);
  4781. del_timer_sync(&np->stats_poll);
  4782. netif_stop_queue(dev);
  4783. spin_lock_irq(&np->lock);
  4784. nv_stop_rxtx(dev);
  4785. nv_txrx_reset(dev);
  4786. /* disable interrupts on the nic or we will lock up */
  4787. base = get_hwbase(dev);
  4788. nv_disable_hw_interrupts(dev, np->irqmask);
  4789. pci_push(base);
  4790. spin_unlock_irq(&np->lock);
  4791. nv_free_irq(dev);
  4792. nv_drain_rxtx(dev);
  4793. if (np->wolenabled || !phy_power_down) {
  4794. nv_txrx_gate(dev, false);
  4795. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4796. nv_start_rx(dev);
  4797. } else {
  4798. /* power down phy */
  4799. mii_rw(dev, np->phyaddr, MII_BMCR,
  4800. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4801. nv_txrx_gate(dev, true);
  4802. }
  4803. /* FIXME: power down nic */
  4804. return 0;
  4805. }
  4806. static const struct net_device_ops nv_netdev_ops = {
  4807. .ndo_open = nv_open,
  4808. .ndo_stop = nv_close,
  4809. .ndo_get_stats64 = nv_get_stats64,
  4810. .ndo_start_xmit = nv_start_xmit,
  4811. .ndo_tx_timeout = nv_tx_timeout,
  4812. .ndo_change_mtu = nv_change_mtu,
  4813. .ndo_fix_features = nv_fix_features,
  4814. .ndo_set_features = nv_set_features,
  4815. .ndo_validate_addr = eth_validate_addr,
  4816. .ndo_set_mac_address = nv_set_mac_address,
  4817. .ndo_set_rx_mode = nv_set_multicast,
  4818. #ifdef CONFIG_NET_POLL_CONTROLLER
  4819. .ndo_poll_controller = nv_poll_controller,
  4820. #endif
  4821. };
  4822. static const struct net_device_ops nv_netdev_ops_optimized = {
  4823. .ndo_open = nv_open,
  4824. .ndo_stop = nv_close,
  4825. .ndo_get_stats64 = nv_get_stats64,
  4826. .ndo_start_xmit = nv_start_xmit_optimized,
  4827. .ndo_tx_timeout = nv_tx_timeout,
  4828. .ndo_change_mtu = nv_change_mtu,
  4829. .ndo_fix_features = nv_fix_features,
  4830. .ndo_set_features = nv_set_features,
  4831. .ndo_validate_addr = eth_validate_addr,
  4832. .ndo_set_mac_address = nv_set_mac_address,
  4833. .ndo_set_rx_mode = nv_set_multicast,
  4834. #ifdef CONFIG_NET_POLL_CONTROLLER
  4835. .ndo_poll_controller = nv_poll_controller,
  4836. #endif
  4837. };
  4838. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4839. {
  4840. struct net_device *dev;
  4841. struct fe_priv *np;
  4842. unsigned long addr;
  4843. u8 __iomem *base;
  4844. int err, i;
  4845. u32 powerstate, txreg;
  4846. u32 phystate_orig = 0, phystate;
  4847. int phyinitialized = 0;
  4848. static int printed_version;
  4849. if (!printed_version++)
  4850. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4851. FORCEDETH_VERSION);
  4852. dev = alloc_etherdev(sizeof(struct fe_priv));
  4853. err = -ENOMEM;
  4854. if (!dev)
  4855. goto out;
  4856. np = netdev_priv(dev);
  4857. np->dev = dev;
  4858. np->pci_dev = pci_dev;
  4859. spin_lock_init(&np->lock);
  4860. spin_lock_init(&np->hwstats_lock);
  4861. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4862. init_timer(&np->oom_kick);
  4863. np->oom_kick.data = (unsigned long) dev;
  4864. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4865. init_timer(&np->nic_poll);
  4866. np->nic_poll.data = (unsigned long) dev;
  4867. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4868. init_timer(&np->stats_poll);
  4869. np->stats_poll.data = (unsigned long) dev;
  4870. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4871. err = pci_enable_device(pci_dev);
  4872. if (err)
  4873. goto out_free;
  4874. pci_set_master(pci_dev);
  4875. err = pci_request_regions(pci_dev, DRV_NAME);
  4876. if (err < 0)
  4877. goto out_disable;
  4878. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4879. np->register_size = NV_PCI_REGSZ_VER3;
  4880. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4881. np->register_size = NV_PCI_REGSZ_VER2;
  4882. else
  4883. np->register_size = NV_PCI_REGSZ_VER1;
  4884. err = -EINVAL;
  4885. addr = 0;
  4886. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4887. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4888. pci_resource_len(pci_dev, i) >= np->register_size) {
  4889. addr = pci_resource_start(pci_dev, i);
  4890. break;
  4891. }
  4892. }
  4893. if (i == DEVICE_COUNT_RESOURCE) {
  4894. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4895. goto out_relreg;
  4896. }
  4897. /* copy of driver data */
  4898. np->driver_data = id->driver_data;
  4899. /* copy of device id */
  4900. np->device_id = id->device;
  4901. /* handle different descriptor versions */
  4902. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4903. /* packet format 3: supports 40-bit addressing */
  4904. np->desc_ver = DESC_VER_3;
  4905. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4906. if (dma_64bit) {
  4907. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4908. dev_info(&pci_dev->dev,
  4909. "64-bit DMA failed, using 32-bit addressing\n");
  4910. else
  4911. dev->features |= NETIF_F_HIGHDMA;
  4912. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4913. dev_info(&pci_dev->dev,
  4914. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4915. }
  4916. }
  4917. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4918. /* packet format 2: supports jumbo frames */
  4919. np->desc_ver = DESC_VER_2;
  4920. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4921. } else {
  4922. /* original packet format */
  4923. np->desc_ver = DESC_VER_1;
  4924. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4925. }
  4926. np->pkt_limit = NV_PKTLIMIT_1;
  4927. if (id->driver_data & DEV_HAS_LARGEDESC)
  4928. np->pkt_limit = NV_PKTLIMIT_2;
  4929. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4930. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4931. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4932. NETIF_F_TSO | NETIF_F_RXCSUM;
  4933. }
  4934. np->vlanctl_bits = 0;
  4935. if (id->driver_data & DEV_HAS_VLAN) {
  4936. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4937. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4938. }
  4939. dev->features |= dev->hw_features;
  4940. /* Add loopback capability to the device. */
  4941. dev->hw_features |= NETIF_F_LOOPBACK;
  4942. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4943. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  4944. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  4945. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  4946. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  4947. }
  4948. err = -ENOMEM;
  4949. np->base = ioremap(addr, np->register_size);
  4950. if (!np->base)
  4951. goto out_relreg;
  4952. dev->base_addr = (unsigned long)np->base;
  4953. dev->irq = pci_dev->irq;
  4954. np->rx_ring_size = RX_RING_DEFAULT;
  4955. np->tx_ring_size = TX_RING_DEFAULT;
  4956. if (!nv_optimized(np)) {
  4957. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  4958. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  4959. &np->ring_addr);
  4960. if (!np->rx_ring.orig)
  4961. goto out_unmap;
  4962. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4963. } else {
  4964. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  4965. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  4966. &np->ring_addr);
  4967. if (!np->rx_ring.ex)
  4968. goto out_unmap;
  4969. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4970. }
  4971. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4972. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4973. if (!np->rx_skb || !np->tx_skb)
  4974. goto out_freering;
  4975. if (!nv_optimized(np))
  4976. dev->netdev_ops = &nv_netdev_ops;
  4977. else
  4978. dev->netdev_ops = &nv_netdev_ops_optimized;
  4979. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  4980. SET_ETHTOOL_OPS(dev, &ops);
  4981. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  4982. pci_set_drvdata(pci_dev, dev);
  4983. /* read the mac address */
  4984. base = get_hwbase(dev);
  4985. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  4986. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  4987. /* check the workaround bit for correct mac address order */
  4988. txreg = readl(base + NvRegTransmitPoll);
  4989. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  4990. /* mac address is already in correct order */
  4991. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  4992. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  4993. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  4994. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  4995. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  4996. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  4997. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  4998. /* mac address is already in correct order */
  4999. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5000. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5001. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5002. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5003. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5004. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5005. /*
  5006. * Set orig mac address back to the reversed version.
  5007. * This flag will be cleared during low power transition.
  5008. * Therefore, we should always put back the reversed address.
  5009. */
  5010. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5011. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5012. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5013. } else {
  5014. /* need to reverse mac address to correct order */
  5015. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5016. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5017. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5018. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5019. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5020. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5021. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5022. dev_dbg(&pci_dev->dev,
  5023. "%s: set workaround bit for reversed mac addr\n",
  5024. __func__);
  5025. }
  5026. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  5027. if (!is_valid_ether_addr(dev->perm_addr)) {
  5028. /*
  5029. * Bad mac address. At least one bios sets the mac address
  5030. * to 01:23:45:67:89:ab
  5031. */
  5032. dev_err(&pci_dev->dev,
  5033. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  5034. dev->dev_addr);
  5035. random_ether_addr(dev->dev_addr);
  5036. dev_err(&pci_dev->dev,
  5037. "Using random MAC address: %pM\n", dev->dev_addr);
  5038. }
  5039. /* set mac address */
  5040. nv_copy_mac_to_hw(dev);
  5041. /* disable WOL */
  5042. writel(0, base + NvRegWakeUpFlags);
  5043. np->wolenabled = 0;
  5044. device_set_wakeup_enable(&pci_dev->dev, false);
  5045. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5046. /* take phy and nic out of low power mode */
  5047. powerstate = readl(base + NvRegPowerState2);
  5048. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5049. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5050. pci_dev->revision >= 0xA3)
  5051. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5052. writel(powerstate, base + NvRegPowerState2);
  5053. }
  5054. if (np->desc_ver == DESC_VER_1)
  5055. np->tx_flags = NV_TX_VALID;
  5056. else
  5057. np->tx_flags = NV_TX2_VALID;
  5058. np->msi_flags = 0;
  5059. if ((id->driver_data & DEV_HAS_MSI) && msi)
  5060. np->msi_flags |= NV_MSI_CAPABLE;
  5061. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5062. /* msix has had reported issues when modifying irqmask
  5063. as in the case of napi, therefore, disable for now
  5064. */
  5065. #if 0
  5066. np->msi_flags |= NV_MSI_X_CAPABLE;
  5067. #endif
  5068. }
  5069. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5070. np->irqmask = NVREG_IRQMASK_CPU;
  5071. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5072. np->msi_flags |= 0x0001;
  5073. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5074. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5075. /* start off in throughput mode */
  5076. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5077. /* remove support for msix mode */
  5078. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5079. } else {
  5080. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5081. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5082. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5083. np->msi_flags |= 0x0003;
  5084. }
  5085. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5086. np->irqmask |= NVREG_IRQ_TIMER;
  5087. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5088. np->need_linktimer = 1;
  5089. np->link_timeout = jiffies + LINK_TIMEOUT;
  5090. } else {
  5091. np->need_linktimer = 0;
  5092. }
  5093. /* Limit the number of tx's outstanding for hw bug */
  5094. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5095. np->tx_limit = 1;
  5096. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  5097. pci_dev->revision >= 0xA2)
  5098. np->tx_limit = 0;
  5099. }
  5100. /* clear phy state and temporarily halt phy interrupts */
  5101. writel(0, base + NvRegMIIMask);
  5102. phystate = readl(base + NvRegAdapterControl);
  5103. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5104. phystate_orig = 1;
  5105. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5106. writel(phystate, base + NvRegAdapterControl);
  5107. }
  5108. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5109. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5110. /* management unit running on the mac? */
  5111. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5112. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5113. nv_mgmt_acquire_sema(dev) &&
  5114. nv_mgmt_get_version(dev)) {
  5115. np->mac_in_use = 1;
  5116. if (np->mgmt_version > 0)
  5117. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5118. /* management unit setup the phy already? */
  5119. if (np->mac_in_use &&
  5120. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5121. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5122. /* phy is inited by mgmt unit */
  5123. phyinitialized = 1;
  5124. } else {
  5125. /* we need to init the phy */
  5126. }
  5127. }
  5128. }
  5129. /* find a suitable phy */
  5130. for (i = 1; i <= 32; i++) {
  5131. int id1, id2;
  5132. int phyaddr = i & 0x1F;
  5133. spin_lock_irq(&np->lock);
  5134. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5135. spin_unlock_irq(&np->lock);
  5136. if (id1 < 0 || id1 == 0xffff)
  5137. continue;
  5138. spin_lock_irq(&np->lock);
  5139. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5140. spin_unlock_irq(&np->lock);
  5141. if (id2 < 0 || id2 == 0xffff)
  5142. continue;
  5143. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5144. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5145. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5146. np->phyaddr = phyaddr;
  5147. np->phy_oui = id1 | id2;
  5148. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5149. if (np->phy_oui == PHY_OUI_REALTEK2)
  5150. np->phy_oui = PHY_OUI_REALTEK;
  5151. /* Setup phy revision for Realtek */
  5152. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5153. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5154. break;
  5155. }
  5156. if (i == 33) {
  5157. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  5158. goto out_error;
  5159. }
  5160. if (!phyinitialized) {
  5161. /* reset it */
  5162. phy_init(dev);
  5163. } else {
  5164. /* see if it is a gigabit phy */
  5165. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5166. if (mii_status & PHY_GIGABIT)
  5167. np->gigabit = PHY_GIGABIT;
  5168. }
  5169. /* set default link speed settings */
  5170. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5171. np->duplex = 0;
  5172. np->autoneg = 1;
  5173. err = register_netdev(dev);
  5174. if (err) {
  5175. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  5176. goto out_error;
  5177. }
  5178. if (id->driver_data & DEV_HAS_VLAN)
  5179. nv_vlan_mode(dev, dev->features);
  5180. netif_carrier_off(dev);
  5181. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  5182. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  5183. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5184. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5185. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5186. "csum " : "",
  5187. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5188. "vlan " : "",
  5189. dev->features & (NETIF_F_LOOPBACK) ?
  5190. "loopback " : "",
  5191. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5192. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5193. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5194. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5195. np->need_linktimer ? "lnktim " : "",
  5196. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5197. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5198. np->desc_ver);
  5199. return 0;
  5200. out_error:
  5201. if (phystate_orig)
  5202. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5203. pci_set_drvdata(pci_dev, NULL);
  5204. out_freering:
  5205. free_rings(dev);
  5206. out_unmap:
  5207. iounmap(get_hwbase(dev));
  5208. out_relreg:
  5209. pci_release_regions(pci_dev);
  5210. out_disable:
  5211. pci_disable_device(pci_dev);
  5212. out_free:
  5213. free_netdev(dev);
  5214. out:
  5215. return err;
  5216. }
  5217. static void nv_restore_phy(struct net_device *dev)
  5218. {
  5219. struct fe_priv *np = netdev_priv(dev);
  5220. u16 phy_reserved, mii_control;
  5221. if (np->phy_oui == PHY_OUI_REALTEK &&
  5222. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5223. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5224. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5225. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5226. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5227. phy_reserved |= PHY_REALTEK_INIT8;
  5228. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5229. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5230. /* restart auto negotiation */
  5231. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5232. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5233. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5234. }
  5235. }
  5236. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5237. {
  5238. struct net_device *dev = pci_get_drvdata(pci_dev);
  5239. struct fe_priv *np = netdev_priv(dev);
  5240. u8 __iomem *base = get_hwbase(dev);
  5241. /* special op: write back the misordered MAC address - otherwise
  5242. * the next nv_probe would see a wrong address.
  5243. */
  5244. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5245. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5246. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5247. base + NvRegTransmitPoll);
  5248. }
  5249. static void __devexit nv_remove(struct pci_dev *pci_dev)
  5250. {
  5251. struct net_device *dev = pci_get_drvdata(pci_dev);
  5252. unregister_netdev(dev);
  5253. nv_restore_mac_addr(pci_dev);
  5254. /* restore any phy related changes */
  5255. nv_restore_phy(dev);
  5256. nv_mgmt_release_sema(dev);
  5257. /* free all structures */
  5258. free_rings(dev);
  5259. iounmap(get_hwbase(dev));
  5260. pci_release_regions(pci_dev);
  5261. pci_disable_device(pci_dev);
  5262. free_netdev(dev);
  5263. pci_set_drvdata(pci_dev, NULL);
  5264. }
  5265. #ifdef CONFIG_PM_SLEEP
  5266. static int nv_suspend(struct device *device)
  5267. {
  5268. struct pci_dev *pdev = to_pci_dev(device);
  5269. struct net_device *dev = pci_get_drvdata(pdev);
  5270. struct fe_priv *np = netdev_priv(dev);
  5271. u8 __iomem *base = get_hwbase(dev);
  5272. int i;
  5273. if (netif_running(dev)) {
  5274. /* Gross. */
  5275. nv_close(dev);
  5276. }
  5277. netif_device_detach(dev);
  5278. /* save non-pci configuration space */
  5279. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5280. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5281. return 0;
  5282. }
  5283. static int nv_resume(struct device *device)
  5284. {
  5285. struct pci_dev *pdev = to_pci_dev(device);
  5286. struct net_device *dev = pci_get_drvdata(pdev);
  5287. struct fe_priv *np = netdev_priv(dev);
  5288. u8 __iomem *base = get_hwbase(dev);
  5289. int i, rc = 0;
  5290. /* restore non-pci configuration space */
  5291. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5292. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5293. if (np->driver_data & DEV_NEED_MSI_FIX)
  5294. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5295. /* restore phy state, including autoneg */
  5296. phy_init(dev);
  5297. netif_device_attach(dev);
  5298. if (netif_running(dev)) {
  5299. rc = nv_open(dev);
  5300. nv_set_multicast(dev);
  5301. }
  5302. return rc;
  5303. }
  5304. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5305. #define NV_PM_OPS (&nv_pm_ops)
  5306. #else
  5307. #define NV_PM_OPS NULL
  5308. #endif /* CONFIG_PM_SLEEP */
  5309. #ifdef CONFIG_PM
  5310. static void nv_shutdown(struct pci_dev *pdev)
  5311. {
  5312. struct net_device *dev = pci_get_drvdata(pdev);
  5313. struct fe_priv *np = netdev_priv(dev);
  5314. if (netif_running(dev))
  5315. nv_close(dev);
  5316. /*
  5317. * Restore the MAC so a kernel started by kexec won't get confused.
  5318. * If we really go for poweroff, we must not restore the MAC,
  5319. * otherwise the MAC for WOL will be reversed at least on some boards.
  5320. */
  5321. if (system_state != SYSTEM_POWER_OFF)
  5322. nv_restore_mac_addr(pdev);
  5323. pci_disable_device(pdev);
  5324. /*
  5325. * Apparently it is not possible to reinitialise from D3 hot,
  5326. * only put the device into D3 if we really go for poweroff.
  5327. */
  5328. if (system_state == SYSTEM_POWER_OFF) {
  5329. pci_wake_from_d3(pdev, np->wolenabled);
  5330. pci_set_power_state(pdev, PCI_D3hot);
  5331. }
  5332. }
  5333. #else
  5334. #define nv_shutdown NULL
  5335. #endif /* CONFIG_PM */
  5336. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5337. { /* nForce Ethernet Controller */
  5338. PCI_DEVICE(0x10DE, 0x01C3),
  5339. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5340. },
  5341. { /* nForce2 Ethernet Controller */
  5342. PCI_DEVICE(0x10DE, 0x0066),
  5343. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5344. },
  5345. { /* nForce3 Ethernet Controller */
  5346. PCI_DEVICE(0x10DE, 0x00D6),
  5347. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5348. },
  5349. { /* nForce3 Ethernet Controller */
  5350. PCI_DEVICE(0x10DE, 0x0086),
  5351. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5352. },
  5353. { /* nForce3 Ethernet Controller */
  5354. PCI_DEVICE(0x10DE, 0x008C),
  5355. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5356. },
  5357. { /* nForce3 Ethernet Controller */
  5358. PCI_DEVICE(0x10DE, 0x00E6),
  5359. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5360. },
  5361. { /* nForce3 Ethernet Controller */
  5362. PCI_DEVICE(0x10DE, 0x00DF),
  5363. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5364. },
  5365. { /* CK804 Ethernet Controller */
  5366. PCI_DEVICE(0x10DE, 0x0056),
  5367. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5368. },
  5369. { /* CK804 Ethernet Controller */
  5370. PCI_DEVICE(0x10DE, 0x0057),
  5371. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5372. },
  5373. { /* MCP04 Ethernet Controller */
  5374. PCI_DEVICE(0x10DE, 0x0037),
  5375. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5376. },
  5377. { /* MCP04 Ethernet Controller */
  5378. PCI_DEVICE(0x10DE, 0x0038),
  5379. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5380. },
  5381. { /* MCP51 Ethernet Controller */
  5382. PCI_DEVICE(0x10DE, 0x0268),
  5383. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5384. },
  5385. { /* MCP51 Ethernet Controller */
  5386. PCI_DEVICE(0x10DE, 0x0269),
  5387. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5388. },
  5389. { /* MCP55 Ethernet Controller */
  5390. PCI_DEVICE(0x10DE, 0x0372),
  5391. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5392. },
  5393. { /* MCP55 Ethernet Controller */
  5394. PCI_DEVICE(0x10DE, 0x0373),
  5395. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5396. },
  5397. { /* MCP61 Ethernet Controller */
  5398. PCI_DEVICE(0x10DE, 0x03E5),
  5399. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5400. },
  5401. { /* MCP61 Ethernet Controller */
  5402. PCI_DEVICE(0x10DE, 0x03E6),
  5403. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5404. },
  5405. { /* MCP61 Ethernet Controller */
  5406. PCI_DEVICE(0x10DE, 0x03EE),
  5407. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5408. },
  5409. { /* MCP61 Ethernet Controller */
  5410. PCI_DEVICE(0x10DE, 0x03EF),
  5411. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5412. },
  5413. { /* MCP65 Ethernet Controller */
  5414. PCI_DEVICE(0x10DE, 0x0450),
  5415. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5416. },
  5417. { /* MCP65 Ethernet Controller */
  5418. PCI_DEVICE(0x10DE, 0x0451),
  5419. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5420. },
  5421. { /* MCP65 Ethernet Controller */
  5422. PCI_DEVICE(0x10DE, 0x0452),
  5423. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5424. },
  5425. { /* MCP65 Ethernet Controller */
  5426. PCI_DEVICE(0x10DE, 0x0453),
  5427. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5428. },
  5429. { /* MCP67 Ethernet Controller */
  5430. PCI_DEVICE(0x10DE, 0x054C),
  5431. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5432. },
  5433. { /* MCP67 Ethernet Controller */
  5434. PCI_DEVICE(0x10DE, 0x054D),
  5435. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5436. },
  5437. { /* MCP67 Ethernet Controller */
  5438. PCI_DEVICE(0x10DE, 0x054E),
  5439. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5440. },
  5441. { /* MCP67 Ethernet Controller */
  5442. PCI_DEVICE(0x10DE, 0x054F),
  5443. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5444. },
  5445. { /* MCP73 Ethernet Controller */
  5446. PCI_DEVICE(0x10DE, 0x07DC),
  5447. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5448. },
  5449. { /* MCP73 Ethernet Controller */
  5450. PCI_DEVICE(0x10DE, 0x07DD),
  5451. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5452. },
  5453. { /* MCP73 Ethernet Controller */
  5454. PCI_DEVICE(0x10DE, 0x07DE),
  5455. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5456. },
  5457. { /* MCP73 Ethernet Controller */
  5458. PCI_DEVICE(0x10DE, 0x07DF),
  5459. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5460. },
  5461. { /* MCP77 Ethernet Controller */
  5462. PCI_DEVICE(0x10DE, 0x0760),
  5463. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5464. },
  5465. { /* MCP77 Ethernet Controller */
  5466. PCI_DEVICE(0x10DE, 0x0761),
  5467. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5468. },
  5469. { /* MCP77 Ethernet Controller */
  5470. PCI_DEVICE(0x10DE, 0x0762),
  5471. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5472. },
  5473. { /* MCP77 Ethernet Controller */
  5474. PCI_DEVICE(0x10DE, 0x0763),
  5475. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5476. },
  5477. { /* MCP79 Ethernet Controller */
  5478. PCI_DEVICE(0x10DE, 0x0AB0),
  5479. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5480. },
  5481. { /* MCP79 Ethernet Controller */
  5482. PCI_DEVICE(0x10DE, 0x0AB1),
  5483. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5484. },
  5485. { /* MCP79 Ethernet Controller */
  5486. PCI_DEVICE(0x10DE, 0x0AB2),
  5487. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5488. },
  5489. { /* MCP79 Ethernet Controller */
  5490. PCI_DEVICE(0x10DE, 0x0AB3),
  5491. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5492. },
  5493. { /* MCP89 Ethernet Controller */
  5494. PCI_DEVICE(0x10DE, 0x0D7D),
  5495. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5496. },
  5497. {0,},
  5498. };
  5499. static struct pci_driver driver = {
  5500. .name = DRV_NAME,
  5501. .id_table = pci_tbl,
  5502. .probe = nv_probe,
  5503. .remove = __devexit_p(nv_remove),
  5504. .shutdown = nv_shutdown,
  5505. .driver.pm = NV_PM_OPS,
  5506. };
  5507. static int __init init_nic(void)
  5508. {
  5509. return pci_register_driver(&driver);
  5510. }
  5511. static void __exit exit_nic(void)
  5512. {
  5513. pci_unregister_driver(&driver);
  5514. }
  5515. module_param(max_interrupt_work, int, 0);
  5516. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5517. module_param(optimization_mode, int, 0);
  5518. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5519. module_param(poll_interval, int, 0);
  5520. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5521. module_param(msi, int, 0);
  5522. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5523. module_param(msix, int, 0);
  5524. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5525. module_param(dma_64bit, int, 0);
  5526. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5527. module_param(phy_cross, int, 0);
  5528. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5529. module_param(phy_power_down, int, 0);
  5530. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5531. module_param(debug_tx_timeout, bool, 0);
  5532. MODULE_PARM_DESC(debug_tx_timeout,
  5533. "Dump tx related registers and ring when tx_timeout happens");
  5534. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5535. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5536. MODULE_LICENSE("GPL");
  5537. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5538. module_init(init_nic);
  5539. module_exit(exit_nic);