r600.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. /* power state array is low to high, default is first */
  96. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  97. int min_power_state_index = 0;
  98. if (rdev->pm.num_power_states > 2)
  99. min_power_state_index = 1;
  100. switch (rdev->pm.dynpm_planned_action) {
  101. case DYNPM_ACTION_MINIMUM:
  102. rdev->pm.requested_power_state_index = min_power_state_index;
  103. rdev->pm.requested_clock_mode_index = 0;
  104. rdev->pm.dynpm_can_downclock = false;
  105. break;
  106. case DYNPM_ACTION_DOWNCLOCK:
  107. if (rdev->pm.current_power_state_index == min_power_state_index) {
  108. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  109. rdev->pm.dynpm_can_downclock = false;
  110. } else {
  111. if (rdev->pm.active_crtc_count > 1) {
  112. for (i = 0; i < rdev->pm.num_power_states; i++) {
  113. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  114. continue;
  115. else if (i >= rdev->pm.current_power_state_index) {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.current_power_state_index;
  118. break;
  119. } else {
  120. rdev->pm.requested_power_state_index = i;
  121. break;
  122. }
  123. }
  124. } else
  125. rdev->pm.requested_power_state_index =
  126. rdev->pm.current_power_state_index - 1;
  127. }
  128. rdev->pm.requested_clock_mode_index = 0;
  129. /* don't use the power state if crtcs are active and no display flag is set */
  130. if ((rdev->pm.active_crtc_count > 0) &&
  131. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  132. clock_info[rdev->pm.requested_clock_mode_index].flags &
  133. RADEON_PM_MODE_NO_DISPLAY)) {
  134. rdev->pm.requested_power_state_index++;
  135. }
  136. break;
  137. case DYNPM_ACTION_UPCLOCK:
  138. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  139. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  140. rdev->pm.dynpm_can_upclock = false;
  141. } else {
  142. if (rdev->pm.active_crtc_count > 1) {
  143. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  144. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  145. continue;
  146. else if (i <= rdev->pm.current_power_state_index) {
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.current_power_state_index;
  149. break;
  150. } else {
  151. rdev->pm.requested_power_state_index = i;
  152. break;
  153. }
  154. }
  155. } else
  156. rdev->pm.requested_power_state_index =
  157. rdev->pm.current_power_state_index + 1;
  158. }
  159. rdev->pm.requested_clock_mode_index = 0;
  160. break;
  161. case DYNPM_ACTION_DEFAULT:
  162. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  163. rdev->pm.requested_clock_mode_index = 0;
  164. rdev->pm.dynpm_can_upclock = false;
  165. break;
  166. case DYNPM_ACTION_NONE:
  167. default:
  168. DRM_ERROR("Requested mode for not defined action\n");
  169. return;
  170. }
  171. } else {
  172. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  173. /* for now just select the first power state and switch between clock modes */
  174. /* power state array is low to high, default is first (0) */
  175. if (rdev->pm.active_crtc_count > 1) {
  176. rdev->pm.requested_power_state_index = -1;
  177. /* start at 1 as we don't want the default mode */
  178. for (i = 1; i < rdev->pm.num_power_states; i++) {
  179. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  180. continue;
  181. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  182. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  183. rdev->pm.requested_power_state_index = i;
  184. break;
  185. }
  186. }
  187. /* if nothing selected, grab the default state. */
  188. if (rdev->pm.requested_power_state_index == -1)
  189. rdev->pm.requested_power_state_index = 0;
  190. } else
  191. rdev->pm.requested_power_state_index = 1;
  192. switch (rdev->pm.dynpm_planned_action) {
  193. case DYNPM_ACTION_MINIMUM:
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.dynpm_can_downclock = false;
  196. break;
  197. case DYNPM_ACTION_DOWNCLOCK:
  198. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  199. if (rdev->pm.current_clock_mode_index == 0) {
  200. rdev->pm.requested_clock_mode_index = 0;
  201. rdev->pm.dynpm_can_downclock = false;
  202. } else
  203. rdev->pm.requested_clock_mode_index =
  204. rdev->pm.current_clock_mode_index - 1;
  205. } else {
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. }
  209. /* don't use the power state if crtcs are active and no display flag is set */
  210. if ((rdev->pm.active_crtc_count > 0) &&
  211. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  212. clock_info[rdev->pm.requested_clock_mode_index].flags &
  213. RADEON_PM_MODE_NO_DISPLAY)) {
  214. rdev->pm.requested_clock_mode_index++;
  215. }
  216. break;
  217. case DYNPM_ACTION_UPCLOCK:
  218. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  219. if (rdev->pm.current_clock_mode_index ==
  220. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  221. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  222. rdev->pm.dynpm_can_upclock = false;
  223. } else
  224. rdev->pm.requested_clock_mode_index =
  225. rdev->pm.current_clock_mode_index + 1;
  226. } else {
  227. rdev->pm.requested_clock_mode_index =
  228. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  229. rdev->pm.dynpm_can_upclock = false;
  230. }
  231. break;
  232. case DYNPM_ACTION_DEFAULT:
  233. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  234. rdev->pm.requested_clock_mode_index = 0;
  235. rdev->pm.dynpm_can_upclock = false;
  236. break;
  237. case DYNPM_ACTION_NONE:
  238. default:
  239. DRM_ERROR("Requested mode for not defined action\n");
  240. return;
  241. }
  242. }
  243. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  244. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  245. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  246. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  247. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  248. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  249. pcie_lanes);
  250. }
  251. static int r600_pm_get_type_index(struct radeon_device *rdev,
  252. enum radeon_pm_state_type ps_type,
  253. int instance)
  254. {
  255. int i;
  256. int found_instance = -1;
  257. for (i = 0; i < rdev->pm.num_power_states; i++) {
  258. if (rdev->pm.power_state[i].type == ps_type) {
  259. found_instance++;
  260. if (found_instance == instance)
  261. return i;
  262. }
  263. }
  264. /* return default if no match */
  265. return rdev->pm.default_power_state_index;
  266. }
  267. void rs780_pm_init_profile(struct radeon_device *rdev)
  268. {
  269. if (rdev->pm.num_power_states == 2) {
  270. /* default */
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  272. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  273. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  275. /* low sh */
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  277. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  278. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  280. /* mid sh */
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  285. /* high sh */
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  288. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  290. /* low mh */
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  295. /* mid mh */
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  300. /* high mh */
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  303. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  305. } else if (rdev->pm.num_power_states == 3) {
  306. /* default */
  307. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  308. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  309. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  311. /* low sh */
  312. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  314. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  316. /* mid sh */
  317. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  319. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  321. /* high sh */
  322. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  326. /* low mh */
  327. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  331. /* mid mh */
  332. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  336. /* high mh */
  337. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  341. } else {
  342. /* default */
  343. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  344. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  345. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  346. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  347. /* low sh */
  348. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  350. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  351. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  352. /* mid sh */
  353. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  354. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  355. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  357. /* high sh */
  358. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  360. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  362. /* low mh */
  363. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  367. /* mid mh */
  368. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  372. /* high mh */
  373. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  377. }
  378. }
  379. void r600_pm_init_profile(struct radeon_device *rdev)
  380. {
  381. if (rdev->family == CHIP_R600) {
  382. /* XXX */
  383. /* default */
  384. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  385. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  386. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  387. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  388. /* low sh */
  389. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  390. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  391. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  393. /* mid sh */
  394. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  395. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  398. /* high sh */
  399. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  403. /* low mh */
  404. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  408. /* mid mh */
  409. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  413. /* high mh */
  414. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  418. } else {
  419. if (rdev->pm.num_power_states < 4) {
  420. /* default */
  421. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  425. /* low sh */
  426. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  427. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  428. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  430. /* mid sh */
  431. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  432. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  433. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  435. /* high sh */
  436. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  437. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  440. /* low mh */
  441. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  442. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  443. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  445. /* low mh */
  446. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  447. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  448. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  450. /* high mh */
  451. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  452. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  455. } else {
  456. /* default */
  457. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  458. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  459. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  461. /* low sh */
  462. if (rdev->flags & RADEON_IS_MOBILITY) {
  463. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  464. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  465. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  466. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  467. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  468. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  469. } else {
  470. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  471. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  472. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  473. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  474. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  476. }
  477. /* mid sh */
  478. if (rdev->flags & RADEON_IS_MOBILITY) {
  479. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  480. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  481. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  482. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  485. } else {
  486. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  487. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  489. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  490. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  492. }
  493. /* high sh */
  494. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  495. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  496. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  497. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  498. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  500. /* low mh */
  501. if (rdev->flags & RADEON_IS_MOBILITY) {
  502. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  503. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  504. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  505. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  506. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  507. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  508. } else {
  509. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  510. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  511. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  512. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  515. }
  516. /* mid mh */
  517. if (rdev->flags & RADEON_IS_MOBILITY) {
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  519. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  521. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  524. } else {
  525. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  526. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  527. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  528. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  529. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  531. }
  532. /* high mh */
  533. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  534. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  535. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  536. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  537. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  538. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  539. }
  540. }
  541. }
  542. void r600_pm_misc(struct radeon_device *rdev)
  543. {
  544. int req_ps_idx = rdev->pm.requested_power_state_index;
  545. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  546. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  547. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  548. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  549. if (voltage->voltage != rdev->pm.current_vddc) {
  550. radeon_atom_set_voltage(rdev, voltage->voltage);
  551. rdev->pm.current_vddc = voltage->voltage;
  552. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  553. }
  554. }
  555. }
  556. bool r600_gui_idle(struct radeon_device *rdev)
  557. {
  558. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  559. return false;
  560. else
  561. return true;
  562. }
  563. /* hpd for digital panel detect/disconnect */
  564. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  565. {
  566. bool connected = false;
  567. if (ASIC_IS_DCE3(rdev)) {
  568. switch (hpd) {
  569. case RADEON_HPD_1:
  570. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  571. connected = true;
  572. break;
  573. case RADEON_HPD_2:
  574. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  575. connected = true;
  576. break;
  577. case RADEON_HPD_3:
  578. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  579. connected = true;
  580. break;
  581. case RADEON_HPD_4:
  582. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. /* DCE 3.2 */
  586. case RADEON_HPD_5:
  587. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  588. connected = true;
  589. break;
  590. case RADEON_HPD_6:
  591. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  592. connected = true;
  593. break;
  594. default:
  595. break;
  596. }
  597. } else {
  598. switch (hpd) {
  599. case RADEON_HPD_1:
  600. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  601. connected = true;
  602. break;
  603. case RADEON_HPD_2:
  604. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  605. connected = true;
  606. break;
  607. case RADEON_HPD_3:
  608. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  609. connected = true;
  610. break;
  611. default:
  612. break;
  613. }
  614. }
  615. return connected;
  616. }
  617. void r600_hpd_set_polarity(struct radeon_device *rdev,
  618. enum radeon_hpd_id hpd)
  619. {
  620. u32 tmp;
  621. bool connected = r600_hpd_sense(rdev, hpd);
  622. if (ASIC_IS_DCE3(rdev)) {
  623. switch (hpd) {
  624. case RADEON_HPD_1:
  625. tmp = RREG32(DC_HPD1_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD1_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_2:
  633. tmp = RREG32(DC_HPD2_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD2_INT_CONTROL, tmp);
  639. break;
  640. case RADEON_HPD_3:
  641. tmp = RREG32(DC_HPD3_INT_CONTROL);
  642. if (connected)
  643. tmp &= ~DC_HPDx_INT_POLARITY;
  644. else
  645. tmp |= DC_HPDx_INT_POLARITY;
  646. WREG32(DC_HPD3_INT_CONTROL, tmp);
  647. break;
  648. case RADEON_HPD_4:
  649. tmp = RREG32(DC_HPD4_INT_CONTROL);
  650. if (connected)
  651. tmp &= ~DC_HPDx_INT_POLARITY;
  652. else
  653. tmp |= DC_HPDx_INT_POLARITY;
  654. WREG32(DC_HPD4_INT_CONTROL, tmp);
  655. break;
  656. case RADEON_HPD_5:
  657. tmp = RREG32(DC_HPD5_INT_CONTROL);
  658. if (connected)
  659. tmp &= ~DC_HPDx_INT_POLARITY;
  660. else
  661. tmp |= DC_HPDx_INT_POLARITY;
  662. WREG32(DC_HPD5_INT_CONTROL, tmp);
  663. break;
  664. /* DCE 3.2 */
  665. case RADEON_HPD_6:
  666. tmp = RREG32(DC_HPD6_INT_CONTROL);
  667. if (connected)
  668. tmp &= ~DC_HPDx_INT_POLARITY;
  669. else
  670. tmp |= DC_HPDx_INT_POLARITY;
  671. WREG32(DC_HPD6_INT_CONTROL, tmp);
  672. break;
  673. default:
  674. break;
  675. }
  676. } else {
  677. switch (hpd) {
  678. case RADEON_HPD_1:
  679. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  680. if (connected)
  681. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  682. else
  683. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  684. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  685. break;
  686. case RADEON_HPD_2:
  687. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  688. if (connected)
  689. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  690. else
  691. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  692. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  693. break;
  694. case RADEON_HPD_3:
  695. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  696. if (connected)
  697. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  698. else
  699. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  700. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  701. break;
  702. default:
  703. break;
  704. }
  705. }
  706. }
  707. void r600_hpd_init(struct radeon_device *rdev)
  708. {
  709. struct drm_device *dev = rdev->ddev;
  710. struct drm_connector *connector;
  711. if (ASIC_IS_DCE3(rdev)) {
  712. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  713. if (ASIC_IS_DCE32(rdev))
  714. tmp |= DC_HPDx_EN;
  715. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  716. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  717. switch (radeon_connector->hpd.hpd) {
  718. case RADEON_HPD_1:
  719. WREG32(DC_HPD1_CONTROL, tmp);
  720. rdev->irq.hpd[0] = true;
  721. break;
  722. case RADEON_HPD_2:
  723. WREG32(DC_HPD2_CONTROL, tmp);
  724. rdev->irq.hpd[1] = true;
  725. break;
  726. case RADEON_HPD_3:
  727. WREG32(DC_HPD3_CONTROL, tmp);
  728. rdev->irq.hpd[2] = true;
  729. break;
  730. case RADEON_HPD_4:
  731. WREG32(DC_HPD4_CONTROL, tmp);
  732. rdev->irq.hpd[3] = true;
  733. break;
  734. /* DCE 3.2 */
  735. case RADEON_HPD_5:
  736. WREG32(DC_HPD5_CONTROL, tmp);
  737. rdev->irq.hpd[4] = true;
  738. break;
  739. case RADEON_HPD_6:
  740. WREG32(DC_HPD6_CONTROL, tmp);
  741. rdev->irq.hpd[5] = true;
  742. break;
  743. default:
  744. break;
  745. }
  746. }
  747. } else {
  748. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  749. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  750. switch (radeon_connector->hpd.hpd) {
  751. case RADEON_HPD_1:
  752. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  753. rdev->irq.hpd[0] = true;
  754. break;
  755. case RADEON_HPD_2:
  756. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  757. rdev->irq.hpd[1] = true;
  758. break;
  759. case RADEON_HPD_3:
  760. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  761. rdev->irq.hpd[2] = true;
  762. break;
  763. default:
  764. break;
  765. }
  766. }
  767. }
  768. if (rdev->irq.installed)
  769. r600_irq_set(rdev);
  770. }
  771. void r600_hpd_fini(struct radeon_device *rdev)
  772. {
  773. struct drm_device *dev = rdev->ddev;
  774. struct drm_connector *connector;
  775. if (ASIC_IS_DCE3(rdev)) {
  776. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  777. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  778. switch (radeon_connector->hpd.hpd) {
  779. case RADEON_HPD_1:
  780. WREG32(DC_HPD1_CONTROL, 0);
  781. rdev->irq.hpd[0] = false;
  782. break;
  783. case RADEON_HPD_2:
  784. WREG32(DC_HPD2_CONTROL, 0);
  785. rdev->irq.hpd[1] = false;
  786. break;
  787. case RADEON_HPD_3:
  788. WREG32(DC_HPD3_CONTROL, 0);
  789. rdev->irq.hpd[2] = false;
  790. break;
  791. case RADEON_HPD_4:
  792. WREG32(DC_HPD4_CONTROL, 0);
  793. rdev->irq.hpd[3] = false;
  794. break;
  795. /* DCE 3.2 */
  796. case RADEON_HPD_5:
  797. WREG32(DC_HPD5_CONTROL, 0);
  798. rdev->irq.hpd[4] = false;
  799. break;
  800. case RADEON_HPD_6:
  801. WREG32(DC_HPD6_CONTROL, 0);
  802. rdev->irq.hpd[5] = false;
  803. break;
  804. default:
  805. break;
  806. }
  807. }
  808. } else {
  809. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  810. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  811. switch (radeon_connector->hpd.hpd) {
  812. case RADEON_HPD_1:
  813. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  814. rdev->irq.hpd[0] = false;
  815. break;
  816. case RADEON_HPD_2:
  817. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  818. rdev->irq.hpd[1] = false;
  819. break;
  820. case RADEON_HPD_3:
  821. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  822. rdev->irq.hpd[2] = false;
  823. break;
  824. default:
  825. break;
  826. }
  827. }
  828. }
  829. }
  830. /*
  831. * R600 PCIE GART
  832. */
  833. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  834. {
  835. unsigned i;
  836. u32 tmp;
  837. /* flush hdp cache so updates hit vram */
  838. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  839. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  840. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  841. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  842. for (i = 0; i < rdev->usec_timeout; i++) {
  843. /* read MC_STATUS */
  844. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  845. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  846. if (tmp == 2) {
  847. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  848. return;
  849. }
  850. if (tmp) {
  851. return;
  852. }
  853. udelay(1);
  854. }
  855. }
  856. int r600_pcie_gart_init(struct radeon_device *rdev)
  857. {
  858. int r;
  859. if (rdev->gart.table.vram.robj) {
  860. WARN(1, "R600 PCIE GART already initialized.\n");
  861. return 0;
  862. }
  863. /* Initialize common gart structure */
  864. r = radeon_gart_init(rdev);
  865. if (r)
  866. return r;
  867. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  868. return radeon_gart_table_vram_alloc(rdev);
  869. }
  870. int r600_pcie_gart_enable(struct radeon_device *rdev)
  871. {
  872. u32 tmp;
  873. int r, i;
  874. if (rdev->gart.table.vram.robj == NULL) {
  875. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  876. return -EINVAL;
  877. }
  878. r = radeon_gart_table_vram_pin(rdev);
  879. if (r)
  880. return r;
  881. radeon_gart_restore(rdev);
  882. /* Setup L2 cache */
  883. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  884. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  885. EFFECTIVE_L2_QUEUE_SIZE(7));
  886. WREG32(VM_L2_CNTL2, 0);
  887. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  888. /* Setup TLB control */
  889. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  890. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  891. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  892. ENABLE_WAIT_L2_QUERY;
  893. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  900. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  901. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  902. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  903. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  904. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  905. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  906. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  907. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  908. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  909. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  910. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  911. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  912. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  913. (u32)(rdev->dummy_page.addr >> 12));
  914. for (i = 1; i < 7; i++)
  915. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  916. r600_pcie_gart_tlb_flush(rdev);
  917. rdev->gart.ready = true;
  918. return 0;
  919. }
  920. void r600_pcie_gart_disable(struct radeon_device *rdev)
  921. {
  922. u32 tmp;
  923. int i, r;
  924. /* Disable all tables */
  925. for (i = 0; i < 7; i++)
  926. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  927. /* Disable L2 cache */
  928. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  929. EFFECTIVE_L2_QUEUE_SIZE(7));
  930. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  931. /* Setup L1 TLB control */
  932. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  933. ENABLE_WAIT_L2_QUERY;
  934. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  945. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  946. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  947. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  948. if (rdev->gart.table.vram.robj) {
  949. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  950. if (likely(r == 0)) {
  951. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  952. radeon_bo_unpin(rdev->gart.table.vram.robj);
  953. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  954. }
  955. }
  956. }
  957. void r600_pcie_gart_fini(struct radeon_device *rdev)
  958. {
  959. radeon_gart_fini(rdev);
  960. r600_pcie_gart_disable(rdev);
  961. radeon_gart_table_vram_free(rdev);
  962. }
  963. void r600_agp_enable(struct radeon_device *rdev)
  964. {
  965. u32 tmp;
  966. int i;
  967. /* Setup L2 cache */
  968. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  969. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  970. EFFECTIVE_L2_QUEUE_SIZE(7));
  971. WREG32(VM_L2_CNTL2, 0);
  972. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  973. /* Setup TLB control */
  974. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  975. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  976. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  977. ENABLE_WAIT_L2_QUERY;
  978. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  990. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  991. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  992. for (i = 0; i < 7; i++)
  993. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  994. }
  995. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  996. {
  997. unsigned i;
  998. u32 tmp;
  999. for (i = 0; i < rdev->usec_timeout; i++) {
  1000. /* read MC_STATUS */
  1001. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1002. if (!tmp)
  1003. return 0;
  1004. udelay(1);
  1005. }
  1006. return -1;
  1007. }
  1008. static void r600_mc_program(struct radeon_device *rdev)
  1009. {
  1010. struct rv515_mc_save save;
  1011. u32 tmp;
  1012. int i, j;
  1013. /* Initialize HDP */
  1014. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1015. WREG32((0x2c14 + j), 0x00000000);
  1016. WREG32((0x2c18 + j), 0x00000000);
  1017. WREG32((0x2c1c + j), 0x00000000);
  1018. WREG32((0x2c20 + j), 0x00000000);
  1019. WREG32((0x2c24 + j), 0x00000000);
  1020. }
  1021. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1022. rv515_mc_stop(rdev, &save);
  1023. if (r600_mc_wait_for_idle(rdev)) {
  1024. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1025. }
  1026. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1027. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1028. /* Update configuration */
  1029. if (rdev->flags & RADEON_IS_AGP) {
  1030. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1031. /* VRAM before AGP */
  1032. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1033. rdev->mc.vram_start >> 12);
  1034. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1035. rdev->mc.gtt_end >> 12);
  1036. } else {
  1037. /* VRAM after AGP */
  1038. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1039. rdev->mc.gtt_start >> 12);
  1040. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1041. rdev->mc.vram_end >> 12);
  1042. }
  1043. } else {
  1044. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1045. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1046. }
  1047. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1048. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1049. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1050. WREG32(MC_VM_FB_LOCATION, tmp);
  1051. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1052. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1053. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  1054. if (rdev->flags & RADEON_IS_AGP) {
  1055. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1056. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1057. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1058. } else {
  1059. WREG32(MC_VM_AGP_BASE, 0);
  1060. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1061. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1062. }
  1063. if (r600_mc_wait_for_idle(rdev)) {
  1064. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1065. }
  1066. rv515_mc_resume(rdev, &save);
  1067. /* we need to own VRAM, so turn off the VGA renderer here
  1068. * to stop it overwriting our objects */
  1069. rv515_vga_render_disable(rdev);
  1070. }
  1071. /**
  1072. * r600_vram_gtt_location - try to find VRAM & GTT location
  1073. * @rdev: radeon device structure holding all necessary informations
  1074. * @mc: memory controller structure holding memory informations
  1075. *
  1076. * Function will place try to place VRAM at same place as in CPU (PCI)
  1077. * address space as some GPU seems to have issue when we reprogram at
  1078. * different address space.
  1079. *
  1080. * If there is not enough space to fit the unvisible VRAM after the
  1081. * aperture then we limit the VRAM size to the aperture.
  1082. *
  1083. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1084. * them to be in one from GPU point of view so that we can program GPU to
  1085. * catch access outside them (weird GPU policy see ??).
  1086. *
  1087. * This function will never fails, worst case are limiting VRAM or GTT.
  1088. *
  1089. * Note: GTT start, end, size should be initialized before calling this
  1090. * function on AGP platform.
  1091. */
  1092. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1093. {
  1094. u64 size_bf, size_af;
  1095. if (mc->mc_vram_size > 0xE0000000) {
  1096. /* leave room for at least 512M GTT */
  1097. dev_warn(rdev->dev, "limiting VRAM\n");
  1098. mc->real_vram_size = 0xE0000000;
  1099. mc->mc_vram_size = 0xE0000000;
  1100. }
  1101. if (rdev->flags & RADEON_IS_AGP) {
  1102. size_bf = mc->gtt_start;
  1103. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1104. if (size_bf > size_af) {
  1105. if (mc->mc_vram_size > size_bf) {
  1106. dev_warn(rdev->dev, "limiting VRAM\n");
  1107. mc->real_vram_size = size_bf;
  1108. mc->mc_vram_size = size_bf;
  1109. }
  1110. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1111. } else {
  1112. if (mc->mc_vram_size > size_af) {
  1113. dev_warn(rdev->dev, "limiting VRAM\n");
  1114. mc->real_vram_size = size_af;
  1115. mc->mc_vram_size = size_af;
  1116. }
  1117. mc->vram_start = mc->gtt_end;
  1118. }
  1119. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1120. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1121. mc->mc_vram_size >> 20, mc->vram_start,
  1122. mc->vram_end, mc->real_vram_size >> 20);
  1123. } else {
  1124. u64 base = 0;
  1125. if (rdev->flags & RADEON_IS_IGP)
  1126. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1127. radeon_vram_location(rdev, &rdev->mc, base);
  1128. radeon_gtt_location(rdev, mc);
  1129. }
  1130. }
  1131. int r600_mc_init(struct radeon_device *rdev)
  1132. {
  1133. u32 tmp;
  1134. int chansize, numchan;
  1135. /* Get VRAM informations */
  1136. rdev->mc.vram_is_ddr = true;
  1137. tmp = RREG32(RAMCFG);
  1138. if (tmp & CHANSIZE_OVERRIDE) {
  1139. chansize = 16;
  1140. } else if (tmp & CHANSIZE_MASK) {
  1141. chansize = 64;
  1142. } else {
  1143. chansize = 32;
  1144. }
  1145. tmp = RREG32(CHMAP);
  1146. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1147. case 0:
  1148. default:
  1149. numchan = 1;
  1150. break;
  1151. case 1:
  1152. numchan = 2;
  1153. break;
  1154. case 2:
  1155. numchan = 4;
  1156. break;
  1157. case 3:
  1158. numchan = 8;
  1159. break;
  1160. }
  1161. rdev->mc.vram_width = numchan * chansize;
  1162. /* Could aper size report 0 ? */
  1163. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1164. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1165. /* Setup GPU memory space */
  1166. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1167. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1168. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1169. r600_vram_gtt_location(rdev, &rdev->mc);
  1170. if (rdev->flags & RADEON_IS_IGP)
  1171. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1172. radeon_update_bandwidth_info(rdev);
  1173. return 0;
  1174. }
  1175. /* We doesn't check that the GPU really needs a reset we simply do the
  1176. * reset, it's up to the caller to determine if the GPU needs one. We
  1177. * might add an helper function to check that.
  1178. */
  1179. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1180. {
  1181. struct rv515_mc_save save;
  1182. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1183. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1184. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1185. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1186. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1187. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1188. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1189. S_008010_GUI_ACTIVE(1);
  1190. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1191. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1192. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1193. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1194. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1195. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1196. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1197. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1198. u32 tmp;
  1199. dev_info(rdev->dev, "GPU softreset \n");
  1200. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1201. RREG32(R_008010_GRBM_STATUS));
  1202. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1203. RREG32(R_008014_GRBM_STATUS2));
  1204. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1205. RREG32(R_000E50_SRBM_STATUS));
  1206. rv515_mc_stop(rdev, &save);
  1207. if (r600_mc_wait_for_idle(rdev)) {
  1208. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1209. }
  1210. /* Disable CP parsing/prefetching */
  1211. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1212. /* Check if any of the rendering block is busy and reset it */
  1213. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1214. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1215. tmp = S_008020_SOFT_RESET_CR(1) |
  1216. S_008020_SOFT_RESET_DB(1) |
  1217. S_008020_SOFT_RESET_CB(1) |
  1218. S_008020_SOFT_RESET_PA(1) |
  1219. S_008020_SOFT_RESET_SC(1) |
  1220. S_008020_SOFT_RESET_SMX(1) |
  1221. S_008020_SOFT_RESET_SPI(1) |
  1222. S_008020_SOFT_RESET_SX(1) |
  1223. S_008020_SOFT_RESET_SH(1) |
  1224. S_008020_SOFT_RESET_TC(1) |
  1225. S_008020_SOFT_RESET_TA(1) |
  1226. S_008020_SOFT_RESET_VC(1) |
  1227. S_008020_SOFT_RESET_VGT(1);
  1228. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1229. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1230. RREG32(R_008020_GRBM_SOFT_RESET);
  1231. mdelay(15);
  1232. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1233. }
  1234. /* Reset CP (we always reset CP) */
  1235. tmp = S_008020_SOFT_RESET_CP(1);
  1236. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1237. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1238. RREG32(R_008020_GRBM_SOFT_RESET);
  1239. mdelay(15);
  1240. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1241. /* Wait a little for things to settle down */
  1242. mdelay(1);
  1243. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1244. RREG32(R_008010_GRBM_STATUS));
  1245. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1246. RREG32(R_008014_GRBM_STATUS2));
  1247. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1248. RREG32(R_000E50_SRBM_STATUS));
  1249. rv515_mc_resume(rdev, &save);
  1250. return 0;
  1251. }
  1252. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1253. {
  1254. u32 srbm_status;
  1255. u32 grbm_status;
  1256. u32 grbm_status2;
  1257. int r;
  1258. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1259. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1260. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1261. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1262. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1263. return false;
  1264. }
  1265. /* force CP activities */
  1266. r = radeon_ring_lock(rdev, 2);
  1267. if (!r) {
  1268. /* PACKET2 NOP */
  1269. radeon_ring_write(rdev, 0x80000000);
  1270. radeon_ring_write(rdev, 0x80000000);
  1271. radeon_ring_unlock_commit(rdev);
  1272. }
  1273. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1274. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1275. }
  1276. int r600_asic_reset(struct radeon_device *rdev)
  1277. {
  1278. return r600_gpu_soft_reset(rdev);
  1279. }
  1280. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1281. u32 num_backends,
  1282. u32 backend_disable_mask)
  1283. {
  1284. u32 backend_map = 0;
  1285. u32 enabled_backends_mask;
  1286. u32 enabled_backends_count;
  1287. u32 cur_pipe;
  1288. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1289. u32 cur_backend;
  1290. u32 i;
  1291. if (num_tile_pipes > R6XX_MAX_PIPES)
  1292. num_tile_pipes = R6XX_MAX_PIPES;
  1293. if (num_tile_pipes < 1)
  1294. num_tile_pipes = 1;
  1295. if (num_backends > R6XX_MAX_BACKENDS)
  1296. num_backends = R6XX_MAX_BACKENDS;
  1297. if (num_backends < 1)
  1298. num_backends = 1;
  1299. enabled_backends_mask = 0;
  1300. enabled_backends_count = 0;
  1301. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1302. if (((backend_disable_mask >> i) & 1) == 0) {
  1303. enabled_backends_mask |= (1 << i);
  1304. ++enabled_backends_count;
  1305. }
  1306. if (enabled_backends_count == num_backends)
  1307. break;
  1308. }
  1309. if (enabled_backends_count == 0) {
  1310. enabled_backends_mask = 1;
  1311. enabled_backends_count = 1;
  1312. }
  1313. if (enabled_backends_count != num_backends)
  1314. num_backends = enabled_backends_count;
  1315. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1316. switch (num_tile_pipes) {
  1317. case 1:
  1318. swizzle_pipe[0] = 0;
  1319. break;
  1320. case 2:
  1321. swizzle_pipe[0] = 0;
  1322. swizzle_pipe[1] = 1;
  1323. break;
  1324. case 3:
  1325. swizzle_pipe[0] = 0;
  1326. swizzle_pipe[1] = 1;
  1327. swizzle_pipe[2] = 2;
  1328. break;
  1329. case 4:
  1330. swizzle_pipe[0] = 0;
  1331. swizzle_pipe[1] = 1;
  1332. swizzle_pipe[2] = 2;
  1333. swizzle_pipe[3] = 3;
  1334. break;
  1335. case 5:
  1336. swizzle_pipe[0] = 0;
  1337. swizzle_pipe[1] = 1;
  1338. swizzle_pipe[2] = 2;
  1339. swizzle_pipe[3] = 3;
  1340. swizzle_pipe[4] = 4;
  1341. break;
  1342. case 6:
  1343. swizzle_pipe[0] = 0;
  1344. swizzle_pipe[1] = 2;
  1345. swizzle_pipe[2] = 4;
  1346. swizzle_pipe[3] = 5;
  1347. swizzle_pipe[4] = 1;
  1348. swizzle_pipe[5] = 3;
  1349. break;
  1350. case 7:
  1351. swizzle_pipe[0] = 0;
  1352. swizzle_pipe[1] = 2;
  1353. swizzle_pipe[2] = 4;
  1354. swizzle_pipe[3] = 6;
  1355. swizzle_pipe[4] = 1;
  1356. swizzle_pipe[5] = 3;
  1357. swizzle_pipe[6] = 5;
  1358. break;
  1359. case 8:
  1360. swizzle_pipe[0] = 0;
  1361. swizzle_pipe[1] = 2;
  1362. swizzle_pipe[2] = 4;
  1363. swizzle_pipe[3] = 6;
  1364. swizzle_pipe[4] = 1;
  1365. swizzle_pipe[5] = 3;
  1366. swizzle_pipe[6] = 5;
  1367. swizzle_pipe[7] = 7;
  1368. break;
  1369. }
  1370. cur_backend = 0;
  1371. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1372. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1373. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1374. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1375. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1376. }
  1377. return backend_map;
  1378. }
  1379. int r600_count_pipe_bits(uint32_t val)
  1380. {
  1381. int i, ret = 0;
  1382. for (i = 0; i < 32; i++) {
  1383. ret += val & 1;
  1384. val >>= 1;
  1385. }
  1386. return ret;
  1387. }
  1388. void r600_gpu_init(struct radeon_device *rdev)
  1389. {
  1390. u32 tiling_config;
  1391. u32 ramcfg;
  1392. u32 backend_map;
  1393. u32 cc_rb_backend_disable;
  1394. u32 cc_gc_shader_pipe_config;
  1395. u32 tmp;
  1396. int i, j;
  1397. u32 sq_config;
  1398. u32 sq_gpr_resource_mgmt_1 = 0;
  1399. u32 sq_gpr_resource_mgmt_2 = 0;
  1400. u32 sq_thread_resource_mgmt = 0;
  1401. u32 sq_stack_resource_mgmt_1 = 0;
  1402. u32 sq_stack_resource_mgmt_2 = 0;
  1403. /* FIXME: implement */
  1404. switch (rdev->family) {
  1405. case CHIP_R600:
  1406. rdev->config.r600.max_pipes = 4;
  1407. rdev->config.r600.max_tile_pipes = 8;
  1408. rdev->config.r600.max_simds = 4;
  1409. rdev->config.r600.max_backends = 4;
  1410. rdev->config.r600.max_gprs = 256;
  1411. rdev->config.r600.max_threads = 192;
  1412. rdev->config.r600.max_stack_entries = 256;
  1413. rdev->config.r600.max_hw_contexts = 8;
  1414. rdev->config.r600.max_gs_threads = 16;
  1415. rdev->config.r600.sx_max_export_size = 128;
  1416. rdev->config.r600.sx_max_export_pos_size = 16;
  1417. rdev->config.r600.sx_max_export_smx_size = 128;
  1418. rdev->config.r600.sq_num_cf_insts = 2;
  1419. break;
  1420. case CHIP_RV630:
  1421. case CHIP_RV635:
  1422. rdev->config.r600.max_pipes = 2;
  1423. rdev->config.r600.max_tile_pipes = 2;
  1424. rdev->config.r600.max_simds = 3;
  1425. rdev->config.r600.max_backends = 1;
  1426. rdev->config.r600.max_gprs = 128;
  1427. rdev->config.r600.max_threads = 192;
  1428. rdev->config.r600.max_stack_entries = 128;
  1429. rdev->config.r600.max_hw_contexts = 8;
  1430. rdev->config.r600.max_gs_threads = 4;
  1431. rdev->config.r600.sx_max_export_size = 128;
  1432. rdev->config.r600.sx_max_export_pos_size = 16;
  1433. rdev->config.r600.sx_max_export_smx_size = 128;
  1434. rdev->config.r600.sq_num_cf_insts = 2;
  1435. break;
  1436. case CHIP_RV610:
  1437. case CHIP_RV620:
  1438. case CHIP_RS780:
  1439. case CHIP_RS880:
  1440. rdev->config.r600.max_pipes = 1;
  1441. rdev->config.r600.max_tile_pipes = 1;
  1442. rdev->config.r600.max_simds = 2;
  1443. rdev->config.r600.max_backends = 1;
  1444. rdev->config.r600.max_gprs = 128;
  1445. rdev->config.r600.max_threads = 192;
  1446. rdev->config.r600.max_stack_entries = 128;
  1447. rdev->config.r600.max_hw_contexts = 4;
  1448. rdev->config.r600.max_gs_threads = 4;
  1449. rdev->config.r600.sx_max_export_size = 128;
  1450. rdev->config.r600.sx_max_export_pos_size = 16;
  1451. rdev->config.r600.sx_max_export_smx_size = 128;
  1452. rdev->config.r600.sq_num_cf_insts = 1;
  1453. break;
  1454. case CHIP_RV670:
  1455. rdev->config.r600.max_pipes = 4;
  1456. rdev->config.r600.max_tile_pipes = 4;
  1457. rdev->config.r600.max_simds = 4;
  1458. rdev->config.r600.max_backends = 4;
  1459. rdev->config.r600.max_gprs = 192;
  1460. rdev->config.r600.max_threads = 192;
  1461. rdev->config.r600.max_stack_entries = 256;
  1462. rdev->config.r600.max_hw_contexts = 8;
  1463. rdev->config.r600.max_gs_threads = 16;
  1464. rdev->config.r600.sx_max_export_size = 128;
  1465. rdev->config.r600.sx_max_export_pos_size = 16;
  1466. rdev->config.r600.sx_max_export_smx_size = 128;
  1467. rdev->config.r600.sq_num_cf_insts = 2;
  1468. break;
  1469. default:
  1470. break;
  1471. }
  1472. /* Initialize HDP */
  1473. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1474. WREG32((0x2c14 + j), 0x00000000);
  1475. WREG32((0x2c18 + j), 0x00000000);
  1476. WREG32((0x2c1c + j), 0x00000000);
  1477. WREG32((0x2c20 + j), 0x00000000);
  1478. WREG32((0x2c24 + j), 0x00000000);
  1479. }
  1480. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1481. /* Setup tiling */
  1482. tiling_config = 0;
  1483. ramcfg = RREG32(RAMCFG);
  1484. switch (rdev->config.r600.max_tile_pipes) {
  1485. case 1:
  1486. tiling_config |= PIPE_TILING(0);
  1487. break;
  1488. case 2:
  1489. tiling_config |= PIPE_TILING(1);
  1490. break;
  1491. case 4:
  1492. tiling_config |= PIPE_TILING(2);
  1493. break;
  1494. case 8:
  1495. tiling_config |= PIPE_TILING(3);
  1496. break;
  1497. default:
  1498. break;
  1499. }
  1500. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1501. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1502. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1503. tiling_config |= GROUP_SIZE(0);
  1504. rdev->config.r600.tiling_group_size = 256;
  1505. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1506. if (tmp > 3) {
  1507. tiling_config |= ROW_TILING(3);
  1508. tiling_config |= SAMPLE_SPLIT(3);
  1509. } else {
  1510. tiling_config |= ROW_TILING(tmp);
  1511. tiling_config |= SAMPLE_SPLIT(tmp);
  1512. }
  1513. tiling_config |= BANK_SWAPS(1);
  1514. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1515. cc_rb_backend_disable |=
  1516. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1517. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1518. cc_gc_shader_pipe_config |=
  1519. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1520. cc_gc_shader_pipe_config |=
  1521. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1522. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1523. (R6XX_MAX_BACKENDS -
  1524. r600_count_pipe_bits((cc_rb_backend_disable &
  1525. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1526. (cc_rb_backend_disable >> 16));
  1527. tiling_config |= BACKEND_MAP(backend_map);
  1528. WREG32(GB_TILING_CONFIG, tiling_config);
  1529. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1530. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1531. /* Setup pipes */
  1532. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1533. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1534. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1535. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1536. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1537. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1538. /* Setup some CP states */
  1539. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1540. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1541. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1542. SYNC_WALKER | SYNC_ALIGNER));
  1543. /* Setup various GPU states */
  1544. if (rdev->family == CHIP_RV670)
  1545. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1546. tmp = RREG32(SX_DEBUG_1);
  1547. tmp |= SMX_EVENT_RELEASE;
  1548. if ((rdev->family > CHIP_R600))
  1549. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1550. WREG32(SX_DEBUG_1, tmp);
  1551. if (((rdev->family) == CHIP_R600) ||
  1552. ((rdev->family) == CHIP_RV630) ||
  1553. ((rdev->family) == CHIP_RV610) ||
  1554. ((rdev->family) == CHIP_RV620) ||
  1555. ((rdev->family) == CHIP_RS780) ||
  1556. ((rdev->family) == CHIP_RS880)) {
  1557. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1558. } else {
  1559. WREG32(DB_DEBUG, 0);
  1560. }
  1561. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1562. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1563. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1564. WREG32(VGT_NUM_INSTANCES, 0);
  1565. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1566. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1567. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1568. if (((rdev->family) == CHIP_RV610) ||
  1569. ((rdev->family) == CHIP_RV620) ||
  1570. ((rdev->family) == CHIP_RS780) ||
  1571. ((rdev->family) == CHIP_RS880)) {
  1572. tmp = (CACHE_FIFO_SIZE(0xa) |
  1573. FETCH_FIFO_HIWATER(0xa) |
  1574. DONE_FIFO_HIWATER(0xe0) |
  1575. ALU_UPDATE_FIFO_HIWATER(0x8));
  1576. } else if (((rdev->family) == CHIP_R600) ||
  1577. ((rdev->family) == CHIP_RV630)) {
  1578. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1579. tmp |= DONE_FIFO_HIWATER(0x4);
  1580. }
  1581. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1582. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1583. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1584. */
  1585. sq_config = RREG32(SQ_CONFIG);
  1586. sq_config &= ~(PS_PRIO(3) |
  1587. VS_PRIO(3) |
  1588. GS_PRIO(3) |
  1589. ES_PRIO(3));
  1590. sq_config |= (DX9_CONSTS |
  1591. VC_ENABLE |
  1592. PS_PRIO(0) |
  1593. VS_PRIO(1) |
  1594. GS_PRIO(2) |
  1595. ES_PRIO(3));
  1596. if ((rdev->family) == CHIP_R600) {
  1597. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1598. NUM_VS_GPRS(124) |
  1599. NUM_CLAUSE_TEMP_GPRS(4));
  1600. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1601. NUM_ES_GPRS(0));
  1602. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1603. NUM_VS_THREADS(48) |
  1604. NUM_GS_THREADS(4) |
  1605. NUM_ES_THREADS(4));
  1606. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1607. NUM_VS_STACK_ENTRIES(128));
  1608. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1609. NUM_ES_STACK_ENTRIES(0));
  1610. } else if (((rdev->family) == CHIP_RV610) ||
  1611. ((rdev->family) == CHIP_RV620) ||
  1612. ((rdev->family) == CHIP_RS780) ||
  1613. ((rdev->family) == CHIP_RS880)) {
  1614. /* no vertex cache */
  1615. sq_config &= ~VC_ENABLE;
  1616. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1617. NUM_VS_GPRS(44) |
  1618. NUM_CLAUSE_TEMP_GPRS(2));
  1619. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1620. NUM_ES_GPRS(17));
  1621. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1622. NUM_VS_THREADS(78) |
  1623. NUM_GS_THREADS(4) |
  1624. NUM_ES_THREADS(31));
  1625. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1626. NUM_VS_STACK_ENTRIES(40));
  1627. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1628. NUM_ES_STACK_ENTRIES(16));
  1629. } else if (((rdev->family) == CHIP_RV630) ||
  1630. ((rdev->family) == CHIP_RV635)) {
  1631. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1632. NUM_VS_GPRS(44) |
  1633. NUM_CLAUSE_TEMP_GPRS(2));
  1634. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1635. NUM_ES_GPRS(18));
  1636. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1637. NUM_VS_THREADS(78) |
  1638. NUM_GS_THREADS(4) |
  1639. NUM_ES_THREADS(31));
  1640. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1641. NUM_VS_STACK_ENTRIES(40));
  1642. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1643. NUM_ES_STACK_ENTRIES(16));
  1644. } else if ((rdev->family) == CHIP_RV670) {
  1645. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1646. NUM_VS_GPRS(44) |
  1647. NUM_CLAUSE_TEMP_GPRS(2));
  1648. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1649. NUM_ES_GPRS(17));
  1650. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1651. NUM_VS_THREADS(78) |
  1652. NUM_GS_THREADS(4) |
  1653. NUM_ES_THREADS(31));
  1654. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1655. NUM_VS_STACK_ENTRIES(64));
  1656. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1657. NUM_ES_STACK_ENTRIES(64));
  1658. }
  1659. WREG32(SQ_CONFIG, sq_config);
  1660. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1661. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1662. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1663. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1664. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1665. if (((rdev->family) == CHIP_RV610) ||
  1666. ((rdev->family) == CHIP_RV620) ||
  1667. ((rdev->family) == CHIP_RS780) ||
  1668. ((rdev->family) == CHIP_RS880)) {
  1669. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1670. } else {
  1671. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1672. }
  1673. /* More default values. 2D/3D driver should adjust as needed */
  1674. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1675. S1_X(0x4) | S1_Y(0xc)));
  1676. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1677. S1_X(0x2) | S1_Y(0x2) |
  1678. S2_X(0xa) | S2_Y(0x6) |
  1679. S3_X(0x6) | S3_Y(0xa)));
  1680. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1681. S1_X(0x4) | S1_Y(0xc) |
  1682. S2_X(0x1) | S2_Y(0x6) |
  1683. S3_X(0xa) | S3_Y(0xe)));
  1684. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1685. S5_X(0x0) | S5_Y(0x0) |
  1686. S6_X(0xb) | S6_Y(0x4) |
  1687. S7_X(0x7) | S7_Y(0x8)));
  1688. WREG32(VGT_STRMOUT_EN, 0);
  1689. tmp = rdev->config.r600.max_pipes * 16;
  1690. switch (rdev->family) {
  1691. case CHIP_RV610:
  1692. case CHIP_RV620:
  1693. case CHIP_RS780:
  1694. case CHIP_RS880:
  1695. tmp += 32;
  1696. break;
  1697. case CHIP_RV670:
  1698. tmp += 128;
  1699. break;
  1700. default:
  1701. break;
  1702. }
  1703. if (tmp > 256) {
  1704. tmp = 256;
  1705. }
  1706. WREG32(VGT_ES_PER_GS, 128);
  1707. WREG32(VGT_GS_PER_ES, tmp);
  1708. WREG32(VGT_GS_PER_VS, 2);
  1709. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1710. /* more default values. 2D/3D driver should adjust as needed */
  1711. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1712. WREG32(VGT_STRMOUT_EN, 0);
  1713. WREG32(SX_MISC, 0);
  1714. WREG32(PA_SC_MODE_CNTL, 0);
  1715. WREG32(PA_SC_AA_CONFIG, 0);
  1716. WREG32(PA_SC_LINE_STIPPLE, 0);
  1717. WREG32(SPI_INPUT_Z, 0);
  1718. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1719. WREG32(CB_COLOR7_FRAG, 0);
  1720. /* Clear render buffer base addresses */
  1721. WREG32(CB_COLOR0_BASE, 0);
  1722. WREG32(CB_COLOR1_BASE, 0);
  1723. WREG32(CB_COLOR2_BASE, 0);
  1724. WREG32(CB_COLOR3_BASE, 0);
  1725. WREG32(CB_COLOR4_BASE, 0);
  1726. WREG32(CB_COLOR5_BASE, 0);
  1727. WREG32(CB_COLOR6_BASE, 0);
  1728. WREG32(CB_COLOR7_BASE, 0);
  1729. WREG32(CB_COLOR7_FRAG, 0);
  1730. switch (rdev->family) {
  1731. case CHIP_RV610:
  1732. case CHIP_RV620:
  1733. case CHIP_RS780:
  1734. case CHIP_RS880:
  1735. tmp = TC_L2_SIZE(8);
  1736. break;
  1737. case CHIP_RV630:
  1738. case CHIP_RV635:
  1739. tmp = TC_L2_SIZE(4);
  1740. break;
  1741. case CHIP_R600:
  1742. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1743. break;
  1744. default:
  1745. tmp = TC_L2_SIZE(0);
  1746. break;
  1747. }
  1748. WREG32(TC_CNTL, tmp);
  1749. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1750. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1751. tmp = RREG32(ARB_POP);
  1752. tmp |= ENABLE_TC128;
  1753. WREG32(ARB_POP, tmp);
  1754. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1755. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1756. NUM_CLIP_SEQ(3)));
  1757. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1758. }
  1759. /*
  1760. * Indirect registers accessor
  1761. */
  1762. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1763. {
  1764. u32 r;
  1765. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1766. (void)RREG32(PCIE_PORT_INDEX);
  1767. r = RREG32(PCIE_PORT_DATA);
  1768. return r;
  1769. }
  1770. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1771. {
  1772. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1773. (void)RREG32(PCIE_PORT_INDEX);
  1774. WREG32(PCIE_PORT_DATA, (v));
  1775. (void)RREG32(PCIE_PORT_DATA);
  1776. }
  1777. /*
  1778. * CP & Ring
  1779. */
  1780. void r600_cp_stop(struct radeon_device *rdev)
  1781. {
  1782. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1783. }
  1784. int r600_init_microcode(struct radeon_device *rdev)
  1785. {
  1786. struct platform_device *pdev;
  1787. const char *chip_name;
  1788. const char *rlc_chip_name;
  1789. size_t pfp_req_size, me_req_size, rlc_req_size;
  1790. char fw_name[30];
  1791. int err;
  1792. DRM_DEBUG("\n");
  1793. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1794. err = IS_ERR(pdev);
  1795. if (err) {
  1796. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1797. return -EINVAL;
  1798. }
  1799. switch (rdev->family) {
  1800. case CHIP_R600:
  1801. chip_name = "R600";
  1802. rlc_chip_name = "R600";
  1803. break;
  1804. case CHIP_RV610:
  1805. chip_name = "RV610";
  1806. rlc_chip_name = "R600";
  1807. break;
  1808. case CHIP_RV630:
  1809. chip_name = "RV630";
  1810. rlc_chip_name = "R600";
  1811. break;
  1812. case CHIP_RV620:
  1813. chip_name = "RV620";
  1814. rlc_chip_name = "R600";
  1815. break;
  1816. case CHIP_RV635:
  1817. chip_name = "RV635";
  1818. rlc_chip_name = "R600";
  1819. break;
  1820. case CHIP_RV670:
  1821. chip_name = "RV670";
  1822. rlc_chip_name = "R600";
  1823. break;
  1824. case CHIP_RS780:
  1825. case CHIP_RS880:
  1826. chip_name = "RS780";
  1827. rlc_chip_name = "R600";
  1828. break;
  1829. case CHIP_RV770:
  1830. chip_name = "RV770";
  1831. rlc_chip_name = "R700";
  1832. break;
  1833. case CHIP_RV730:
  1834. case CHIP_RV740:
  1835. chip_name = "RV730";
  1836. rlc_chip_name = "R700";
  1837. break;
  1838. case CHIP_RV710:
  1839. chip_name = "RV710";
  1840. rlc_chip_name = "R700";
  1841. break;
  1842. case CHIP_CEDAR:
  1843. chip_name = "CEDAR";
  1844. rlc_chip_name = "CEDAR";
  1845. break;
  1846. case CHIP_REDWOOD:
  1847. chip_name = "REDWOOD";
  1848. rlc_chip_name = "REDWOOD";
  1849. break;
  1850. case CHIP_JUNIPER:
  1851. chip_name = "JUNIPER";
  1852. rlc_chip_name = "JUNIPER";
  1853. break;
  1854. case CHIP_CYPRESS:
  1855. case CHIP_HEMLOCK:
  1856. chip_name = "CYPRESS";
  1857. rlc_chip_name = "CYPRESS";
  1858. break;
  1859. default: BUG();
  1860. }
  1861. if (rdev->family >= CHIP_CEDAR) {
  1862. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1863. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1864. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1865. } else if (rdev->family >= CHIP_RV770) {
  1866. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1867. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1868. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1869. } else {
  1870. pfp_req_size = PFP_UCODE_SIZE * 4;
  1871. me_req_size = PM4_UCODE_SIZE * 12;
  1872. rlc_req_size = RLC_UCODE_SIZE * 4;
  1873. }
  1874. DRM_INFO("Loading %s Microcode\n", chip_name);
  1875. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1876. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1877. if (err)
  1878. goto out;
  1879. if (rdev->pfp_fw->size != pfp_req_size) {
  1880. printk(KERN_ERR
  1881. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1882. rdev->pfp_fw->size, fw_name);
  1883. err = -EINVAL;
  1884. goto out;
  1885. }
  1886. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1887. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1888. if (err)
  1889. goto out;
  1890. if (rdev->me_fw->size != me_req_size) {
  1891. printk(KERN_ERR
  1892. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1893. rdev->me_fw->size, fw_name);
  1894. err = -EINVAL;
  1895. }
  1896. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1897. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1898. if (err)
  1899. goto out;
  1900. if (rdev->rlc_fw->size != rlc_req_size) {
  1901. printk(KERN_ERR
  1902. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1903. rdev->rlc_fw->size, fw_name);
  1904. err = -EINVAL;
  1905. }
  1906. out:
  1907. platform_device_unregister(pdev);
  1908. if (err) {
  1909. if (err != -EINVAL)
  1910. printk(KERN_ERR
  1911. "r600_cp: Failed to load firmware \"%s\"\n",
  1912. fw_name);
  1913. release_firmware(rdev->pfp_fw);
  1914. rdev->pfp_fw = NULL;
  1915. release_firmware(rdev->me_fw);
  1916. rdev->me_fw = NULL;
  1917. release_firmware(rdev->rlc_fw);
  1918. rdev->rlc_fw = NULL;
  1919. }
  1920. return err;
  1921. }
  1922. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1923. {
  1924. const __be32 *fw_data;
  1925. int i;
  1926. if (!rdev->me_fw || !rdev->pfp_fw)
  1927. return -EINVAL;
  1928. r600_cp_stop(rdev);
  1929. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1930. /* Reset cp */
  1931. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1932. RREG32(GRBM_SOFT_RESET);
  1933. mdelay(15);
  1934. WREG32(GRBM_SOFT_RESET, 0);
  1935. WREG32(CP_ME_RAM_WADDR, 0);
  1936. fw_data = (const __be32 *)rdev->me_fw->data;
  1937. WREG32(CP_ME_RAM_WADDR, 0);
  1938. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1939. WREG32(CP_ME_RAM_DATA,
  1940. be32_to_cpup(fw_data++));
  1941. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1942. WREG32(CP_PFP_UCODE_ADDR, 0);
  1943. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1944. WREG32(CP_PFP_UCODE_DATA,
  1945. be32_to_cpup(fw_data++));
  1946. WREG32(CP_PFP_UCODE_ADDR, 0);
  1947. WREG32(CP_ME_RAM_WADDR, 0);
  1948. WREG32(CP_ME_RAM_RADDR, 0);
  1949. return 0;
  1950. }
  1951. int r600_cp_start(struct radeon_device *rdev)
  1952. {
  1953. int r;
  1954. uint32_t cp_me;
  1955. r = radeon_ring_lock(rdev, 7);
  1956. if (r) {
  1957. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1958. return r;
  1959. }
  1960. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1961. radeon_ring_write(rdev, 0x1);
  1962. if (rdev->family >= CHIP_CEDAR) {
  1963. radeon_ring_write(rdev, 0x0);
  1964. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1965. } else if (rdev->family >= CHIP_RV770) {
  1966. radeon_ring_write(rdev, 0x0);
  1967. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1968. } else {
  1969. radeon_ring_write(rdev, 0x3);
  1970. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1971. }
  1972. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1973. radeon_ring_write(rdev, 0);
  1974. radeon_ring_write(rdev, 0);
  1975. radeon_ring_unlock_commit(rdev);
  1976. cp_me = 0xff;
  1977. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1978. return 0;
  1979. }
  1980. int r600_cp_resume(struct radeon_device *rdev)
  1981. {
  1982. u32 tmp;
  1983. u32 rb_bufsz;
  1984. int r;
  1985. /* Reset cp */
  1986. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1987. RREG32(GRBM_SOFT_RESET);
  1988. mdelay(15);
  1989. WREG32(GRBM_SOFT_RESET, 0);
  1990. /* Set ring buffer size */
  1991. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1992. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1993. #ifdef __BIG_ENDIAN
  1994. tmp |= BUF_SWAP_32BIT;
  1995. #endif
  1996. WREG32(CP_RB_CNTL, tmp);
  1997. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1998. /* Set the write pointer delay */
  1999. WREG32(CP_RB_WPTR_DELAY, 0);
  2000. /* Initialize the ring buffer's read and write pointers */
  2001. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2002. WREG32(CP_RB_RPTR_WR, 0);
  2003. WREG32(CP_RB_WPTR, 0);
  2004. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  2005. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  2006. mdelay(1);
  2007. WREG32(CP_RB_CNTL, tmp);
  2008. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2009. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2010. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2011. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2012. r600_cp_start(rdev);
  2013. rdev->cp.ready = true;
  2014. r = radeon_ring_test(rdev);
  2015. if (r) {
  2016. rdev->cp.ready = false;
  2017. return r;
  2018. }
  2019. return 0;
  2020. }
  2021. void r600_cp_commit(struct radeon_device *rdev)
  2022. {
  2023. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2024. (void)RREG32(CP_RB_WPTR);
  2025. }
  2026. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2027. {
  2028. u32 rb_bufsz;
  2029. /* Align ring size */
  2030. rb_bufsz = drm_order(ring_size / 8);
  2031. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2032. rdev->cp.ring_size = ring_size;
  2033. rdev->cp.align_mask = 16 - 1;
  2034. }
  2035. void r600_cp_fini(struct radeon_device *rdev)
  2036. {
  2037. r600_cp_stop(rdev);
  2038. radeon_ring_fini(rdev);
  2039. }
  2040. /*
  2041. * GPU scratch registers helpers function.
  2042. */
  2043. void r600_scratch_init(struct radeon_device *rdev)
  2044. {
  2045. int i;
  2046. rdev->scratch.num_reg = 7;
  2047. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2048. rdev->scratch.free[i] = true;
  2049. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  2050. }
  2051. }
  2052. int r600_ring_test(struct radeon_device *rdev)
  2053. {
  2054. uint32_t scratch;
  2055. uint32_t tmp = 0;
  2056. unsigned i;
  2057. int r;
  2058. r = radeon_scratch_get(rdev, &scratch);
  2059. if (r) {
  2060. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2061. return r;
  2062. }
  2063. WREG32(scratch, 0xCAFEDEAD);
  2064. r = radeon_ring_lock(rdev, 3);
  2065. if (r) {
  2066. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2067. radeon_scratch_free(rdev, scratch);
  2068. return r;
  2069. }
  2070. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2071. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2072. radeon_ring_write(rdev, 0xDEADBEEF);
  2073. radeon_ring_unlock_commit(rdev);
  2074. for (i = 0; i < rdev->usec_timeout; i++) {
  2075. tmp = RREG32(scratch);
  2076. if (tmp == 0xDEADBEEF)
  2077. break;
  2078. DRM_UDELAY(1);
  2079. }
  2080. if (i < rdev->usec_timeout) {
  2081. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2082. } else {
  2083. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2084. scratch, tmp);
  2085. r = -EINVAL;
  2086. }
  2087. radeon_scratch_free(rdev, scratch);
  2088. return r;
  2089. }
  2090. void r600_wb_disable(struct radeon_device *rdev)
  2091. {
  2092. int r;
  2093. WREG32(SCRATCH_UMSK, 0);
  2094. if (rdev->wb.wb_obj) {
  2095. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2096. if (unlikely(r != 0))
  2097. return;
  2098. radeon_bo_kunmap(rdev->wb.wb_obj);
  2099. radeon_bo_unpin(rdev->wb.wb_obj);
  2100. radeon_bo_unreserve(rdev->wb.wb_obj);
  2101. }
  2102. }
  2103. void r600_wb_fini(struct radeon_device *rdev)
  2104. {
  2105. r600_wb_disable(rdev);
  2106. if (rdev->wb.wb_obj) {
  2107. radeon_bo_unref(&rdev->wb.wb_obj);
  2108. rdev->wb.wb = NULL;
  2109. rdev->wb.wb_obj = NULL;
  2110. }
  2111. }
  2112. int r600_wb_enable(struct radeon_device *rdev)
  2113. {
  2114. int r;
  2115. if (rdev->wb.wb_obj == NULL) {
  2116. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  2117. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  2118. if (r) {
  2119. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  2120. return r;
  2121. }
  2122. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2123. if (unlikely(r != 0)) {
  2124. r600_wb_fini(rdev);
  2125. return r;
  2126. }
  2127. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  2128. &rdev->wb.gpu_addr);
  2129. if (r) {
  2130. radeon_bo_unreserve(rdev->wb.wb_obj);
  2131. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  2132. r600_wb_fini(rdev);
  2133. return r;
  2134. }
  2135. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  2136. radeon_bo_unreserve(rdev->wb.wb_obj);
  2137. if (r) {
  2138. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  2139. r600_wb_fini(rdev);
  2140. return r;
  2141. }
  2142. }
  2143. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  2144. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  2145. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  2146. WREG32(SCRATCH_UMSK, 0xff);
  2147. return 0;
  2148. }
  2149. void r600_fence_ring_emit(struct radeon_device *rdev,
  2150. struct radeon_fence *fence)
  2151. {
  2152. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  2153. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2154. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  2155. /* wait for 3D idle clean */
  2156. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2157. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2158. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2159. /* Emit fence sequence & fire IRQ */
  2160. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2161. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2162. radeon_ring_write(rdev, fence->seq);
  2163. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2164. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2165. radeon_ring_write(rdev, RB_INT_STAT);
  2166. }
  2167. int r600_copy_blit(struct radeon_device *rdev,
  2168. uint64_t src_offset, uint64_t dst_offset,
  2169. unsigned num_pages, struct radeon_fence *fence)
  2170. {
  2171. int r;
  2172. mutex_lock(&rdev->r600_blit.mutex);
  2173. rdev->r600_blit.vb_ib = NULL;
  2174. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2175. if (r) {
  2176. if (rdev->r600_blit.vb_ib)
  2177. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2178. mutex_unlock(&rdev->r600_blit.mutex);
  2179. return r;
  2180. }
  2181. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2182. r600_blit_done_copy(rdev, fence);
  2183. mutex_unlock(&rdev->r600_blit.mutex);
  2184. return 0;
  2185. }
  2186. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2187. uint32_t tiling_flags, uint32_t pitch,
  2188. uint32_t offset, uint32_t obj_size)
  2189. {
  2190. /* FIXME: implement */
  2191. return 0;
  2192. }
  2193. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2194. {
  2195. /* FIXME: implement */
  2196. }
  2197. bool r600_card_posted(struct radeon_device *rdev)
  2198. {
  2199. uint32_t reg;
  2200. /* first check CRTCs */
  2201. reg = RREG32(D1CRTC_CONTROL) |
  2202. RREG32(D2CRTC_CONTROL);
  2203. if (reg & CRTC_EN)
  2204. return true;
  2205. /* then check MEM_SIZE, in case the crtcs are off */
  2206. if (RREG32(CONFIG_MEMSIZE))
  2207. return true;
  2208. return false;
  2209. }
  2210. int r600_startup(struct radeon_device *rdev)
  2211. {
  2212. int r;
  2213. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2214. r = r600_init_microcode(rdev);
  2215. if (r) {
  2216. DRM_ERROR("Failed to load firmware!\n");
  2217. return r;
  2218. }
  2219. }
  2220. r600_mc_program(rdev);
  2221. if (rdev->flags & RADEON_IS_AGP) {
  2222. r600_agp_enable(rdev);
  2223. } else {
  2224. r = r600_pcie_gart_enable(rdev);
  2225. if (r)
  2226. return r;
  2227. }
  2228. r600_gpu_init(rdev);
  2229. r = r600_blit_init(rdev);
  2230. if (r) {
  2231. r600_blit_fini(rdev);
  2232. rdev->asic->copy = NULL;
  2233. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2234. }
  2235. /* pin copy shader into vram */
  2236. if (rdev->r600_blit.shader_obj) {
  2237. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2238. if (unlikely(r != 0))
  2239. return r;
  2240. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  2241. &rdev->r600_blit.shader_gpu_addr);
  2242. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2243. if (r) {
  2244. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2245. return r;
  2246. }
  2247. }
  2248. /* Enable IRQ */
  2249. r = r600_irq_init(rdev);
  2250. if (r) {
  2251. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2252. radeon_irq_kms_fini(rdev);
  2253. return r;
  2254. }
  2255. r600_irq_set(rdev);
  2256. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2257. if (r)
  2258. return r;
  2259. r = r600_cp_load_microcode(rdev);
  2260. if (r)
  2261. return r;
  2262. r = r600_cp_resume(rdev);
  2263. if (r)
  2264. return r;
  2265. /* write back buffer are not vital so don't worry about failure */
  2266. r600_wb_enable(rdev);
  2267. return 0;
  2268. }
  2269. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2270. {
  2271. uint32_t temp;
  2272. temp = RREG32(CONFIG_CNTL);
  2273. if (state == false) {
  2274. temp &= ~(1<<0);
  2275. temp |= (1<<1);
  2276. } else {
  2277. temp &= ~(1<<1);
  2278. }
  2279. WREG32(CONFIG_CNTL, temp);
  2280. }
  2281. int r600_resume(struct radeon_device *rdev)
  2282. {
  2283. int r;
  2284. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2285. * posting will perform necessary task to bring back GPU into good
  2286. * shape.
  2287. */
  2288. /* post card */
  2289. atom_asic_init(rdev->mode_info.atom_context);
  2290. /* Initialize clocks */
  2291. r = radeon_clocks_init(rdev);
  2292. if (r) {
  2293. return r;
  2294. }
  2295. r = r600_startup(rdev);
  2296. if (r) {
  2297. DRM_ERROR("r600 startup failed on resume\n");
  2298. return r;
  2299. }
  2300. r = r600_ib_test(rdev);
  2301. if (r) {
  2302. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2303. return r;
  2304. }
  2305. r = r600_audio_init(rdev);
  2306. if (r) {
  2307. DRM_ERROR("radeon: audio resume failed\n");
  2308. return r;
  2309. }
  2310. return r;
  2311. }
  2312. int r600_suspend(struct radeon_device *rdev)
  2313. {
  2314. int r;
  2315. r600_audio_fini(rdev);
  2316. /* FIXME: we should wait for ring to be empty */
  2317. r600_cp_stop(rdev);
  2318. rdev->cp.ready = false;
  2319. r600_irq_suspend(rdev);
  2320. r600_wb_disable(rdev);
  2321. r600_pcie_gart_disable(rdev);
  2322. /* unpin shaders bo */
  2323. if (rdev->r600_blit.shader_obj) {
  2324. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2325. if (!r) {
  2326. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2327. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2328. }
  2329. }
  2330. return 0;
  2331. }
  2332. /* Plan is to move initialization in that function and use
  2333. * helper function so that radeon_device_init pretty much
  2334. * do nothing more than calling asic specific function. This
  2335. * should also allow to remove a bunch of callback function
  2336. * like vram_info.
  2337. */
  2338. int r600_init(struct radeon_device *rdev)
  2339. {
  2340. int r;
  2341. r = radeon_dummy_page_init(rdev);
  2342. if (r)
  2343. return r;
  2344. if (r600_debugfs_mc_info_init(rdev)) {
  2345. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2346. }
  2347. /* This don't do much */
  2348. r = radeon_gem_init(rdev);
  2349. if (r)
  2350. return r;
  2351. /* Read BIOS */
  2352. if (!radeon_get_bios(rdev)) {
  2353. if (ASIC_IS_AVIVO(rdev))
  2354. return -EINVAL;
  2355. }
  2356. /* Must be an ATOMBIOS */
  2357. if (!rdev->is_atom_bios) {
  2358. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2359. return -EINVAL;
  2360. }
  2361. r = radeon_atombios_init(rdev);
  2362. if (r)
  2363. return r;
  2364. /* Post card if necessary */
  2365. if (!r600_card_posted(rdev)) {
  2366. if (!rdev->bios) {
  2367. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2368. return -EINVAL;
  2369. }
  2370. DRM_INFO("GPU not posted. posting now...\n");
  2371. atom_asic_init(rdev->mode_info.atom_context);
  2372. }
  2373. /* Initialize scratch registers */
  2374. r600_scratch_init(rdev);
  2375. /* Initialize surface registers */
  2376. radeon_surface_init(rdev);
  2377. /* Initialize clocks */
  2378. radeon_get_clock_info(rdev->ddev);
  2379. r = radeon_clocks_init(rdev);
  2380. if (r)
  2381. return r;
  2382. /* Fence driver */
  2383. r = radeon_fence_driver_init(rdev);
  2384. if (r)
  2385. return r;
  2386. if (rdev->flags & RADEON_IS_AGP) {
  2387. r = radeon_agp_init(rdev);
  2388. if (r)
  2389. radeon_agp_disable(rdev);
  2390. }
  2391. r = r600_mc_init(rdev);
  2392. if (r)
  2393. return r;
  2394. /* Memory manager */
  2395. r = radeon_bo_init(rdev);
  2396. if (r)
  2397. return r;
  2398. r = radeon_irq_kms_init(rdev);
  2399. if (r)
  2400. return r;
  2401. rdev->cp.ring_obj = NULL;
  2402. r600_ring_init(rdev, 1024 * 1024);
  2403. rdev->ih.ring_obj = NULL;
  2404. r600_ih_ring_init(rdev, 64 * 1024);
  2405. r = r600_pcie_gart_init(rdev);
  2406. if (r)
  2407. return r;
  2408. rdev->accel_working = true;
  2409. r = r600_startup(rdev);
  2410. if (r) {
  2411. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2412. r600_cp_fini(rdev);
  2413. r600_wb_fini(rdev);
  2414. r600_irq_fini(rdev);
  2415. radeon_irq_kms_fini(rdev);
  2416. r600_pcie_gart_fini(rdev);
  2417. rdev->accel_working = false;
  2418. }
  2419. if (rdev->accel_working) {
  2420. r = radeon_ib_pool_init(rdev);
  2421. if (r) {
  2422. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2423. rdev->accel_working = false;
  2424. } else {
  2425. r = r600_ib_test(rdev);
  2426. if (r) {
  2427. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2428. rdev->accel_working = false;
  2429. }
  2430. }
  2431. }
  2432. r = r600_audio_init(rdev);
  2433. if (r)
  2434. return r; /* TODO error handling */
  2435. return 0;
  2436. }
  2437. void r600_fini(struct radeon_device *rdev)
  2438. {
  2439. r600_audio_fini(rdev);
  2440. r600_blit_fini(rdev);
  2441. r600_cp_fini(rdev);
  2442. r600_wb_fini(rdev);
  2443. r600_irq_fini(rdev);
  2444. radeon_irq_kms_fini(rdev);
  2445. r600_pcie_gart_fini(rdev);
  2446. radeon_agp_fini(rdev);
  2447. radeon_gem_fini(rdev);
  2448. radeon_fence_driver_fini(rdev);
  2449. radeon_clocks_fini(rdev);
  2450. radeon_bo_fini(rdev);
  2451. radeon_atombios_fini(rdev);
  2452. kfree(rdev->bios);
  2453. rdev->bios = NULL;
  2454. radeon_dummy_page_fini(rdev);
  2455. }
  2456. /*
  2457. * CS stuff
  2458. */
  2459. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2460. {
  2461. /* FIXME: implement */
  2462. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2463. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2464. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2465. radeon_ring_write(rdev, ib->length_dw);
  2466. }
  2467. int r600_ib_test(struct radeon_device *rdev)
  2468. {
  2469. struct radeon_ib *ib;
  2470. uint32_t scratch;
  2471. uint32_t tmp = 0;
  2472. unsigned i;
  2473. int r;
  2474. r = radeon_scratch_get(rdev, &scratch);
  2475. if (r) {
  2476. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2477. return r;
  2478. }
  2479. WREG32(scratch, 0xCAFEDEAD);
  2480. r = radeon_ib_get(rdev, &ib);
  2481. if (r) {
  2482. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2483. return r;
  2484. }
  2485. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2486. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2487. ib->ptr[2] = 0xDEADBEEF;
  2488. ib->ptr[3] = PACKET2(0);
  2489. ib->ptr[4] = PACKET2(0);
  2490. ib->ptr[5] = PACKET2(0);
  2491. ib->ptr[6] = PACKET2(0);
  2492. ib->ptr[7] = PACKET2(0);
  2493. ib->ptr[8] = PACKET2(0);
  2494. ib->ptr[9] = PACKET2(0);
  2495. ib->ptr[10] = PACKET2(0);
  2496. ib->ptr[11] = PACKET2(0);
  2497. ib->ptr[12] = PACKET2(0);
  2498. ib->ptr[13] = PACKET2(0);
  2499. ib->ptr[14] = PACKET2(0);
  2500. ib->ptr[15] = PACKET2(0);
  2501. ib->length_dw = 16;
  2502. r = radeon_ib_schedule(rdev, ib);
  2503. if (r) {
  2504. radeon_scratch_free(rdev, scratch);
  2505. radeon_ib_free(rdev, &ib);
  2506. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2507. return r;
  2508. }
  2509. r = radeon_fence_wait(ib->fence, false);
  2510. if (r) {
  2511. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2512. return r;
  2513. }
  2514. for (i = 0; i < rdev->usec_timeout; i++) {
  2515. tmp = RREG32(scratch);
  2516. if (tmp == 0xDEADBEEF)
  2517. break;
  2518. DRM_UDELAY(1);
  2519. }
  2520. if (i < rdev->usec_timeout) {
  2521. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2522. } else {
  2523. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2524. scratch, tmp);
  2525. r = -EINVAL;
  2526. }
  2527. radeon_scratch_free(rdev, scratch);
  2528. radeon_ib_free(rdev, &ib);
  2529. return r;
  2530. }
  2531. /*
  2532. * Interrupts
  2533. *
  2534. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2535. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2536. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2537. * and host consumes. As the host irq handler processes interrupts, it
  2538. * increments the rptr. When the rptr catches up with the wptr, all the
  2539. * current interrupts have been processed.
  2540. */
  2541. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2542. {
  2543. u32 rb_bufsz;
  2544. /* Align ring size */
  2545. rb_bufsz = drm_order(ring_size / 4);
  2546. ring_size = (1 << rb_bufsz) * 4;
  2547. rdev->ih.ring_size = ring_size;
  2548. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2549. rdev->ih.rptr = 0;
  2550. }
  2551. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2552. {
  2553. int r;
  2554. /* Allocate ring buffer */
  2555. if (rdev->ih.ring_obj == NULL) {
  2556. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2557. true,
  2558. RADEON_GEM_DOMAIN_GTT,
  2559. &rdev->ih.ring_obj);
  2560. if (r) {
  2561. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2562. return r;
  2563. }
  2564. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2565. if (unlikely(r != 0))
  2566. return r;
  2567. r = radeon_bo_pin(rdev->ih.ring_obj,
  2568. RADEON_GEM_DOMAIN_GTT,
  2569. &rdev->ih.gpu_addr);
  2570. if (r) {
  2571. radeon_bo_unreserve(rdev->ih.ring_obj);
  2572. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2573. return r;
  2574. }
  2575. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2576. (void **)&rdev->ih.ring);
  2577. radeon_bo_unreserve(rdev->ih.ring_obj);
  2578. if (r) {
  2579. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2580. return r;
  2581. }
  2582. }
  2583. return 0;
  2584. }
  2585. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2586. {
  2587. int r;
  2588. if (rdev->ih.ring_obj) {
  2589. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2590. if (likely(r == 0)) {
  2591. radeon_bo_kunmap(rdev->ih.ring_obj);
  2592. radeon_bo_unpin(rdev->ih.ring_obj);
  2593. radeon_bo_unreserve(rdev->ih.ring_obj);
  2594. }
  2595. radeon_bo_unref(&rdev->ih.ring_obj);
  2596. rdev->ih.ring = NULL;
  2597. rdev->ih.ring_obj = NULL;
  2598. }
  2599. }
  2600. void r600_rlc_stop(struct radeon_device *rdev)
  2601. {
  2602. if ((rdev->family >= CHIP_RV770) &&
  2603. (rdev->family <= CHIP_RV740)) {
  2604. /* r7xx asics need to soft reset RLC before halting */
  2605. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2606. RREG32(SRBM_SOFT_RESET);
  2607. udelay(15000);
  2608. WREG32(SRBM_SOFT_RESET, 0);
  2609. RREG32(SRBM_SOFT_RESET);
  2610. }
  2611. WREG32(RLC_CNTL, 0);
  2612. }
  2613. static void r600_rlc_start(struct radeon_device *rdev)
  2614. {
  2615. WREG32(RLC_CNTL, RLC_ENABLE);
  2616. }
  2617. static int r600_rlc_init(struct radeon_device *rdev)
  2618. {
  2619. u32 i;
  2620. const __be32 *fw_data;
  2621. if (!rdev->rlc_fw)
  2622. return -EINVAL;
  2623. r600_rlc_stop(rdev);
  2624. WREG32(RLC_HB_BASE, 0);
  2625. WREG32(RLC_HB_CNTL, 0);
  2626. WREG32(RLC_HB_RPTR, 0);
  2627. WREG32(RLC_HB_WPTR, 0);
  2628. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2629. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2630. WREG32(RLC_MC_CNTL, 0);
  2631. WREG32(RLC_UCODE_CNTL, 0);
  2632. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2633. if (rdev->family >= CHIP_CEDAR) {
  2634. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2635. WREG32(RLC_UCODE_ADDR, i);
  2636. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2637. }
  2638. } else if (rdev->family >= CHIP_RV770) {
  2639. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2640. WREG32(RLC_UCODE_ADDR, i);
  2641. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2642. }
  2643. } else {
  2644. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2645. WREG32(RLC_UCODE_ADDR, i);
  2646. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2647. }
  2648. }
  2649. WREG32(RLC_UCODE_ADDR, 0);
  2650. r600_rlc_start(rdev);
  2651. return 0;
  2652. }
  2653. static void r600_enable_interrupts(struct radeon_device *rdev)
  2654. {
  2655. u32 ih_cntl = RREG32(IH_CNTL);
  2656. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2657. ih_cntl |= ENABLE_INTR;
  2658. ih_rb_cntl |= IH_RB_ENABLE;
  2659. WREG32(IH_CNTL, ih_cntl);
  2660. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2661. rdev->ih.enabled = true;
  2662. }
  2663. void r600_disable_interrupts(struct radeon_device *rdev)
  2664. {
  2665. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2666. u32 ih_cntl = RREG32(IH_CNTL);
  2667. ih_rb_cntl &= ~IH_RB_ENABLE;
  2668. ih_cntl &= ~ENABLE_INTR;
  2669. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2670. WREG32(IH_CNTL, ih_cntl);
  2671. /* set rptr, wptr to 0 */
  2672. WREG32(IH_RB_RPTR, 0);
  2673. WREG32(IH_RB_WPTR, 0);
  2674. rdev->ih.enabled = false;
  2675. rdev->ih.wptr = 0;
  2676. rdev->ih.rptr = 0;
  2677. }
  2678. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2679. {
  2680. u32 tmp;
  2681. WREG32(CP_INT_CNTL, 0);
  2682. WREG32(GRBM_INT_CNTL, 0);
  2683. WREG32(DxMODE_INT_MASK, 0);
  2684. if (ASIC_IS_DCE3(rdev)) {
  2685. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2686. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2687. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2688. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2689. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2690. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2691. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2692. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2693. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2694. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2695. if (ASIC_IS_DCE32(rdev)) {
  2696. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2697. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2698. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2699. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2700. }
  2701. } else {
  2702. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2703. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2704. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2705. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2706. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2707. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2708. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2709. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2710. }
  2711. }
  2712. int r600_irq_init(struct radeon_device *rdev)
  2713. {
  2714. int ret = 0;
  2715. int rb_bufsz;
  2716. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2717. /* allocate ring */
  2718. ret = r600_ih_ring_alloc(rdev);
  2719. if (ret)
  2720. return ret;
  2721. /* disable irqs */
  2722. r600_disable_interrupts(rdev);
  2723. /* init rlc */
  2724. ret = r600_rlc_init(rdev);
  2725. if (ret) {
  2726. r600_ih_ring_fini(rdev);
  2727. return ret;
  2728. }
  2729. /* setup interrupt control */
  2730. /* set dummy read address to ring address */
  2731. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2732. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2733. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2734. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2735. */
  2736. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2737. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2738. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2739. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2740. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2741. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2742. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2743. IH_WPTR_OVERFLOW_CLEAR |
  2744. (rb_bufsz << 1));
  2745. /* WPTR writeback, not yet */
  2746. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2747. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2748. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2749. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2750. /* set rptr, wptr to 0 */
  2751. WREG32(IH_RB_RPTR, 0);
  2752. WREG32(IH_RB_WPTR, 0);
  2753. /* Default settings for IH_CNTL (disabled at first) */
  2754. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2755. /* RPTR_REARM only works if msi's are enabled */
  2756. if (rdev->msi_enabled)
  2757. ih_cntl |= RPTR_REARM;
  2758. #ifdef __BIG_ENDIAN
  2759. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2760. #endif
  2761. WREG32(IH_CNTL, ih_cntl);
  2762. /* force the active interrupt state to all disabled */
  2763. if (rdev->family >= CHIP_CEDAR)
  2764. evergreen_disable_interrupt_state(rdev);
  2765. else
  2766. r600_disable_interrupt_state(rdev);
  2767. /* enable irqs */
  2768. r600_enable_interrupts(rdev);
  2769. return ret;
  2770. }
  2771. void r600_irq_suspend(struct radeon_device *rdev)
  2772. {
  2773. r600_irq_disable(rdev);
  2774. r600_rlc_stop(rdev);
  2775. }
  2776. void r600_irq_fini(struct radeon_device *rdev)
  2777. {
  2778. r600_irq_suspend(rdev);
  2779. r600_ih_ring_fini(rdev);
  2780. }
  2781. int r600_irq_set(struct radeon_device *rdev)
  2782. {
  2783. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2784. u32 mode_int = 0;
  2785. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2786. u32 grbm_int_cntl = 0;
  2787. u32 hdmi1, hdmi2;
  2788. if (!rdev->irq.installed) {
  2789. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2790. return -EINVAL;
  2791. }
  2792. /* don't enable anything if the ih is disabled */
  2793. if (!rdev->ih.enabled) {
  2794. r600_disable_interrupts(rdev);
  2795. /* force the active interrupt state to all disabled */
  2796. r600_disable_interrupt_state(rdev);
  2797. return 0;
  2798. }
  2799. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2800. if (ASIC_IS_DCE3(rdev)) {
  2801. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2802. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2803. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2804. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2805. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2806. if (ASIC_IS_DCE32(rdev)) {
  2807. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2808. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2809. }
  2810. } else {
  2811. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2812. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2813. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2814. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2815. }
  2816. if (rdev->irq.sw_int) {
  2817. DRM_DEBUG("r600_irq_set: sw int\n");
  2818. cp_int_cntl |= RB_INT_ENABLE;
  2819. }
  2820. if (rdev->irq.crtc_vblank_int[0]) {
  2821. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2822. mode_int |= D1MODE_VBLANK_INT_MASK;
  2823. }
  2824. if (rdev->irq.crtc_vblank_int[1]) {
  2825. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2826. mode_int |= D2MODE_VBLANK_INT_MASK;
  2827. }
  2828. if (rdev->irq.hpd[0]) {
  2829. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2830. hpd1 |= DC_HPDx_INT_EN;
  2831. }
  2832. if (rdev->irq.hpd[1]) {
  2833. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2834. hpd2 |= DC_HPDx_INT_EN;
  2835. }
  2836. if (rdev->irq.hpd[2]) {
  2837. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2838. hpd3 |= DC_HPDx_INT_EN;
  2839. }
  2840. if (rdev->irq.hpd[3]) {
  2841. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2842. hpd4 |= DC_HPDx_INT_EN;
  2843. }
  2844. if (rdev->irq.hpd[4]) {
  2845. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2846. hpd5 |= DC_HPDx_INT_EN;
  2847. }
  2848. if (rdev->irq.hpd[5]) {
  2849. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2850. hpd6 |= DC_HPDx_INT_EN;
  2851. }
  2852. if (rdev->irq.hdmi[0]) {
  2853. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2854. hdmi1 |= R600_HDMI_INT_EN;
  2855. }
  2856. if (rdev->irq.hdmi[1]) {
  2857. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2858. hdmi2 |= R600_HDMI_INT_EN;
  2859. }
  2860. if (rdev->irq.gui_idle) {
  2861. DRM_DEBUG("gui idle\n");
  2862. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2863. }
  2864. WREG32(CP_INT_CNTL, cp_int_cntl);
  2865. WREG32(DxMODE_INT_MASK, mode_int);
  2866. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2867. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2868. if (ASIC_IS_DCE3(rdev)) {
  2869. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2870. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2871. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2872. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2873. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2874. if (ASIC_IS_DCE32(rdev)) {
  2875. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2876. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2877. }
  2878. } else {
  2879. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2880. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2881. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2882. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2883. }
  2884. return 0;
  2885. }
  2886. static inline void r600_irq_ack(struct radeon_device *rdev,
  2887. u32 *disp_int,
  2888. u32 *disp_int_cont,
  2889. u32 *disp_int_cont2)
  2890. {
  2891. u32 tmp;
  2892. if (ASIC_IS_DCE3(rdev)) {
  2893. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2894. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2895. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2896. } else {
  2897. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2898. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2899. *disp_int_cont2 = 0;
  2900. }
  2901. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2902. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2903. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2904. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2905. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2906. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2907. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2908. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2909. if (*disp_int & DC_HPD1_INTERRUPT) {
  2910. if (ASIC_IS_DCE3(rdev)) {
  2911. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2912. tmp |= DC_HPDx_INT_ACK;
  2913. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2914. } else {
  2915. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2916. tmp |= DC_HPDx_INT_ACK;
  2917. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2918. }
  2919. }
  2920. if (*disp_int & DC_HPD2_INTERRUPT) {
  2921. if (ASIC_IS_DCE3(rdev)) {
  2922. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2923. tmp |= DC_HPDx_INT_ACK;
  2924. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2925. } else {
  2926. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2927. tmp |= DC_HPDx_INT_ACK;
  2928. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2929. }
  2930. }
  2931. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2932. if (ASIC_IS_DCE3(rdev)) {
  2933. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2934. tmp |= DC_HPDx_INT_ACK;
  2935. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2936. } else {
  2937. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2938. tmp |= DC_HPDx_INT_ACK;
  2939. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2940. }
  2941. }
  2942. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2943. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2944. tmp |= DC_HPDx_INT_ACK;
  2945. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2946. }
  2947. if (ASIC_IS_DCE32(rdev)) {
  2948. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2949. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2950. tmp |= DC_HPDx_INT_ACK;
  2951. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2952. }
  2953. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2954. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2955. tmp |= DC_HPDx_INT_ACK;
  2956. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2957. }
  2958. }
  2959. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2960. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2961. }
  2962. if (ASIC_IS_DCE3(rdev)) {
  2963. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2964. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2965. }
  2966. } else {
  2967. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2968. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2969. }
  2970. }
  2971. }
  2972. void r600_irq_disable(struct radeon_device *rdev)
  2973. {
  2974. u32 disp_int, disp_int_cont, disp_int_cont2;
  2975. r600_disable_interrupts(rdev);
  2976. /* Wait and acknowledge irq */
  2977. mdelay(1);
  2978. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2979. r600_disable_interrupt_state(rdev);
  2980. }
  2981. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2982. {
  2983. u32 wptr, tmp;
  2984. /* XXX use writeback */
  2985. wptr = RREG32(IH_RB_WPTR);
  2986. if (wptr & RB_OVERFLOW) {
  2987. /* When a ring buffer overflow happen start parsing interrupt
  2988. * from the last not overwritten vector (wptr + 16). Hopefully
  2989. * this should allow us to catchup.
  2990. */
  2991. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2992. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2993. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2994. tmp = RREG32(IH_RB_CNTL);
  2995. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2996. WREG32(IH_RB_CNTL, tmp);
  2997. }
  2998. return (wptr & rdev->ih.ptr_mask);
  2999. }
  3000. /* r600 IV Ring
  3001. * Each IV ring entry is 128 bits:
  3002. * [7:0] - interrupt source id
  3003. * [31:8] - reserved
  3004. * [59:32] - interrupt source data
  3005. * [127:60] - reserved
  3006. *
  3007. * The basic interrupt vector entries
  3008. * are decoded as follows:
  3009. * src_id src_data description
  3010. * 1 0 D1 Vblank
  3011. * 1 1 D1 Vline
  3012. * 5 0 D2 Vblank
  3013. * 5 1 D2 Vline
  3014. * 19 0 FP Hot plug detection A
  3015. * 19 1 FP Hot plug detection B
  3016. * 19 2 DAC A auto-detection
  3017. * 19 3 DAC B auto-detection
  3018. * 21 4 HDMI block A
  3019. * 21 5 HDMI block B
  3020. * 176 - CP_INT RB
  3021. * 177 - CP_INT IB1
  3022. * 178 - CP_INT IB2
  3023. * 181 - EOP Interrupt
  3024. * 233 - GUI Idle
  3025. *
  3026. * Note, these are based on r600 and may need to be
  3027. * adjusted or added to on newer asics
  3028. */
  3029. int r600_irq_process(struct radeon_device *rdev)
  3030. {
  3031. u32 wptr = r600_get_ih_wptr(rdev);
  3032. u32 rptr = rdev->ih.rptr;
  3033. u32 src_id, src_data;
  3034. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3035. unsigned long flags;
  3036. bool queue_hotplug = false;
  3037. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3038. if (!rdev->ih.enabled)
  3039. return IRQ_NONE;
  3040. spin_lock_irqsave(&rdev->ih.lock, flags);
  3041. if (rptr == wptr) {
  3042. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3043. return IRQ_NONE;
  3044. }
  3045. if (rdev->shutdown) {
  3046. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3047. return IRQ_NONE;
  3048. }
  3049. restart_ih:
  3050. /* display interrupts */
  3051. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3052. rdev->ih.wptr = wptr;
  3053. while (rptr != wptr) {
  3054. /* wptr/rptr are in bytes! */
  3055. ring_index = rptr / 4;
  3056. src_id = rdev->ih.ring[ring_index] & 0xff;
  3057. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3058. switch (src_id) {
  3059. case 1: /* D1 vblank/vline */
  3060. switch (src_data) {
  3061. case 0: /* D1 vblank */
  3062. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3063. drm_handle_vblank(rdev->ddev, 0);
  3064. rdev->pm.vblank_sync = true;
  3065. wake_up(&rdev->irq.vblank_queue);
  3066. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3067. DRM_DEBUG("IH: D1 vblank\n");
  3068. }
  3069. break;
  3070. case 1: /* D1 vline */
  3071. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3072. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3073. DRM_DEBUG("IH: D1 vline\n");
  3074. }
  3075. break;
  3076. default:
  3077. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3078. break;
  3079. }
  3080. break;
  3081. case 5: /* D2 vblank/vline */
  3082. switch (src_data) {
  3083. case 0: /* D2 vblank */
  3084. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3085. drm_handle_vblank(rdev->ddev, 1);
  3086. rdev->pm.vblank_sync = true;
  3087. wake_up(&rdev->irq.vblank_queue);
  3088. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3089. DRM_DEBUG("IH: D2 vblank\n");
  3090. }
  3091. break;
  3092. case 1: /* D1 vline */
  3093. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3094. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3095. DRM_DEBUG("IH: D2 vline\n");
  3096. }
  3097. break;
  3098. default:
  3099. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3100. break;
  3101. }
  3102. break;
  3103. case 19: /* HPD/DAC hotplug */
  3104. switch (src_data) {
  3105. case 0:
  3106. if (disp_int & DC_HPD1_INTERRUPT) {
  3107. disp_int &= ~DC_HPD1_INTERRUPT;
  3108. queue_hotplug = true;
  3109. DRM_DEBUG("IH: HPD1\n");
  3110. }
  3111. break;
  3112. case 1:
  3113. if (disp_int & DC_HPD2_INTERRUPT) {
  3114. disp_int &= ~DC_HPD2_INTERRUPT;
  3115. queue_hotplug = true;
  3116. DRM_DEBUG("IH: HPD2\n");
  3117. }
  3118. break;
  3119. case 4:
  3120. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3121. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3122. queue_hotplug = true;
  3123. DRM_DEBUG("IH: HPD3\n");
  3124. }
  3125. break;
  3126. case 5:
  3127. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3128. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3129. queue_hotplug = true;
  3130. DRM_DEBUG("IH: HPD4\n");
  3131. }
  3132. break;
  3133. case 10:
  3134. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3135. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3136. queue_hotplug = true;
  3137. DRM_DEBUG("IH: HPD5\n");
  3138. }
  3139. break;
  3140. case 12:
  3141. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3142. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3143. queue_hotplug = true;
  3144. DRM_DEBUG("IH: HPD6\n");
  3145. }
  3146. break;
  3147. default:
  3148. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3149. break;
  3150. }
  3151. break;
  3152. case 21: /* HDMI */
  3153. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3154. r600_audio_schedule_polling(rdev);
  3155. break;
  3156. case 176: /* CP_INT in ring buffer */
  3157. case 177: /* CP_INT in IB1 */
  3158. case 178: /* CP_INT in IB2 */
  3159. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3160. radeon_fence_process(rdev);
  3161. break;
  3162. case 181: /* CP EOP event */
  3163. DRM_DEBUG("IH: CP EOP\n");
  3164. break;
  3165. case 233: /* GUI IDLE */
  3166. DRM_DEBUG("IH: CP EOP\n");
  3167. rdev->pm.gui_idle = true;
  3168. wake_up(&rdev->irq.idle_queue);
  3169. break;
  3170. default:
  3171. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3172. break;
  3173. }
  3174. /* wptr/rptr are in bytes! */
  3175. rptr += 16;
  3176. rptr &= rdev->ih.ptr_mask;
  3177. }
  3178. /* make sure wptr hasn't changed while processing */
  3179. wptr = r600_get_ih_wptr(rdev);
  3180. if (wptr != rdev->ih.wptr)
  3181. goto restart_ih;
  3182. if (queue_hotplug)
  3183. queue_work(rdev->wq, &rdev->hotplug_work);
  3184. rdev->ih.rptr = rptr;
  3185. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3186. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3187. return IRQ_HANDLED;
  3188. }
  3189. /*
  3190. * Debugfs info
  3191. */
  3192. #if defined(CONFIG_DEBUG_FS)
  3193. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3194. {
  3195. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3196. struct drm_device *dev = node->minor->dev;
  3197. struct radeon_device *rdev = dev->dev_private;
  3198. unsigned count, i, j;
  3199. radeon_ring_free_size(rdev);
  3200. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3201. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3202. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3203. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3204. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3205. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3206. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3207. seq_printf(m, "%u dwords in ring\n", count);
  3208. i = rdev->cp.rptr;
  3209. for (j = 0; j <= count; j++) {
  3210. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3211. i = (i + 1) & rdev->cp.ptr_mask;
  3212. }
  3213. return 0;
  3214. }
  3215. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3216. {
  3217. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3218. struct drm_device *dev = node->minor->dev;
  3219. struct radeon_device *rdev = dev->dev_private;
  3220. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3221. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3222. return 0;
  3223. }
  3224. static struct drm_info_list r600_mc_info_list[] = {
  3225. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3226. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3227. };
  3228. #endif
  3229. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3230. {
  3231. #if defined(CONFIG_DEBUG_FS)
  3232. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3233. #else
  3234. return 0;
  3235. #endif
  3236. }
  3237. /**
  3238. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3239. * rdev: radeon device structure
  3240. * bo: buffer object struct which userspace is waiting for idle
  3241. *
  3242. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3243. * through ring buffer, this leads to corruption in rendering, see
  3244. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3245. * directly perform HDP flush by writing register through MMIO.
  3246. */
  3247. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3248. {
  3249. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3250. }