dw_dmac.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dmaengine.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/mm.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include "dw_dmac_regs.h"
  25. #include "dmaengine.h"
  26. /*
  27. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  28. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  29. * of which use ARM any more). See the "Databook" from Synopsys for
  30. * information beyond what licensees probably provide.
  31. *
  32. * The driver has currently been tested only with the Atmel AT32AP7000,
  33. * which does not support descriptor writeback.
  34. */
  35. static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
  36. {
  37. return slave ? slave->dst_master : 0;
  38. }
  39. static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
  40. {
  41. return slave ? slave->src_master : 1;
  42. }
  43. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  44. struct dw_dma_slave *__slave = (_chan->private); \
  45. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  46. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  47. int _dms = dwc_get_dms(__slave); \
  48. int _sms = dwc_get_sms(__slave); \
  49. u8 _smsize = __slave ? _sconfig->src_maxburst : \
  50. DW_DMA_MSIZE_16; \
  51. u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
  52. DW_DMA_MSIZE_16; \
  53. \
  54. (DWC_CTLL_DST_MSIZE(_dmsize) \
  55. | DWC_CTLL_SRC_MSIZE(_smsize) \
  56. | DWC_CTLL_LLP_D_EN \
  57. | DWC_CTLL_LLP_S_EN \
  58. | DWC_CTLL_DMS(_dms) \
  59. | DWC_CTLL_SMS(_sms)); \
  60. })
  61. /*
  62. * Number of descriptors to allocate for each channel. This should be
  63. * made configurable somehow; preferably, the clients (at least the
  64. * ones using slave transfers) should be able to give us a hint.
  65. */
  66. #define NR_DESCS_PER_CHANNEL 64
  67. /*----------------------------------------------------------------------*/
  68. /*
  69. * Because we're not relying on writeback from the controller (it may not
  70. * even be configured into the core!) we don't need to use dma_pool. These
  71. * descriptors -- and associated data -- are cacheable. We do need to make
  72. * sure their dcache entries are written back before handing them off to
  73. * the controller, though.
  74. */
  75. static struct device *chan2dev(struct dma_chan *chan)
  76. {
  77. return &chan->dev->device;
  78. }
  79. static struct device *chan2parent(struct dma_chan *chan)
  80. {
  81. return chan->dev->device.parent;
  82. }
  83. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  84. {
  85. return to_dw_desc(dwc->active_list.next);
  86. }
  87. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  88. {
  89. struct dw_desc *desc, *_desc;
  90. struct dw_desc *ret = NULL;
  91. unsigned int i = 0;
  92. unsigned long flags;
  93. spin_lock_irqsave(&dwc->lock, flags);
  94. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  95. i++;
  96. if (async_tx_test_ack(&desc->txd)) {
  97. list_del(&desc->desc_node);
  98. ret = desc;
  99. break;
  100. }
  101. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  102. }
  103. spin_unlock_irqrestore(&dwc->lock, flags);
  104. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  105. return ret;
  106. }
  107. static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
  108. {
  109. struct dw_desc *child;
  110. list_for_each_entry(child, &desc->tx_list, desc_node)
  111. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  112. child->txd.phys, sizeof(child->lli),
  113. DMA_TO_DEVICE);
  114. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  115. desc->txd.phys, sizeof(desc->lli),
  116. DMA_TO_DEVICE);
  117. }
  118. /*
  119. * Move a descriptor, including any children, to the free list.
  120. * `desc' must not be on any lists.
  121. */
  122. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  123. {
  124. unsigned long flags;
  125. if (desc) {
  126. struct dw_desc *child;
  127. dwc_sync_desc_for_cpu(dwc, desc);
  128. spin_lock_irqsave(&dwc->lock, flags);
  129. list_for_each_entry(child, &desc->tx_list, desc_node)
  130. dev_vdbg(chan2dev(&dwc->chan),
  131. "moving child desc %p to freelist\n",
  132. child);
  133. list_splice_init(&desc->tx_list, &dwc->free_list);
  134. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  135. list_add(&desc->desc_node, &dwc->free_list);
  136. spin_unlock_irqrestore(&dwc->lock, flags);
  137. }
  138. }
  139. static void dwc_initialize(struct dw_dma_chan *dwc)
  140. {
  141. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  142. struct dw_dma_slave *dws = dwc->chan.private;
  143. u32 cfghi = DWC_CFGH_FIFO_MODE;
  144. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  145. if (dwc->initialized == true)
  146. return;
  147. if (dws) {
  148. /*
  149. * We need controller-specific data to set up slave
  150. * transfers.
  151. */
  152. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  153. cfghi = dws->cfg_hi;
  154. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  155. } else {
  156. if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
  157. cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
  158. else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
  159. cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
  160. }
  161. channel_writel(dwc, CFG_LO, cfglo);
  162. channel_writel(dwc, CFG_HI, cfghi);
  163. /* Enable interrupts */
  164. channel_set_bit(dw, MASK.XFER, dwc->mask);
  165. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  166. dwc->initialized = true;
  167. }
  168. /*----------------------------------------------------------------------*/
  169. static inline unsigned int dwc_fast_fls(unsigned long long v)
  170. {
  171. /*
  172. * We can be a lot more clever here, but this should take care
  173. * of the most common optimization.
  174. */
  175. if (!(v & 7))
  176. return 3;
  177. else if (!(v & 3))
  178. return 2;
  179. else if (!(v & 1))
  180. return 1;
  181. return 0;
  182. }
  183. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  184. {
  185. dev_err(chan2dev(&dwc->chan),
  186. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  187. channel_readl(dwc, SAR),
  188. channel_readl(dwc, DAR),
  189. channel_readl(dwc, LLP),
  190. channel_readl(dwc, CTL_HI),
  191. channel_readl(dwc, CTL_LO));
  192. }
  193. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  194. {
  195. channel_clear_bit(dw, CH_EN, dwc->mask);
  196. while (dma_readl(dw, CH_EN) & dwc->mask)
  197. cpu_relax();
  198. }
  199. /*----------------------------------------------------------------------*/
  200. /* Perform single block transfer */
  201. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  202. struct dw_desc *desc)
  203. {
  204. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  205. u32 ctllo;
  206. /* Software emulation of LLP mode relies on interrupts to continue
  207. * multi block transfer. */
  208. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  209. channel_writel(dwc, SAR, desc->lli.sar);
  210. channel_writel(dwc, DAR, desc->lli.dar);
  211. channel_writel(dwc, CTL_LO, ctllo);
  212. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  213. channel_set_bit(dw, CH_EN, dwc->mask);
  214. /* Move pointer to next descriptor */
  215. dwc->tx_node_active = dwc->tx_node_active->next;
  216. }
  217. /* Called with dwc->lock held and bh disabled */
  218. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  219. {
  220. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  221. unsigned long was_soft_llp;
  222. /* ASSERT: channel is idle */
  223. if (dma_readl(dw, CH_EN) & dwc->mask) {
  224. dev_err(chan2dev(&dwc->chan),
  225. "BUG: Attempted to start non-idle channel\n");
  226. dwc_dump_chan_regs(dwc);
  227. /* The tasklet will hopefully advance the queue... */
  228. return;
  229. }
  230. if (dwc->nollp) {
  231. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  232. &dwc->flags);
  233. if (was_soft_llp) {
  234. dev_err(chan2dev(&dwc->chan),
  235. "BUG: Attempted to start new LLP transfer "
  236. "inside ongoing one\n");
  237. return;
  238. }
  239. dwc_initialize(dwc);
  240. dwc->tx_list = &first->tx_list;
  241. dwc->tx_node_active = &first->tx_list;
  242. dwc_do_single_block(dwc, first);
  243. return;
  244. }
  245. dwc_initialize(dwc);
  246. channel_writel(dwc, LLP, first->txd.phys);
  247. channel_writel(dwc, CTL_LO,
  248. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  249. channel_writel(dwc, CTL_HI, 0);
  250. channel_set_bit(dw, CH_EN, dwc->mask);
  251. }
  252. /*----------------------------------------------------------------------*/
  253. static void
  254. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  255. bool callback_required)
  256. {
  257. dma_async_tx_callback callback = NULL;
  258. void *param = NULL;
  259. struct dma_async_tx_descriptor *txd = &desc->txd;
  260. struct dw_desc *child;
  261. unsigned long flags;
  262. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  263. spin_lock_irqsave(&dwc->lock, flags);
  264. dma_cookie_complete(txd);
  265. if (callback_required) {
  266. callback = txd->callback;
  267. param = txd->callback_param;
  268. }
  269. dwc_sync_desc_for_cpu(dwc, desc);
  270. /* async_tx_ack */
  271. list_for_each_entry(child, &desc->tx_list, desc_node)
  272. async_tx_ack(&child->txd);
  273. async_tx_ack(&desc->txd);
  274. list_splice_init(&desc->tx_list, &dwc->free_list);
  275. list_move(&desc->desc_node, &dwc->free_list);
  276. if (!dwc->chan.private) {
  277. struct device *parent = chan2parent(&dwc->chan);
  278. if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  279. if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  280. dma_unmap_single(parent, desc->lli.dar,
  281. desc->len, DMA_FROM_DEVICE);
  282. else
  283. dma_unmap_page(parent, desc->lli.dar,
  284. desc->len, DMA_FROM_DEVICE);
  285. }
  286. if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  287. if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  288. dma_unmap_single(parent, desc->lli.sar,
  289. desc->len, DMA_TO_DEVICE);
  290. else
  291. dma_unmap_page(parent, desc->lli.sar,
  292. desc->len, DMA_TO_DEVICE);
  293. }
  294. }
  295. spin_unlock_irqrestore(&dwc->lock, flags);
  296. if (callback)
  297. callback(param);
  298. }
  299. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  300. {
  301. struct dw_desc *desc, *_desc;
  302. LIST_HEAD(list);
  303. unsigned long flags;
  304. spin_lock_irqsave(&dwc->lock, flags);
  305. if (dma_readl(dw, CH_EN) & dwc->mask) {
  306. dev_err(chan2dev(&dwc->chan),
  307. "BUG: XFER bit set, but channel not idle!\n");
  308. /* Try to continue after resetting the channel... */
  309. dwc_chan_disable(dw, dwc);
  310. }
  311. /*
  312. * Submit queued descriptors ASAP, i.e. before we go through
  313. * the completed ones.
  314. */
  315. list_splice_init(&dwc->active_list, &list);
  316. if (!list_empty(&dwc->queue)) {
  317. list_move(dwc->queue.next, &dwc->active_list);
  318. dwc_dostart(dwc, dwc_first_active(dwc));
  319. }
  320. spin_unlock_irqrestore(&dwc->lock, flags);
  321. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  322. dwc_descriptor_complete(dwc, desc, true);
  323. }
  324. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  325. {
  326. dma_addr_t llp;
  327. struct dw_desc *desc, *_desc;
  328. struct dw_desc *child;
  329. u32 status_xfer;
  330. unsigned long flags;
  331. spin_lock_irqsave(&dwc->lock, flags);
  332. llp = channel_readl(dwc, LLP);
  333. status_xfer = dma_readl(dw, RAW.XFER);
  334. if (status_xfer & dwc->mask) {
  335. /* Everything we've submitted is done */
  336. dma_writel(dw, CLEAR.XFER, dwc->mask);
  337. spin_unlock_irqrestore(&dwc->lock, flags);
  338. dwc_complete_all(dw, dwc);
  339. return;
  340. }
  341. if (list_empty(&dwc->active_list)) {
  342. spin_unlock_irqrestore(&dwc->lock, flags);
  343. return;
  344. }
  345. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  346. (unsigned long long)llp);
  347. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  348. /* check first descriptors addr */
  349. if (desc->txd.phys == llp) {
  350. spin_unlock_irqrestore(&dwc->lock, flags);
  351. return;
  352. }
  353. /* check first descriptors llp */
  354. if (desc->lli.llp == llp) {
  355. /* This one is currently in progress */
  356. spin_unlock_irqrestore(&dwc->lock, flags);
  357. return;
  358. }
  359. list_for_each_entry(child, &desc->tx_list, desc_node)
  360. if (child->lli.llp == llp) {
  361. /* Currently in progress */
  362. spin_unlock_irqrestore(&dwc->lock, flags);
  363. return;
  364. }
  365. /*
  366. * No descriptors so far seem to be in progress, i.e.
  367. * this one must be done.
  368. */
  369. spin_unlock_irqrestore(&dwc->lock, flags);
  370. dwc_descriptor_complete(dwc, desc, true);
  371. spin_lock_irqsave(&dwc->lock, flags);
  372. }
  373. dev_err(chan2dev(&dwc->chan),
  374. "BUG: All descriptors done, but channel not idle!\n");
  375. /* Try to continue after resetting the channel... */
  376. dwc_chan_disable(dw, dwc);
  377. if (!list_empty(&dwc->queue)) {
  378. list_move(dwc->queue.next, &dwc->active_list);
  379. dwc_dostart(dwc, dwc_first_active(dwc));
  380. }
  381. spin_unlock_irqrestore(&dwc->lock, flags);
  382. }
  383. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  384. {
  385. dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  386. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  387. }
  388. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  389. {
  390. struct dw_desc *bad_desc;
  391. struct dw_desc *child;
  392. unsigned long flags;
  393. dwc_scan_descriptors(dw, dwc);
  394. spin_lock_irqsave(&dwc->lock, flags);
  395. /*
  396. * The descriptor currently at the head of the active list is
  397. * borked. Since we don't have any way to report errors, we'll
  398. * just have to scream loudly and try to carry on.
  399. */
  400. bad_desc = dwc_first_active(dwc);
  401. list_del_init(&bad_desc->desc_node);
  402. list_move(dwc->queue.next, dwc->active_list.prev);
  403. /* Clear the error flag and try to restart the controller */
  404. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  405. if (!list_empty(&dwc->active_list))
  406. dwc_dostart(dwc, dwc_first_active(dwc));
  407. /*
  408. * WARN may seem harsh, but since this only happens
  409. * when someone submits a bad physical address in a
  410. * descriptor, we should consider ourselves lucky that the
  411. * controller flagged an error instead of scribbling over
  412. * random memory locations.
  413. */
  414. dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
  415. " cookie: %d\n", bad_desc->txd.cookie);
  416. dwc_dump_lli(dwc, &bad_desc->lli);
  417. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  418. dwc_dump_lli(dwc, &child->lli);
  419. spin_unlock_irqrestore(&dwc->lock, flags);
  420. /* Pretend the descriptor completed successfully */
  421. dwc_descriptor_complete(dwc, bad_desc, true);
  422. }
  423. /* --------------------- Cyclic DMA API extensions -------------------- */
  424. inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  425. {
  426. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  427. return channel_readl(dwc, SAR);
  428. }
  429. EXPORT_SYMBOL(dw_dma_get_src_addr);
  430. inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  431. {
  432. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  433. return channel_readl(dwc, DAR);
  434. }
  435. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  436. /* called with dwc->lock held and all DMAC interrupts disabled */
  437. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  438. u32 status_err, u32 status_xfer)
  439. {
  440. unsigned long flags;
  441. if (dwc->mask) {
  442. void (*callback)(void *param);
  443. void *callback_param;
  444. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  445. channel_readl(dwc, LLP));
  446. callback = dwc->cdesc->period_callback;
  447. callback_param = dwc->cdesc->period_callback_param;
  448. if (callback)
  449. callback(callback_param);
  450. }
  451. /*
  452. * Error and transfer complete are highly unlikely, and will most
  453. * likely be due to a configuration error by the user.
  454. */
  455. if (unlikely(status_err & dwc->mask) ||
  456. unlikely(status_xfer & dwc->mask)) {
  457. int i;
  458. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  459. "interrupt, stopping DMA transfer\n",
  460. status_xfer ? "xfer" : "error");
  461. spin_lock_irqsave(&dwc->lock, flags);
  462. dwc_dump_chan_regs(dwc);
  463. dwc_chan_disable(dw, dwc);
  464. /* make sure DMA does not restart by loading a new list */
  465. channel_writel(dwc, LLP, 0);
  466. channel_writel(dwc, CTL_LO, 0);
  467. channel_writel(dwc, CTL_HI, 0);
  468. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  469. dma_writel(dw, CLEAR.XFER, dwc->mask);
  470. for (i = 0; i < dwc->cdesc->periods; i++)
  471. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  472. spin_unlock_irqrestore(&dwc->lock, flags);
  473. }
  474. }
  475. /* ------------------------------------------------------------------------- */
  476. static void dw_dma_tasklet(unsigned long data)
  477. {
  478. struct dw_dma *dw = (struct dw_dma *)data;
  479. struct dw_dma_chan *dwc;
  480. u32 status_xfer;
  481. u32 status_err;
  482. int i;
  483. status_xfer = dma_readl(dw, RAW.XFER);
  484. status_err = dma_readl(dw, RAW.ERROR);
  485. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  486. for (i = 0; i < dw->dma.chancnt; i++) {
  487. dwc = &dw->chan[i];
  488. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  489. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  490. else if (status_err & (1 << i))
  491. dwc_handle_error(dw, dwc);
  492. else if (status_xfer & (1 << i)) {
  493. unsigned long flags;
  494. spin_lock_irqsave(&dwc->lock, flags);
  495. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  496. if (dwc->tx_node_active != dwc->tx_list) {
  497. struct dw_desc *desc =
  498. to_dw_desc(dwc->tx_node_active);
  499. dma_writel(dw, CLEAR.XFER, dwc->mask);
  500. dwc_do_single_block(dwc, desc);
  501. spin_unlock_irqrestore(&dwc->lock, flags);
  502. continue;
  503. }
  504. /* we are done here */
  505. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  506. }
  507. spin_unlock_irqrestore(&dwc->lock, flags);
  508. dwc_scan_descriptors(dw, dwc);
  509. }
  510. }
  511. /*
  512. * Re-enable interrupts.
  513. */
  514. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  515. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  516. }
  517. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  518. {
  519. struct dw_dma *dw = dev_id;
  520. u32 status;
  521. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
  522. dma_readl(dw, STATUS_INT));
  523. /*
  524. * Just disable the interrupts. We'll turn them back on in the
  525. * softirq handler.
  526. */
  527. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  528. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  529. status = dma_readl(dw, STATUS_INT);
  530. if (status) {
  531. dev_err(dw->dma.dev,
  532. "BUG: Unexpected interrupts pending: 0x%x\n",
  533. status);
  534. /* Try to recover */
  535. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  536. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  537. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  538. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  539. }
  540. tasklet_schedule(&dw->tasklet);
  541. return IRQ_HANDLED;
  542. }
  543. /*----------------------------------------------------------------------*/
  544. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  545. {
  546. struct dw_desc *desc = txd_to_dw_desc(tx);
  547. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  548. dma_cookie_t cookie;
  549. unsigned long flags;
  550. spin_lock_irqsave(&dwc->lock, flags);
  551. cookie = dma_cookie_assign(tx);
  552. /*
  553. * REVISIT: We should attempt to chain as many descriptors as
  554. * possible, perhaps even appending to those already submitted
  555. * for DMA. But this is hard to do in a race-free manner.
  556. */
  557. if (list_empty(&dwc->active_list)) {
  558. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  559. desc->txd.cookie);
  560. list_add_tail(&desc->desc_node, &dwc->active_list);
  561. dwc_dostart(dwc, dwc_first_active(dwc));
  562. } else {
  563. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  564. desc->txd.cookie);
  565. list_add_tail(&desc->desc_node, &dwc->queue);
  566. }
  567. spin_unlock_irqrestore(&dwc->lock, flags);
  568. return cookie;
  569. }
  570. static struct dma_async_tx_descriptor *
  571. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  572. size_t len, unsigned long flags)
  573. {
  574. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  575. struct dw_dma_slave *dws = chan->private;
  576. struct dw_desc *desc;
  577. struct dw_desc *first;
  578. struct dw_desc *prev;
  579. size_t xfer_count;
  580. size_t offset;
  581. unsigned int src_width;
  582. unsigned int dst_width;
  583. unsigned int data_width;
  584. u32 ctllo;
  585. dev_vdbg(chan2dev(chan),
  586. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  587. (unsigned long long)dest, (unsigned long long)src,
  588. len, flags);
  589. if (unlikely(!len)) {
  590. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  591. return NULL;
  592. }
  593. data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
  594. dwc->dw->data_width[dwc_get_dms(dws)]);
  595. src_width = dst_width = min_t(unsigned int, data_width,
  596. dwc_fast_fls(src | dest | len));
  597. ctllo = DWC_DEFAULT_CTLLO(chan)
  598. | DWC_CTLL_DST_WIDTH(dst_width)
  599. | DWC_CTLL_SRC_WIDTH(src_width)
  600. | DWC_CTLL_DST_INC
  601. | DWC_CTLL_SRC_INC
  602. | DWC_CTLL_FC_M2M;
  603. prev = first = NULL;
  604. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  605. xfer_count = min_t(size_t, (len - offset) >> src_width,
  606. dwc->block_size);
  607. desc = dwc_desc_get(dwc);
  608. if (!desc)
  609. goto err_desc_get;
  610. desc->lli.sar = src + offset;
  611. desc->lli.dar = dest + offset;
  612. desc->lli.ctllo = ctllo;
  613. desc->lli.ctlhi = xfer_count;
  614. if (!first) {
  615. first = desc;
  616. } else {
  617. prev->lli.llp = desc->txd.phys;
  618. dma_sync_single_for_device(chan2parent(chan),
  619. prev->txd.phys, sizeof(prev->lli),
  620. DMA_TO_DEVICE);
  621. list_add_tail(&desc->desc_node,
  622. &first->tx_list);
  623. }
  624. prev = desc;
  625. }
  626. if (flags & DMA_PREP_INTERRUPT)
  627. /* Trigger interrupt after last block */
  628. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  629. prev->lli.llp = 0;
  630. dma_sync_single_for_device(chan2parent(chan),
  631. prev->txd.phys, sizeof(prev->lli),
  632. DMA_TO_DEVICE);
  633. first->txd.flags = flags;
  634. first->len = len;
  635. return &first->txd;
  636. err_desc_get:
  637. dwc_desc_put(dwc, first);
  638. return NULL;
  639. }
  640. static struct dma_async_tx_descriptor *
  641. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  642. unsigned int sg_len, enum dma_transfer_direction direction,
  643. unsigned long flags, void *context)
  644. {
  645. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  646. struct dw_dma_slave *dws = chan->private;
  647. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  648. struct dw_desc *prev;
  649. struct dw_desc *first;
  650. u32 ctllo;
  651. dma_addr_t reg;
  652. unsigned int reg_width;
  653. unsigned int mem_width;
  654. unsigned int data_width;
  655. unsigned int i;
  656. struct scatterlist *sg;
  657. size_t total_len = 0;
  658. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  659. if (unlikely(!dws || !sg_len))
  660. return NULL;
  661. prev = first = NULL;
  662. switch (direction) {
  663. case DMA_MEM_TO_DEV:
  664. reg_width = __fls(sconfig->dst_addr_width);
  665. reg = sconfig->dst_addr;
  666. ctllo = (DWC_DEFAULT_CTLLO(chan)
  667. | DWC_CTLL_DST_WIDTH(reg_width)
  668. | DWC_CTLL_DST_FIX
  669. | DWC_CTLL_SRC_INC);
  670. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  671. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  672. data_width = dwc->dw->data_width[dwc_get_sms(dws)];
  673. for_each_sg(sgl, sg, sg_len, i) {
  674. struct dw_desc *desc;
  675. u32 len, dlen, mem;
  676. mem = sg_dma_address(sg);
  677. len = sg_dma_len(sg);
  678. mem_width = min_t(unsigned int,
  679. data_width, dwc_fast_fls(mem | len));
  680. slave_sg_todev_fill_desc:
  681. desc = dwc_desc_get(dwc);
  682. if (!desc) {
  683. dev_err(chan2dev(chan),
  684. "not enough descriptors available\n");
  685. goto err_desc_get;
  686. }
  687. desc->lli.sar = mem;
  688. desc->lli.dar = reg;
  689. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  690. if ((len >> mem_width) > dwc->block_size) {
  691. dlen = dwc->block_size << mem_width;
  692. mem += dlen;
  693. len -= dlen;
  694. } else {
  695. dlen = len;
  696. len = 0;
  697. }
  698. desc->lli.ctlhi = dlen >> mem_width;
  699. if (!first) {
  700. first = desc;
  701. } else {
  702. prev->lli.llp = desc->txd.phys;
  703. dma_sync_single_for_device(chan2parent(chan),
  704. prev->txd.phys,
  705. sizeof(prev->lli),
  706. DMA_TO_DEVICE);
  707. list_add_tail(&desc->desc_node,
  708. &first->tx_list);
  709. }
  710. prev = desc;
  711. total_len += dlen;
  712. if (len)
  713. goto slave_sg_todev_fill_desc;
  714. }
  715. break;
  716. case DMA_DEV_TO_MEM:
  717. reg_width = __fls(sconfig->src_addr_width);
  718. reg = sconfig->src_addr;
  719. ctllo = (DWC_DEFAULT_CTLLO(chan)
  720. | DWC_CTLL_SRC_WIDTH(reg_width)
  721. | DWC_CTLL_DST_INC
  722. | DWC_CTLL_SRC_FIX);
  723. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  724. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  725. data_width = dwc->dw->data_width[dwc_get_dms(dws)];
  726. for_each_sg(sgl, sg, sg_len, i) {
  727. struct dw_desc *desc;
  728. u32 len, dlen, mem;
  729. mem = sg_dma_address(sg);
  730. len = sg_dma_len(sg);
  731. mem_width = min_t(unsigned int,
  732. data_width, dwc_fast_fls(mem | len));
  733. slave_sg_fromdev_fill_desc:
  734. desc = dwc_desc_get(dwc);
  735. if (!desc) {
  736. dev_err(chan2dev(chan),
  737. "not enough descriptors available\n");
  738. goto err_desc_get;
  739. }
  740. desc->lli.sar = reg;
  741. desc->lli.dar = mem;
  742. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  743. if ((len >> reg_width) > dwc->block_size) {
  744. dlen = dwc->block_size << reg_width;
  745. mem += dlen;
  746. len -= dlen;
  747. } else {
  748. dlen = len;
  749. len = 0;
  750. }
  751. desc->lli.ctlhi = dlen >> reg_width;
  752. if (!first) {
  753. first = desc;
  754. } else {
  755. prev->lli.llp = desc->txd.phys;
  756. dma_sync_single_for_device(chan2parent(chan),
  757. prev->txd.phys,
  758. sizeof(prev->lli),
  759. DMA_TO_DEVICE);
  760. list_add_tail(&desc->desc_node,
  761. &first->tx_list);
  762. }
  763. prev = desc;
  764. total_len += dlen;
  765. if (len)
  766. goto slave_sg_fromdev_fill_desc;
  767. }
  768. break;
  769. default:
  770. return NULL;
  771. }
  772. if (flags & DMA_PREP_INTERRUPT)
  773. /* Trigger interrupt after last block */
  774. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  775. prev->lli.llp = 0;
  776. dma_sync_single_for_device(chan2parent(chan),
  777. prev->txd.phys, sizeof(prev->lli),
  778. DMA_TO_DEVICE);
  779. first->len = total_len;
  780. return &first->txd;
  781. err_desc_get:
  782. dwc_desc_put(dwc, first);
  783. return NULL;
  784. }
  785. /*
  786. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  787. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  788. *
  789. * NOTE: burst size 2 is not supported by controller.
  790. *
  791. * This can be done by finding least significant bit set: n & (n - 1)
  792. */
  793. static inline void convert_burst(u32 *maxburst)
  794. {
  795. if (*maxburst > 1)
  796. *maxburst = fls(*maxburst) - 2;
  797. else
  798. *maxburst = 0;
  799. }
  800. static int
  801. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  802. {
  803. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  804. /* Check if it is chan is configured for slave transfers */
  805. if (!chan->private)
  806. return -EINVAL;
  807. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  808. convert_burst(&dwc->dma_sconfig.src_maxburst);
  809. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  810. return 0;
  811. }
  812. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  813. unsigned long arg)
  814. {
  815. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  816. struct dw_dma *dw = to_dw_dma(chan->device);
  817. struct dw_desc *desc, *_desc;
  818. unsigned long flags;
  819. u32 cfglo;
  820. LIST_HEAD(list);
  821. if (cmd == DMA_PAUSE) {
  822. spin_lock_irqsave(&dwc->lock, flags);
  823. cfglo = channel_readl(dwc, CFG_LO);
  824. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  825. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
  826. cpu_relax();
  827. dwc->paused = true;
  828. spin_unlock_irqrestore(&dwc->lock, flags);
  829. } else if (cmd == DMA_RESUME) {
  830. if (!dwc->paused)
  831. return 0;
  832. spin_lock_irqsave(&dwc->lock, flags);
  833. cfglo = channel_readl(dwc, CFG_LO);
  834. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  835. dwc->paused = false;
  836. spin_unlock_irqrestore(&dwc->lock, flags);
  837. } else if (cmd == DMA_TERMINATE_ALL) {
  838. spin_lock_irqsave(&dwc->lock, flags);
  839. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  840. dwc_chan_disable(dw, dwc);
  841. dwc->paused = false;
  842. /* active_list entries will end up before queued entries */
  843. list_splice_init(&dwc->queue, &list);
  844. list_splice_init(&dwc->active_list, &list);
  845. spin_unlock_irqrestore(&dwc->lock, flags);
  846. /* Flush all pending and queued descriptors */
  847. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  848. dwc_descriptor_complete(dwc, desc, false);
  849. } else if (cmd == DMA_SLAVE_CONFIG) {
  850. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  851. } else {
  852. return -ENXIO;
  853. }
  854. return 0;
  855. }
  856. static enum dma_status
  857. dwc_tx_status(struct dma_chan *chan,
  858. dma_cookie_t cookie,
  859. struct dma_tx_state *txstate)
  860. {
  861. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  862. enum dma_status ret;
  863. ret = dma_cookie_status(chan, cookie, txstate);
  864. if (ret != DMA_SUCCESS) {
  865. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  866. ret = dma_cookie_status(chan, cookie, txstate);
  867. }
  868. if (ret != DMA_SUCCESS)
  869. dma_set_residue(txstate, dwc_first_active(dwc)->len);
  870. if (dwc->paused)
  871. return DMA_PAUSED;
  872. return ret;
  873. }
  874. static void dwc_issue_pending(struct dma_chan *chan)
  875. {
  876. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  877. if (!list_empty(&dwc->queue))
  878. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  879. }
  880. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  881. {
  882. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  883. struct dw_dma *dw = to_dw_dma(chan->device);
  884. struct dw_desc *desc;
  885. int i;
  886. unsigned long flags;
  887. int ret;
  888. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  889. /* ASSERT: channel is idle */
  890. if (dma_readl(dw, CH_EN) & dwc->mask) {
  891. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  892. return -EIO;
  893. }
  894. dma_cookie_init(chan);
  895. /*
  896. * NOTE: some controllers may have additional features that we
  897. * need to initialize here, like "scatter-gather" (which
  898. * doesn't mean what you think it means), and status writeback.
  899. */
  900. spin_lock_irqsave(&dwc->lock, flags);
  901. i = dwc->descs_allocated;
  902. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  903. spin_unlock_irqrestore(&dwc->lock, flags);
  904. desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
  905. if (!desc)
  906. goto err_desc_alloc;
  907. INIT_LIST_HEAD(&desc->tx_list);
  908. dma_async_tx_descriptor_init(&desc->txd, chan);
  909. desc->txd.tx_submit = dwc_tx_submit;
  910. desc->txd.flags = DMA_CTRL_ACK;
  911. desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
  912. sizeof(desc->lli), DMA_TO_DEVICE);
  913. ret = dma_mapping_error(chan2parent(chan), desc->txd.phys);
  914. if (ret)
  915. goto err_desc_alloc;
  916. dwc_desc_put(dwc, desc);
  917. spin_lock_irqsave(&dwc->lock, flags);
  918. i = ++dwc->descs_allocated;
  919. }
  920. spin_unlock_irqrestore(&dwc->lock, flags);
  921. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  922. return i;
  923. err_desc_alloc:
  924. kfree(desc);
  925. dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
  926. return i;
  927. }
  928. static void dwc_free_chan_resources(struct dma_chan *chan)
  929. {
  930. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  931. struct dw_dma *dw = to_dw_dma(chan->device);
  932. struct dw_desc *desc, *_desc;
  933. unsigned long flags;
  934. LIST_HEAD(list);
  935. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  936. dwc->descs_allocated);
  937. /* ASSERT: channel is idle */
  938. BUG_ON(!list_empty(&dwc->active_list));
  939. BUG_ON(!list_empty(&dwc->queue));
  940. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  941. spin_lock_irqsave(&dwc->lock, flags);
  942. list_splice_init(&dwc->free_list, &list);
  943. dwc->descs_allocated = 0;
  944. dwc->initialized = false;
  945. /* Disable interrupts */
  946. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  947. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  948. spin_unlock_irqrestore(&dwc->lock, flags);
  949. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  950. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  951. dma_unmap_single(chan2parent(chan), desc->txd.phys,
  952. sizeof(desc->lli), DMA_TO_DEVICE);
  953. kfree(desc);
  954. }
  955. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  956. }
  957. bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
  958. {
  959. struct dw_dma *dw = to_dw_dma(chan->device);
  960. static struct dw_dma *last_dw;
  961. static char *last_bus_id;
  962. int i = -1;
  963. /*
  964. * dmaengine framework calls this routine for all channels of all dma
  965. * controller, until true is returned. If 'param' bus_id is not
  966. * registered with a dma controller (dw), then there is no need of
  967. * running below function for all channels of dw.
  968. *
  969. * This block of code does this by saving the parameters of last
  970. * failure. If dw and param are same, i.e. trying on same dw with
  971. * different channel, return false.
  972. */
  973. if ((last_dw == dw) && (last_bus_id == param))
  974. return false;
  975. /*
  976. * Return true:
  977. * - If dw_dma's platform data is not filled with slave info, then all
  978. * dma controllers are fine for transfer.
  979. * - Or if param is NULL
  980. */
  981. if (!dw->sd || !param)
  982. return true;
  983. while (++i < dw->sd_count) {
  984. if (!strcmp(dw->sd[i].bus_id, param)) {
  985. chan->private = &dw->sd[i];
  986. last_dw = NULL;
  987. last_bus_id = NULL;
  988. return true;
  989. }
  990. }
  991. last_dw = dw;
  992. last_bus_id = param;
  993. return false;
  994. }
  995. EXPORT_SYMBOL(dw_dma_generic_filter);
  996. /* --------------------- Cyclic DMA API extensions -------------------- */
  997. /**
  998. * dw_dma_cyclic_start - start the cyclic DMA transfer
  999. * @chan: the DMA channel to start
  1000. *
  1001. * Must be called with soft interrupts disabled. Returns zero on success or
  1002. * -errno on failure.
  1003. */
  1004. int dw_dma_cyclic_start(struct dma_chan *chan)
  1005. {
  1006. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1007. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1008. unsigned long flags;
  1009. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  1010. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  1011. return -ENODEV;
  1012. }
  1013. spin_lock_irqsave(&dwc->lock, flags);
  1014. /* assert channel is idle */
  1015. if (dma_readl(dw, CH_EN) & dwc->mask) {
  1016. dev_err(chan2dev(&dwc->chan),
  1017. "BUG: Attempted to start non-idle channel\n");
  1018. dwc_dump_chan_regs(dwc);
  1019. spin_unlock_irqrestore(&dwc->lock, flags);
  1020. return -EBUSY;
  1021. }
  1022. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1023. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1024. /* setup DMAC channel registers */
  1025. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  1026. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  1027. channel_writel(dwc, CTL_HI, 0);
  1028. channel_set_bit(dw, CH_EN, dwc->mask);
  1029. spin_unlock_irqrestore(&dwc->lock, flags);
  1030. return 0;
  1031. }
  1032. EXPORT_SYMBOL(dw_dma_cyclic_start);
  1033. /**
  1034. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  1035. * @chan: the DMA channel to stop
  1036. *
  1037. * Must be called with soft interrupts disabled.
  1038. */
  1039. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1040. {
  1041. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1042. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1043. unsigned long flags;
  1044. spin_lock_irqsave(&dwc->lock, flags);
  1045. dwc_chan_disable(dw, dwc);
  1046. spin_unlock_irqrestore(&dwc->lock, flags);
  1047. }
  1048. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1049. /**
  1050. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1051. * @chan: the DMA channel to prepare
  1052. * @buf_addr: physical DMA address where the buffer starts
  1053. * @buf_len: total number of bytes for the entire buffer
  1054. * @period_len: number of bytes for each period
  1055. * @direction: transfer direction, to or from device
  1056. *
  1057. * Must be called before trying to start the transfer. Returns a valid struct
  1058. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1059. */
  1060. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1061. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1062. enum dma_transfer_direction direction)
  1063. {
  1064. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1065. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1066. struct dw_cyclic_desc *cdesc;
  1067. struct dw_cyclic_desc *retval = NULL;
  1068. struct dw_desc *desc;
  1069. struct dw_desc *last = NULL;
  1070. unsigned long was_cyclic;
  1071. unsigned int reg_width;
  1072. unsigned int periods;
  1073. unsigned int i;
  1074. unsigned long flags;
  1075. spin_lock_irqsave(&dwc->lock, flags);
  1076. if (dwc->nollp) {
  1077. spin_unlock_irqrestore(&dwc->lock, flags);
  1078. dev_dbg(chan2dev(&dwc->chan),
  1079. "channel doesn't support LLP transfers\n");
  1080. return ERR_PTR(-EINVAL);
  1081. }
  1082. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1083. spin_unlock_irqrestore(&dwc->lock, flags);
  1084. dev_dbg(chan2dev(&dwc->chan),
  1085. "queue and/or active list are not empty\n");
  1086. return ERR_PTR(-EBUSY);
  1087. }
  1088. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1089. spin_unlock_irqrestore(&dwc->lock, flags);
  1090. if (was_cyclic) {
  1091. dev_dbg(chan2dev(&dwc->chan),
  1092. "channel already prepared for cyclic DMA\n");
  1093. return ERR_PTR(-EBUSY);
  1094. }
  1095. retval = ERR_PTR(-EINVAL);
  1096. if (direction == DMA_MEM_TO_DEV)
  1097. reg_width = __ffs(sconfig->dst_addr_width);
  1098. else
  1099. reg_width = __ffs(sconfig->src_addr_width);
  1100. periods = buf_len / period_len;
  1101. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1102. if (period_len > (dwc->block_size << reg_width))
  1103. goto out_err;
  1104. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1105. goto out_err;
  1106. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1107. goto out_err;
  1108. if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
  1109. goto out_err;
  1110. retval = ERR_PTR(-ENOMEM);
  1111. if (periods > NR_DESCS_PER_CHANNEL)
  1112. goto out_err;
  1113. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1114. if (!cdesc)
  1115. goto out_err;
  1116. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1117. if (!cdesc->desc)
  1118. goto out_err_alloc;
  1119. for (i = 0; i < periods; i++) {
  1120. desc = dwc_desc_get(dwc);
  1121. if (!desc)
  1122. goto out_err_desc_get;
  1123. switch (direction) {
  1124. case DMA_MEM_TO_DEV:
  1125. desc->lli.dar = sconfig->dst_addr;
  1126. desc->lli.sar = buf_addr + (period_len * i);
  1127. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1128. | DWC_CTLL_DST_WIDTH(reg_width)
  1129. | DWC_CTLL_SRC_WIDTH(reg_width)
  1130. | DWC_CTLL_DST_FIX
  1131. | DWC_CTLL_SRC_INC
  1132. | DWC_CTLL_INT_EN);
  1133. desc->lli.ctllo |= sconfig->device_fc ?
  1134. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1135. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1136. break;
  1137. case DMA_DEV_TO_MEM:
  1138. desc->lli.dar = buf_addr + (period_len * i);
  1139. desc->lli.sar = sconfig->src_addr;
  1140. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1141. | DWC_CTLL_SRC_WIDTH(reg_width)
  1142. | DWC_CTLL_DST_WIDTH(reg_width)
  1143. | DWC_CTLL_DST_INC
  1144. | DWC_CTLL_SRC_FIX
  1145. | DWC_CTLL_INT_EN);
  1146. desc->lli.ctllo |= sconfig->device_fc ?
  1147. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1148. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1149. break;
  1150. default:
  1151. break;
  1152. }
  1153. desc->lli.ctlhi = (period_len >> reg_width);
  1154. cdesc->desc[i] = desc;
  1155. if (last) {
  1156. last->lli.llp = desc->txd.phys;
  1157. dma_sync_single_for_device(chan2parent(chan),
  1158. last->txd.phys, sizeof(last->lli),
  1159. DMA_TO_DEVICE);
  1160. }
  1161. last = desc;
  1162. }
  1163. /* lets make a cyclic list */
  1164. last->lli.llp = cdesc->desc[0]->txd.phys;
  1165. dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
  1166. sizeof(last->lli), DMA_TO_DEVICE);
  1167. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1168. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1169. buf_len, period_len, periods);
  1170. cdesc->periods = periods;
  1171. dwc->cdesc = cdesc;
  1172. return cdesc;
  1173. out_err_desc_get:
  1174. while (i--)
  1175. dwc_desc_put(dwc, cdesc->desc[i]);
  1176. out_err_alloc:
  1177. kfree(cdesc);
  1178. out_err:
  1179. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1180. return (struct dw_cyclic_desc *)retval;
  1181. }
  1182. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1183. /**
  1184. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1185. * @chan: the DMA channel to free
  1186. */
  1187. void dw_dma_cyclic_free(struct dma_chan *chan)
  1188. {
  1189. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1190. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1191. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1192. int i;
  1193. unsigned long flags;
  1194. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1195. if (!cdesc)
  1196. return;
  1197. spin_lock_irqsave(&dwc->lock, flags);
  1198. dwc_chan_disable(dw, dwc);
  1199. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1200. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1201. spin_unlock_irqrestore(&dwc->lock, flags);
  1202. for (i = 0; i < cdesc->periods; i++)
  1203. dwc_desc_put(dwc, cdesc->desc[i]);
  1204. kfree(cdesc->desc);
  1205. kfree(cdesc);
  1206. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1207. }
  1208. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1209. /*----------------------------------------------------------------------*/
  1210. static void dw_dma_off(struct dw_dma *dw)
  1211. {
  1212. int i;
  1213. dma_writel(dw, CFG, 0);
  1214. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1215. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1216. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1217. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1218. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1219. cpu_relax();
  1220. for (i = 0; i < dw->dma.chancnt; i++)
  1221. dw->chan[i].initialized = false;
  1222. }
  1223. #ifdef CONFIG_OF
  1224. static struct dw_dma_platform_data *
  1225. dw_dma_parse_dt(struct platform_device *pdev)
  1226. {
  1227. struct device_node *sn, *cn, *np = pdev->dev.of_node;
  1228. struct dw_dma_platform_data *pdata;
  1229. struct dw_dma_slave *sd;
  1230. u32 tmp, arr[4];
  1231. if (!np) {
  1232. dev_err(&pdev->dev, "Missing DT data\n");
  1233. return NULL;
  1234. }
  1235. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1236. if (!pdata)
  1237. return NULL;
  1238. if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
  1239. return NULL;
  1240. if (of_property_read_bool(np, "is_private"))
  1241. pdata->is_private = true;
  1242. if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
  1243. pdata->chan_allocation_order = (unsigned char)tmp;
  1244. if (!of_property_read_u32(np, "chan_priority", &tmp))
  1245. pdata->chan_priority = tmp;
  1246. if (!of_property_read_u32(np, "block_size", &tmp))
  1247. pdata->block_size = tmp;
  1248. if (!of_property_read_u32(np, "nr_masters", &tmp)) {
  1249. if (tmp > 4)
  1250. return NULL;
  1251. pdata->nr_masters = tmp;
  1252. }
  1253. if (!of_property_read_u32_array(np, "data_width", arr,
  1254. pdata->nr_masters))
  1255. for (tmp = 0; tmp < pdata->nr_masters; tmp++)
  1256. pdata->data_width[tmp] = arr[tmp];
  1257. /* parse slave data */
  1258. sn = of_find_node_by_name(np, "slave_info");
  1259. if (!sn)
  1260. return pdata;
  1261. /* calculate number of slaves */
  1262. tmp = of_get_child_count(sn);
  1263. if (!tmp)
  1264. return NULL;
  1265. sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
  1266. if (!sd)
  1267. return NULL;
  1268. pdata->sd = sd;
  1269. pdata->sd_count = tmp;
  1270. for_each_child_of_node(sn, cn) {
  1271. sd->dma_dev = &pdev->dev;
  1272. of_property_read_string(cn, "bus_id", &sd->bus_id);
  1273. of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
  1274. of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
  1275. if (!of_property_read_u32(cn, "src_master", &tmp))
  1276. sd->src_master = tmp;
  1277. if (!of_property_read_u32(cn, "dst_master", &tmp))
  1278. sd->dst_master = tmp;
  1279. sd++;
  1280. }
  1281. return pdata;
  1282. }
  1283. #else
  1284. static inline struct dw_dma_platform_data *
  1285. dw_dma_parse_dt(struct platform_device *pdev)
  1286. {
  1287. return NULL;
  1288. }
  1289. #endif
  1290. static int dw_probe(struct platform_device *pdev)
  1291. {
  1292. struct dw_dma_platform_data *pdata;
  1293. struct resource *io;
  1294. struct dw_dma *dw;
  1295. size_t size;
  1296. void __iomem *regs;
  1297. bool autocfg;
  1298. unsigned int dw_params;
  1299. unsigned int nr_channels;
  1300. unsigned int max_blk_size = 0;
  1301. int irq;
  1302. int err;
  1303. int i;
  1304. io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1305. if (!io)
  1306. return -EINVAL;
  1307. irq = platform_get_irq(pdev, 0);
  1308. if (irq < 0)
  1309. return irq;
  1310. regs = devm_request_and_ioremap(&pdev->dev, io);
  1311. if (!regs)
  1312. return -EBUSY;
  1313. dw_params = dma_read_byaddr(regs, DW_PARAMS);
  1314. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1315. pdata = dev_get_platdata(&pdev->dev);
  1316. if (!pdata)
  1317. pdata = dw_dma_parse_dt(pdev);
  1318. if (!pdata && autocfg) {
  1319. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1320. if (!pdata)
  1321. return -ENOMEM;
  1322. /* Fill platform data with the default values */
  1323. pdata->is_private = true;
  1324. pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
  1325. pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
  1326. } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1327. return -EINVAL;
  1328. if (autocfg)
  1329. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1330. else
  1331. nr_channels = pdata->nr_channels;
  1332. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1333. dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  1334. if (!dw)
  1335. return -ENOMEM;
  1336. dw->clk = devm_clk_get(&pdev->dev, "hclk");
  1337. if (IS_ERR(dw->clk))
  1338. return PTR_ERR(dw->clk);
  1339. clk_prepare_enable(dw->clk);
  1340. dw->regs = regs;
  1341. dw->sd = pdata->sd;
  1342. dw->sd_count = pdata->sd_count;
  1343. /* get hardware configuration parameters */
  1344. if (autocfg) {
  1345. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1346. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1347. for (i = 0; i < dw->nr_masters; i++) {
  1348. dw->data_width[i] =
  1349. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1350. }
  1351. } else {
  1352. dw->nr_masters = pdata->nr_masters;
  1353. memcpy(dw->data_width, pdata->data_width, 4);
  1354. }
  1355. /* Calculate all channel mask before DMA setup */
  1356. dw->all_chan_mask = (1 << nr_channels) - 1;
  1357. /* force dma off, just in case */
  1358. dw_dma_off(dw);
  1359. /* disable BLOCK interrupts as well */
  1360. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1361. err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
  1362. "dw_dmac", dw);
  1363. if (err)
  1364. return err;
  1365. platform_set_drvdata(pdev, dw);
  1366. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1367. INIT_LIST_HEAD(&dw->dma.channels);
  1368. for (i = 0; i < nr_channels; i++) {
  1369. struct dw_dma_chan *dwc = &dw->chan[i];
  1370. int r = nr_channels - i - 1;
  1371. dwc->chan.device = &dw->dma;
  1372. dma_cookie_init(&dwc->chan);
  1373. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1374. list_add_tail(&dwc->chan.device_node,
  1375. &dw->dma.channels);
  1376. else
  1377. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1378. /* 7 is highest priority & 0 is lowest. */
  1379. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1380. dwc->priority = r;
  1381. else
  1382. dwc->priority = i;
  1383. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1384. spin_lock_init(&dwc->lock);
  1385. dwc->mask = 1 << i;
  1386. INIT_LIST_HEAD(&dwc->active_list);
  1387. INIT_LIST_HEAD(&dwc->queue);
  1388. INIT_LIST_HEAD(&dwc->free_list);
  1389. channel_clear_bit(dw, CH_EN, dwc->mask);
  1390. dwc->dw = dw;
  1391. /* hardware configuration */
  1392. if (autocfg) {
  1393. unsigned int dwc_params;
  1394. dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
  1395. DWC_PARAMS);
  1396. /* Decode maximum block size for given channel. The
  1397. * stored 4 bit value represents blocks from 0x00 for 3
  1398. * up to 0x0a for 4095. */
  1399. dwc->block_size =
  1400. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1401. dwc->nollp =
  1402. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1403. } else {
  1404. dwc->block_size = pdata->block_size;
  1405. /* Check if channel supports multi block transfer */
  1406. channel_writel(dwc, LLP, 0xfffffffc);
  1407. dwc->nollp =
  1408. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1409. channel_writel(dwc, LLP, 0);
  1410. }
  1411. }
  1412. /* Clear all interrupts on all channels. */
  1413. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1414. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1415. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1416. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1417. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1418. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1419. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1420. if (pdata->is_private)
  1421. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1422. dw->dma.dev = &pdev->dev;
  1423. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1424. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1425. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1426. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1427. dw->dma.device_control = dwc_control;
  1428. dw->dma.device_tx_status = dwc_tx_status;
  1429. dw->dma.device_issue_pending = dwc_issue_pending;
  1430. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1431. dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
  1432. nr_channels);
  1433. dma_async_device_register(&dw->dma);
  1434. return 0;
  1435. }
  1436. static int __devexit dw_remove(struct platform_device *pdev)
  1437. {
  1438. struct dw_dma *dw = platform_get_drvdata(pdev);
  1439. struct dw_dma_chan *dwc, *_dwc;
  1440. dw_dma_off(dw);
  1441. dma_async_device_unregister(&dw->dma);
  1442. tasklet_kill(&dw->tasklet);
  1443. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1444. chan.device_node) {
  1445. list_del(&dwc->chan.device_node);
  1446. channel_clear_bit(dw, CH_EN, dwc->mask);
  1447. }
  1448. return 0;
  1449. }
  1450. static void dw_shutdown(struct platform_device *pdev)
  1451. {
  1452. struct dw_dma *dw = platform_get_drvdata(pdev);
  1453. dw_dma_off(dw);
  1454. clk_disable_unprepare(dw->clk);
  1455. }
  1456. static int dw_suspend_noirq(struct device *dev)
  1457. {
  1458. struct platform_device *pdev = to_platform_device(dev);
  1459. struct dw_dma *dw = platform_get_drvdata(pdev);
  1460. dw_dma_off(dw);
  1461. clk_disable_unprepare(dw->clk);
  1462. return 0;
  1463. }
  1464. static int dw_resume_noirq(struct device *dev)
  1465. {
  1466. struct platform_device *pdev = to_platform_device(dev);
  1467. struct dw_dma *dw = platform_get_drvdata(pdev);
  1468. clk_prepare_enable(dw->clk);
  1469. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1470. return 0;
  1471. }
  1472. static const struct dev_pm_ops dw_dev_pm_ops = {
  1473. .suspend_noirq = dw_suspend_noirq,
  1474. .resume_noirq = dw_resume_noirq,
  1475. .freeze_noirq = dw_suspend_noirq,
  1476. .thaw_noirq = dw_resume_noirq,
  1477. .restore_noirq = dw_resume_noirq,
  1478. .poweroff_noirq = dw_suspend_noirq,
  1479. };
  1480. #ifdef CONFIG_OF
  1481. static const struct of_device_id dw_dma_id_table[] = {
  1482. { .compatible = "snps,dma-spear1340" },
  1483. {}
  1484. };
  1485. MODULE_DEVICE_TABLE(of, dw_dma_id_table);
  1486. #endif
  1487. static struct platform_driver dw_driver = {
  1488. .remove = dw_remove,
  1489. .shutdown = dw_shutdown,
  1490. .driver = {
  1491. .name = "dw_dmac",
  1492. .pm = &dw_dev_pm_ops,
  1493. .of_match_table = of_match_ptr(dw_dma_id_table),
  1494. },
  1495. };
  1496. static int __init dw_init(void)
  1497. {
  1498. return platform_driver_probe(&dw_driver, dw_probe);
  1499. }
  1500. subsys_initcall(dw_init);
  1501. static void __exit dw_exit(void)
  1502. {
  1503. platform_driver_unregister(&dw_driver);
  1504. }
  1505. module_exit(dw_exit);
  1506. MODULE_LICENSE("GPL v2");
  1507. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
  1508. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1509. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");