bfin_mac.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721
  1. /*
  2. * Blackfin On-Chip MAC Driver
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/sched.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/timer.h>
  17. #include <linux/errno.h>
  18. #include <linux/irq.h>
  19. #include <linux/io.h>
  20. #include <linux/ioport.h>
  21. #include <linux/crc32.h>
  22. #include <linux/device.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/mii.h>
  25. #include <linux/phy.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/platform_device.h>
  31. #include <asm/dma.h>
  32. #include <linux/dma-mapping.h>
  33. #include <asm/div64.h>
  34. #include <asm/dpmc.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/cacheflush.h>
  37. #include <asm/portmux.h>
  38. #include "bfin_mac.h"
  39. #define DRV_NAME "bfin_mac"
  40. #define DRV_VERSION "1.1"
  41. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  42. #define DRV_DESC "Blackfin on-chip Ethernet MAC driver"
  43. MODULE_AUTHOR(DRV_AUTHOR);
  44. MODULE_LICENSE("GPL");
  45. MODULE_DESCRIPTION(DRV_DESC);
  46. MODULE_ALIAS("platform:bfin_mac");
  47. #if defined(CONFIG_BFIN_MAC_USE_L1)
  48. # define bfin_mac_alloc(dma_handle, size) l1_data_sram_zalloc(size)
  49. # define bfin_mac_free(dma_handle, ptr) l1_data_sram_free(ptr)
  50. #else
  51. # define bfin_mac_alloc(dma_handle, size) \
  52. dma_alloc_coherent(NULL, size, dma_handle, GFP_KERNEL)
  53. # define bfin_mac_free(dma_handle, ptr) \
  54. dma_free_coherent(NULL, sizeof(*ptr), ptr, dma_handle)
  55. #endif
  56. #define PKT_BUF_SZ 1580
  57. #define MAX_TIMEOUT_CNT 500
  58. /* pointers to maintain transmit list */
  59. static struct net_dma_desc_tx *tx_list_head;
  60. static struct net_dma_desc_tx *tx_list_tail;
  61. static struct net_dma_desc_rx *rx_list_head;
  62. static struct net_dma_desc_rx *rx_list_tail;
  63. static struct net_dma_desc_rx *current_rx_ptr;
  64. static struct net_dma_desc_tx *current_tx_ptr;
  65. static struct net_dma_desc_tx *tx_desc;
  66. static struct net_dma_desc_rx *rx_desc;
  67. #if defined(CONFIG_BFIN_MAC_RMII)
  68. static u16 pin_req[] = P_RMII0;
  69. #else
  70. static u16 pin_req[] = P_MII0;
  71. #endif
  72. static void desc_list_free(void)
  73. {
  74. struct net_dma_desc_rx *r;
  75. struct net_dma_desc_tx *t;
  76. int i;
  77. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  78. dma_addr_t dma_handle = 0;
  79. #endif
  80. if (tx_desc) {
  81. t = tx_list_head;
  82. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  83. if (t) {
  84. if (t->skb) {
  85. dev_kfree_skb(t->skb);
  86. t->skb = NULL;
  87. }
  88. t = t->next;
  89. }
  90. }
  91. bfin_mac_free(dma_handle, tx_desc);
  92. }
  93. if (rx_desc) {
  94. r = rx_list_head;
  95. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  96. if (r) {
  97. if (r->skb) {
  98. dev_kfree_skb(r->skb);
  99. r->skb = NULL;
  100. }
  101. r = r->next;
  102. }
  103. }
  104. bfin_mac_free(dma_handle, rx_desc);
  105. }
  106. }
  107. static int desc_list_init(void)
  108. {
  109. int i;
  110. struct sk_buff *new_skb;
  111. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  112. /*
  113. * This dma_handle is useless in Blackfin dma_alloc_coherent().
  114. * The real dma handler is the return value of dma_alloc_coherent().
  115. */
  116. dma_addr_t dma_handle;
  117. #endif
  118. tx_desc = bfin_mac_alloc(&dma_handle,
  119. sizeof(struct net_dma_desc_tx) *
  120. CONFIG_BFIN_TX_DESC_NUM);
  121. if (tx_desc == NULL)
  122. goto init_error;
  123. rx_desc = bfin_mac_alloc(&dma_handle,
  124. sizeof(struct net_dma_desc_rx) *
  125. CONFIG_BFIN_RX_DESC_NUM);
  126. if (rx_desc == NULL)
  127. goto init_error;
  128. /* init tx_list */
  129. tx_list_head = tx_list_tail = tx_desc;
  130. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  131. struct net_dma_desc_tx *t = tx_desc + i;
  132. struct dma_descriptor *a = &(t->desc_a);
  133. struct dma_descriptor *b = &(t->desc_b);
  134. /*
  135. * disable DMA
  136. * read from memory WNR = 0
  137. * wordsize is 32 bits
  138. * 6 half words is desc size
  139. * large desc flow
  140. */
  141. a->config = WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  142. a->start_addr = (unsigned long)t->packet;
  143. a->x_count = 0;
  144. a->next_dma_desc = b;
  145. /*
  146. * enabled DMA
  147. * write to memory WNR = 1
  148. * wordsize is 32 bits
  149. * disable interrupt
  150. * 6 half words is desc size
  151. * large desc flow
  152. */
  153. b->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  154. b->start_addr = (unsigned long)(&(t->status));
  155. b->x_count = 0;
  156. t->skb = NULL;
  157. tx_list_tail->desc_b.next_dma_desc = a;
  158. tx_list_tail->next = t;
  159. tx_list_tail = t;
  160. }
  161. tx_list_tail->next = tx_list_head; /* tx_list is a circle */
  162. tx_list_tail->desc_b.next_dma_desc = &(tx_list_head->desc_a);
  163. current_tx_ptr = tx_list_head;
  164. /* init rx_list */
  165. rx_list_head = rx_list_tail = rx_desc;
  166. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  167. struct net_dma_desc_rx *r = rx_desc + i;
  168. struct dma_descriptor *a = &(r->desc_a);
  169. struct dma_descriptor *b = &(r->desc_b);
  170. /* allocate a new skb for next time receive */
  171. new_skb = dev_alloc_skb(PKT_BUF_SZ + NET_IP_ALIGN);
  172. if (!new_skb) {
  173. printk(KERN_NOTICE DRV_NAME
  174. ": init: low on mem - packet dropped\n");
  175. goto init_error;
  176. }
  177. skb_reserve(new_skb, NET_IP_ALIGN);
  178. /* Invidate the data cache of skb->data range when it is write back
  179. * cache. It will prevent overwritting the new data from DMA
  180. */
  181. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  182. (unsigned long)new_skb->end);
  183. r->skb = new_skb;
  184. /*
  185. * enabled DMA
  186. * write to memory WNR = 1
  187. * wordsize is 32 bits
  188. * disable interrupt
  189. * 6 half words is desc size
  190. * large desc flow
  191. */
  192. a->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  193. /* since RXDWA is enabled */
  194. a->start_addr = (unsigned long)new_skb->data - 2;
  195. a->x_count = 0;
  196. a->next_dma_desc = b;
  197. /*
  198. * enabled DMA
  199. * write to memory WNR = 1
  200. * wordsize is 32 bits
  201. * enable interrupt
  202. * 6 half words is desc size
  203. * large desc flow
  204. */
  205. b->config = DMAEN | WNR | WDSIZE_32 | DI_EN |
  206. NDSIZE_6 | DMAFLOW_LARGE;
  207. b->start_addr = (unsigned long)(&(r->status));
  208. b->x_count = 0;
  209. rx_list_tail->desc_b.next_dma_desc = a;
  210. rx_list_tail->next = r;
  211. rx_list_tail = r;
  212. }
  213. rx_list_tail->next = rx_list_head; /* rx_list is a circle */
  214. rx_list_tail->desc_b.next_dma_desc = &(rx_list_head->desc_a);
  215. current_rx_ptr = rx_list_head;
  216. return 0;
  217. init_error:
  218. desc_list_free();
  219. printk(KERN_ERR DRV_NAME ": kmalloc failed\n");
  220. return -ENOMEM;
  221. }
  222. /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
  223. /*
  224. * MII operations
  225. */
  226. /* Wait until the previous MDC/MDIO transaction has completed */
  227. static int bfin_mdio_poll(void)
  228. {
  229. int timeout_cnt = MAX_TIMEOUT_CNT;
  230. /* poll the STABUSY bit */
  231. while ((bfin_read_EMAC_STAADD()) & STABUSY) {
  232. udelay(1);
  233. if (timeout_cnt-- < 0) {
  234. printk(KERN_ERR DRV_NAME
  235. ": wait MDC/MDIO transaction to complete timeout\n");
  236. return -ETIMEDOUT;
  237. }
  238. }
  239. return 0;
  240. }
  241. /* Read an off-chip register in a PHY through the MDC/MDIO port */
  242. static int bfin_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  243. {
  244. int ret;
  245. ret = bfin_mdio_poll();
  246. if (ret)
  247. return ret;
  248. /* read mode */
  249. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  250. SET_REGAD((u16) regnum) |
  251. STABUSY);
  252. ret = bfin_mdio_poll();
  253. if (ret)
  254. return ret;
  255. return (int) bfin_read_EMAC_STADAT();
  256. }
  257. /* Write an off-chip register in a PHY through the MDC/MDIO port */
  258. static int bfin_mdiobus_write(struct mii_bus *bus, int phy_addr, int regnum,
  259. u16 value)
  260. {
  261. int ret;
  262. ret = bfin_mdio_poll();
  263. if (ret)
  264. return ret;
  265. bfin_write_EMAC_STADAT((u32) value);
  266. /* write mode */
  267. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  268. SET_REGAD((u16) regnum) |
  269. STAOP |
  270. STABUSY);
  271. return bfin_mdio_poll();
  272. }
  273. static int bfin_mdiobus_reset(struct mii_bus *bus)
  274. {
  275. return 0;
  276. }
  277. static void bfin_mac_adjust_link(struct net_device *dev)
  278. {
  279. struct bfin_mac_local *lp = netdev_priv(dev);
  280. struct phy_device *phydev = lp->phydev;
  281. unsigned long flags;
  282. int new_state = 0;
  283. spin_lock_irqsave(&lp->lock, flags);
  284. if (phydev->link) {
  285. /* Now we make sure that we can be in full duplex mode.
  286. * If not, we operate in half-duplex mode. */
  287. if (phydev->duplex != lp->old_duplex) {
  288. u32 opmode = bfin_read_EMAC_OPMODE();
  289. new_state = 1;
  290. if (phydev->duplex)
  291. opmode |= FDMODE;
  292. else
  293. opmode &= ~(FDMODE);
  294. bfin_write_EMAC_OPMODE(opmode);
  295. lp->old_duplex = phydev->duplex;
  296. }
  297. if (phydev->speed != lp->old_speed) {
  298. #if defined(CONFIG_BFIN_MAC_RMII)
  299. u32 opmode = bfin_read_EMAC_OPMODE();
  300. switch (phydev->speed) {
  301. case 10:
  302. opmode |= RMII_10;
  303. break;
  304. case 100:
  305. opmode &= ~(RMII_10);
  306. break;
  307. default:
  308. printk(KERN_WARNING
  309. "%s: Ack! Speed (%d) is not 10/100!\n",
  310. DRV_NAME, phydev->speed);
  311. break;
  312. }
  313. bfin_write_EMAC_OPMODE(opmode);
  314. #endif
  315. new_state = 1;
  316. lp->old_speed = phydev->speed;
  317. }
  318. if (!lp->old_link) {
  319. new_state = 1;
  320. lp->old_link = 1;
  321. }
  322. } else if (lp->old_link) {
  323. new_state = 1;
  324. lp->old_link = 0;
  325. lp->old_speed = 0;
  326. lp->old_duplex = -1;
  327. }
  328. if (new_state) {
  329. u32 opmode = bfin_read_EMAC_OPMODE();
  330. phy_print_status(phydev);
  331. pr_debug("EMAC_OPMODE = 0x%08x\n", opmode);
  332. }
  333. spin_unlock_irqrestore(&lp->lock, flags);
  334. }
  335. /* MDC = 2.5 MHz */
  336. #define MDC_CLK 2500000
  337. static int mii_probe(struct net_device *dev)
  338. {
  339. struct bfin_mac_local *lp = netdev_priv(dev);
  340. struct phy_device *phydev = NULL;
  341. unsigned short sysctl;
  342. int i;
  343. u32 sclk, mdc_div;
  344. /* Enable PHY output early */
  345. if (!(bfin_read_VR_CTL() & CLKBUFOE))
  346. bfin_write_VR_CTL(bfin_read_VR_CTL() | CLKBUFOE);
  347. sclk = get_sclk();
  348. mdc_div = ((sclk / MDC_CLK) / 2) - 1;
  349. sysctl = bfin_read_EMAC_SYSCTL();
  350. sysctl = (sysctl & ~MDCDIV) | SET_MDCDIV(mdc_div);
  351. bfin_write_EMAC_SYSCTL(sysctl);
  352. /* search for connect PHY device */
  353. for (i = 0; i < PHY_MAX_ADDR; i++) {
  354. struct phy_device *const tmp_phydev = lp->mii_bus->phy_map[i];
  355. if (!tmp_phydev)
  356. continue; /* no PHY here... */
  357. phydev = tmp_phydev;
  358. break; /* found it */
  359. }
  360. /* now we are supposed to have a proper phydev, to attach to... */
  361. if (!phydev) {
  362. printk(KERN_INFO "%s: Don't found any phy device at all\n",
  363. dev->name);
  364. return -ENODEV;
  365. }
  366. #if defined(CONFIG_BFIN_MAC_RMII)
  367. phydev = phy_connect(dev, dev_name(&phydev->dev), &bfin_mac_adjust_link,
  368. 0, PHY_INTERFACE_MODE_RMII);
  369. #else
  370. phydev = phy_connect(dev, dev_name(&phydev->dev), &bfin_mac_adjust_link,
  371. 0, PHY_INTERFACE_MODE_MII);
  372. #endif
  373. if (IS_ERR(phydev)) {
  374. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  375. return PTR_ERR(phydev);
  376. }
  377. /* mask with MAC supported features */
  378. phydev->supported &= (SUPPORTED_10baseT_Half
  379. | SUPPORTED_10baseT_Full
  380. | SUPPORTED_100baseT_Half
  381. | SUPPORTED_100baseT_Full
  382. | SUPPORTED_Autoneg
  383. | SUPPORTED_Pause | SUPPORTED_Asym_Pause
  384. | SUPPORTED_MII
  385. | SUPPORTED_TP);
  386. phydev->advertising = phydev->supported;
  387. lp->old_link = 0;
  388. lp->old_speed = 0;
  389. lp->old_duplex = -1;
  390. lp->phydev = phydev;
  391. printk(KERN_INFO "%s: attached PHY driver [%s] "
  392. "(mii_bus:phy_addr=%s, irq=%d, mdc_clk=%dHz(mdc_div=%d)"
  393. "@sclk=%dMHz)\n",
  394. DRV_NAME, phydev->drv->name, dev_name(&phydev->dev), phydev->irq,
  395. MDC_CLK, mdc_div, sclk/1000000);
  396. return 0;
  397. }
  398. /*
  399. * Ethtool support
  400. */
  401. /*
  402. * interrupt routine for magic packet wakeup
  403. */
  404. static irqreturn_t bfin_mac_wake_interrupt(int irq, void *dev_id)
  405. {
  406. return IRQ_HANDLED;
  407. }
  408. static int
  409. bfin_mac_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  410. {
  411. struct bfin_mac_local *lp = netdev_priv(dev);
  412. if (lp->phydev)
  413. return phy_ethtool_gset(lp->phydev, cmd);
  414. return -EINVAL;
  415. }
  416. static int
  417. bfin_mac_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  418. {
  419. struct bfin_mac_local *lp = netdev_priv(dev);
  420. if (!capable(CAP_NET_ADMIN))
  421. return -EPERM;
  422. if (lp->phydev)
  423. return phy_ethtool_sset(lp->phydev, cmd);
  424. return -EINVAL;
  425. }
  426. static void bfin_mac_ethtool_getdrvinfo(struct net_device *dev,
  427. struct ethtool_drvinfo *info)
  428. {
  429. strcpy(info->driver, DRV_NAME);
  430. strcpy(info->version, DRV_VERSION);
  431. strcpy(info->fw_version, "N/A");
  432. strcpy(info->bus_info, dev_name(&dev->dev));
  433. }
  434. static void bfin_mac_ethtool_getwol(struct net_device *dev,
  435. struct ethtool_wolinfo *wolinfo)
  436. {
  437. struct bfin_mac_local *lp = netdev_priv(dev);
  438. wolinfo->supported = WAKE_MAGIC;
  439. wolinfo->wolopts = lp->wol;
  440. }
  441. static int bfin_mac_ethtool_setwol(struct net_device *dev,
  442. struct ethtool_wolinfo *wolinfo)
  443. {
  444. struct bfin_mac_local *lp = netdev_priv(dev);
  445. int rc;
  446. if (wolinfo->wolopts & (WAKE_MAGICSECURE |
  447. WAKE_UCAST |
  448. WAKE_MCAST |
  449. WAKE_BCAST |
  450. WAKE_ARP))
  451. return -EOPNOTSUPP;
  452. lp->wol = wolinfo->wolopts;
  453. if (lp->wol && !lp->irq_wake_requested) {
  454. /* register wake irq handler */
  455. rc = request_irq(IRQ_MAC_WAKEDET, bfin_mac_wake_interrupt,
  456. IRQF_DISABLED, "EMAC_WAKE", dev);
  457. if (rc)
  458. return rc;
  459. lp->irq_wake_requested = true;
  460. }
  461. if (!lp->wol && lp->irq_wake_requested) {
  462. free_irq(IRQ_MAC_WAKEDET, dev);
  463. lp->irq_wake_requested = false;
  464. }
  465. /* Make sure the PHY driver doesn't suspend */
  466. device_init_wakeup(&dev->dev, lp->wol);
  467. return 0;
  468. }
  469. static const struct ethtool_ops bfin_mac_ethtool_ops = {
  470. .get_settings = bfin_mac_ethtool_getsettings,
  471. .set_settings = bfin_mac_ethtool_setsettings,
  472. .get_link = ethtool_op_get_link,
  473. .get_drvinfo = bfin_mac_ethtool_getdrvinfo,
  474. .get_wol = bfin_mac_ethtool_getwol,
  475. .set_wol = bfin_mac_ethtool_setwol,
  476. };
  477. /**************************************************************************/
  478. void setup_system_regs(struct net_device *dev)
  479. {
  480. unsigned short sysctl;
  481. /*
  482. * Odd word alignment for Receive Frame DMA word
  483. * Configure checksum support and rcve frame word alignment
  484. */
  485. sysctl = bfin_read_EMAC_SYSCTL();
  486. sysctl |= RXDWA;
  487. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  488. sysctl |= RXCKS;
  489. #else
  490. sysctl &= ~RXCKS;
  491. #endif
  492. bfin_write_EMAC_SYSCTL(sysctl);
  493. bfin_write_EMAC_MMC_CTL(RSTC | CROLL);
  494. /* Initialize the TX DMA channel registers */
  495. bfin_write_DMA2_X_COUNT(0);
  496. bfin_write_DMA2_X_MODIFY(4);
  497. bfin_write_DMA2_Y_COUNT(0);
  498. bfin_write_DMA2_Y_MODIFY(0);
  499. /* Initialize the RX DMA channel registers */
  500. bfin_write_DMA1_X_COUNT(0);
  501. bfin_write_DMA1_X_MODIFY(4);
  502. bfin_write_DMA1_Y_COUNT(0);
  503. bfin_write_DMA1_Y_MODIFY(0);
  504. }
  505. static void setup_mac_addr(u8 *mac_addr)
  506. {
  507. u32 addr_low = le32_to_cpu(*(__le32 *) & mac_addr[0]);
  508. u16 addr_hi = le16_to_cpu(*(__le16 *) & mac_addr[4]);
  509. /* this depends on a little-endian machine */
  510. bfin_write_EMAC_ADDRLO(addr_low);
  511. bfin_write_EMAC_ADDRHI(addr_hi);
  512. }
  513. static int bfin_mac_set_mac_address(struct net_device *dev, void *p)
  514. {
  515. struct sockaddr *addr = p;
  516. if (netif_running(dev))
  517. return -EBUSY;
  518. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  519. setup_mac_addr(dev->dev_addr);
  520. return 0;
  521. }
  522. #ifdef CONFIG_BFIN_MAC_USE_HWSTAMP
  523. #define bfin_mac_hwtstamp_is_none(cfg) ((cfg) == HWTSTAMP_FILTER_NONE)
  524. static int bfin_mac_hwtstamp_ioctl(struct net_device *netdev,
  525. struct ifreq *ifr, int cmd)
  526. {
  527. struct hwtstamp_config config;
  528. struct bfin_mac_local *lp = netdev_priv(netdev);
  529. u16 ptpctl;
  530. u32 ptpfv1, ptpfv2, ptpfv3, ptpfoff;
  531. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  532. return -EFAULT;
  533. pr_debug("%s config flag:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
  534. __func__, config.flags, config.tx_type, config.rx_filter);
  535. /* reserved for future extensions */
  536. if (config.flags)
  537. return -EINVAL;
  538. if ((config.tx_type != HWTSTAMP_TX_OFF) &&
  539. (config.tx_type != HWTSTAMP_TX_ON))
  540. return -ERANGE;
  541. ptpctl = bfin_read_EMAC_PTP_CTL();
  542. switch (config.rx_filter) {
  543. case HWTSTAMP_FILTER_NONE:
  544. /*
  545. * Dont allow any timestamping
  546. */
  547. ptpfv3 = 0xFFFFFFFF;
  548. bfin_write_EMAC_PTP_FV3(ptpfv3);
  549. break;
  550. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  551. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  552. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  553. /*
  554. * Clear the five comparison mask bits (bits[12:8]) in EMAC_PTP_CTL)
  555. * to enable all the field matches.
  556. */
  557. ptpctl &= ~0x1F00;
  558. bfin_write_EMAC_PTP_CTL(ptpctl);
  559. /*
  560. * Keep the default values of the EMAC_PTP_FOFF register.
  561. */
  562. ptpfoff = 0x4A24170C;
  563. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  564. /*
  565. * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
  566. * registers.
  567. */
  568. ptpfv1 = 0x11040800;
  569. bfin_write_EMAC_PTP_FV1(ptpfv1);
  570. ptpfv2 = 0x0140013F;
  571. bfin_write_EMAC_PTP_FV2(ptpfv2);
  572. /*
  573. * The default value (0xFFFC) allows the timestamping of both
  574. * received Sync messages and Delay_Req messages.
  575. */
  576. ptpfv3 = 0xFFFFFFFC;
  577. bfin_write_EMAC_PTP_FV3(ptpfv3);
  578. config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  579. break;
  580. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  581. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  582. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  583. /* Clear all five comparison mask bits (bits[12:8]) in the
  584. * EMAC_PTP_CTL register to enable all the field matches.
  585. */
  586. ptpctl &= ~0x1F00;
  587. bfin_write_EMAC_PTP_CTL(ptpctl);
  588. /*
  589. * Keep the default values of the EMAC_PTP_FOFF register, except set
  590. * the PTPCOF field to 0x2A.
  591. */
  592. ptpfoff = 0x2A24170C;
  593. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  594. /*
  595. * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
  596. * registers.
  597. */
  598. ptpfv1 = 0x11040800;
  599. bfin_write_EMAC_PTP_FV1(ptpfv1);
  600. ptpfv2 = 0x0140013F;
  601. bfin_write_EMAC_PTP_FV2(ptpfv2);
  602. /*
  603. * To allow the timestamping of Pdelay_Req and Pdelay_Resp, set
  604. * the value to 0xFFF0.
  605. */
  606. ptpfv3 = 0xFFFFFFF0;
  607. bfin_write_EMAC_PTP_FV3(ptpfv3);
  608. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  609. break;
  610. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  611. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  612. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  613. /*
  614. * Clear bits 8 and 12 of the EMAC_PTP_CTL register to enable only the
  615. * EFTM and PTPCM field comparison.
  616. */
  617. ptpctl &= ~0x1100;
  618. bfin_write_EMAC_PTP_CTL(ptpctl);
  619. /*
  620. * Keep the default values of all the fields of the EMAC_PTP_FOFF
  621. * register, except set the PTPCOF field to 0x0E.
  622. */
  623. ptpfoff = 0x0E24170C;
  624. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  625. /*
  626. * Program bits [15:0] of the EMAC_PTP_FV1 register to 0x88F7, which
  627. * corresponds to PTP messages on the MAC layer.
  628. */
  629. ptpfv1 = 0x110488F7;
  630. bfin_write_EMAC_PTP_FV1(ptpfv1);
  631. ptpfv2 = 0x0140013F;
  632. bfin_write_EMAC_PTP_FV2(ptpfv2);
  633. /*
  634. * To allow the timestamping of Pdelay_Req and Pdelay_Resp
  635. * messages, set the value to 0xFFF0.
  636. */
  637. ptpfv3 = 0xFFFFFFF0;
  638. bfin_write_EMAC_PTP_FV3(ptpfv3);
  639. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  640. break;
  641. default:
  642. return -ERANGE;
  643. }
  644. if (config.tx_type == HWTSTAMP_TX_OFF &&
  645. bfin_mac_hwtstamp_is_none(config.rx_filter)) {
  646. ptpctl &= ~PTP_EN;
  647. bfin_write_EMAC_PTP_CTL(ptpctl);
  648. SSYNC();
  649. } else {
  650. ptpctl |= PTP_EN;
  651. bfin_write_EMAC_PTP_CTL(ptpctl);
  652. /*
  653. * clear any existing timestamp
  654. */
  655. bfin_read_EMAC_PTP_RXSNAPLO();
  656. bfin_read_EMAC_PTP_RXSNAPHI();
  657. bfin_read_EMAC_PTP_TXSNAPLO();
  658. bfin_read_EMAC_PTP_TXSNAPHI();
  659. /*
  660. * Set registers so that rollover occurs soon to test this.
  661. */
  662. bfin_write_EMAC_PTP_TIMELO(0x00000000);
  663. bfin_write_EMAC_PTP_TIMEHI(0xFF800000);
  664. SSYNC();
  665. lp->compare.last_update = 0;
  666. timecounter_init(&lp->clock,
  667. &lp->cycles,
  668. ktime_to_ns(ktime_get_real()));
  669. timecompare_update(&lp->compare, 0);
  670. }
  671. lp->stamp_cfg = config;
  672. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  673. -EFAULT : 0;
  674. }
  675. static void bfin_dump_hwtamp(char *s, ktime_t *hw, ktime_t *ts, struct timecompare *cmp)
  676. {
  677. ktime_t sys = ktime_get_real();
  678. pr_debug("%s %s hardware:%d,%d transform system:%d,%d system:%d,%d, cmp:%lld, %lld\n",
  679. __func__, s, hw->tv.sec, hw->tv.nsec, ts->tv.sec, ts->tv.nsec, sys.tv.sec,
  680. sys.tv.nsec, cmp->offset, cmp->skew);
  681. }
  682. static void bfin_tx_hwtstamp(struct net_device *netdev, struct sk_buff *skb)
  683. {
  684. struct bfin_mac_local *lp = netdev_priv(netdev);
  685. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) {
  686. int timeout_cnt = MAX_TIMEOUT_CNT;
  687. /* When doing time stamping, keep the connection to the socket
  688. * a while longer
  689. */
  690. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  691. /*
  692. * The timestamping is done at the EMAC module's MII/RMII interface
  693. * when the module sees the Start of Frame of an event message packet. This
  694. * interface is the closest possible place to the physical Ethernet transmission
  695. * medium, providing the best timing accuracy.
  696. */
  697. while ((!(bfin_read_EMAC_PTP_ISTAT() & TXTL)) && (--timeout_cnt))
  698. udelay(1);
  699. if (timeout_cnt == 0)
  700. printk(KERN_ERR DRV_NAME
  701. ": fails to timestamp the TX packet\n");
  702. else {
  703. struct skb_shared_hwtstamps shhwtstamps;
  704. u64 ns;
  705. u64 regval;
  706. regval = bfin_read_EMAC_PTP_TXSNAPLO();
  707. regval |= (u64)bfin_read_EMAC_PTP_TXSNAPHI() << 32;
  708. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  709. ns = timecounter_cyc2time(&lp->clock,
  710. regval);
  711. timecompare_update(&lp->compare, ns);
  712. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  713. shhwtstamps.syststamp =
  714. timecompare_transform(&lp->compare, ns);
  715. skb_tstamp_tx(skb, &shhwtstamps);
  716. bfin_dump_hwtamp("TX", &shhwtstamps.hwtstamp, &shhwtstamps.syststamp, &lp->compare);
  717. }
  718. }
  719. }
  720. static void bfin_rx_hwtstamp(struct net_device *netdev, struct sk_buff *skb)
  721. {
  722. struct bfin_mac_local *lp = netdev_priv(netdev);
  723. u32 valid;
  724. u64 regval, ns;
  725. struct skb_shared_hwtstamps *shhwtstamps;
  726. if (bfin_mac_hwtstamp_is_none(lp->stamp_cfg.rx_filter))
  727. return;
  728. valid = bfin_read_EMAC_PTP_ISTAT() & RXEL;
  729. if (!valid)
  730. return;
  731. shhwtstamps = skb_hwtstamps(skb);
  732. regval = bfin_read_EMAC_PTP_RXSNAPLO();
  733. regval |= (u64)bfin_read_EMAC_PTP_RXSNAPHI() << 32;
  734. ns = timecounter_cyc2time(&lp->clock, regval);
  735. timecompare_update(&lp->compare, ns);
  736. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  737. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  738. shhwtstamps->syststamp = timecompare_transform(&lp->compare, ns);
  739. bfin_dump_hwtamp("RX", &shhwtstamps->hwtstamp, &shhwtstamps->syststamp, &lp->compare);
  740. }
  741. /*
  742. * bfin_read_clock - read raw cycle counter (to be used by time counter)
  743. */
  744. static cycle_t bfin_read_clock(const struct cyclecounter *tc)
  745. {
  746. u64 stamp;
  747. stamp = bfin_read_EMAC_PTP_TIMELO();
  748. stamp |= (u64)bfin_read_EMAC_PTP_TIMEHI() << 32ULL;
  749. return stamp;
  750. }
  751. #define PTP_CLK 25000000
  752. static void bfin_mac_hwtstamp_init(struct net_device *netdev)
  753. {
  754. struct bfin_mac_local *lp = netdev_priv(netdev);
  755. u64 append;
  756. /* Initialize hardware timer */
  757. append = PTP_CLK * (1ULL << 32);
  758. do_div(append, get_sclk());
  759. bfin_write_EMAC_PTP_ADDEND((u32)append);
  760. memset(&lp->cycles, 0, sizeof(lp->cycles));
  761. lp->cycles.read = bfin_read_clock;
  762. lp->cycles.mask = CLOCKSOURCE_MASK(64);
  763. lp->cycles.mult = 1000000000 / PTP_CLK;
  764. lp->cycles.shift = 0;
  765. /* Synchronize our NIC clock against system wall clock */
  766. memset(&lp->compare, 0, sizeof(lp->compare));
  767. lp->compare.source = &lp->clock;
  768. lp->compare.target = ktime_get_real;
  769. lp->compare.num_samples = 10;
  770. /* Initialize hwstamp config */
  771. lp->stamp_cfg.rx_filter = HWTSTAMP_FILTER_NONE;
  772. lp->stamp_cfg.tx_type = HWTSTAMP_TX_OFF;
  773. }
  774. #else
  775. # define bfin_mac_hwtstamp_is_none(cfg) 0
  776. # define bfin_mac_hwtstamp_init(dev)
  777. # define bfin_mac_hwtstamp_ioctl(dev, ifr, cmd) (-EOPNOTSUPP)
  778. # define bfin_rx_hwtstamp(dev, skb)
  779. # define bfin_tx_hwtstamp(dev, skb)
  780. #endif
  781. static inline void _tx_reclaim_skb(void)
  782. {
  783. do {
  784. tx_list_head->desc_a.config &= ~DMAEN;
  785. tx_list_head->status.status_word = 0;
  786. if (tx_list_head->skb) {
  787. dev_kfree_skb(tx_list_head->skb);
  788. tx_list_head->skb = NULL;
  789. }
  790. tx_list_head = tx_list_head->next;
  791. } while (tx_list_head->status.status_word != 0);
  792. }
  793. static void tx_reclaim_skb(struct bfin_mac_local *lp)
  794. {
  795. int timeout_cnt = MAX_TIMEOUT_CNT;
  796. if (tx_list_head->status.status_word != 0)
  797. _tx_reclaim_skb();
  798. if (current_tx_ptr->next == tx_list_head) {
  799. while (tx_list_head->status.status_word == 0) {
  800. /* slow down polling to avoid too many queue stop. */
  801. udelay(10);
  802. /* reclaim skb if DMA is not running. */
  803. if (!(bfin_read_DMA2_IRQ_STATUS() & DMA_RUN))
  804. break;
  805. if (timeout_cnt-- < 0)
  806. break;
  807. }
  808. if (timeout_cnt >= 0)
  809. _tx_reclaim_skb();
  810. else
  811. netif_stop_queue(lp->ndev);
  812. }
  813. if (current_tx_ptr->next != tx_list_head &&
  814. netif_queue_stopped(lp->ndev))
  815. netif_wake_queue(lp->ndev);
  816. if (tx_list_head != current_tx_ptr) {
  817. /* shorten the timer interval if tx queue is stopped */
  818. if (netif_queue_stopped(lp->ndev))
  819. lp->tx_reclaim_timer.expires =
  820. jiffies + (TX_RECLAIM_JIFFIES >> 4);
  821. else
  822. lp->tx_reclaim_timer.expires =
  823. jiffies + TX_RECLAIM_JIFFIES;
  824. mod_timer(&lp->tx_reclaim_timer,
  825. lp->tx_reclaim_timer.expires);
  826. }
  827. return;
  828. }
  829. static void tx_reclaim_skb_timeout(unsigned long lp)
  830. {
  831. tx_reclaim_skb((struct bfin_mac_local *)lp);
  832. }
  833. static int bfin_mac_hard_start_xmit(struct sk_buff *skb,
  834. struct net_device *dev)
  835. {
  836. struct bfin_mac_local *lp = netdev_priv(dev);
  837. u16 *data;
  838. u32 data_align = (unsigned long)(skb->data) & 0x3;
  839. current_tx_ptr->skb = skb;
  840. if (data_align == 0x2) {
  841. /* move skb->data to current_tx_ptr payload */
  842. data = (u16 *)(skb->data) - 1;
  843. *data = (u16)(skb->len);
  844. /*
  845. * When transmitting an Ethernet packet, the PTP_TSYNC module requires
  846. * a DMA_Length_Word field associated with the packet. The lower 12 bits
  847. * of this field are the length of the packet payload in bytes and the higher
  848. * 4 bits are the timestamping enable field.
  849. */
  850. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
  851. *data |= 0x1000;
  852. current_tx_ptr->desc_a.start_addr = (u32)data;
  853. /* this is important! */
  854. blackfin_dcache_flush_range((u32)data,
  855. (u32)((u8 *)data + skb->len + 4));
  856. } else {
  857. *((u16 *)(current_tx_ptr->packet)) = (u16)(skb->len);
  858. /* enable timestamping for the sent packet */
  859. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)
  860. *((u16 *)(current_tx_ptr->packet)) |= 0x1000;
  861. memcpy((u8 *)(current_tx_ptr->packet + 2), skb->data,
  862. skb->len);
  863. current_tx_ptr->desc_a.start_addr =
  864. (u32)current_tx_ptr->packet;
  865. blackfin_dcache_flush_range(
  866. (u32)current_tx_ptr->packet,
  867. (u32)(current_tx_ptr->packet + skb->len + 2));
  868. }
  869. /* make sure the internal data buffers in the core are drained
  870. * so that the DMA descriptors are completely written when the
  871. * DMA engine goes to fetch them below
  872. */
  873. SSYNC();
  874. /* always clear status buffer before start tx dma */
  875. current_tx_ptr->status.status_word = 0;
  876. /* enable this packet's dma */
  877. current_tx_ptr->desc_a.config |= DMAEN;
  878. /* tx dma is running, just return */
  879. if (bfin_read_DMA2_IRQ_STATUS() & DMA_RUN)
  880. goto out;
  881. /* tx dma is not running */
  882. bfin_write_DMA2_NEXT_DESC_PTR(&(current_tx_ptr->desc_a));
  883. /* dma enabled, read from memory, size is 6 */
  884. bfin_write_DMA2_CONFIG(current_tx_ptr->desc_a.config);
  885. /* Turn on the EMAC tx */
  886. bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE);
  887. out:
  888. bfin_tx_hwtstamp(dev, skb);
  889. current_tx_ptr = current_tx_ptr->next;
  890. dev->stats.tx_packets++;
  891. dev->stats.tx_bytes += (skb->len);
  892. tx_reclaim_skb(lp);
  893. return NETDEV_TX_OK;
  894. }
  895. #define IP_HEADER_OFF 0
  896. #define RX_ERROR_MASK (RX_LONG | RX_ALIGN | RX_CRC | RX_LEN | \
  897. RX_FRAG | RX_ADDR | RX_DMAO | RX_PHY | RX_LATE | RX_RANGE)
  898. static void bfin_mac_rx(struct net_device *dev)
  899. {
  900. struct sk_buff *skb, *new_skb;
  901. unsigned short len;
  902. struct bfin_mac_local *lp __maybe_unused = netdev_priv(dev);
  903. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  904. unsigned int i;
  905. unsigned char fcs[ETH_FCS_LEN + 1];
  906. #endif
  907. /* check if frame status word reports an error condition
  908. * we which case we simply drop the packet
  909. */
  910. if (current_rx_ptr->status.status_word & RX_ERROR_MASK) {
  911. printk(KERN_NOTICE DRV_NAME
  912. ": rx: receive error - packet dropped\n");
  913. dev->stats.rx_dropped++;
  914. goto out;
  915. }
  916. /* allocate a new skb for next time receive */
  917. skb = current_rx_ptr->skb;
  918. new_skb = dev_alloc_skb(PKT_BUF_SZ + NET_IP_ALIGN);
  919. if (!new_skb) {
  920. printk(KERN_NOTICE DRV_NAME
  921. ": rx: low on mem - packet dropped\n");
  922. dev->stats.rx_dropped++;
  923. goto out;
  924. }
  925. /* reserve 2 bytes for RXDWA padding */
  926. skb_reserve(new_skb, NET_IP_ALIGN);
  927. /* Invidate the data cache of skb->data range when it is write back
  928. * cache. It will prevent overwritting the new data from DMA
  929. */
  930. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  931. (unsigned long)new_skb->end);
  932. current_rx_ptr->skb = new_skb;
  933. current_rx_ptr->desc_a.start_addr = (unsigned long)new_skb->data - 2;
  934. len = (unsigned short)((current_rx_ptr->status.status_word) & RX_FRLEN);
  935. /* Deduce Ethernet FCS length from Ethernet payload length */
  936. len -= ETH_FCS_LEN;
  937. skb_put(skb, len);
  938. skb->protocol = eth_type_trans(skb, dev);
  939. bfin_rx_hwtstamp(dev, skb);
  940. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  941. /* Checksum offloading only works for IPv4 packets with the standard IP header
  942. * length of 20 bytes, because the blackfin MAC checksum calculation is
  943. * based on that assumption. We must NOT use the calculated checksum if our
  944. * IP version or header break that assumption.
  945. */
  946. if (skb->data[IP_HEADER_OFF] == 0x45) {
  947. skb->csum = current_rx_ptr->status.ip_payload_csum;
  948. /*
  949. * Deduce Ethernet FCS from hardware generated IP payload checksum.
  950. * IP checksum is based on 16-bit one's complement algorithm.
  951. * To deduce a value from checksum is equal to add its inversion.
  952. * If the IP payload len is odd, the inversed FCS should also
  953. * begin from odd address and leave first byte zero.
  954. */
  955. if (skb->len % 2) {
  956. fcs[0] = 0;
  957. for (i = 0; i < ETH_FCS_LEN; i++)
  958. fcs[i + 1] = ~skb->data[skb->len + i];
  959. skb->csum = csum_partial(fcs, ETH_FCS_LEN + 1, skb->csum);
  960. } else {
  961. for (i = 0; i < ETH_FCS_LEN; i++)
  962. fcs[i] = ~skb->data[skb->len + i];
  963. skb->csum = csum_partial(fcs, ETH_FCS_LEN, skb->csum);
  964. }
  965. skb->ip_summed = CHECKSUM_COMPLETE;
  966. }
  967. #endif
  968. netif_rx(skb);
  969. dev->stats.rx_packets++;
  970. dev->stats.rx_bytes += len;
  971. out:
  972. current_rx_ptr->status.status_word = 0x00000000;
  973. current_rx_ptr = current_rx_ptr->next;
  974. }
  975. /* interrupt routine to handle rx and error signal */
  976. static irqreturn_t bfin_mac_interrupt(int irq, void *dev_id)
  977. {
  978. struct net_device *dev = dev_id;
  979. int number = 0;
  980. get_one_packet:
  981. if (current_rx_ptr->status.status_word == 0) {
  982. /* no more new packet received */
  983. if (number == 0) {
  984. if (current_rx_ptr->next->status.status_word != 0) {
  985. current_rx_ptr = current_rx_ptr->next;
  986. goto real_rx;
  987. }
  988. }
  989. bfin_write_DMA1_IRQ_STATUS(bfin_read_DMA1_IRQ_STATUS() |
  990. DMA_DONE | DMA_ERR);
  991. return IRQ_HANDLED;
  992. }
  993. real_rx:
  994. bfin_mac_rx(dev);
  995. number++;
  996. goto get_one_packet;
  997. }
  998. #ifdef CONFIG_NET_POLL_CONTROLLER
  999. static void bfin_mac_poll(struct net_device *dev)
  1000. {
  1001. struct bfin_mac_local *lp = netdev_priv(dev);
  1002. disable_irq(IRQ_MAC_RX);
  1003. bfin_mac_interrupt(IRQ_MAC_RX, dev);
  1004. tx_reclaim_skb(lp);
  1005. enable_irq(IRQ_MAC_RX);
  1006. }
  1007. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1008. static void bfin_mac_disable(void)
  1009. {
  1010. unsigned int opmode;
  1011. opmode = bfin_read_EMAC_OPMODE();
  1012. opmode &= (~RE);
  1013. opmode &= (~TE);
  1014. /* Turn off the EMAC */
  1015. bfin_write_EMAC_OPMODE(opmode);
  1016. }
  1017. /*
  1018. * Enable Interrupts, Receive, and Transmit
  1019. */
  1020. static int bfin_mac_enable(void)
  1021. {
  1022. int ret;
  1023. u32 opmode;
  1024. pr_debug("%s: %s\n", DRV_NAME, __func__);
  1025. /* Set RX DMA */
  1026. bfin_write_DMA1_NEXT_DESC_PTR(&(rx_list_head->desc_a));
  1027. bfin_write_DMA1_CONFIG(rx_list_head->desc_a.config);
  1028. /* Wait MII done */
  1029. ret = bfin_mdio_poll();
  1030. if (ret)
  1031. return ret;
  1032. /* We enable only RX here */
  1033. /* ASTP : Enable Automatic Pad Stripping
  1034. PR : Promiscuous Mode for test
  1035. PSF : Receive frames with total length less than 64 bytes.
  1036. FDMODE : Full Duplex Mode
  1037. LB : Internal Loopback for test
  1038. RE : Receiver Enable */
  1039. opmode = bfin_read_EMAC_OPMODE();
  1040. if (opmode & FDMODE)
  1041. opmode |= PSF;
  1042. else
  1043. opmode |= DRO | DC | PSF;
  1044. opmode |= RE;
  1045. #if defined(CONFIG_BFIN_MAC_RMII)
  1046. opmode |= RMII; /* For Now only 100MBit are supported */
  1047. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536)) && CONFIG_BF_REV_0_2
  1048. opmode |= TE;
  1049. #endif
  1050. #endif
  1051. /* Turn on the EMAC rx */
  1052. bfin_write_EMAC_OPMODE(opmode);
  1053. return 0;
  1054. }
  1055. /* Our watchdog timed out. Called by the networking layer */
  1056. static void bfin_mac_timeout(struct net_device *dev)
  1057. {
  1058. struct bfin_mac_local *lp = netdev_priv(dev);
  1059. pr_debug("%s: %s\n", dev->name, __func__);
  1060. bfin_mac_disable();
  1061. del_timer(&lp->tx_reclaim_timer);
  1062. /* reset tx queue and free skb */
  1063. while (tx_list_head != current_tx_ptr) {
  1064. tx_list_head->desc_a.config &= ~DMAEN;
  1065. tx_list_head->status.status_word = 0;
  1066. if (tx_list_head->skb) {
  1067. dev_kfree_skb(tx_list_head->skb);
  1068. tx_list_head->skb = NULL;
  1069. }
  1070. tx_list_head = tx_list_head->next;
  1071. }
  1072. if (netif_queue_stopped(lp->ndev))
  1073. netif_wake_queue(lp->ndev);
  1074. bfin_mac_enable();
  1075. /* We can accept TX packets again */
  1076. dev->trans_start = jiffies; /* prevent tx timeout */
  1077. netif_wake_queue(dev);
  1078. }
  1079. static void bfin_mac_multicast_hash(struct net_device *dev)
  1080. {
  1081. u32 emac_hashhi, emac_hashlo;
  1082. struct netdev_hw_addr *ha;
  1083. char *addrs;
  1084. u32 crc;
  1085. emac_hashhi = emac_hashlo = 0;
  1086. netdev_for_each_mc_addr(ha, dev) {
  1087. addrs = ha->addr;
  1088. /* skip non-multicast addresses */
  1089. if (!(*addrs & 1))
  1090. continue;
  1091. crc = ether_crc(ETH_ALEN, addrs);
  1092. crc >>= 26;
  1093. if (crc & 0x20)
  1094. emac_hashhi |= 1 << (crc & 0x1f);
  1095. else
  1096. emac_hashlo |= 1 << (crc & 0x1f);
  1097. }
  1098. bfin_write_EMAC_HASHHI(emac_hashhi);
  1099. bfin_write_EMAC_HASHLO(emac_hashlo);
  1100. }
  1101. /*
  1102. * This routine will, depending on the values passed to it,
  1103. * either make it accept multicast packets, go into
  1104. * promiscuous mode (for TCPDUMP and cousins) or accept
  1105. * a select set of multicast packets
  1106. */
  1107. static void bfin_mac_set_multicast_list(struct net_device *dev)
  1108. {
  1109. u32 sysctl;
  1110. if (dev->flags & IFF_PROMISC) {
  1111. printk(KERN_INFO "%s: set to promisc mode\n", dev->name);
  1112. sysctl = bfin_read_EMAC_OPMODE();
  1113. sysctl |= PR;
  1114. bfin_write_EMAC_OPMODE(sysctl);
  1115. } else if (dev->flags & IFF_ALLMULTI) {
  1116. /* accept all multicast */
  1117. sysctl = bfin_read_EMAC_OPMODE();
  1118. sysctl |= PAM;
  1119. bfin_write_EMAC_OPMODE(sysctl);
  1120. } else if (!netdev_mc_empty(dev)) {
  1121. /* set up multicast hash table */
  1122. sysctl = bfin_read_EMAC_OPMODE();
  1123. sysctl |= HM;
  1124. bfin_write_EMAC_OPMODE(sysctl);
  1125. bfin_mac_multicast_hash(dev);
  1126. } else {
  1127. /* clear promisc or multicast mode */
  1128. sysctl = bfin_read_EMAC_OPMODE();
  1129. sysctl &= ~(RAF | PAM);
  1130. bfin_write_EMAC_OPMODE(sysctl);
  1131. }
  1132. }
  1133. static int bfin_mac_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1134. {
  1135. switch (cmd) {
  1136. case SIOCSHWTSTAMP:
  1137. return bfin_mac_hwtstamp_ioctl(netdev, ifr, cmd);
  1138. default:
  1139. return -EOPNOTSUPP;
  1140. }
  1141. }
  1142. /*
  1143. * this puts the device in an inactive state
  1144. */
  1145. static void bfin_mac_shutdown(struct net_device *dev)
  1146. {
  1147. /* Turn off the EMAC */
  1148. bfin_write_EMAC_OPMODE(0x00000000);
  1149. /* Turn off the EMAC RX DMA */
  1150. bfin_write_DMA1_CONFIG(0x0000);
  1151. bfin_write_DMA2_CONFIG(0x0000);
  1152. }
  1153. /*
  1154. * Open and Initialize the interface
  1155. *
  1156. * Set up everything, reset the card, etc..
  1157. */
  1158. static int bfin_mac_open(struct net_device *dev)
  1159. {
  1160. struct bfin_mac_local *lp = netdev_priv(dev);
  1161. int ret;
  1162. pr_debug("%s: %s\n", dev->name, __func__);
  1163. /*
  1164. * Check that the address is valid. If its not, refuse
  1165. * to bring the device up. The user must specify an
  1166. * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
  1167. */
  1168. if (!is_valid_ether_addr(dev->dev_addr)) {
  1169. printk(KERN_WARNING DRV_NAME ": no valid ethernet hw addr\n");
  1170. return -EINVAL;
  1171. }
  1172. /* initial rx and tx list */
  1173. ret = desc_list_init();
  1174. if (ret)
  1175. return ret;
  1176. phy_start(lp->phydev);
  1177. phy_write(lp->phydev, MII_BMCR, BMCR_RESET);
  1178. setup_system_regs(dev);
  1179. setup_mac_addr(dev->dev_addr);
  1180. bfin_mac_disable();
  1181. ret = bfin_mac_enable();
  1182. if (ret)
  1183. return ret;
  1184. pr_debug("hardware init finished\n");
  1185. netif_start_queue(dev);
  1186. netif_carrier_on(dev);
  1187. return 0;
  1188. }
  1189. /*
  1190. * this makes the board clean up everything that it can
  1191. * and not talk to the outside world. Caused by
  1192. * an 'ifconfig ethX down'
  1193. */
  1194. static int bfin_mac_close(struct net_device *dev)
  1195. {
  1196. struct bfin_mac_local *lp = netdev_priv(dev);
  1197. pr_debug("%s: %s\n", dev->name, __func__);
  1198. netif_stop_queue(dev);
  1199. netif_carrier_off(dev);
  1200. phy_stop(lp->phydev);
  1201. phy_write(lp->phydev, MII_BMCR, BMCR_PDOWN);
  1202. /* clear everything */
  1203. bfin_mac_shutdown(dev);
  1204. /* free the rx/tx buffers */
  1205. desc_list_free();
  1206. return 0;
  1207. }
  1208. static const struct net_device_ops bfin_mac_netdev_ops = {
  1209. .ndo_open = bfin_mac_open,
  1210. .ndo_stop = bfin_mac_close,
  1211. .ndo_start_xmit = bfin_mac_hard_start_xmit,
  1212. .ndo_set_mac_address = bfin_mac_set_mac_address,
  1213. .ndo_tx_timeout = bfin_mac_timeout,
  1214. .ndo_set_multicast_list = bfin_mac_set_multicast_list,
  1215. .ndo_do_ioctl = bfin_mac_ioctl,
  1216. .ndo_validate_addr = eth_validate_addr,
  1217. .ndo_change_mtu = eth_change_mtu,
  1218. #ifdef CONFIG_NET_POLL_CONTROLLER
  1219. .ndo_poll_controller = bfin_mac_poll,
  1220. #endif
  1221. };
  1222. static int __devinit bfin_mac_probe(struct platform_device *pdev)
  1223. {
  1224. struct net_device *ndev;
  1225. struct bfin_mac_local *lp;
  1226. struct platform_device *pd;
  1227. int rc;
  1228. ndev = alloc_etherdev(sizeof(struct bfin_mac_local));
  1229. if (!ndev) {
  1230. dev_err(&pdev->dev, "Cannot allocate net device!\n");
  1231. return -ENOMEM;
  1232. }
  1233. SET_NETDEV_DEV(ndev, &pdev->dev);
  1234. platform_set_drvdata(pdev, ndev);
  1235. lp = netdev_priv(ndev);
  1236. lp->ndev = ndev;
  1237. /* Grab the MAC address in the MAC */
  1238. *(__le32 *) (&(ndev->dev_addr[0])) = cpu_to_le32(bfin_read_EMAC_ADDRLO());
  1239. *(__le16 *) (&(ndev->dev_addr[4])) = cpu_to_le16((u16) bfin_read_EMAC_ADDRHI());
  1240. /* probe mac */
  1241. /*todo: how to proble? which is revision_register */
  1242. bfin_write_EMAC_ADDRLO(0x12345678);
  1243. if (bfin_read_EMAC_ADDRLO() != 0x12345678) {
  1244. dev_err(&pdev->dev, "Cannot detect Blackfin on-chip ethernet MAC controller!\n");
  1245. rc = -ENODEV;
  1246. goto out_err_probe_mac;
  1247. }
  1248. /*
  1249. * Is it valid? (Did bootloader initialize it?)
  1250. * Grab the MAC from the board somehow
  1251. * this is done in the arch/blackfin/mach-bfxxx/boards/eth_mac.c
  1252. */
  1253. if (!is_valid_ether_addr(ndev->dev_addr))
  1254. bfin_get_ether_addr(ndev->dev_addr);
  1255. /* If still not valid, get a random one */
  1256. if (!is_valid_ether_addr(ndev->dev_addr))
  1257. random_ether_addr(ndev->dev_addr);
  1258. setup_mac_addr(ndev->dev_addr);
  1259. if (!pdev->dev.platform_data) {
  1260. dev_err(&pdev->dev, "Cannot get platform device bfin_mii_bus!\n");
  1261. rc = -ENODEV;
  1262. goto out_err_probe_mac;
  1263. }
  1264. pd = pdev->dev.platform_data;
  1265. lp->mii_bus = platform_get_drvdata(pd);
  1266. if (!lp->mii_bus) {
  1267. dev_err(&pdev->dev, "Cannot get mii_bus!\n");
  1268. rc = -ENODEV;
  1269. goto out_err_mii_bus_probe;
  1270. }
  1271. lp->mii_bus->priv = ndev;
  1272. rc = mii_probe(ndev);
  1273. if (rc) {
  1274. dev_err(&pdev->dev, "MII Probe failed!\n");
  1275. goto out_err_mii_probe;
  1276. }
  1277. /* Fill in the fields of the device structure with ethernet values. */
  1278. ether_setup(ndev);
  1279. ndev->netdev_ops = &bfin_mac_netdev_ops;
  1280. ndev->ethtool_ops = &bfin_mac_ethtool_ops;
  1281. init_timer(&lp->tx_reclaim_timer);
  1282. lp->tx_reclaim_timer.data = (unsigned long)lp;
  1283. lp->tx_reclaim_timer.function = tx_reclaim_skb_timeout;
  1284. spin_lock_init(&lp->lock);
  1285. /* now, enable interrupts */
  1286. /* register irq handler */
  1287. rc = request_irq(IRQ_MAC_RX, bfin_mac_interrupt,
  1288. IRQF_DISABLED, "EMAC_RX", ndev);
  1289. if (rc) {
  1290. dev_err(&pdev->dev, "Cannot request Blackfin MAC RX IRQ!\n");
  1291. rc = -EBUSY;
  1292. goto out_err_request_irq;
  1293. }
  1294. rc = register_netdev(ndev);
  1295. if (rc) {
  1296. dev_err(&pdev->dev, "Cannot register net device!\n");
  1297. goto out_err_reg_ndev;
  1298. }
  1299. bfin_mac_hwtstamp_init(ndev);
  1300. /* now, print out the card info, in a short format.. */
  1301. dev_info(&pdev->dev, "%s, Version %s\n", DRV_DESC, DRV_VERSION);
  1302. return 0;
  1303. out_err_reg_ndev:
  1304. free_irq(IRQ_MAC_RX, ndev);
  1305. out_err_request_irq:
  1306. out_err_mii_probe:
  1307. mdiobus_unregister(lp->mii_bus);
  1308. mdiobus_free(lp->mii_bus);
  1309. out_err_mii_bus_probe:
  1310. peripheral_free_list(pin_req);
  1311. out_err_probe_mac:
  1312. platform_set_drvdata(pdev, NULL);
  1313. free_netdev(ndev);
  1314. return rc;
  1315. }
  1316. static int __devexit bfin_mac_remove(struct platform_device *pdev)
  1317. {
  1318. struct net_device *ndev = platform_get_drvdata(pdev);
  1319. struct bfin_mac_local *lp = netdev_priv(ndev);
  1320. platform_set_drvdata(pdev, NULL);
  1321. lp->mii_bus->priv = NULL;
  1322. unregister_netdev(ndev);
  1323. free_irq(IRQ_MAC_RX, ndev);
  1324. free_netdev(ndev);
  1325. peripheral_free_list(pin_req);
  1326. return 0;
  1327. }
  1328. #ifdef CONFIG_PM
  1329. static int bfin_mac_suspend(struct platform_device *pdev, pm_message_t mesg)
  1330. {
  1331. struct net_device *net_dev = platform_get_drvdata(pdev);
  1332. struct bfin_mac_local *lp = netdev_priv(net_dev);
  1333. if (lp->wol) {
  1334. bfin_write_EMAC_OPMODE((bfin_read_EMAC_OPMODE() & ~TE) | RE);
  1335. bfin_write_EMAC_WKUP_CTL(MPKE);
  1336. enable_irq_wake(IRQ_MAC_WAKEDET);
  1337. } else {
  1338. if (netif_running(net_dev))
  1339. bfin_mac_close(net_dev);
  1340. }
  1341. return 0;
  1342. }
  1343. static int bfin_mac_resume(struct platform_device *pdev)
  1344. {
  1345. struct net_device *net_dev = platform_get_drvdata(pdev);
  1346. struct bfin_mac_local *lp = netdev_priv(net_dev);
  1347. if (lp->wol) {
  1348. bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE);
  1349. bfin_write_EMAC_WKUP_CTL(0);
  1350. disable_irq_wake(IRQ_MAC_WAKEDET);
  1351. } else {
  1352. if (netif_running(net_dev))
  1353. bfin_mac_open(net_dev);
  1354. }
  1355. return 0;
  1356. }
  1357. #else
  1358. #define bfin_mac_suspend NULL
  1359. #define bfin_mac_resume NULL
  1360. #endif /* CONFIG_PM */
  1361. static int __devinit bfin_mii_bus_probe(struct platform_device *pdev)
  1362. {
  1363. struct mii_bus *miibus;
  1364. int rc, i;
  1365. /*
  1366. * We are setting up a network card,
  1367. * so set the GPIO pins to Ethernet mode
  1368. */
  1369. rc = peripheral_request_list(pin_req, DRV_NAME);
  1370. if (rc) {
  1371. dev_err(&pdev->dev, "Requesting peripherals failed!\n");
  1372. return rc;
  1373. }
  1374. rc = -ENOMEM;
  1375. miibus = mdiobus_alloc();
  1376. if (miibus == NULL)
  1377. goto out_err_alloc;
  1378. miibus->read = bfin_mdiobus_read;
  1379. miibus->write = bfin_mdiobus_write;
  1380. miibus->reset = bfin_mdiobus_reset;
  1381. miibus->parent = &pdev->dev;
  1382. miibus->name = "bfin_mii_bus";
  1383. snprintf(miibus->id, MII_BUS_ID_SIZE, "0");
  1384. miibus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  1385. if (miibus->irq == NULL)
  1386. goto out_err_alloc;
  1387. for (i = 0; i < PHY_MAX_ADDR; ++i)
  1388. miibus->irq[i] = PHY_POLL;
  1389. rc = mdiobus_register(miibus);
  1390. if (rc) {
  1391. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1392. goto out_err_mdiobus_register;
  1393. }
  1394. platform_set_drvdata(pdev, miibus);
  1395. return 0;
  1396. out_err_mdiobus_register:
  1397. kfree(miibus->irq);
  1398. mdiobus_free(miibus);
  1399. out_err_alloc:
  1400. peripheral_free_list(pin_req);
  1401. return rc;
  1402. }
  1403. static int __devexit bfin_mii_bus_remove(struct platform_device *pdev)
  1404. {
  1405. struct mii_bus *miibus = platform_get_drvdata(pdev);
  1406. platform_set_drvdata(pdev, NULL);
  1407. mdiobus_unregister(miibus);
  1408. kfree(miibus->irq);
  1409. mdiobus_free(miibus);
  1410. peripheral_free_list(pin_req);
  1411. return 0;
  1412. }
  1413. static struct platform_driver bfin_mii_bus_driver = {
  1414. .probe = bfin_mii_bus_probe,
  1415. .remove = __devexit_p(bfin_mii_bus_remove),
  1416. .driver = {
  1417. .name = "bfin_mii_bus",
  1418. .owner = THIS_MODULE,
  1419. },
  1420. };
  1421. static struct platform_driver bfin_mac_driver = {
  1422. .probe = bfin_mac_probe,
  1423. .remove = __devexit_p(bfin_mac_remove),
  1424. .resume = bfin_mac_resume,
  1425. .suspend = bfin_mac_suspend,
  1426. .driver = {
  1427. .name = DRV_NAME,
  1428. .owner = THIS_MODULE,
  1429. },
  1430. };
  1431. static int __init bfin_mac_init(void)
  1432. {
  1433. int ret;
  1434. ret = platform_driver_register(&bfin_mii_bus_driver);
  1435. if (!ret)
  1436. return platform_driver_register(&bfin_mac_driver);
  1437. return -ENODEV;
  1438. }
  1439. module_init(bfin_mac_init);
  1440. static void __exit bfin_mac_cleanup(void)
  1441. {
  1442. platform_driver_unregister(&bfin_mac_driver);
  1443. platform_driver_unregister(&bfin_mii_bus_driver);
  1444. }
  1445. module_exit(bfin_mac_cleanup);