viamode.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. struct io_reg CN400_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  21. {VIASR, SR15, 0x02, 0x02},
  22. {VIASR, SR16, 0xBF, 0x08},
  23. {VIASR, SR17, 0xFF, 0x1F},
  24. {VIASR, SR18, 0xFF, 0x4E},
  25. {VIASR, SR1A, 0xFB, 0x08},
  26. {VIASR, SR1E, 0x0F, 0x01},
  27. {VIASR, SR2A, 0xFF, 0x00},
  28. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  29. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  30. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  31. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  32. {VIACR, CR32, 0xFF, 0x00},
  33. {VIACR, CR33, 0xFF, 0x00},
  34. {VIACR, CR35, 0xFF, 0x00},
  35. {VIACR, CR36, 0x08, 0x00},
  36. {VIACR, CR69, 0xFF, 0x00},
  37. {VIACR, CR6A, 0xFF, 0x40},
  38. {VIACR, CR6B, 0xFF, 0x00},
  39. {VIACR, CR6C, 0xFF, 0x00},
  40. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  41. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  42. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  43. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  44. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  45. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  46. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  47. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  48. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  49. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  50. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  51. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  52. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  53. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  54. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  55. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  56. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  57. {VIACR, CR8B, 0xFF, 0x69}, /* LCD Power Sequence Control 0 */
  58. {VIACR, CR8C, 0xFF, 0x57}, /* LCD Power Sequence Control 1 */
  59. {VIACR, CR8D, 0xFF, 0x00}, /* LCD Power Sequence Control 2 */
  60. {VIACR, CR8E, 0xFF, 0x7B}, /* LCD Power Sequence Control 3 */
  61. {VIACR, CR8F, 0xFF, 0x03}, /* LCD Power Sequence Control 4 */
  62. {VIACR, CR90, 0xFF, 0x30}, /* LCD Power Sequence Control 5 */
  63. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  64. {VIACR, CR96, 0xFF, 0x00},
  65. {VIACR, CR97, 0xFF, 0x00},
  66. {VIACR, CR99, 0xFF, 0x00},
  67. {VIACR, CR9B, 0xFF, 0x00}
  68. };
  69. /* Video Mode Table for VT3314 chipset*/
  70. /* Common Setting for Video Mode */
  71. struct io_reg CN700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  72. {VIASR, SR15, 0x02, 0x02},
  73. {VIASR, SR16, 0xBF, 0x08},
  74. {VIASR, SR17, 0xFF, 0x1F},
  75. {VIASR, SR18, 0xFF, 0x4E},
  76. {VIASR, SR1A, 0xFB, 0x82},
  77. {VIASR, SR1B, 0xFF, 0xF0},
  78. {VIASR, SR1F, 0xFF, 0x00},
  79. {VIASR, SR1E, 0xFF, 0x01},
  80. {VIASR, SR22, 0xFF, 0x1F},
  81. {VIASR, SR2A, 0x0F, 0x00},
  82. {VIASR, SR2E, 0xFF, 0xFF},
  83. {VIASR, SR3F, 0xFF, 0xFF},
  84. {VIASR, SR40, 0xF7, 0x00},
  85. {VIASR, CR30, 0xFF, 0x04},
  86. {VIACR, CR32, 0xFF, 0x00},
  87. {VIACR, CR33, 0x7F, 0x00},
  88. {VIACR, CR35, 0xFF, 0x00},
  89. {VIACR, CR36, 0xFF, 0x31},
  90. {VIACR, CR41, 0xFF, 0x80},
  91. {VIACR, CR42, 0xFF, 0x00},
  92. {VIACR, CR55, 0x80, 0x00},
  93. {VIACR, CR5D, 0x80, 0x00}, /*Horizontal Retrace Start bit[11] should be 0*/
  94. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  95. {VIACR, CR69, 0xFF, 0x00},
  96. {VIACR, CR6A, 0xFD, 0x40},
  97. {VIACR, CR6B, 0xFF, 0x00},
  98. {VIACR, CR6C, 0xFF, 0x00},
  99. {VIACR, CR77, 0xFF, 0x00}, /* LCD scaling Factor */
  100. {VIACR, CR78, 0xFF, 0x00}, /* LCD scaling Factor */
  101. {VIACR, CR79, 0xFF, 0x00}, /* LCD scaling Factor */
  102. {VIACR, CR9F, 0x03, 0x00}, /* LCD scaling Factor */
  103. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  104. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  105. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  106. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  107. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  108. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  109. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  110. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  111. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  112. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  113. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  114. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  115. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  116. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  117. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  118. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  119. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  120. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  121. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  122. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  123. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  124. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  125. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  126. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  127. {VIACR, CR96, 0xFF, 0x00},
  128. {VIACR, CR97, 0xFF, 0x00},
  129. {VIACR, CR99, 0xFF, 0x00},
  130. {VIACR, CR9B, 0xFF, 0x00},
  131. {VIACR, CR9D, 0xFF, 0x80},
  132. {VIACR, CR9E, 0xFF, 0x80}
  133. };
  134. struct io_reg KM400_ModeXregs[] = {
  135. {VIASR, SR10, 0xFF, 0x01}, /* Unlock Register */
  136. {VIASR, SR16, 0xFF, 0x08}, /* Display FIFO threshold Control */
  137. {VIASR, SR17, 0xFF, 0x1F}, /* Display FIFO Control */
  138. {VIASR, SR18, 0xFF, 0x4E}, /* GFX PREQ threshold */
  139. {VIASR, SR1A, 0xFF, 0x0a}, /* GFX PREQ threshold */
  140. {VIASR, SR1F, 0xFF, 0x00}, /* Memory Control 0 */
  141. {VIASR, SR1B, 0xFF, 0xF0}, /* Power Management Control 0 */
  142. {VIASR, SR1E, 0xFF, 0x01}, /* Power Management Control */
  143. {VIASR, SR20, 0xFF, 0x00}, /* Sequencer Arbiter Control 0 */
  144. {VIASR, SR21, 0xFF, 0x00}, /* Sequencer Arbiter Control 1 */
  145. {VIASR, SR22, 0xFF, 0x1F}, /* Display Arbiter Control 1 */
  146. {VIASR, SR2A, 0xFF, 0x00}, /* Power Management Control 5 */
  147. {VIASR, SR2D, 0xFF, 0xFF}, /* Power Management Control 1 */
  148. {VIASR, SR2E, 0xFF, 0xFF}, /* Power Management Control 2 */
  149. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  150. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  151. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  152. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  153. {VIACR, CR33, 0xFF, 0x00},
  154. {VIACR, CR55, 0x80, 0x00},
  155. {VIACR, CR5D, 0x80, 0x00},
  156. {VIACR, CR36, 0xFF, 0x01}, /* Power Mangement 3 */
  157. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  158. {VIACR, CR6A, 0x20, 0x20}, /* Extended FIFO On */
  159. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  160. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  161. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  162. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  163. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  164. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  165. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  166. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  167. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  168. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  169. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  170. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  171. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  172. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  173. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  174. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  175. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  176. {VIACR, CR8B, 0xFF, 0x2D}, /* LCD Power Sequence Control 0 */
  177. {VIACR, CR8C, 0xFF, 0x2D}, /* LCD Power Sequence Control 1 */
  178. {VIACR, CR8D, 0xFF, 0xC8}, /* LCD Power Sequence Control 2 */
  179. {VIACR, CR8E, 0xFF, 0x36}, /* LCD Power Sequence Control 3 */
  180. {VIACR, CR8F, 0xFF, 0x00}, /* LCD Power Sequence Control 4 */
  181. {VIACR, CR90, 0xFF, 0x10}, /* LCD Power Sequence Control 5 */
  182. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  183. {VIACR, CR96, 0xFF, 0x03}, /* DVP0 ; DVP0 Clock Skew */
  184. {VIACR, CR97, 0xFF, 0x03}, /* DFP high ; DFPH Clock Skew */
  185. {VIACR, CR99, 0xFF, 0x03}, /* DFP low ; DFPL Clock Skew*/
  186. {VIACR, CR9B, 0xFF, 0x07} /* DVI on DVP1 ; DVP1 Clock Skew*/
  187. };
  188. /* For VT3324: Common Setting for Video Mode */
  189. struct io_reg CX700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  190. {VIASR, SR15, 0x02, 0x02},
  191. {VIASR, SR16, 0xBF, 0x08},
  192. {VIASR, SR17, 0xFF, 0x1F},
  193. {VIASR, SR18, 0xFF, 0x4E},
  194. {VIASR, SR1A, 0xFB, 0x08},
  195. {VIASR, SR1B, 0xFF, 0xF0},
  196. {VIASR, SR1E, 0xFF, 0x01},
  197. {VIASR, SR2A, 0xFF, 0x00},
  198. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  199. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  200. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  201. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  202. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  203. {VIACR, CR32, 0xFF, 0x00},
  204. {VIACR, CR33, 0xFF, 0x00},
  205. {VIACR, CR35, 0xFF, 0x00},
  206. {VIACR, CR36, 0x08, 0x00},
  207. {VIACR, CR47, 0xC8, 0x00}, /* Clear VCK Plus. */
  208. {VIACR, CR69, 0xFF, 0x00},
  209. {VIACR, CR6A, 0xFF, 0x40},
  210. {VIACR, CR6B, 0xFF, 0x00},
  211. {VIACR, CR6C, 0xFF, 0x00},
  212. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  213. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  214. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  215. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  216. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  217. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  218. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  219. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  220. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  221. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  222. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  223. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  224. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  225. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  226. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  227. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  228. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  229. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  230. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  231. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  232. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  233. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  234. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  235. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  236. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  237. {VIACR, CR96, 0xFF, 0x00},
  238. {VIACR, CR97, 0xFF, 0x00},
  239. {VIACR, CR99, 0xFF, 0x00},
  240. {VIACR, CR9B, 0xFF, 0x00}
  241. };
  242. struct io_reg VX855_ModeXregs[] = {
  243. {VIASR, SR10, 0xFF, 0x01},
  244. {VIASR, SR15, 0x02, 0x02},
  245. {VIASR, SR16, 0xBF, 0x08},
  246. {VIASR, SR17, 0xFF, 0x1F},
  247. {VIASR, SR18, 0xFF, 0x4E},
  248. {VIASR, SR1A, 0xFB, 0x08},
  249. {VIASR, SR1B, 0xFF, 0xF0},
  250. {VIASR, SR1E, 0x07, 0x01},
  251. {VIASR, SR2A, 0xF0, 0x00},
  252. {VIASR, SR58, 0xFF, 0x00},
  253. {VIASR, SR59, 0xFF, 0x00},
  254. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  255. {VIACR, CR09, 0xFF, 0x00}, /* Initial CR09=0*/
  256. {VIACR, CR11, 0x8F, 0x00}, /* IGA1 initial Vertical end */
  257. {VIACR, CR17, 0x7F, 0x00}, /* IGA1 CRT Mode control init */
  258. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  259. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  260. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  261. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  262. {VIACR, CR32, 0xFF, 0x00},
  263. {VIACR, CR33, 0x7F, 0x00},
  264. {VIACR, CR35, 0xFF, 0x00},
  265. {VIACR, CR36, 0x08, 0x00},
  266. {VIACR, CR69, 0xFF, 0x00},
  267. {VIACR, CR6A, 0xFD, 0x60},
  268. {VIACR, CR6B, 0xFF, 0x00},
  269. {VIACR, CR6C, 0xFF, 0x00},
  270. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  271. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  272. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  273. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  274. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  275. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  276. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  277. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  278. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  279. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  280. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  281. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  282. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  283. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  284. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  285. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  286. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  287. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  288. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  289. {VIACR, CR96, 0xFF, 0x00},
  290. {VIACR, CR97, 0xFF, 0x00},
  291. {VIACR, CR99, 0xFF, 0x00},
  292. {VIACR, CR9B, 0xFF, 0x00},
  293. {VIACR, CRD2, 0xFF, 0xFF} /* TMDS/LVDS control register. */
  294. };
  295. /* Video Mode Table */
  296. /* Common Setting for Video Mode */
  297. struct io_reg CLE266_ModeXregs[] = { {VIASR, SR1E, 0xF0, 0x00},
  298. {VIASR, SR2A, 0x0F, 0x00},
  299. {VIASR, SR15, 0x02, 0x02},
  300. {VIASR, SR16, 0xBF, 0x08},
  301. {VIASR, SR17, 0xFF, 0x1F},
  302. {VIASR, SR18, 0xFF, 0x4E},
  303. {VIASR, SR1A, 0xFB, 0x08},
  304. {VIACR, CR32, 0xFF, 0x00},
  305. {VIACR, CR35, 0xFF, 0x00},
  306. {VIACR, CR36, 0x08, 0x00},
  307. {VIACR, CR6A, 0xFF, 0x80},
  308. {VIACR, CR6A, 0xFF, 0xC0},
  309. {VIACR, CR55, 0x80, 0x00},
  310. {VIACR, CR5D, 0x80, 0x00},
  311. {VIAGR, GR20, 0xFF, 0x00},
  312. {VIAGR, GR21, 0xFF, 0x00},
  313. {VIAGR, GR22, 0xFF, 0x00},
  314. /* LCD Parameters */
  315. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Parameter 1 */
  316. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Parameter 2 */
  317. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Parameter 3 */
  318. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Parameter 4 */
  319. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Parameter 5 */
  320. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Parameter 6 */
  321. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Parameter 7 */
  322. {VIACR, CR81, 0xFF, 0x13}, /* LCD Parameter 8 */
  323. {VIACR, CR82, 0xFF, 0x16}, /* LCD Parameter 9 */
  324. {VIACR, CR83, 0xFF, 0x19}, /* LCD Parameter 10 */
  325. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Parameter 11 */
  326. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Parameter 12 */
  327. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Parameter 13 */
  328. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Parameter 14 */
  329. };
  330. /* Mode:1024X768 */
  331. struct io_reg PM1024x768[] = { {VIASR, 0x16, 0xBF, 0x0C},
  332. {VIASR, 0x18, 0xFF, 0x4C}
  333. };
  334. struct patch_table res_patch_table[] = {
  335. {ARRAY_SIZE(PM1024x768), PM1024x768}
  336. };
  337. /* struct VPITTable {
  338. unsigned char Misc;
  339. unsigned char SR[StdSR];
  340. unsigned char CR[StdCR];
  341. unsigned char GR[StdGR];
  342. unsigned char AR[StdAR];
  343. };*/
  344. struct VPITTable VPIT = {
  345. /* Msic */
  346. 0xC7,
  347. /* Sequencer */
  348. {0x01, 0x0F, 0x00, 0x0E},
  349. /* Graphic Controller */
  350. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x05, 0x0F, 0xFF},
  351. /* Attribute Controller */
  352. {0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  353. 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
  354. 0x01, 0x00, 0x0F, 0x00}
  355. };
  356. /********************/
  357. /* Mode Table */
  358. /********************/
  359. /* 480x640 */
  360. static struct crt_mode_table CRTM480x640[] = {
  361. /* r_rate, vclk, hsp, vsp */
  362. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  363. {REFRESH_60, CLK_25_175M, M480X640_R60_HSP, M480X640_R60_VSP,
  364. {624, 480, 480, 144, 504, 48, 663, 640, 640, 23, 641, 3} } /* GTF*/
  365. };
  366. /* 640x480*/
  367. static struct crt_mode_table CRTM640x480[] = {
  368. /*r_rate,vclk,hsp,vsp */
  369. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  370. {REFRESH_60, CLK_25_175M, M640X480_R60_HSP, M640X480_R60_VSP,
  371. {800, 640, 648, 144, 656, 96, 525, 480, 480, 45, 490, 2} },
  372. {REFRESH_75, CLK_31_500M, M640X480_R75_HSP, M640X480_R75_VSP,
  373. {840, 640, 640, 200, 656, 64, 500, 480, 480, 20, 481, 3} },
  374. {REFRESH_85, CLK_36_000M, M640X480_R85_HSP, M640X480_R85_VSP,
  375. {832, 640, 640, 192, 696, 56, 509, 480, 480, 29, 481, 3} },
  376. {REFRESH_100, CLK_43_163M, M640X480_R100_HSP, M640X480_R100_VSP,
  377. {848, 640, 640, 208, 680, 64, 509, 480, 480, 29, 481, 3} }, /*GTF*/
  378. {REFRESH_120, CLK_52_406M, M640X480_R120_HSP,
  379. M640X480_R120_VSP,
  380. {848, 640, 640, 208, 680, 64, 515, 480, 480, 35, 481,
  381. 3} } /*GTF*/
  382. };
  383. /*720x480 (GTF)*/
  384. static struct crt_mode_table CRTM720x480[] = {
  385. /*r_rate,vclk,hsp,vsp */
  386. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  387. {REFRESH_60, CLK_26_880M, M720X480_R60_HSP, M720X480_R60_VSP,
  388. {896, 720, 720, 176, 736, 72, 497, 480, 480, 17, 481, 3} }
  389. };
  390. /*720x576 (GTF)*/
  391. static struct crt_mode_table CRTM720x576[] = {
  392. /*r_rate,vclk,hsp,vsp */
  393. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  394. {REFRESH_60, CLK_32_668M, M720X576_R60_HSP, M720X576_R60_VSP,
  395. {912, 720, 720, 192, 744, 72, 597, 576, 576, 21, 577, 3} }
  396. };
  397. /* 800x480 (CVT) */
  398. static struct crt_mode_table CRTM800x480[] = {
  399. /* r_rate, vclk, hsp, vsp */
  400. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  401. {REFRESH_60, CLK_29_581M, M800X480_R60_HSP, M800X480_R60_VSP,
  402. {992, 800, 800, 192, 824, 72, 500, 480, 480, 20, 483, 7} }
  403. };
  404. /* 800x600*/
  405. static struct crt_mode_table CRTM800x600[] = {
  406. /*r_rate,vclk,hsp,vsp */
  407. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  408. {REFRESH_60, CLK_40_000M, M800X600_R60_HSP, M800X600_R60_VSP,
  409. {1056, 800, 800, 256, 840, 128, 628, 600, 600, 28, 601, 4} },
  410. {REFRESH_75, CLK_49_500M, M800X600_R75_HSP, M800X600_R75_VSP,
  411. {1056, 800, 800, 256, 816, 80, 625, 600, 600, 25, 601, 3} },
  412. {REFRESH_85, CLK_56_250M, M800X600_R85_HSP, M800X600_R85_VSP,
  413. {1048, 800, 800, 248, 832, 64, 631, 600, 600, 31, 601, 3} },
  414. {REFRESH_100, CLK_68_179M, M800X600_R100_HSP, M800X600_R100_VSP,
  415. {1072, 800, 800, 272, 848, 88, 636, 600, 600, 36, 601, 3} },
  416. {REFRESH_120, CLK_83_950M, M800X600_R120_HSP,
  417. M800X600_R120_VSP,
  418. {1088, 800, 800, 288, 856, 88, 643, 600, 600, 43, 601,
  419. 3} }
  420. };
  421. /* 848x480 (CVT) */
  422. static struct crt_mode_table CRTM848x480[] = {
  423. /* r_rate, vclk, hsp, vsp */
  424. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  425. {REFRESH_60, CLK_31_500M, M848X480_R60_HSP, M848X480_R60_VSP,
  426. {1056, 848, 848, 208, 872, 80, 500, 480, 480, 20, 483, 5} }
  427. };
  428. /*856x480 (GTF) convert to 852x480*/
  429. static struct crt_mode_table CRTM852x480[] = {
  430. /*r_rate,vclk,hsp,vsp */
  431. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  432. {REFRESH_60, CLK_31_728M, M852X480_R60_HSP, M852X480_R60_VSP,
  433. {1064, 856, 856, 208, 872, 88, 497, 480, 480, 17, 481, 3} }
  434. };
  435. /*1024x512 (GTF)*/
  436. static struct crt_mode_table CRTM1024x512[] = {
  437. /*r_rate,vclk,hsp,vsp */
  438. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  439. {REFRESH_60, CLK_41_291M, M1024X512_R60_HSP, M1024X512_R60_VSP,
  440. {1296, 1024, 1024, 272, 1056, 104, 531, 512, 512, 19, 513, 3} }
  441. };
  442. /* 1024x600*/
  443. static struct crt_mode_table CRTM1024x600[] = {
  444. /*r_rate,vclk,hsp,vsp */
  445. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  446. {REFRESH_60, CLK_48_875M, M1024X600_R60_HSP, M1024X600_R60_VSP,
  447. {1312, 1024, 1024, 288, 1064, 104, 622, 600, 600, 22, 601, 3} },
  448. };
  449. /* 1024x768*/
  450. static struct crt_mode_table CRTM1024x768[] = {
  451. /*r_rate,vclk,hsp,vsp */
  452. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  453. {REFRESH_60, CLK_65_000M, M1024X768_R60_HSP, M1024X768_R60_VSP,
  454. {1344, 1024, 1024, 320, 1048, 136, 806, 768, 768, 38, 771, 6} },
  455. {REFRESH_75, CLK_78_750M, M1024X768_R75_HSP, M1024X768_R75_VSP,
  456. {1312, 1024, 1024, 288, 1040, 96, 800, 768, 768, 32, 769, 3} },
  457. {REFRESH_85, CLK_94_500M, M1024X768_R85_HSP, M1024X768_R85_VSP,
  458. {1376, 1024, 1024, 352, 1072, 96, 808, 768, 768, 40, 769, 3} },
  459. {REFRESH_100, CLK_113_309M, M1024X768_R100_HSP, M1024X768_R100_VSP,
  460. {1392, 1024, 1024, 368, 1096, 112, 814, 768, 768, 46, 769, 3} }
  461. };
  462. /* 1152x864*/
  463. static struct crt_mode_table CRTM1152x864[] = {
  464. /*r_rate,vclk,hsp,vsp */
  465. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  466. {REFRESH_75, CLK_108_000M, M1152X864_R75_HSP, M1152X864_R75_VSP,
  467. {1600, 1152, 1152, 448, 1216, 128, 900, 864, 864, 36, 865, 3} }
  468. };
  469. /* 1280x720 (HDMI 720P)*/
  470. static struct crt_mode_table CRTM1280x720[] = {
  471. /*r_rate,vclk,hsp,vsp */
  472. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  473. {REFRESH_60, CLK_74_481M, M1280X720_R60_HSP, M1280X720_R60_VSP,
  474. {1648, 1280, 1280, 368, 1392, 40, 750, 720, 720, 30, 725, 5} },
  475. {REFRESH_50, CLK_60_466M, M1280X720_R50_HSP, M1280X720_R50_VSP,
  476. {1632, 1280, 1280, 352, 1328, 128, 741, 720, 720, 21, 721, 3} }
  477. };
  478. /*1280x768 (GTF)*/
  479. static struct crt_mode_table CRTM1280x768[] = {
  480. /*r_rate,vclk,hsp,vsp */
  481. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  482. {REFRESH_60, CLK_80_136M, M1280X768_R60_HSP, M1280X768_R60_VSP,
  483. {1680, 1280, 1280, 400, 1344, 136, 795, 768, 768, 27, 769, 3} },
  484. {REFRESH_50, CLK_65_178M, M1280X768_R50_HSP, M1280X768_R50_VSP,
  485. {1648, 1280, 1280, 368, 1336, 128, 791, 768, 768, 23, 769, 3} }
  486. };
  487. /* 1280x800 (CVT) */
  488. static struct crt_mode_table CRTM1280x800[] = {
  489. /* r_rate, vclk, hsp, vsp */
  490. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  491. {REFRESH_60, CLK_83_375M, M1280X800_R60_HSP, M1280X800_R60_VSP,
  492. {1680, 1280, 1280, 400, 1352, 128, 831, 800, 800, 31, 803, 6} }
  493. };
  494. /*1280x960*/
  495. static struct crt_mode_table CRTM1280x960[] = {
  496. /*r_rate,vclk,hsp,vsp */
  497. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  498. {REFRESH_60, CLK_108_000M, M1280X960_R60_HSP, M1280X960_R60_VSP,
  499. {1800, 1280, 1280, 520, 1376, 112, 1000, 960, 960, 40, 961, 3} }
  500. };
  501. /* 1280x1024*/
  502. static struct crt_mode_table CRTM1280x1024[] = {
  503. /*r_rate,vclk,,hsp,vsp */
  504. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  505. {REFRESH_60, CLK_108_000M, M1280X1024_R60_HSP, M1280X1024_R60_VSP,
  506. {1688, 1280, 1280, 408, 1328, 112, 1066, 1024, 1024, 42, 1025,
  507. 3} },
  508. {REFRESH_75, CLK_135_000M, M1280X1024_R75_HSP, M1280X1024_R75_VSP,
  509. {1688, 1280, 1280, 408, 1296, 144, 1066, 1024, 1024, 42, 1025,
  510. 3} },
  511. {REFRESH_85, CLK_157_500M, M1280X1024_R85_HSP, M1280X1024_R85_VSP,
  512. {1728, 1280, 1280, 448, 1344, 160, 1072, 1024, 1024, 48, 1025, 3} }
  513. };
  514. /* 1368x768 (GTF) */
  515. static struct crt_mode_table CRTM1368x768[] = {
  516. /* r_rate, vclk, hsp, vsp */
  517. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  518. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  519. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} }
  520. };
  521. /*1440x1050 (GTF)*/
  522. static struct crt_mode_table CRTM1440x1050[] = {
  523. /*r_rate,vclk,hsp,vsp */
  524. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  525. {REFRESH_60, CLK_125_104M, M1440X1050_R60_HSP, M1440X1050_R60_VSP,
  526. {1936, 1440, 1440, 496, 1536, 152, 1077, 1040, 1040, 37, 1041, 3} }
  527. };
  528. /* 1600x1200*/
  529. static struct crt_mode_table CRTM1600x1200[] = {
  530. /*r_rate,vclk,hsp,vsp */
  531. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  532. {REFRESH_60, CLK_162_000M, M1600X1200_R60_HSP, M1600X1200_R60_VSP,
  533. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201,
  534. 3} },
  535. {REFRESH_75, CLK_202_500M, M1600X1200_R75_HSP, M1600X1200_R75_VSP,
  536. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201, 3} }
  537. };
  538. /* 1680x1050 (CVT) */
  539. static struct crt_mode_table CRTM1680x1050[] = {
  540. /* r_rate, vclk, hsp, vsp */
  541. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  542. {REFRESH_60, CLK_146_760M, M1680x1050_R60_HSP, M1680x1050_R60_VSP,
  543. {2240, 1680, 1680, 560, 1784, 176, 1089, 1050, 1050, 39, 1053,
  544. 6} },
  545. {REFRESH_75, CLK_187_000M, M1680x1050_R75_HSP, M1680x1050_R75_VSP,
  546. {2272, 1680, 1680, 592, 1800, 176, 1099, 1050, 1050, 49, 1053, 6} }
  547. };
  548. /* 1680x1050 (CVT Reduce Blanking) */
  549. static struct crt_mode_table CRTM1680x1050_RB[] = {
  550. /* r_rate, vclk, hsp, vsp */
  551. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  552. {REFRESH_60, CLK_119_000M, M1680x1050_RB_R60_HSP,
  553. M1680x1050_RB_R60_VSP,
  554. {1840, 1680, 1680, 160, 1728, 32, 1080, 1050, 1050, 30, 1053, 6} }
  555. };
  556. /* 1920x1080 (CVT)*/
  557. static struct crt_mode_table CRTM1920x1080[] = {
  558. /*r_rate,vclk,hsp,vsp */
  559. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  560. {REFRESH_60, CLK_172_798M, M1920X1080_R60_HSP, M1920X1080_R60_VSP,
  561. {2576, 1920, 1920, 656, 2048, 200, 1120, 1080, 1080, 40, 1083, 5} }
  562. };
  563. /* 1920x1080 (CVT with Reduce Blanking) */
  564. static struct crt_mode_table CRTM1920x1080_RB[] = {
  565. /* r_rate, vclk, hsp, vsp */
  566. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  567. {REFRESH_60, CLK_138_400M, M1920X1080_RB_R60_HSP,
  568. M1920X1080_RB_R60_VSP,
  569. {2080, 1920, 1920, 160, 1968, 32, 1111, 1080, 1080, 31, 1083, 5} }
  570. };
  571. /* 1920x1440*/
  572. static struct crt_mode_table CRTM1920x1440[] = {
  573. /*r_rate,vclk,hsp,vsp */
  574. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  575. {REFRESH_60, CLK_234_000M, M1920X1440_R60_HSP, M1920X1440_R60_VSP,
  576. {2600, 1920, 1920, 680, 2048, 208, 1500, 1440, 1440, 60, 1441,
  577. 3} },
  578. {REFRESH_75, CLK_297_500M, M1920X1440_R75_HSP, M1920X1440_R75_VSP,
  579. {2640, 1920, 1920, 720, 2064, 224, 1500, 1440, 1440, 60, 1441, 3} }
  580. };
  581. /* 1400x1050 (CVT) */
  582. static struct crt_mode_table CRTM1400x1050[] = {
  583. /* r_rate, vclk, hsp, vsp */
  584. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  585. {REFRESH_60, CLK_121_750M, M1400X1050_R60_HSP, M1400X1050_R60_VSP,
  586. {1864, 1400, 1400, 464, 1488, 144, 1089, 1050, 1050, 39, 1053,
  587. 4} },
  588. {REFRESH_75, CLK_156_000M, M1400X1050_R75_HSP, M1400X1050_R75_VSP,
  589. {1896, 1400, 1400, 496, 1504, 144, 1099, 1050, 1050, 49, 1053, 4} }
  590. };
  591. /* 1400x1050 (CVT Reduce Blanking) */
  592. static struct crt_mode_table CRTM1400x1050_RB[] = {
  593. /* r_rate, vclk, hsp, vsp */
  594. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  595. {REFRESH_60, CLK_101_000M, M1400X1050_RB_R60_HSP,
  596. M1400X1050_RB_R60_VSP,
  597. {1560, 1400, 1400, 160, 1448, 32, 1080, 1050, 1050, 30, 1053, 4} }
  598. };
  599. /* 960x600 (CVT) */
  600. static struct crt_mode_table CRTM960x600[] = {
  601. /* r_rate, vclk, hsp, vsp */
  602. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  603. {REFRESH_60, CLK_45_250M, M960X600_R60_HSP, M960X600_R60_VSP,
  604. {1216, 960, 960, 256, 992, 96, 624, 600, 600, 24, 603, 6} }
  605. };
  606. /* 1000x600 (GTF) */
  607. static struct crt_mode_table CRTM1000x600[] = {
  608. /* r_rate, vclk, hsp, vsp */
  609. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  610. {REFRESH_60, CLK_48_000M, M1000X600_R60_HSP, M1000X600_R60_VSP,
  611. {1288, 1000, 1000, 288, 1040, 104, 622, 600, 600, 22, 601, 3} }
  612. };
  613. /* 1024x576 (GTF) */
  614. static struct crt_mode_table CRTM1024x576[] = {
  615. /* r_rate, vclk, hsp, vsp */
  616. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  617. {REFRESH_60, CLK_46_996M, M1024X576_R60_HSP, M1024X576_R60_VSP,
  618. {1312, 1024, 1024, 288, 1064, 104, 597, 576, 576, 21, 577, 3} }
  619. };
  620. /* 1088x612 (CVT) */
  621. static struct crt_mode_table CRTM1088x612[] = {
  622. /* r_rate, vclk, hsp, vsp */
  623. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  624. {REFRESH_60, CLK_52_977M, M1088X612_R60_HSP, M1088X612_R60_VSP,
  625. {1392, 1088, 1088, 304, 1136, 104, 636, 612, 612, 24, 615, 5} }
  626. };
  627. /* 1152x720 (CVT) */
  628. static struct crt_mode_table CRTM1152x720[] = {
  629. /* r_rate, vclk, hsp, vsp */
  630. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  631. {REFRESH_60, CLK_66_750M, M1152X720_R60_HSP, M1152X720_R60_VSP,
  632. {1488, 1152, 1152, 336, 1208, 112, 748, 720, 720, 28, 723, 6} }
  633. };
  634. /* 1200x720 (GTF) */
  635. static struct crt_mode_table CRTM1200x720[] = {
  636. /* r_rate, vclk, hsp, vsp */
  637. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  638. {REFRESH_60, CLK_70_159M, M1200X720_R60_HSP, M1200X720_R60_VSP,
  639. {1568, 1200, 1200, 368, 1256, 128, 746, 720, 720, 26, 721, 3} }
  640. };
  641. /* 1200x900 (DCON) */
  642. static struct crt_mode_table DCON1200x900[] = {
  643. /* r_rate, vclk, hsp, vsp */
  644. {REFRESH_60, CLK_57_275M, M1200X900_R60_HSP, M1200X900_R60_VSP,
  645. /* The correct htotal is 1240, but this doesn't raster on VX855. */
  646. /* Via suggested changing to a multiple of 16, hence 1264. */
  647. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  648. {1264, 1200, 1200, 64, 1211, 32, 912, 900, 900, 12, 901, 10} }
  649. };
  650. /* 1280x600 (GTF) */
  651. static struct crt_mode_table CRTM1280x600[] = {
  652. /* r_rate, vclk, hsp, vsp */
  653. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  654. {REFRESH_60, CLK_61_500M, M1280x600_R60_HSP, M1280x600_R60_VSP,
  655. {1648, 1280, 1280, 368, 1336, 128, 622, 600, 600, 22, 601, 3} }
  656. };
  657. /* 1360x768 (CVT) */
  658. static struct crt_mode_table CRTM1360x768[] = {
  659. /* r_rate, vclk, hsp, vsp */
  660. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  661. {REFRESH_60, CLK_84_750M, M1360X768_R60_HSP, M1360X768_R60_VSP,
  662. {1776, 1360, 1360, 416, 1432, 136, 798, 768, 768, 30, 771, 5} }
  663. };
  664. /* 1360x768 (CVT Reduce Blanking) */
  665. static struct crt_mode_table CRTM1360x768_RB[] = {
  666. /* r_rate, vclk, hsp, vsp */
  667. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  668. {REFRESH_60, CLK_72_000M, M1360X768_RB_R60_HSP,
  669. M1360X768_RB_R60_VSP,
  670. {1520, 1360, 1360, 160, 1408, 32, 790, 768, 768, 22, 771, 5} }
  671. };
  672. /* 1366x768 (GTF) */
  673. static struct crt_mode_table CRTM1366x768[] = {
  674. /* r_rate, vclk, hsp, vsp */
  675. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  676. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  677. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} },
  678. {REFRESH_50, CLK_69_924M, M1368X768_R50_HSP, M1368X768_R50_VSP,
  679. {1768, 1368, 1368, 400, 1424, 144, 791, 768, 768, 23, 769, 3} }
  680. };
  681. /* 1440x900 (CVT) */
  682. static struct crt_mode_table CRTM1440x900[] = {
  683. /* r_rate, vclk, hsp, vsp */
  684. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  685. {REFRESH_60, CLK_106_500M, M1440X900_R60_HSP, M1440X900_R60_VSP,
  686. {1904, 1440, 1440, 464, 1520, 152, 934, 900, 900, 34, 903, 6} },
  687. {REFRESH_75, CLK_136_700M, M1440X900_R75_HSP, M1440X900_R75_VSP,
  688. {1936, 1440, 1440, 496, 1536, 152, 942, 900, 900, 42, 903, 6} }
  689. };
  690. /* 1440x900 (CVT Reduce Blanking) */
  691. static struct crt_mode_table CRTM1440x900_RB[] = {
  692. /* r_rate, vclk, hsp, vsp */
  693. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  694. {REFRESH_60, CLK_88_750M, M1440X900_RB_R60_HSP,
  695. M1440X900_RB_R60_VSP,
  696. {1600, 1440, 1440, 160, 1488, 32, 926, 900, 900, 26, 903, 6} }
  697. };
  698. /* 1600x900 (CVT) */
  699. static struct crt_mode_table CRTM1600x900[] = {
  700. /* r_rate, vclk, hsp, vsp */
  701. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  702. {REFRESH_60, CLK_118_840M, M1600X900_R60_HSP, M1600X900_R60_VSP,
  703. {2112, 1600, 1600, 512, 1688, 168, 934, 900, 900, 34, 903, 5} }
  704. };
  705. /* 1600x900 (CVT Reduce Blanking) */
  706. static struct crt_mode_table CRTM1600x900_RB[] = {
  707. /* r_rate, vclk, hsp, vsp */
  708. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  709. {REFRESH_60, CLK_97_750M, M1600X900_RB_R60_HSP,
  710. M1600X900_RB_R60_VSP,
  711. {1760, 1600, 1600, 160, 1648, 32, 926, 900, 900, 26, 903, 5} }
  712. };
  713. /* 1600x1024 (GTF) */
  714. static struct crt_mode_table CRTM1600x1024[] = {
  715. /* r_rate, vclk, hsp, vsp */
  716. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  717. {REFRESH_60, CLK_136_700M, M1600X1024_R60_HSP, M1600X1024_R60_VSP,
  718. {2144, 1600, 1600, 544, 1704, 168, 1060, 1024, 1024, 36, 1025, 3} }
  719. };
  720. /* 1792x1344 (DMT) */
  721. static struct crt_mode_table CRTM1792x1344[] = {
  722. /* r_rate, vclk, hsp, vsp */
  723. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  724. {REFRESH_60, CLK_204_000M, M1792x1344_R60_HSP, M1792x1344_R60_VSP,
  725. {2448, 1792, 1792, 656, 1920, 200, 1394, 1344, 1344, 50, 1345, 3} }
  726. };
  727. /* 1856x1392 (DMT) */
  728. static struct crt_mode_table CRTM1856x1392[] = {
  729. /* r_rate, vclk, hsp, vsp */
  730. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  731. {REFRESH_60, CLK_218_500M, M1856x1392_R60_HSP, M1856x1392_R60_VSP,
  732. {2528, 1856, 1856, 672, 1952, 224, 1439, 1392, 1392, 47, 1393, 3} }
  733. };
  734. /* 1920x1200 (CVT) */
  735. static struct crt_mode_table CRTM1920x1200[] = {
  736. /* r_rate, vclk, hsp, vsp */
  737. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  738. {REFRESH_60, CLK_193_295M, M1920X1200_R60_HSP, M1920X1200_R60_VSP,
  739. {2592, 1920, 1920, 672, 2056, 200, 1245, 1200, 1200, 45, 1203, 6} }
  740. };
  741. /* 1920x1200 (CVT with Reduce Blanking) */
  742. static struct crt_mode_table CRTM1920x1200_RB[] = {
  743. /* r_rate, vclk, hsp, vsp */
  744. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  745. {REFRESH_60, CLK_153_920M, M1920X1200_RB_R60_HSP,
  746. M1920X1200_RB_R60_VSP,
  747. {2080, 1920, 1920, 160, 1968, 32, 1235, 1200, 1200, 35, 1203, 6} }
  748. };
  749. /* 2048x1536 (CVT) */
  750. static struct crt_mode_table CRTM2048x1536[] = {
  751. /* r_rate, vclk, hsp, vsp */
  752. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  753. {REFRESH_60, CLK_267_250M, M2048x1536_R60_HSP, M2048x1536_R60_VSP,
  754. {2800, 2048, 2048, 752, 2200, 224, 1592, 1536, 1536, 56, 1539, 4} }
  755. };
  756. static struct VideoModeTable viafb_modes[] = {
  757. /* Display : 480x640 (GTF) */
  758. {CRTM480x640, ARRAY_SIZE(CRTM480x640)},
  759. /* Display : 640x480 */
  760. {CRTM640x480, ARRAY_SIZE(CRTM640x480)},
  761. /* Display : 720x480 (GTF) */
  762. {CRTM720x480, ARRAY_SIZE(CRTM720x480)},
  763. /* Display : 720x576 (GTF) */
  764. {CRTM720x576, ARRAY_SIZE(CRTM720x576)},
  765. /* Display : 800x600 */
  766. {CRTM800x600, ARRAY_SIZE(CRTM800x600)},
  767. /* Display : 800x480 (CVT) */
  768. {CRTM800x480, ARRAY_SIZE(CRTM800x480)},
  769. /* Display : 848x480 (CVT) */
  770. {CRTM848x480, ARRAY_SIZE(CRTM848x480)},
  771. /* Display : 852x480 (GTF) */
  772. {CRTM852x480, ARRAY_SIZE(CRTM852x480)},
  773. /* Display : 1024x512 (GTF) */
  774. {CRTM1024x512, ARRAY_SIZE(CRTM1024x512)},
  775. /* Display : 1024x600 */
  776. {CRTM1024x600, ARRAY_SIZE(CRTM1024x600)},
  777. /* Display : 1024x768 */
  778. {CRTM1024x768, ARRAY_SIZE(CRTM1024x768)},
  779. /* Display : 1152x864 */
  780. {CRTM1152x864, ARRAY_SIZE(CRTM1152x864)},
  781. /* Display : 1280x768 (GTF) */
  782. {CRTM1280x768, ARRAY_SIZE(CRTM1280x768)},
  783. /* Display : 960x600 (CVT) */
  784. {CRTM960x600, ARRAY_SIZE(CRTM960x600)},
  785. /* Display : 1000x600 (GTF) */
  786. {CRTM1000x600, ARRAY_SIZE(CRTM1000x600)},
  787. /* Display : 1024x576 (GTF) */
  788. {CRTM1024x576, ARRAY_SIZE(CRTM1024x576)},
  789. /* Display : 1088x612 (GTF) */
  790. {CRTM1088x612, ARRAY_SIZE(CRTM1088x612)},
  791. /* Display : 1152x720 (CVT) */
  792. {CRTM1152x720, ARRAY_SIZE(CRTM1152x720)},
  793. /* Display : 1200x720 (GTF) */
  794. {CRTM1200x720, ARRAY_SIZE(CRTM1200x720)},
  795. /* Display : 1200x900 (DCON) */
  796. {DCON1200x900, ARRAY_SIZE(DCON1200x900)},
  797. /* Display : 1280x600 (GTF) */
  798. {CRTM1280x600, ARRAY_SIZE(CRTM1280x600)},
  799. /* Display : 1280x800 (CVT) */
  800. {CRTM1280x800, ARRAY_SIZE(CRTM1280x800)},
  801. /* Display : 1280x960 */
  802. {CRTM1280x960, ARRAY_SIZE(CRTM1280x960)},
  803. /* Display : 1280x1024 */
  804. {CRTM1280x1024, ARRAY_SIZE(CRTM1280x1024)},
  805. /* Display : 1360x768 (CVT) */
  806. {CRTM1360x768, ARRAY_SIZE(CRTM1360x768)},
  807. /* Display : 1366x768 */
  808. {CRTM1366x768, ARRAY_SIZE(CRTM1366x768)},
  809. /* Display : 1368x768 (GTF) */
  810. {CRTM1368x768, ARRAY_SIZE(CRTM1368x768)},
  811. /* Display : 1440x900 (CVT) */
  812. {CRTM1440x900, ARRAY_SIZE(CRTM1440x900)},
  813. /* Display : 1440x1050 (GTF) */
  814. {CRTM1440x1050, ARRAY_SIZE(CRTM1440x1050)},
  815. /* Display : 1600x900 (CVT) */
  816. {CRTM1600x900, ARRAY_SIZE(CRTM1600x900)},
  817. /* Display : 1600x1024 (GTF) */
  818. {CRTM1600x1024, ARRAY_SIZE(CRTM1600x1024)},
  819. /* Display : 1600x1200 */
  820. {CRTM1600x1200, ARRAY_SIZE(CRTM1600x1200)},
  821. /* Display : 1680x1050 (CVT) */
  822. {CRTM1680x1050, ARRAY_SIZE(CRTM1680x1050)},
  823. /* Display : 1792x1344 (DMT) */
  824. {CRTM1792x1344, ARRAY_SIZE(CRTM1792x1344)},
  825. /* Display : 1856x1392 (DMT) */
  826. {CRTM1856x1392, ARRAY_SIZE(CRTM1856x1392)},
  827. /* Display : 1920x1440 */
  828. {CRTM1920x1440, ARRAY_SIZE(CRTM1920x1440)},
  829. /* Display : 2048x1536 */
  830. {CRTM2048x1536, ARRAY_SIZE(CRTM2048x1536)},
  831. /* Display : 1280x720 */
  832. {CRTM1280x720, ARRAY_SIZE(CRTM1280x720)},
  833. /* Display : 1920x1080 (CVT) */
  834. {CRTM1920x1080, ARRAY_SIZE(CRTM1920x1080)},
  835. /* Display : 1920x1200 (CVT) */
  836. {CRTM1920x1200, ARRAY_SIZE(CRTM1920x1200)},
  837. /* Display : 1400x1050 (CVT) */
  838. {CRTM1400x1050, ARRAY_SIZE(CRTM1400x1050)}
  839. };
  840. static struct VideoModeTable viafb_rb_modes[] = {
  841. /* Display : 1360x768 (CVT Reduce Blanking) */
  842. {CRTM1360x768_RB, ARRAY_SIZE(CRTM1360x768_RB)},
  843. /* Display : 1440x900 (CVT Reduce Blanking) */
  844. {CRTM1440x900_RB, ARRAY_SIZE(CRTM1440x900_RB)},
  845. /* Display : 1400x1050 (CVT Reduce Blanking) */
  846. {CRTM1400x1050_RB, ARRAY_SIZE(CRTM1400x1050_RB)},
  847. /* Display : 1600x900 (CVT Reduce Blanking) */
  848. {CRTM1600x900_RB, ARRAY_SIZE(CRTM1600x900_RB)},
  849. /* Display : 1680x1050 (CVT Reduce Blanking) */
  850. {CRTM1680x1050_RB, ARRAY_SIZE(CRTM1680x1050_RB)},
  851. /* Display : 1920x1080 (CVT Reduce Blanking) */
  852. {CRTM1920x1080_RB, ARRAY_SIZE(CRTM1920x1080_RB)},
  853. /* Display : 1920x1200 (CVT Reduce Blanking) */
  854. {CRTM1920x1200_RB, ARRAY_SIZE(CRTM1920x1200_RB)}
  855. };
  856. struct crt_mode_table CEAM1280x720[] = {
  857. {REFRESH_60, CLK_74_270M, M1280X720_CEA_R60_HSP,
  858. M1280X720_CEA_R60_VSP,
  859. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  860. {1650, 1280, 1280, 370, 1390, 40, 750, 720, 720, 30, 725, 5} }
  861. };
  862. struct crt_mode_table CEAM1920x1080[] = {
  863. {REFRESH_60, CLK_148_500M, M1920X1080_CEA_R60_HSP,
  864. M1920X1080_CEA_R60_VSP,
  865. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  866. {2200, 1920, 1920, 300, 2008, 44, 1125, 1080, 1080, 45, 1084, 5} }
  867. };
  868. struct VideoModeTable CEA_HDMI_Modes[] = {
  869. /* Display : 1280x720 */
  870. {CEAM1280x720, ARRAY_SIZE(CEAM1280x720)},
  871. {CEAM1920x1080, ARRAY_SIZE(CEAM1920x1080)}
  872. };
  873. int NUM_TOTAL_CEA_MODES = ARRAY_SIZE(CEA_HDMI_Modes);
  874. int NUM_TOTAL_CN400_ModeXregs = ARRAY_SIZE(CN400_ModeXregs);
  875. int NUM_TOTAL_CN700_ModeXregs = ARRAY_SIZE(CN700_ModeXregs);
  876. int NUM_TOTAL_KM400_ModeXregs = ARRAY_SIZE(KM400_ModeXregs);
  877. int NUM_TOTAL_CX700_ModeXregs = ARRAY_SIZE(CX700_ModeXregs);
  878. int NUM_TOTAL_VX855_ModeXregs = ARRAY_SIZE(VX855_ModeXregs);
  879. int NUM_TOTAL_CLE266_ModeXregs = ARRAY_SIZE(CLE266_ModeXregs);
  880. int NUM_TOTAL_PATCH_MODE = ARRAY_SIZE(res_patch_table);
  881. struct VideoModeTable *viafb_get_mode(int hres, int vres)
  882. {
  883. u32 i;
  884. for (i = 0; i < ARRAY_SIZE(viafb_modes); i++)
  885. if (viafb_modes[i].mode_array &&
  886. viafb_modes[i].crtc[0].crtc.hor_addr == hres &&
  887. viafb_modes[i].crtc[0].crtc.ver_addr == vres)
  888. return &viafb_modes[i];
  889. return NULL;
  890. }
  891. struct VideoModeTable *viafb_get_rb_mode(int hres, int vres)
  892. {
  893. u32 i;
  894. for (i = 0; i < ARRAY_SIZE(viafb_rb_modes); i++)
  895. if (viafb_rb_modes[i].mode_array &&
  896. viafb_rb_modes[i].crtc[0].crtc.hor_addr == hres &&
  897. viafb_rb_modes[i].crtc[0].crtc.ver_addr == vres)
  898. return &viafb_rb_modes[i];
  899. return NULL;
  900. }