smpboot.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/setup.h>
  69. #include <asm/uv/uv.h>
  70. #include <linux/mc146818rtc.h>
  71. #include <asm/smpboot_hooks.h>
  72. #include <asm/i8259.h>
  73. #include <asm/realmode.h>
  74. /* State of each CPU */
  75. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * We need this for trampoline_base protection from concurrent accesses when
  79. * off- and onlining cores wildly.
  80. */
  81. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  82. void cpu_hotplug_driver_lock(void)
  83. {
  84. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  85. }
  86. void cpu_hotplug_driver_unlock(void)
  87. {
  88. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  89. }
  90. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  91. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  92. #endif
  93. /* Number of siblings per CPU package */
  94. int smp_num_siblings = 1;
  95. EXPORT_SYMBOL(smp_num_siblings);
  96. /* Last level cache ID of each logical CPU */
  97. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  98. /* representing HT siblings of each logical CPU */
  99. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  101. /* representing HT and core siblings of each logical CPU */
  102. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  104. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  105. /* Per CPU bogomips and other parameters */
  106. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  107. EXPORT_PER_CPU_SYMBOL(cpu_info);
  108. atomic_t init_deasserted;
  109. /*
  110. * Report back to the Boot Processor.
  111. * Running on AP.
  112. */
  113. static void __cpuinit smp_callin(void)
  114. {
  115. int cpuid, phys_id;
  116. unsigned long timeout;
  117. /*
  118. * If waken up by an INIT in an 82489DX configuration
  119. * we may get here before an INIT-deassert IPI reaches
  120. * our local APIC. We have to wait for the IPI or we'll
  121. * lock up on an APIC access.
  122. */
  123. if (apic->wait_for_init_deassert)
  124. apic->wait_for_init_deassert(&init_deasserted);
  125. /*
  126. * (This works even if the APIC is not enabled.)
  127. */
  128. phys_id = read_apic_id();
  129. cpuid = smp_processor_id();
  130. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  131. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  132. phys_id, cpuid);
  133. }
  134. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  135. /*
  136. * STARTUP IPIs are fragile beasts as they might sometimes
  137. * trigger some glue motherboard logic. Complete APIC bus
  138. * silence for 1 second, this overestimates the time the
  139. * boot CPU is spending to send the up to 2 STARTUP IPIs
  140. * by a factor of two. This should be enough.
  141. */
  142. /*
  143. * Waiting 2s total for startup (udelay is not yet working)
  144. */
  145. timeout = jiffies + 2*HZ;
  146. while (time_before(jiffies, timeout)) {
  147. /*
  148. * Has the boot CPU finished it's STARTUP sequence?
  149. */
  150. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  151. break;
  152. cpu_relax();
  153. }
  154. if (!time_before(jiffies, timeout)) {
  155. panic("%s: CPU%d started up but did not get a callout!\n",
  156. __func__, cpuid);
  157. }
  158. /*
  159. * the boot CPU has finished the init stage and is spinning
  160. * on callin_map until we finish. We are free to set up this
  161. * CPU, first the APIC. (this is probably redundant on most
  162. * boards)
  163. */
  164. pr_debug("CALLIN, before setup_local_APIC()\n");
  165. if (apic->smp_callin_clear_local_apic)
  166. apic->smp_callin_clear_local_apic();
  167. setup_local_APIC();
  168. end_local_APIC_setup();
  169. /*
  170. * Need to setup vector mappings before we enable interrupts.
  171. */
  172. setup_vector_irq(smp_processor_id());
  173. /*
  174. * Save our processor parameters. Note: this information
  175. * is needed for clock calibration.
  176. */
  177. smp_store_cpu_info(cpuid);
  178. /*
  179. * Get our bogomips.
  180. * Update loops_per_jiffy in cpu_data. Previous call to
  181. * smp_store_cpu_info() stored a value that is close but not as
  182. * accurate as the value just calculated.
  183. */
  184. calibrate_delay();
  185. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  186. pr_debug("Stack at about %p\n", &cpuid);
  187. /*
  188. * This must be done before setting cpu_online_mask
  189. * or calling notify_cpu_starting.
  190. */
  191. set_cpu_sibling_map(raw_smp_processor_id());
  192. wmb();
  193. notify_cpu_starting(cpuid);
  194. /*
  195. * Allow the master to continue.
  196. */
  197. cpumask_set_cpu(cpuid, cpu_callin_mask);
  198. }
  199. /*
  200. * Activate a secondary processor.
  201. */
  202. notrace static void __cpuinit start_secondary(void *unused)
  203. {
  204. /*
  205. * Don't put *anything* before cpu_init(), SMP booting is too
  206. * fragile that we want to limit the things done here to the
  207. * most necessary things.
  208. */
  209. cpu_init();
  210. x86_cpuinit.early_percpu_clock_init();
  211. preempt_disable();
  212. smp_callin();
  213. #ifdef CONFIG_X86_32
  214. /* switch away from the initial page table */
  215. load_cr3(swapper_pg_dir);
  216. __flush_tlb_all();
  217. #endif
  218. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  219. barrier();
  220. /*
  221. * Check TSC synchronization with the BP:
  222. */
  223. check_tsc_sync_target();
  224. /*
  225. * We need to hold vector_lock so there the set of online cpus
  226. * does not change while we are assigning vectors to cpus. Holding
  227. * this lock ensures we don't half assign or remove an irq from a cpu.
  228. */
  229. lock_vector_lock();
  230. set_cpu_online(smp_processor_id(), true);
  231. unlock_vector_lock();
  232. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  233. x86_platform.nmi_init();
  234. /* enable local interrupts */
  235. local_irq_enable();
  236. /* to prevent fake stack check failure in clock setup */
  237. boot_init_stack_canary();
  238. x86_cpuinit.setup_percpu_clockev();
  239. wmb();
  240. cpu_idle();
  241. }
  242. /*
  243. * The bootstrap kernel entry code has set these up. Save them for
  244. * a given CPU
  245. */
  246. void __cpuinit smp_store_cpu_info(int id)
  247. {
  248. struct cpuinfo_x86 *c = &cpu_data(id);
  249. *c = boot_cpu_data;
  250. c->cpu_index = id;
  251. if (id != 0)
  252. identify_secondary_cpu(c);
  253. }
  254. static bool __cpuinit
  255. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  256. {
  257. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  258. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  259. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  260. "[node: %d != %d]. Ignoring dependency.\n",
  261. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  262. }
  263. #define link_mask(_m, c1, c2) \
  264. do { \
  265. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  266. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  267. } while (0)
  268. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  269. {
  270. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  271. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  272. if (c->phys_proc_id == o->phys_proc_id &&
  273. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  274. c->compute_unit_id == o->compute_unit_id)
  275. return topology_sane(c, o, "smt");
  276. } else if (c->phys_proc_id == o->phys_proc_id &&
  277. c->cpu_core_id == o->cpu_core_id) {
  278. return topology_sane(c, o, "smt");
  279. }
  280. return false;
  281. }
  282. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  283. {
  284. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  285. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  286. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  287. return topology_sane(c, o, "llc");
  288. return false;
  289. }
  290. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  291. {
  292. if (c->phys_proc_id == o->phys_proc_id) {
  293. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  294. return true;
  295. return topology_sane(c, o, "mc");
  296. }
  297. return false;
  298. }
  299. void __cpuinit set_cpu_sibling_map(int cpu)
  300. {
  301. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  302. bool has_smt = smp_num_siblings > 1;
  303. struct cpuinfo_x86 *c = &cpu_data(cpu);
  304. struct cpuinfo_x86 *o;
  305. int i;
  306. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  307. if (!has_smt && !has_mc) {
  308. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  309. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  310. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  311. c->booted_cores = 1;
  312. return;
  313. }
  314. for_each_cpu(i, cpu_sibling_setup_mask) {
  315. o = &cpu_data(i);
  316. if ((i == cpu) || (has_smt && match_smt(c, o)))
  317. link_mask(sibling, cpu, i);
  318. if ((i == cpu) || (has_mc && match_llc(c, o)))
  319. link_mask(llc_shared, cpu, i);
  320. }
  321. /*
  322. * This needs a separate iteration over the cpus because we rely on all
  323. * cpu_sibling_mask links to be set-up.
  324. */
  325. for_each_cpu(i, cpu_sibling_setup_mask) {
  326. o = &cpu_data(i);
  327. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  328. link_mask(core, cpu, i);
  329. /*
  330. * Does this new cpu bringup a new core?
  331. */
  332. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  333. /*
  334. * for each core in package, increment
  335. * the booted_cores for this new cpu
  336. */
  337. if (cpumask_first(cpu_sibling_mask(i)) == i)
  338. c->booted_cores++;
  339. /*
  340. * increment the core count for all
  341. * the other cpus in this package
  342. */
  343. if (i != cpu)
  344. cpu_data(i).booted_cores++;
  345. } else if (i != cpu && !c->booted_cores)
  346. c->booted_cores = cpu_data(i).booted_cores;
  347. }
  348. }
  349. }
  350. /* maps the cpu to the sched domain representing multi-core */
  351. const struct cpumask *cpu_coregroup_mask(int cpu)
  352. {
  353. return cpu_llc_shared_mask(cpu);
  354. }
  355. static void impress_friends(void)
  356. {
  357. int cpu;
  358. unsigned long bogosum = 0;
  359. /*
  360. * Allow the user to impress friends.
  361. */
  362. pr_debug("Before bogomips\n");
  363. for_each_possible_cpu(cpu)
  364. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  365. bogosum += cpu_data(cpu).loops_per_jiffy;
  366. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  367. num_online_cpus(),
  368. bogosum/(500000/HZ),
  369. (bogosum/(5000/HZ))%100);
  370. pr_debug("Before bogocount - setting activated=1\n");
  371. }
  372. void __inquire_remote_apic(int apicid)
  373. {
  374. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  375. const char * const names[] = { "ID", "VERSION", "SPIV" };
  376. int timeout;
  377. u32 status;
  378. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  379. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  380. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  381. /*
  382. * Wait for idle.
  383. */
  384. status = safe_apic_wait_icr_idle();
  385. if (status)
  386. pr_cont("a previous APIC delivery may have failed\n");
  387. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  388. timeout = 0;
  389. do {
  390. udelay(100);
  391. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  392. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  393. switch (status) {
  394. case APIC_ICR_RR_VALID:
  395. status = apic_read(APIC_RRR);
  396. pr_cont("%08x\n", status);
  397. break;
  398. default:
  399. pr_cont("failed\n");
  400. }
  401. }
  402. }
  403. /*
  404. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  405. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  406. * won't ... remember to clear down the APIC, etc later.
  407. */
  408. int __cpuinit
  409. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  410. {
  411. unsigned long send_status, accept_status = 0;
  412. int maxlvt;
  413. /* Target chip */
  414. /* Boot on the stack */
  415. /* Kick the second */
  416. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  417. pr_debug("Waiting for send to finish...\n");
  418. send_status = safe_apic_wait_icr_idle();
  419. /*
  420. * Give the other CPU some time to accept the IPI.
  421. */
  422. udelay(200);
  423. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  424. maxlvt = lapic_get_maxlvt();
  425. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  426. apic_write(APIC_ESR, 0);
  427. accept_status = (apic_read(APIC_ESR) & 0xEF);
  428. }
  429. pr_debug("NMI sent\n");
  430. if (send_status)
  431. pr_err("APIC never delivered???\n");
  432. if (accept_status)
  433. pr_err("APIC delivery error (%lx)\n", accept_status);
  434. return (send_status | accept_status);
  435. }
  436. static int __cpuinit
  437. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  438. {
  439. unsigned long send_status, accept_status = 0;
  440. int maxlvt, num_starts, j;
  441. maxlvt = lapic_get_maxlvt();
  442. /*
  443. * Be paranoid about clearing APIC errors.
  444. */
  445. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  446. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  447. apic_write(APIC_ESR, 0);
  448. apic_read(APIC_ESR);
  449. }
  450. pr_debug("Asserting INIT\n");
  451. /*
  452. * Turn INIT on target chip
  453. */
  454. /*
  455. * Send IPI
  456. */
  457. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  458. phys_apicid);
  459. pr_debug("Waiting for send to finish...\n");
  460. send_status = safe_apic_wait_icr_idle();
  461. mdelay(10);
  462. pr_debug("Deasserting INIT\n");
  463. /* Target chip */
  464. /* Send IPI */
  465. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  466. pr_debug("Waiting for send to finish...\n");
  467. send_status = safe_apic_wait_icr_idle();
  468. mb();
  469. atomic_set(&init_deasserted, 1);
  470. /*
  471. * Should we send STARTUP IPIs ?
  472. *
  473. * Determine this based on the APIC version.
  474. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  475. */
  476. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  477. num_starts = 2;
  478. else
  479. num_starts = 0;
  480. /*
  481. * Paravirt / VMI wants a startup IPI hook here to set up the
  482. * target processor state.
  483. */
  484. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  485. stack_start);
  486. /*
  487. * Run STARTUP IPI loop.
  488. */
  489. pr_debug("#startup loops: %d\n", num_starts);
  490. for (j = 1; j <= num_starts; j++) {
  491. pr_debug("Sending STARTUP #%d\n", j);
  492. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  493. apic_write(APIC_ESR, 0);
  494. apic_read(APIC_ESR);
  495. pr_debug("After apic_write\n");
  496. /*
  497. * STARTUP IPI
  498. */
  499. /* Target chip */
  500. /* Boot on the stack */
  501. /* Kick the second */
  502. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  503. phys_apicid);
  504. /*
  505. * Give the other CPU some time to accept the IPI.
  506. */
  507. udelay(300);
  508. pr_debug("Startup point 1\n");
  509. pr_debug("Waiting for send to finish...\n");
  510. send_status = safe_apic_wait_icr_idle();
  511. /*
  512. * Give the other CPU some time to accept the IPI.
  513. */
  514. udelay(200);
  515. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  516. apic_write(APIC_ESR, 0);
  517. accept_status = (apic_read(APIC_ESR) & 0xEF);
  518. if (send_status || accept_status)
  519. break;
  520. }
  521. pr_debug("After Startup\n");
  522. if (send_status)
  523. pr_err("APIC never delivered???\n");
  524. if (accept_status)
  525. pr_err("APIC delivery error (%lx)\n", accept_status);
  526. return (send_status | accept_status);
  527. }
  528. /* reduce the number of lines printed when booting a large cpu count system */
  529. static void __cpuinit announce_cpu(int cpu, int apicid)
  530. {
  531. static int current_node = -1;
  532. int node = early_cpu_to_node(cpu);
  533. if (system_state == SYSTEM_BOOTING) {
  534. if (node != current_node) {
  535. if (current_node > (-1))
  536. pr_cont(" OK\n");
  537. current_node = node;
  538. pr_info("Booting Node %3d, Processors ", node);
  539. }
  540. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " OK\n" : "");
  541. return;
  542. } else
  543. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  544. node, cpu, apicid);
  545. }
  546. /*
  547. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  548. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  549. * Returns zero if CPU booted OK, else error code from
  550. * ->wakeup_secondary_cpu.
  551. */
  552. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  553. {
  554. volatile u32 *trampoline_status =
  555. (volatile u32 *) __va(real_mode_header->trampoline_status);
  556. /* start_ip had better be page-aligned! */
  557. unsigned long start_ip = real_mode_header->trampoline_start;
  558. unsigned long boot_error = 0;
  559. int timeout;
  560. /* Just in case we booted with a single CPU. */
  561. alternatives_enable_smp();
  562. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  563. (THREAD_SIZE + task_stack_page(idle))) - 1);
  564. per_cpu(current_task, cpu) = idle;
  565. #ifdef CONFIG_X86_32
  566. /* Stack for startup_32 can be just as for start_secondary onwards */
  567. irq_ctx_init(cpu);
  568. #else
  569. clear_tsk_thread_flag(idle, TIF_FORK);
  570. initial_gs = per_cpu_offset(cpu);
  571. per_cpu(kernel_stack, cpu) =
  572. (unsigned long)task_stack_page(idle) -
  573. KERNEL_STACK_OFFSET + THREAD_SIZE;
  574. #endif
  575. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  576. initial_code = (unsigned long)start_secondary;
  577. stack_start = idle->thread.sp;
  578. /* So we see what's up */
  579. announce_cpu(cpu, apicid);
  580. /*
  581. * This grunge runs the startup process for
  582. * the targeted processor.
  583. */
  584. atomic_set(&init_deasserted, 0);
  585. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  586. pr_debug("Setting warm reset code and vector.\n");
  587. smpboot_setup_warm_reset_vector(start_ip);
  588. /*
  589. * Be paranoid about clearing APIC errors.
  590. */
  591. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  592. apic_write(APIC_ESR, 0);
  593. apic_read(APIC_ESR);
  594. }
  595. }
  596. /*
  597. * Kick the secondary CPU. Use the method in the APIC driver
  598. * if it's defined - or use an INIT boot APIC message otherwise:
  599. */
  600. if (apic->wakeup_secondary_cpu)
  601. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  602. else
  603. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  604. if (!boot_error) {
  605. /*
  606. * allow APs to start initializing.
  607. */
  608. pr_debug("Before Callout %d\n", cpu);
  609. cpumask_set_cpu(cpu, cpu_callout_mask);
  610. pr_debug("After Callout %d\n", cpu);
  611. /*
  612. * Wait 5s total for a response
  613. */
  614. for (timeout = 0; timeout < 50000; timeout++) {
  615. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  616. break; /* It has booted */
  617. udelay(100);
  618. /*
  619. * Allow other tasks to run while we wait for the
  620. * AP to come online. This also gives a chance
  621. * for the MTRR work(triggered by the AP coming online)
  622. * to be completed in the stop machine context.
  623. */
  624. schedule();
  625. }
  626. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  627. print_cpu_msr(&cpu_data(cpu));
  628. pr_debug("CPU%d: has booted.\n", cpu);
  629. } else {
  630. boot_error = 1;
  631. if (*trampoline_status == 0xA5A5A5A5)
  632. /* trampoline started but...? */
  633. pr_err("CPU%d: Stuck ??\n", cpu);
  634. else
  635. /* trampoline code not run */
  636. pr_err("CPU%d: Not responding\n", cpu);
  637. if (apic->inquire_remote_apic)
  638. apic->inquire_remote_apic(apicid);
  639. }
  640. }
  641. if (boot_error) {
  642. /* Try to put things back the way they were before ... */
  643. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  644. /* was set by do_boot_cpu() */
  645. cpumask_clear_cpu(cpu, cpu_callout_mask);
  646. /* was set by cpu_init() */
  647. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  648. set_cpu_present(cpu, false);
  649. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  650. }
  651. /* mark "stuck" area as not stuck */
  652. *trampoline_status = 0;
  653. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  654. /*
  655. * Cleanup possible dangling ends...
  656. */
  657. smpboot_restore_warm_reset_vector();
  658. }
  659. return boot_error;
  660. }
  661. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  662. {
  663. int apicid = apic->cpu_present_to_apicid(cpu);
  664. unsigned long flags;
  665. int err;
  666. WARN_ON(irqs_disabled());
  667. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  668. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  669. !physid_isset(apicid, phys_cpu_present_map) ||
  670. !apic->apic_id_valid(apicid)) {
  671. pr_err("%s: bad cpu %d\n", __func__, cpu);
  672. return -EINVAL;
  673. }
  674. /*
  675. * Already booted CPU?
  676. */
  677. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  678. pr_debug("do_boot_cpu %d Already started\n", cpu);
  679. return -ENOSYS;
  680. }
  681. /*
  682. * Save current MTRR state in case it was changed since early boot
  683. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  684. */
  685. mtrr_save_state();
  686. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  687. err = do_boot_cpu(apicid, cpu, tidle);
  688. if (err) {
  689. pr_debug("do_boot_cpu failed %d\n", err);
  690. return -EIO;
  691. }
  692. /*
  693. * Check TSC synchronization with the AP (keep irqs disabled
  694. * while doing so):
  695. */
  696. local_irq_save(flags);
  697. check_tsc_sync_source(cpu);
  698. local_irq_restore(flags);
  699. while (!cpu_online(cpu)) {
  700. cpu_relax();
  701. touch_nmi_watchdog();
  702. }
  703. return 0;
  704. }
  705. /**
  706. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  707. */
  708. void arch_disable_smp_support(void)
  709. {
  710. disable_ioapic_support();
  711. }
  712. /*
  713. * Fall back to non SMP mode after errors.
  714. *
  715. * RED-PEN audit/test this more. I bet there is more state messed up here.
  716. */
  717. static __init void disable_smp(void)
  718. {
  719. init_cpu_present(cpumask_of(0));
  720. init_cpu_possible(cpumask_of(0));
  721. smpboot_clear_io_apic_irqs();
  722. if (smp_found_config)
  723. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  724. else
  725. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  726. cpumask_set_cpu(0, cpu_sibling_mask(0));
  727. cpumask_set_cpu(0, cpu_core_mask(0));
  728. }
  729. /*
  730. * Various sanity checks.
  731. */
  732. static int __init smp_sanity_check(unsigned max_cpus)
  733. {
  734. preempt_disable();
  735. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  736. if (def_to_bigsmp && nr_cpu_ids > 8) {
  737. unsigned int cpu;
  738. unsigned nr;
  739. pr_warn("More than 8 CPUs detected - skipping them\n"
  740. "Use CONFIG_X86_BIGSMP\n");
  741. nr = 0;
  742. for_each_present_cpu(cpu) {
  743. if (nr >= 8)
  744. set_cpu_present(cpu, false);
  745. nr++;
  746. }
  747. nr = 0;
  748. for_each_possible_cpu(cpu) {
  749. if (nr >= 8)
  750. set_cpu_possible(cpu, false);
  751. nr++;
  752. }
  753. nr_cpu_ids = 8;
  754. }
  755. #endif
  756. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  757. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  758. hard_smp_processor_id());
  759. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  760. }
  761. /*
  762. * If we couldn't find an SMP configuration at boot time,
  763. * get out of here now!
  764. */
  765. if (!smp_found_config && !acpi_lapic) {
  766. preempt_enable();
  767. pr_notice("SMP motherboard not detected\n");
  768. disable_smp();
  769. if (APIC_init_uniprocessor())
  770. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  771. return -1;
  772. }
  773. /*
  774. * Should not be necessary because the MP table should list the boot
  775. * CPU too, but we do it for the sake of robustness anyway.
  776. */
  777. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  778. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  779. boot_cpu_physical_apicid);
  780. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  781. }
  782. preempt_enable();
  783. /*
  784. * If we couldn't find a local APIC, then get out of here now!
  785. */
  786. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  787. !cpu_has_apic) {
  788. if (!disable_apic) {
  789. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  790. boot_cpu_physical_apicid);
  791. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  792. }
  793. smpboot_clear_io_apic();
  794. disable_ioapic_support();
  795. return -1;
  796. }
  797. verify_local_APIC();
  798. /*
  799. * If SMP should be disabled, then really disable it!
  800. */
  801. if (!max_cpus) {
  802. pr_info("SMP mode deactivated\n");
  803. smpboot_clear_io_apic();
  804. connect_bsp_APIC();
  805. setup_local_APIC();
  806. bsp_end_local_APIC_setup();
  807. return -1;
  808. }
  809. return 0;
  810. }
  811. static void __init smp_cpu_index_default(void)
  812. {
  813. int i;
  814. struct cpuinfo_x86 *c;
  815. for_each_possible_cpu(i) {
  816. c = &cpu_data(i);
  817. /* mark all to hotplug */
  818. c->cpu_index = nr_cpu_ids;
  819. }
  820. }
  821. /*
  822. * Prepare for SMP bootup. The MP table or ACPI has been read
  823. * earlier. Just do some sanity checking here and enable APIC mode.
  824. */
  825. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  826. {
  827. unsigned int i;
  828. preempt_disable();
  829. smp_cpu_index_default();
  830. /*
  831. * Setup boot CPU information
  832. */
  833. smp_store_cpu_info(0); /* Final full version of the data */
  834. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  835. mb();
  836. current_thread_info()->cpu = 0; /* needed? */
  837. for_each_possible_cpu(i) {
  838. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  839. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  840. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  841. }
  842. set_cpu_sibling_map(0);
  843. if (smp_sanity_check(max_cpus) < 0) {
  844. pr_info("SMP disabled\n");
  845. disable_smp();
  846. goto out;
  847. }
  848. default_setup_apic_routing();
  849. preempt_disable();
  850. if (read_apic_id() != boot_cpu_physical_apicid) {
  851. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  852. read_apic_id(), boot_cpu_physical_apicid);
  853. /* Or can we switch back to PIC here? */
  854. }
  855. preempt_enable();
  856. connect_bsp_APIC();
  857. /*
  858. * Switch from PIC to APIC mode.
  859. */
  860. setup_local_APIC();
  861. /*
  862. * Enable IO APIC before setting up error vector
  863. */
  864. if (!skip_ioapic_setup && nr_ioapics)
  865. enable_IO_APIC();
  866. bsp_end_local_APIC_setup();
  867. if (apic->setup_portio_remap)
  868. apic->setup_portio_remap();
  869. smpboot_setup_io_apic();
  870. /*
  871. * Set up local APIC timer on boot CPU.
  872. */
  873. pr_info("CPU%d: ", 0);
  874. print_cpu_info(&cpu_data(0));
  875. x86_init.timers.setup_percpu_clockev();
  876. if (is_uv_system())
  877. uv_system_init();
  878. set_mtrr_aps_delayed_init();
  879. out:
  880. preempt_enable();
  881. }
  882. void arch_enable_nonboot_cpus_begin(void)
  883. {
  884. set_mtrr_aps_delayed_init();
  885. }
  886. void arch_enable_nonboot_cpus_end(void)
  887. {
  888. mtrr_aps_init();
  889. }
  890. /*
  891. * Early setup to make printk work.
  892. */
  893. void __init native_smp_prepare_boot_cpu(void)
  894. {
  895. int me = smp_processor_id();
  896. switch_to_new_gdt(me);
  897. /* already set me in cpu_online_mask in boot_cpu_init() */
  898. cpumask_set_cpu(me, cpu_callout_mask);
  899. per_cpu(cpu_state, me) = CPU_ONLINE;
  900. }
  901. void __init native_smp_cpus_done(unsigned int max_cpus)
  902. {
  903. pr_debug("Boot done\n");
  904. nmi_selftest();
  905. impress_friends();
  906. #ifdef CONFIG_X86_IO_APIC
  907. setup_ioapic_dest();
  908. #endif
  909. mtrr_aps_init();
  910. }
  911. static int __initdata setup_possible_cpus = -1;
  912. static int __init _setup_possible_cpus(char *str)
  913. {
  914. get_option(&str, &setup_possible_cpus);
  915. return 0;
  916. }
  917. early_param("possible_cpus", _setup_possible_cpus);
  918. /*
  919. * cpu_possible_mask should be static, it cannot change as cpu's
  920. * are onlined, or offlined. The reason is per-cpu data-structures
  921. * are allocated by some modules at init time, and dont expect to
  922. * do this dynamically on cpu arrival/departure.
  923. * cpu_present_mask on the other hand can change dynamically.
  924. * In case when cpu_hotplug is not compiled, then we resort to current
  925. * behaviour, which is cpu_possible == cpu_present.
  926. * - Ashok Raj
  927. *
  928. * Three ways to find out the number of additional hotplug CPUs:
  929. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  930. * - The user can overwrite it with possible_cpus=NUM
  931. * - Otherwise don't reserve additional CPUs.
  932. * We do this because additional CPUs waste a lot of memory.
  933. * -AK
  934. */
  935. __init void prefill_possible_map(void)
  936. {
  937. int i, possible;
  938. /* no processor from mptable or madt */
  939. if (!num_processors)
  940. num_processors = 1;
  941. i = setup_max_cpus ?: 1;
  942. if (setup_possible_cpus == -1) {
  943. possible = num_processors;
  944. #ifdef CONFIG_HOTPLUG_CPU
  945. if (setup_max_cpus)
  946. possible += disabled_cpus;
  947. #else
  948. if (possible > i)
  949. possible = i;
  950. #endif
  951. } else
  952. possible = setup_possible_cpus;
  953. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  954. /* nr_cpu_ids could be reduced via nr_cpus= */
  955. if (possible > nr_cpu_ids) {
  956. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  957. possible, nr_cpu_ids);
  958. possible = nr_cpu_ids;
  959. }
  960. #ifdef CONFIG_HOTPLUG_CPU
  961. if (!setup_max_cpus)
  962. #endif
  963. if (possible > i) {
  964. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  965. possible, setup_max_cpus);
  966. possible = i;
  967. }
  968. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  969. possible, max_t(int, possible - num_processors, 0));
  970. for (i = 0; i < possible; i++)
  971. set_cpu_possible(i, true);
  972. for (; i < NR_CPUS; i++)
  973. set_cpu_possible(i, false);
  974. nr_cpu_ids = possible;
  975. }
  976. #ifdef CONFIG_HOTPLUG_CPU
  977. static void remove_siblinginfo(int cpu)
  978. {
  979. int sibling;
  980. struct cpuinfo_x86 *c = &cpu_data(cpu);
  981. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  982. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  983. /*/
  984. * last thread sibling in this cpu core going down
  985. */
  986. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  987. cpu_data(sibling).booted_cores--;
  988. }
  989. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  990. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  991. cpumask_clear(cpu_sibling_mask(cpu));
  992. cpumask_clear(cpu_core_mask(cpu));
  993. c->phys_proc_id = 0;
  994. c->cpu_core_id = 0;
  995. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  996. }
  997. static void __ref remove_cpu_from_maps(int cpu)
  998. {
  999. set_cpu_online(cpu, false);
  1000. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1001. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1002. /* was set by cpu_init() */
  1003. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1004. numa_remove_cpu(cpu);
  1005. }
  1006. void cpu_disable_common(void)
  1007. {
  1008. int cpu = smp_processor_id();
  1009. remove_siblinginfo(cpu);
  1010. /* It's now safe to remove this processor from the online map */
  1011. lock_vector_lock();
  1012. remove_cpu_from_maps(cpu);
  1013. unlock_vector_lock();
  1014. fixup_irqs();
  1015. }
  1016. int native_cpu_disable(void)
  1017. {
  1018. int cpu = smp_processor_id();
  1019. /*
  1020. * Perhaps use cpufreq to drop frequency, but that could go
  1021. * into generic code.
  1022. *
  1023. * We won't take down the boot processor on i386 due to some
  1024. * interrupts only being able to be serviced by the BSP.
  1025. * Especially so if we're not using an IOAPIC -zwane
  1026. */
  1027. if (cpu == 0)
  1028. return -EBUSY;
  1029. clear_local_APIC();
  1030. cpu_disable_common();
  1031. return 0;
  1032. }
  1033. void native_cpu_die(unsigned int cpu)
  1034. {
  1035. /* We don't do anything here: idle task is faking death itself. */
  1036. unsigned int i;
  1037. for (i = 0; i < 10; i++) {
  1038. /* They ack this in play_dead by setting CPU_DEAD */
  1039. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1040. if (system_state == SYSTEM_RUNNING)
  1041. pr_info("CPU %u is now offline\n", cpu);
  1042. return;
  1043. }
  1044. msleep(100);
  1045. }
  1046. pr_err("CPU %u didn't die...\n", cpu);
  1047. }
  1048. void play_dead_common(void)
  1049. {
  1050. idle_task_exit();
  1051. reset_lazy_tlbstate();
  1052. amd_e400_remove_cpu(raw_smp_processor_id());
  1053. mb();
  1054. /* Ack it */
  1055. __this_cpu_write(cpu_state, CPU_DEAD);
  1056. /*
  1057. * With physical CPU hotplug, we should halt the cpu
  1058. */
  1059. local_irq_disable();
  1060. }
  1061. /*
  1062. * We need to flush the caches before going to sleep, lest we have
  1063. * dirty data in our caches when we come back up.
  1064. */
  1065. static inline void mwait_play_dead(void)
  1066. {
  1067. unsigned int eax, ebx, ecx, edx;
  1068. unsigned int highest_cstate = 0;
  1069. unsigned int highest_subcstate = 0;
  1070. int i;
  1071. void *mwait_ptr;
  1072. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1073. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1074. return;
  1075. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1076. return;
  1077. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1078. return;
  1079. eax = CPUID_MWAIT_LEAF;
  1080. ecx = 0;
  1081. native_cpuid(&eax, &ebx, &ecx, &edx);
  1082. /*
  1083. * eax will be 0 if EDX enumeration is not valid.
  1084. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1085. */
  1086. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1087. eax = 0;
  1088. } else {
  1089. edx >>= MWAIT_SUBSTATE_SIZE;
  1090. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1091. if (edx & MWAIT_SUBSTATE_MASK) {
  1092. highest_cstate = i;
  1093. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1094. }
  1095. }
  1096. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1097. (highest_subcstate - 1);
  1098. }
  1099. /*
  1100. * This should be a memory location in a cache line which is
  1101. * unlikely to be touched by other processors. The actual
  1102. * content is immaterial as it is not actually modified in any way.
  1103. */
  1104. mwait_ptr = &current_thread_info()->flags;
  1105. wbinvd();
  1106. while (1) {
  1107. /*
  1108. * The CLFLUSH is a workaround for erratum AAI65 for
  1109. * the Xeon 7400 series. It's not clear it is actually
  1110. * needed, but it should be harmless in either case.
  1111. * The WBINVD is insufficient due to the spurious-wakeup
  1112. * case where we return around the loop.
  1113. */
  1114. clflush(mwait_ptr);
  1115. __monitor(mwait_ptr, 0, 0);
  1116. mb();
  1117. __mwait(eax, 0);
  1118. }
  1119. }
  1120. static inline void hlt_play_dead(void)
  1121. {
  1122. if (__this_cpu_read(cpu_info.x86) >= 4)
  1123. wbinvd();
  1124. while (1) {
  1125. native_halt();
  1126. }
  1127. }
  1128. void native_play_dead(void)
  1129. {
  1130. play_dead_common();
  1131. tboot_shutdown(TB_SHUTDOWN_WFS);
  1132. mwait_play_dead(); /* Only returns on failure */
  1133. if (cpuidle_play_dead())
  1134. hlt_play_dead();
  1135. }
  1136. #else /* ... !CONFIG_HOTPLUG_CPU */
  1137. int native_cpu_disable(void)
  1138. {
  1139. return -ENOSYS;
  1140. }
  1141. void native_cpu_die(unsigned int cpu)
  1142. {
  1143. /* We said "no" in __cpu_disable */
  1144. BUG();
  1145. }
  1146. void native_play_dead(void)
  1147. {
  1148. BUG();
  1149. }
  1150. #endif