pci-calgary_64.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600
  1. /*
  2. * Derived from arch/powerpc/kernel/iommu.c
  3. *
  4. * Copyright IBM Corporation, 2006-2007
  5. * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
  6. *
  7. * Author: Jon Mason <jdmason@kudzu.us>
  8. * Author: Muli Ben-Yehuda <muli@il.ibm.com>
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #define pr_fmt(fmt) "Calgary: " fmt
  24. #include <linux/kernel.h>
  25. #include <linux/init.h>
  26. #include <linux/types.h>
  27. #include <linux/slab.h>
  28. #include <linux/mm.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/string.h>
  31. #include <linux/crash_dump.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/bitmap.h>
  34. #include <linux/pci_ids.h>
  35. #include <linux/pci.h>
  36. #include <linux/delay.h>
  37. #include <linux/scatterlist.h>
  38. #include <linux/iommu-helper.h>
  39. #include <asm/iommu.h>
  40. #include <asm/calgary.h>
  41. #include <asm/tce.h>
  42. #include <asm/pci-direct.h>
  43. #include <asm/dma.h>
  44. #include <asm/rio.h>
  45. #include <asm/bios_ebda.h>
  46. #include <asm/x86_init.h>
  47. #include <asm/iommu_table.h>
  48. #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
  49. int use_calgary __read_mostly = 1;
  50. #else
  51. int use_calgary __read_mostly = 0;
  52. #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
  53. #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
  54. #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
  55. /* register offsets inside the host bridge space */
  56. #define CALGARY_CONFIG_REG 0x0108
  57. #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
  58. #define PHB_PLSSR_OFFSET 0x0120
  59. #define PHB_CONFIG_RW_OFFSET 0x0160
  60. #define PHB_IOBASE_BAR_LOW 0x0170
  61. #define PHB_IOBASE_BAR_HIGH 0x0180
  62. #define PHB_MEM_1_LOW 0x0190
  63. #define PHB_MEM_1_HIGH 0x01A0
  64. #define PHB_IO_ADDR_SIZE 0x01B0
  65. #define PHB_MEM_1_SIZE 0x01C0
  66. #define PHB_MEM_ST_OFFSET 0x01D0
  67. #define PHB_AER_OFFSET 0x0200
  68. #define PHB_CONFIG_0_HIGH 0x0220
  69. #define PHB_CONFIG_0_LOW 0x0230
  70. #define PHB_CONFIG_0_END 0x0240
  71. #define PHB_MEM_2_LOW 0x02B0
  72. #define PHB_MEM_2_HIGH 0x02C0
  73. #define PHB_MEM_2_SIZE_HIGH 0x02D0
  74. #define PHB_MEM_2_SIZE_LOW 0x02E0
  75. #define PHB_DOSHOLE_OFFSET 0x08E0
  76. /* CalIOC2 specific */
  77. #define PHB_SAVIOR_L2 0x0DB0
  78. #define PHB_PAGE_MIG_CTRL 0x0DA8
  79. #define PHB_PAGE_MIG_DEBUG 0x0DA0
  80. #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
  81. /* PHB_CONFIG_RW */
  82. #define PHB_TCE_ENABLE 0x20000000
  83. #define PHB_SLOT_DISABLE 0x1C000000
  84. #define PHB_DAC_DISABLE 0x01000000
  85. #define PHB_MEM2_ENABLE 0x00400000
  86. #define PHB_MCSR_ENABLE 0x00100000
  87. /* TAR (Table Address Register) */
  88. #define TAR_SW_BITS 0x0000ffffffff800fUL
  89. #define TAR_VALID 0x0000000000000008UL
  90. /* CSR (Channel/DMA Status Register) */
  91. #define CSR_AGENT_MASK 0xffe0ffff
  92. /* CCR (Calgary Configuration Register) */
  93. #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
  94. /* PMCR/PMDR (Page Migration Control/Debug Registers */
  95. #define PMR_SOFTSTOP 0x80000000
  96. #define PMR_SOFTSTOPFAULT 0x40000000
  97. #define PMR_HARDSTOP 0x20000000
  98. /*
  99. * The maximum PHB bus number.
  100. * x3950M2 (rare): 8 chassis, 48 PHBs per chassis = 384
  101. * x3950M2: 4 chassis, 48 PHBs per chassis = 192
  102. * x3950 (PCIE): 8 chassis, 32 PHBs per chassis = 256
  103. * x3950 (PCIX): 8 chassis, 16 PHBs per chassis = 128
  104. */
  105. #define MAX_PHB_BUS_NUM 256
  106. #define PHBS_PER_CALGARY 4
  107. /* register offsets in Calgary's internal register space */
  108. static const unsigned long tar_offsets[] = {
  109. 0x0580 /* TAR0 */,
  110. 0x0588 /* TAR1 */,
  111. 0x0590 /* TAR2 */,
  112. 0x0598 /* TAR3 */
  113. };
  114. static const unsigned long split_queue_offsets[] = {
  115. 0x4870 /* SPLIT QUEUE 0 */,
  116. 0x5870 /* SPLIT QUEUE 1 */,
  117. 0x6870 /* SPLIT QUEUE 2 */,
  118. 0x7870 /* SPLIT QUEUE 3 */
  119. };
  120. static const unsigned long phb_offsets[] = {
  121. 0x8000 /* PHB0 */,
  122. 0x9000 /* PHB1 */,
  123. 0xA000 /* PHB2 */,
  124. 0xB000 /* PHB3 */
  125. };
  126. /* PHB debug registers */
  127. static const unsigned long phb_debug_offsets[] = {
  128. 0x4000 /* PHB 0 DEBUG */,
  129. 0x5000 /* PHB 1 DEBUG */,
  130. 0x6000 /* PHB 2 DEBUG */,
  131. 0x7000 /* PHB 3 DEBUG */
  132. };
  133. /*
  134. * STUFF register for each debug PHB,
  135. * byte 1 = start bus number, byte 2 = end bus number
  136. */
  137. #define PHB_DEBUG_STUFF_OFFSET 0x0020
  138. #define EMERGENCY_PAGES 32 /* = 128KB */
  139. unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
  140. static int translate_empty_slots __read_mostly = 0;
  141. static int calgary_detected __read_mostly = 0;
  142. static struct rio_table_hdr *rio_table_hdr __initdata;
  143. static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
  144. static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
  145. struct calgary_bus_info {
  146. void *tce_space;
  147. unsigned char translation_disabled;
  148. signed char phbid;
  149. void __iomem *bbar;
  150. };
  151. static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
  152. static void calgary_tce_cache_blast(struct iommu_table *tbl);
  153. static void calgary_dump_error_regs(struct iommu_table *tbl);
  154. static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
  155. static void calioc2_tce_cache_blast(struct iommu_table *tbl);
  156. static void calioc2_dump_error_regs(struct iommu_table *tbl);
  157. static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
  158. static void get_tce_space_from_tar(void);
  159. static struct cal_chipset_ops calgary_chip_ops = {
  160. .handle_quirks = calgary_handle_quirks,
  161. .tce_cache_blast = calgary_tce_cache_blast,
  162. .dump_error_regs = calgary_dump_error_regs
  163. };
  164. static struct cal_chipset_ops calioc2_chip_ops = {
  165. .handle_quirks = calioc2_handle_quirks,
  166. .tce_cache_blast = calioc2_tce_cache_blast,
  167. .dump_error_regs = calioc2_dump_error_regs
  168. };
  169. static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
  170. static inline int translation_enabled(struct iommu_table *tbl)
  171. {
  172. /* only PHBs with translation enabled have an IOMMU table */
  173. return (tbl != NULL);
  174. }
  175. static void iommu_range_reserve(struct iommu_table *tbl,
  176. unsigned long start_addr, unsigned int npages)
  177. {
  178. unsigned long index;
  179. unsigned long end;
  180. unsigned long flags;
  181. index = start_addr >> PAGE_SHIFT;
  182. /* bail out if we're asked to reserve a region we don't cover */
  183. if (index >= tbl->it_size)
  184. return;
  185. end = index + npages;
  186. if (end > tbl->it_size) /* don't go off the table */
  187. end = tbl->it_size;
  188. spin_lock_irqsave(&tbl->it_lock, flags);
  189. bitmap_set(tbl->it_map, index, npages);
  190. spin_unlock_irqrestore(&tbl->it_lock, flags);
  191. }
  192. static unsigned long iommu_range_alloc(struct device *dev,
  193. struct iommu_table *tbl,
  194. unsigned int npages)
  195. {
  196. unsigned long flags;
  197. unsigned long offset;
  198. unsigned long boundary_size;
  199. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  200. PAGE_SIZE) >> PAGE_SHIFT;
  201. BUG_ON(npages == 0);
  202. spin_lock_irqsave(&tbl->it_lock, flags);
  203. offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
  204. npages, 0, boundary_size, 0);
  205. if (offset == ~0UL) {
  206. tbl->chip_ops->tce_cache_blast(tbl);
  207. offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
  208. npages, 0, boundary_size, 0);
  209. if (offset == ~0UL) {
  210. pr_warn("IOMMU full\n");
  211. spin_unlock_irqrestore(&tbl->it_lock, flags);
  212. if (panic_on_overflow)
  213. panic("Calgary: fix the allocator.\n");
  214. else
  215. return DMA_ERROR_CODE;
  216. }
  217. }
  218. tbl->it_hint = offset + npages;
  219. BUG_ON(tbl->it_hint > tbl->it_size);
  220. spin_unlock_irqrestore(&tbl->it_lock, flags);
  221. return offset;
  222. }
  223. static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
  224. void *vaddr, unsigned int npages, int direction)
  225. {
  226. unsigned long entry;
  227. dma_addr_t ret;
  228. entry = iommu_range_alloc(dev, tbl, npages);
  229. if (unlikely(entry == DMA_ERROR_CODE)) {
  230. pr_warn("failed to allocate %u pages in iommu %p\n",
  231. npages, tbl);
  232. return DMA_ERROR_CODE;
  233. }
  234. /* set the return dma address */
  235. ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
  236. /* put the TCEs in the HW table */
  237. tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
  238. direction);
  239. return ret;
  240. }
  241. static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
  242. unsigned int npages)
  243. {
  244. unsigned long entry;
  245. unsigned long badend;
  246. unsigned long flags;
  247. /* were we called with bad_dma_address? */
  248. badend = DMA_ERROR_CODE + (EMERGENCY_PAGES * PAGE_SIZE);
  249. if (unlikely((dma_addr >= DMA_ERROR_CODE) && (dma_addr < badend))) {
  250. WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
  251. "address 0x%Lx\n", dma_addr);
  252. return;
  253. }
  254. entry = dma_addr >> PAGE_SHIFT;
  255. BUG_ON(entry + npages > tbl->it_size);
  256. tce_free(tbl, entry, npages);
  257. spin_lock_irqsave(&tbl->it_lock, flags);
  258. bitmap_clear(tbl->it_map, entry, npages);
  259. spin_unlock_irqrestore(&tbl->it_lock, flags);
  260. }
  261. static inline struct iommu_table *find_iommu_table(struct device *dev)
  262. {
  263. struct pci_dev *pdev;
  264. struct pci_bus *pbus;
  265. struct iommu_table *tbl;
  266. pdev = to_pci_dev(dev);
  267. /* search up the device tree for an iommu */
  268. pbus = pdev->bus;
  269. do {
  270. tbl = pci_iommu(pbus);
  271. if (tbl && tbl->it_busno == pbus->number)
  272. break;
  273. tbl = NULL;
  274. pbus = pbus->parent;
  275. } while (pbus);
  276. BUG_ON(tbl && (tbl->it_busno != pbus->number));
  277. return tbl;
  278. }
  279. static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
  280. int nelems,enum dma_data_direction dir,
  281. struct dma_attrs *attrs)
  282. {
  283. struct iommu_table *tbl = find_iommu_table(dev);
  284. struct scatterlist *s;
  285. int i;
  286. if (!translation_enabled(tbl))
  287. return;
  288. for_each_sg(sglist, s, nelems, i) {
  289. unsigned int npages;
  290. dma_addr_t dma = s->dma_address;
  291. unsigned int dmalen = s->dma_length;
  292. if (dmalen == 0)
  293. break;
  294. npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
  295. iommu_free(tbl, dma, npages);
  296. }
  297. }
  298. static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
  299. int nelems, enum dma_data_direction dir,
  300. struct dma_attrs *attrs)
  301. {
  302. struct iommu_table *tbl = find_iommu_table(dev);
  303. struct scatterlist *s;
  304. unsigned long vaddr;
  305. unsigned int npages;
  306. unsigned long entry;
  307. int i;
  308. for_each_sg(sg, s, nelems, i) {
  309. BUG_ON(!sg_page(s));
  310. vaddr = (unsigned long) sg_virt(s);
  311. npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
  312. entry = iommu_range_alloc(dev, tbl, npages);
  313. if (entry == DMA_ERROR_CODE) {
  314. /* makes sure unmap knows to stop */
  315. s->dma_length = 0;
  316. goto error;
  317. }
  318. s->dma_address = (entry << PAGE_SHIFT) | s->offset;
  319. /* insert into HW table */
  320. tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
  321. s->dma_length = s->length;
  322. }
  323. return nelems;
  324. error:
  325. calgary_unmap_sg(dev, sg, nelems, dir, NULL);
  326. for_each_sg(sg, s, nelems, i) {
  327. sg->dma_address = DMA_ERROR_CODE;
  328. sg->dma_length = 0;
  329. }
  330. return 0;
  331. }
  332. static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
  333. unsigned long offset, size_t size,
  334. enum dma_data_direction dir,
  335. struct dma_attrs *attrs)
  336. {
  337. void *vaddr = page_address(page) + offset;
  338. unsigned long uaddr;
  339. unsigned int npages;
  340. struct iommu_table *tbl = find_iommu_table(dev);
  341. uaddr = (unsigned long)vaddr;
  342. npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
  343. return iommu_alloc(dev, tbl, vaddr, npages, dir);
  344. }
  345. static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
  346. size_t size, enum dma_data_direction dir,
  347. struct dma_attrs *attrs)
  348. {
  349. struct iommu_table *tbl = find_iommu_table(dev);
  350. unsigned int npages;
  351. npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  352. iommu_free(tbl, dma_addr, npages);
  353. }
  354. static void* calgary_alloc_coherent(struct device *dev, size_t size,
  355. dma_addr_t *dma_handle, gfp_t flag, struct dma_attrs *attrs)
  356. {
  357. void *ret = NULL;
  358. dma_addr_t mapping;
  359. unsigned int npages, order;
  360. struct iommu_table *tbl = find_iommu_table(dev);
  361. size = PAGE_ALIGN(size); /* size rounded up to full pages */
  362. npages = size >> PAGE_SHIFT;
  363. order = get_order(size);
  364. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  365. /* alloc enough pages (and possibly more) */
  366. ret = (void *)__get_free_pages(flag, order);
  367. if (!ret)
  368. goto error;
  369. memset(ret, 0, size);
  370. /* set up tces to cover the allocated range */
  371. mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
  372. if (mapping == DMA_ERROR_CODE)
  373. goto free;
  374. *dma_handle = mapping;
  375. return ret;
  376. free:
  377. free_pages((unsigned long)ret, get_order(size));
  378. ret = NULL;
  379. error:
  380. return ret;
  381. }
  382. static void calgary_free_coherent(struct device *dev, size_t size,
  383. void *vaddr, dma_addr_t dma_handle,
  384. struct dma_attrs *attrs)
  385. {
  386. unsigned int npages;
  387. struct iommu_table *tbl = find_iommu_table(dev);
  388. size = PAGE_ALIGN(size);
  389. npages = size >> PAGE_SHIFT;
  390. iommu_free(tbl, dma_handle, npages);
  391. free_pages((unsigned long)vaddr, get_order(size));
  392. }
  393. static struct dma_map_ops calgary_dma_ops = {
  394. .alloc = calgary_alloc_coherent,
  395. .free = calgary_free_coherent,
  396. .map_sg = calgary_map_sg,
  397. .unmap_sg = calgary_unmap_sg,
  398. .map_page = calgary_map_page,
  399. .unmap_page = calgary_unmap_page,
  400. };
  401. static inline void __iomem * busno_to_bbar(unsigned char num)
  402. {
  403. return bus_info[num].bbar;
  404. }
  405. static inline int busno_to_phbid(unsigned char num)
  406. {
  407. return bus_info[num].phbid;
  408. }
  409. static inline unsigned long split_queue_offset(unsigned char num)
  410. {
  411. size_t idx = busno_to_phbid(num);
  412. return split_queue_offsets[idx];
  413. }
  414. static inline unsigned long tar_offset(unsigned char num)
  415. {
  416. size_t idx = busno_to_phbid(num);
  417. return tar_offsets[idx];
  418. }
  419. static inline unsigned long phb_offset(unsigned char num)
  420. {
  421. size_t idx = busno_to_phbid(num);
  422. return phb_offsets[idx];
  423. }
  424. static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
  425. {
  426. unsigned long target = ((unsigned long)bar) | offset;
  427. return (void __iomem*)target;
  428. }
  429. static inline int is_calioc2(unsigned short device)
  430. {
  431. return (device == PCI_DEVICE_ID_IBM_CALIOC2);
  432. }
  433. static inline int is_calgary(unsigned short device)
  434. {
  435. return (device == PCI_DEVICE_ID_IBM_CALGARY);
  436. }
  437. static inline int is_cal_pci_dev(unsigned short device)
  438. {
  439. return (is_calgary(device) || is_calioc2(device));
  440. }
  441. static void calgary_tce_cache_blast(struct iommu_table *tbl)
  442. {
  443. u64 val;
  444. u32 aer;
  445. int i = 0;
  446. void __iomem *bbar = tbl->bbar;
  447. void __iomem *target;
  448. /* disable arbitration on the bus */
  449. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
  450. aer = readl(target);
  451. writel(0, target);
  452. /* read plssr to ensure it got there */
  453. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
  454. val = readl(target);
  455. /* poll split queues until all DMA activity is done */
  456. target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
  457. do {
  458. val = readq(target);
  459. i++;
  460. } while ((val & 0xff) != 0xff && i < 100);
  461. if (i == 100)
  462. pr_warn("PCI bus not quiesced, continuing anyway\n");
  463. /* invalidate TCE cache */
  464. target = calgary_reg(bbar, tar_offset(tbl->it_busno));
  465. writeq(tbl->tar_val, target);
  466. /* enable arbitration */
  467. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
  468. writel(aer, target);
  469. (void)readl(target); /* flush */
  470. }
  471. static void calioc2_tce_cache_blast(struct iommu_table *tbl)
  472. {
  473. void __iomem *bbar = tbl->bbar;
  474. void __iomem *target;
  475. u64 val64;
  476. u32 val;
  477. int i = 0;
  478. int count = 1;
  479. unsigned char bus = tbl->it_busno;
  480. begin:
  481. printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
  482. "sequence - count %d\n", bus, count);
  483. /* 1. using the Page Migration Control reg set SoftStop */
  484. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  485. val = be32_to_cpu(readl(target));
  486. printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
  487. val |= PMR_SOFTSTOP;
  488. printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
  489. writel(cpu_to_be32(val), target);
  490. /* 2. poll split queues until all DMA activity is done */
  491. printk(KERN_DEBUG "2a. starting to poll split queues\n");
  492. target = calgary_reg(bbar, split_queue_offset(bus));
  493. do {
  494. val64 = readq(target);
  495. i++;
  496. } while ((val64 & 0xff) != 0xff && i < 100);
  497. if (i == 100)
  498. pr_warn("CalIOC2: PCI bus not quiesced, continuing anyway\n");
  499. /* 3. poll Page Migration DEBUG for SoftStopFault */
  500. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
  501. val = be32_to_cpu(readl(target));
  502. printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
  503. /* 4. if SoftStopFault - goto (1) */
  504. if (val & PMR_SOFTSTOPFAULT) {
  505. if (++count < 100)
  506. goto begin;
  507. else {
  508. pr_warn("CalIOC2: too many SoftStopFaults, aborting TCE cache flush sequence!\n");
  509. return; /* pray for the best */
  510. }
  511. }
  512. /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
  513. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  514. printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
  515. val = be32_to_cpu(readl(target));
  516. printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
  517. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
  518. val = be32_to_cpu(readl(target));
  519. printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
  520. /* 6. invalidate TCE cache */
  521. printk(KERN_DEBUG "6. invalidating TCE cache\n");
  522. target = calgary_reg(bbar, tar_offset(bus));
  523. writeq(tbl->tar_val, target);
  524. /* 7. Re-read PMCR */
  525. printk(KERN_DEBUG "7a. Re-reading PMCR\n");
  526. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  527. val = be32_to_cpu(readl(target));
  528. printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
  529. /* 8. Remove HardStop */
  530. printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
  531. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  532. val = 0;
  533. printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
  534. writel(cpu_to_be32(val), target);
  535. val = be32_to_cpu(readl(target));
  536. printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
  537. }
  538. static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
  539. u64 limit)
  540. {
  541. unsigned int numpages;
  542. limit = limit | 0xfffff;
  543. limit++;
  544. numpages = ((limit - start) >> PAGE_SHIFT);
  545. iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
  546. }
  547. static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
  548. {
  549. void __iomem *target;
  550. u64 low, high, sizelow;
  551. u64 start, limit;
  552. struct iommu_table *tbl = pci_iommu(dev->bus);
  553. unsigned char busnum = dev->bus->number;
  554. void __iomem *bbar = tbl->bbar;
  555. /* peripheral MEM_1 region */
  556. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
  557. low = be32_to_cpu(readl(target));
  558. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
  559. high = be32_to_cpu(readl(target));
  560. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
  561. sizelow = be32_to_cpu(readl(target));
  562. start = (high << 32) | low;
  563. limit = sizelow;
  564. calgary_reserve_mem_region(dev, start, limit);
  565. }
  566. static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
  567. {
  568. void __iomem *target;
  569. u32 val32;
  570. u64 low, high, sizelow, sizehigh;
  571. u64 start, limit;
  572. struct iommu_table *tbl = pci_iommu(dev->bus);
  573. unsigned char busnum = dev->bus->number;
  574. void __iomem *bbar = tbl->bbar;
  575. /* is it enabled? */
  576. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  577. val32 = be32_to_cpu(readl(target));
  578. if (!(val32 & PHB_MEM2_ENABLE))
  579. return;
  580. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
  581. low = be32_to_cpu(readl(target));
  582. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
  583. high = be32_to_cpu(readl(target));
  584. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
  585. sizelow = be32_to_cpu(readl(target));
  586. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
  587. sizehigh = be32_to_cpu(readl(target));
  588. start = (high << 32) | low;
  589. limit = (sizehigh << 32) | sizelow;
  590. calgary_reserve_mem_region(dev, start, limit);
  591. }
  592. /*
  593. * some regions of the IO address space do not get translated, so we
  594. * must not give devices IO addresses in those regions. The regions
  595. * are the 640KB-1MB region and the two PCI peripheral memory holes.
  596. * Reserve all of them in the IOMMU bitmap to avoid giving them out
  597. * later.
  598. */
  599. static void __init calgary_reserve_regions(struct pci_dev *dev)
  600. {
  601. unsigned int npages;
  602. u64 start;
  603. struct iommu_table *tbl = pci_iommu(dev->bus);
  604. /* reserve EMERGENCY_PAGES from bad_dma_address and up */
  605. iommu_range_reserve(tbl, DMA_ERROR_CODE, EMERGENCY_PAGES);
  606. /* avoid the BIOS/VGA first 640KB-1MB region */
  607. /* for CalIOC2 - avoid the entire first MB */
  608. if (is_calgary(dev->device)) {
  609. start = (640 * 1024);
  610. npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
  611. } else { /* calioc2 */
  612. start = 0;
  613. npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
  614. }
  615. iommu_range_reserve(tbl, start, npages);
  616. /* reserve the two PCI peripheral memory regions in IO space */
  617. calgary_reserve_peripheral_mem_1(dev);
  618. calgary_reserve_peripheral_mem_2(dev);
  619. }
  620. static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
  621. {
  622. u64 val64;
  623. u64 table_phys;
  624. void __iomem *target;
  625. int ret;
  626. struct iommu_table *tbl;
  627. /* build TCE tables for each PHB */
  628. ret = build_tce_table(dev, bbar);
  629. if (ret)
  630. return ret;
  631. tbl = pci_iommu(dev->bus);
  632. tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
  633. if (is_kdump_kernel())
  634. calgary_init_bitmap_from_tce_table(tbl);
  635. else
  636. tce_free(tbl, 0, tbl->it_size);
  637. if (is_calgary(dev->device))
  638. tbl->chip_ops = &calgary_chip_ops;
  639. else if (is_calioc2(dev->device))
  640. tbl->chip_ops = &calioc2_chip_ops;
  641. else
  642. BUG();
  643. calgary_reserve_regions(dev);
  644. /* set TARs for each PHB */
  645. target = calgary_reg(bbar, tar_offset(dev->bus->number));
  646. val64 = be64_to_cpu(readq(target));
  647. /* zero out all TAR bits under sw control */
  648. val64 &= ~TAR_SW_BITS;
  649. table_phys = (u64)__pa(tbl->it_base);
  650. val64 |= table_phys;
  651. BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
  652. val64 |= (u64) specified_table_size;
  653. tbl->tar_val = cpu_to_be64(val64);
  654. writeq(tbl->tar_val, target);
  655. readq(target); /* flush */
  656. return 0;
  657. }
  658. static void __init calgary_free_bus(struct pci_dev *dev)
  659. {
  660. u64 val64;
  661. struct iommu_table *tbl = pci_iommu(dev->bus);
  662. void __iomem *target;
  663. unsigned int bitmapsz;
  664. target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
  665. val64 = be64_to_cpu(readq(target));
  666. val64 &= ~TAR_SW_BITS;
  667. writeq(cpu_to_be64(val64), target);
  668. readq(target); /* flush */
  669. bitmapsz = tbl->it_size / BITS_PER_BYTE;
  670. free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
  671. tbl->it_map = NULL;
  672. kfree(tbl);
  673. set_pci_iommu(dev->bus, NULL);
  674. /* Can't free bootmem allocated memory after system is up :-( */
  675. bus_info[dev->bus->number].tce_space = NULL;
  676. }
  677. static void calgary_dump_error_regs(struct iommu_table *tbl)
  678. {
  679. void __iomem *bbar = tbl->bbar;
  680. void __iomem *target;
  681. u32 csr, plssr;
  682. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
  683. csr = be32_to_cpu(readl(target));
  684. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
  685. plssr = be32_to_cpu(readl(target));
  686. /* If no error, the agent ID in the CSR is not valid */
  687. pr_emerg("DMA error on Calgary PHB 0x%x, 0x%08x@CSR 0x%08x@PLSSR\n",
  688. tbl->it_busno, csr, plssr);
  689. }
  690. static void calioc2_dump_error_regs(struct iommu_table *tbl)
  691. {
  692. void __iomem *bbar = tbl->bbar;
  693. u32 csr, csmr, plssr, mck, rcstat;
  694. void __iomem *target;
  695. unsigned long phboff = phb_offset(tbl->it_busno);
  696. unsigned long erroff;
  697. u32 errregs[7];
  698. int i;
  699. /* dump CSR */
  700. target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
  701. csr = be32_to_cpu(readl(target));
  702. /* dump PLSSR */
  703. target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
  704. plssr = be32_to_cpu(readl(target));
  705. /* dump CSMR */
  706. target = calgary_reg(bbar, phboff | 0x290);
  707. csmr = be32_to_cpu(readl(target));
  708. /* dump mck */
  709. target = calgary_reg(bbar, phboff | 0x800);
  710. mck = be32_to_cpu(readl(target));
  711. pr_emerg("DMA error on CalIOC2 PHB 0x%x\n", tbl->it_busno);
  712. pr_emerg("0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
  713. csr, plssr, csmr, mck);
  714. /* dump rest of error regs */
  715. pr_emerg("");
  716. for (i = 0; i < ARRAY_SIZE(errregs); i++) {
  717. /* err regs are at 0x810 - 0x870 */
  718. erroff = (0x810 + (i * 0x10));
  719. target = calgary_reg(bbar, phboff | erroff);
  720. errregs[i] = be32_to_cpu(readl(target));
  721. pr_cont("0x%08x@0x%lx ", errregs[i], erroff);
  722. }
  723. pr_cont("\n");
  724. /* root complex status */
  725. target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
  726. rcstat = be32_to_cpu(readl(target));
  727. printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
  728. PHB_ROOT_COMPLEX_STATUS);
  729. }
  730. static void calgary_watchdog(unsigned long data)
  731. {
  732. struct pci_dev *dev = (struct pci_dev *)data;
  733. struct iommu_table *tbl = pci_iommu(dev->bus);
  734. void __iomem *bbar = tbl->bbar;
  735. u32 val32;
  736. void __iomem *target;
  737. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
  738. val32 = be32_to_cpu(readl(target));
  739. /* If no error, the agent ID in the CSR is not valid */
  740. if (val32 & CSR_AGENT_MASK) {
  741. tbl->chip_ops->dump_error_regs(tbl);
  742. /* reset error */
  743. writel(0, target);
  744. /* Disable bus that caused the error */
  745. target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
  746. PHB_CONFIG_RW_OFFSET);
  747. val32 = be32_to_cpu(readl(target));
  748. val32 |= PHB_SLOT_DISABLE;
  749. writel(cpu_to_be32(val32), target);
  750. readl(target); /* flush */
  751. } else {
  752. /* Reset the timer */
  753. mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
  754. }
  755. }
  756. static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
  757. unsigned char busnum, unsigned long timeout)
  758. {
  759. u64 val64;
  760. void __iomem *target;
  761. unsigned int phb_shift = ~0; /* silence gcc */
  762. u64 mask;
  763. switch (busno_to_phbid(busnum)) {
  764. case 0: phb_shift = (63 - 19);
  765. break;
  766. case 1: phb_shift = (63 - 23);
  767. break;
  768. case 2: phb_shift = (63 - 27);
  769. break;
  770. case 3: phb_shift = (63 - 35);
  771. break;
  772. default:
  773. BUG_ON(busno_to_phbid(busnum));
  774. }
  775. target = calgary_reg(bbar, CALGARY_CONFIG_REG);
  776. val64 = be64_to_cpu(readq(target));
  777. /* zero out this PHB's timer bits */
  778. mask = ~(0xFUL << phb_shift);
  779. val64 &= mask;
  780. val64 |= (timeout << phb_shift);
  781. writeq(cpu_to_be64(val64), target);
  782. readq(target); /* flush */
  783. }
  784. static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
  785. {
  786. unsigned char busnum = dev->bus->number;
  787. void __iomem *bbar = tbl->bbar;
  788. void __iomem *target;
  789. u32 val;
  790. /*
  791. * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
  792. */
  793. target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
  794. val = cpu_to_be32(readl(target));
  795. val |= 0x00800000;
  796. writel(cpu_to_be32(val), target);
  797. }
  798. static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
  799. {
  800. unsigned char busnum = dev->bus->number;
  801. /*
  802. * Give split completion a longer timeout on bus 1 for aic94xx
  803. * http://bugzilla.kernel.org/show_bug.cgi?id=7180
  804. */
  805. if (is_calgary(dev->device) && (busnum == 1))
  806. calgary_set_split_completion_timeout(tbl->bbar, busnum,
  807. CCR_2SEC_TIMEOUT);
  808. }
  809. static void __init calgary_enable_translation(struct pci_dev *dev)
  810. {
  811. u32 val32;
  812. unsigned char busnum;
  813. void __iomem *target;
  814. void __iomem *bbar;
  815. struct iommu_table *tbl;
  816. busnum = dev->bus->number;
  817. tbl = pci_iommu(dev->bus);
  818. bbar = tbl->bbar;
  819. /* enable TCE in PHB Config Register */
  820. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  821. val32 = be32_to_cpu(readl(target));
  822. val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
  823. printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
  824. (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
  825. "Calgary" : "CalIOC2", busnum);
  826. printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
  827. "bus.\n");
  828. writel(cpu_to_be32(val32), target);
  829. readl(target); /* flush */
  830. init_timer(&tbl->watchdog_timer);
  831. tbl->watchdog_timer.function = &calgary_watchdog;
  832. tbl->watchdog_timer.data = (unsigned long)dev;
  833. mod_timer(&tbl->watchdog_timer, jiffies);
  834. }
  835. static void __init calgary_disable_translation(struct pci_dev *dev)
  836. {
  837. u32 val32;
  838. unsigned char busnum;
  839. void __iomem *target;
  840. void __iomem *bbar;
  841. struct iommu_table *tbl;
  842. busnum = dev->bus->number;
  843. tbl = pci_iommu(dev->bus);
  844. bbar = tbl->bbar;
  845. /* disable TCE in PHB Config Register */
  846. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  847. val32 = be32_to_cpu(readl(target));
  848. val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
  849. printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
  850. writel(cpu_to_be32(val32), target);
  851. readl(target); /* flush */
  852. del_timer_sync(&tbl->watchdog_timer);
  853. }
  854. static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
  855. {
  856. pci_dev_get(dev);
  857. set_pci_iommu(dev->bus, NULL);
  858. /* is the device behind a bridge? */
  859. if (dev->bus->parent)
  860. dev->bus->parent->self = dev;
  861. else
  862. dev->bus->self = dev;
  863. }
  864. static int __init calgary_init_one(struct pci_dev *dev)
  865. {
  866. void __iomem *bbar;
  867. struct iommu_table *tbl;
  868. int ret;
  869. bbar = busno_to_bbar(dev->bus->number);
  870. ret = calgary_setup_tar(dev, bbar);
  871. if (ret)
  872. goto done;
  873. pci_dev_get(dev);
  874. if (dev->bus->parent) {
  875. if (dev->bus->parent->self)
  876. printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
  877. "bus->parent->self!\n", dev);
  878. dev->bus->parent->self = dev;
  879. } else
  880. dev->bus->self = dev;
  881. tbl = pci_iommu(dev->bus);
  882. tbl->chip_ops->handle_quirks(tbl, dev);
  883. calgary_enable_translation(dev);
  884. return 0;
  885. done:
  886. return ret;
  887. }
  888. static int __init calgary_locate_bbars(void)
  889. {
  890. int ret;
  891. int rioidx, phb, bus;
  892. void __iomem *bbar;
  893. void __iomem *target;
  894. unsigned long offset;
  895. u8 start_bus, end_bus;
  896. u32 val;
  897. ret = -ENODATA;
  898. for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
  899. struct rio_detail *rio = rio_devs[rioidx];
  900. if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
  901. continue;
  902. /* map entire 1MB of Calgary config space */
  903. bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
  904. if (!bbar)
  905. goto error;
  906. for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
  907. offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
  908. target = calgary_reg(bbar, offset);
  909. val = be32_to_cpu(readl(target));
  910. start_bus = (u8)((val & 0x00FF0000) >> 16);
  911. end_bus = (u8)((val & 0x0000FF00) >> 8);
  912. if (end_bus) {
  913. for (bus = start_bus; bus <= end_bus; bus++) {
  914. bus_info[bus].bbar = bbar;
  915. bus_info[bus].phbid = phb;
  916. }
  917. } else {
  918. bus_info[start_bus].bbar = bbar;
  919. bus_info[start_bus].phbid = phb;
  920. }
  921. }
  922. }
  923. return 0;
  924. error:
  925. /* scan bus_info and iounmap any bbars we previously ioremap'd */
  926. for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
  927. if (bus_info[bus].bbar)
  928. iounmap(bus_info[bus].bbar);
  929. return ret;
  930. }
  931. static int __init calgary_init(void)
  932. {
  933. int ret;
  934. struct pci_dev *dev = NULL;
  935. struct calgary_bus_info *info;
  936. ret = calgary_locate_bbars();
  937. if (ret)
  938. return ret;
  939. /* Purely for kdump kernel case */
  940. if (is_kdump_kernel())
  941. get_tce_space_from_tar();
  942. do {
  943. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  944. if (!dev)
  945. break;
  946. if (!is_cal_pci_dev(dev->device))
  947. continue;
  948. info = &bus_info[dev->bus->number];
  949. if (info->translation_disabled) {
  950. calgary_init_one_nontraslated(dev);
  951. continue;
  952. }
  953. if (!info->tce_space && !translate_empty_slots)
  954. continue;
  955. ret = calgary_init_one(dev);
  956. if (ret)
  957. goto error;
  958. } while (1);
  959. dev = NULL;
  960. for_each_pci_dev(dev) {
  961. struct iommu_table *tbl;
  962. tbl = find_iommu_table(&dev->dev);
  963. if (translation_enabled(tbl))
  964. dev->dev.archdata.dma_ops = &calgary_dma_ops;
  965. }
  966. return ret;
  967. error:
  968. do {
  969. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  970. if (!dev)
  971. break;
  972. if (!is_cal_pci_dev(dev->device))
  973. continue;
  974. info = &bus_info[dev->bus->number];
  975. if (info->translation_disabled) {
  976. pci_dev_put(dev);
  977. continue;
  978. }
  979. if (!info->tce_space && !translate_empty_slots)
  980. continue;
  981. calgary_disable_translation(dev);
  982. calgary_free_bus(dev);
  983. pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
  984. dev->dev.archdata.dma_ops = NULL;
  985. } while (1);
  986. return ret;
  987. }
  988. static inline int __init determine_tce_table_size(u64 ram)
  989. {
  990. int ret;
  991. if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
  992. return specified_table_size;
  993. /*
  994. * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
  995. * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
  996. * larger table size has twice as many entries, so shift the
  997. * max ram address by 13 to divide by 8K and then look at the
  998. * order of the result to choose between 0-7.
  999. */
  1000. ret = get_order(ram >> 13);
  1001. if (ret > TCE_TABLE_SIZE_8M)
  1002. ret = TCE_TABLE_SIZE_8M;
  1003. return ret;
  1004. }
  1005. static int __init build_detail_arrays(void)
  1006. {
  1007. unsigned long ptr;
  1008. unsigned numnodes, i;
  1009. int scal_detail_size, rio_detail_size;
  1010. numnodes = rio_table_hdr->num_scal_dev;
  1011. if (numnodes > MAX_NUMNODES){
  1012. printk(KERN_WARNING
  1013. "Calgary: MAX_NUMNODES too low! Defined as %d, "
  1014. "but system has %d nodes.\n",
  1015. MAX_NUMNODES, numnodes);
  1016. return -ENODEV;
  1017. }
  1018. switch (rio_table_hdr->version){
  1019. case 2:
  1020. scal_detail_size = 11;
  1021. rio_detail_size = 13;
  1022. break;
  1023. case 3:
  1024. scal_detail_size = 12;
  1025. rio_detail_size = 15;
  1026. break;
  1027. default:
  1028. printk(KERN_WARNING
  1029. "Calgary: Invalid Rio Grande Table Version: %d\n",
  1030. rio_table_hdr->version);
  1031. return -EPROTO;
  1032. }
  1033. ptr = ((unsigned long)rio_table_hdr) + 3;
  1034. for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
  1035. scal_devs[i] = (struct scal_detail *)ptr;
  1036. for (i = 0; i < rio_table_hdr->num_rio_dev;
  1037. i++, ptr += rio_detail_size)
  1038. rio_devs[i] = (struct rio_detail *)ptr;
  1039. return 0;
  1040. }
  1041. static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
  1042. {
  1043. int dev;
  1044. u32 val;
  1045. if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
  1046. /*
  1047. * FIXME: properly scan for devices across the
  1048. * PCI-to-PCI bridge on every CalIOC2 port.
  1049. */
  1050. return 1;
  1051. }
  1052. for (dev = 1; dev < 8; dev++) {
  1053. val = read_pci_config(bus, dev, 0, 0);
  1054. if (val != 0xffffffff)
  1055. break;
  1056. }
  1057. return (val != 0xffffffff);
  1058. }
  1059. /*
  1060. * calgary_init_bitmap_from_tce_table():
  1061. * Function for kdump case. In the second/kdump kernel initialize
  1062. * the bitmap based on the tce table entries obtained from first kernel
  1063. */
  1064. static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
  1065. {
  1066. u64 *tp;
  1067. unsigned int index;
  1068. tp = ((u64 *)tbl->it_base);
  1069. for (index = 0 ; index < tbl->it_size; index++) {
  1070. if (*tp != 0x0)
  1071. set_bit(index, tbl->it_map);
  1072. tp++;
  1073. }
  1074. }
  1075. /*
  1076. * get_tce_space_from_tar():
  1077. * Function for kdump case. Get the tce tables from first kernel
  1078. * by reading the contents of the base address register of calgary iommu
  1079. */
  1080. static void __init get_tce_space_from_tar(void)
  1081. {
  1082. int bus;
  1083. void __iomem *target;
  1084. unsigned long tce_space;
  1085. for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
  1086. struct calgary_bus_info *info = &bus_info[bus];
  1087. unsigned short pci_device;
  1088. u32 val;
  1089. val = read_pci_config(bus, 0, 0, 0);
  1090. pci_device = (val & 0xFFFF0000) >> 16;
  1091. if (!is_cal_pci_dev(pci_device))
  1092. continue;
  1093. if (info->translation_disabled)
  1094. continue;
  1095. if (calgary_bus_has_devices(bus, pci_device) ||
  1096. translate_empty_slots) {
  1097. target = calgary_reg(bus_info[bus].bbar,
  1098. tar_offset(bus));
  1099. tce_space = be64_to_cpu(readq(target));
  1100. tce_space = tce_space & TAR_SW_BITS;
  1101. tce_space = tce_space & (~specified_table_size);
  1102. info->tce_space = (u64 *)__va(tce_space);
  1103. }
  1104. }
  1105. return;
  1106. }
  1107. static int __init calgary_iommu_init(void)
  1108. {
  1109. int ret;
  1110. /* ok, we're trying to use Calgary - let's roll */
  1111. printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
  1112. ret = calgary_init();
  1113. if (ret) {
  1114. printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
  1115. "falling back to no_iommu\n", ret);
  1116. return ret;
  1117. }
  1118. return 0;
  1119. }
  1120. int __init detect_calgary(void)
  1121. {
  1122. int bus;
  1123. void *tbl;
  1124. int calgary_found = 0;
  1125. unsigned long ptr;
  1126. unsigned int offset, prev_offset;
  1127. int ret;
  1128. /*
  1129. * if the user specified iommu=off or iommu=soft or we found
  1130. * another HW IOMMU already, bail out.
  1131. */
  1132. if (no_iommu || iommu_detected)
  1133. return -ENODEV;
  1134. if (!use_calgary)
  1135. return -ENODEV;
  1136. if (!early_pci_allowed())
  1137. return -ENODEV;
  1138. printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
  1139. ptr = (unsigned long)phys_to_virt(get_bios_ebda());
  1140. rio_table_hdr = NULL;
  1141. prev_offset = 0;
  1142. offset = 0x180;
  1143. /*
  1144. * The next offset is stored in the 1st word.
  1145. * Only parse up until the offset increases:
  1146. */
  1147. while (offset > prev_offset) {
  1148. /* The block id is stored in the 2nd word */
  1149. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
  1150. /* set the pointer past the offset & block id */
  1151. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  1152. break;
  1153. }
  1154. prev_offset = offset;
  1155. offset = *((unsigned short *)(ptr + offset));
  1156. }
  1157. if (!rio_table_hdr) {
  1158. printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
  1159. "in EBDA - bailing!\n");
  1160. return -ENODEV;
  1161. }
  1162. ret = build_detail_arrays();
  1163. if (ret) {
  1164. printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
  1165. return -ENOMEM;
  1166. }
  1167. specified_table_size = determine_tce_table_size((is_kdump_kernel() ?
  1168. saved_max_pfn : max_pfn) * PAGE_SIZE);
  1169. for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
  1170. struct calgary_bus_info *info = &bus_info[bus];
  1171. unsigned short pci_device;
  1172. u32 val;
  1173. val = read_pci_config(bus, 0, 0, 0);
  1174. pci_device = (val & 0xFFFF0000) >> 16;
  1175. if (!is_cal_pci_dev(pci_device))
  1176. continue;
  1177. if (info->translation_disabled)
  1178. continue;
  1179. if (calgary_bus_has_devices(bus, pci_device) ||
  1180. translate_empty_slots) {
  1181. /*
  1182. * If it is kdump kernel, find and use tce tables
  1183. * from first kernel, else allocate tce tables here
  1184. */
  1185. if (!is_kdump_kernel()) {
  1186. tbl = alloc_tce_table();
  1187. if (!tbl)
  1188. goto cleanup;
  1189. info->tce_space = tbl;
  1190. }
  1191. calgary_found = 1;
  1192. }
  1193. }
  1194. printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
  1195. calgary_found ? "found" : "not found");
  1196. if (calgary_found) {
  1197. iommu_detected = 1;
  1198. calgary_detected = 1;
  1199. printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
  1200. printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d\n",
  1201. specified_table_size);
  1202. x86_init.iommu.iommu_init = calgary_iommu_init;
  1203. }
  1204. return calgary_found;
  1205. cleanup:
  1206. for (--bus; bus >= 0; --bus) {
  1207. struct calgary_bus_info *info = &bus_info[bus];
  1208. if (info->tce_space)
  1209. free_tce_table(info->tce_space);
  1210. }
  1211. return -ENOMEM;
  1212. }
  1213. static int __init calgary_parse_options(char *p)
  1214. {
  1215. unsigned int bridge;
  1216. unsigned long val;
  1217. size_t len;
  1218. ssize_t ret;
  1219. while (*p) {
  1220. if (!strncmp(p, "64k", 3))
  1221. specified_table_size = TCE_TABLE_SIZE_64K;
  1222. else if (!strncmp(p, "128k", 4))
  1223. specified_table_size = TCE_TABLE_SIZE_128K;
  1224. else if (!strncmp(p, "256k", 4))
  1225. specified_table_size = TCE_TABLE_SIZE_256K;
  1226. else if (!strncmp(p, "512k", 4))
  1227. specified_table_size = TCE_TABLE_SIZE_512K;
  1228. else if (!strncmp(p, "1M", 2))
  1229. specified_table_size = TCE_TABLE_SIZE_1M;
  1230. else if (!strncmp(p, "2M", 2))
  1231. specified_table_size = TCE_TABLE_SIZE_2M;
  1232. else if (!strncmp(p, "4M", 2))
  1233. specified_table_size = TCE_TABLE_SIZE_4M;
  1234. else if (!strncmp(p, "8M", 2))
  1235. specified_table_size = TCE_TABLE_SIZE_8M;
  1236. len = strlen("translate_empty_slots");
  1237. if (!strncmp(p, "translate_empty_slots", len))
  1238. translate_empty_slots = 1;
  1239. len = strlen("disable");
  1240. if (!strncmp(p, "disable", len)) {
  1241. p += len;
  1242. if (*p == '=')
  1243. ++p;
  1244. if (*p == '\0')
  1245. break;
  1246. ret = kstrtoul(p, 0, &val);
  1247. if (ret)
  1248. break;
  1249. bridge = val;
  1250. if (bridge < MAX_PHB_BUS_NUM) {
  1251. printk(KERN_INFO "Calgary: disabling "
  1252. "translation for PHB %#x\n", bridge);
  1253. bus_info[bridge].translation_disabled = 1;
  1254. }
  1255. }
  1256. p = strpbrk(p, ",");
  1257. if (!p)
  1258. break;
  1259. p++; /* skip ',' */
  1260. }
  1261. return 1;
  1262. }
  1263. __setup("calgary=", calgary_parse_options);
  1264. static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
  1265. {
  1266. struct iommu_table *tbl;
  1267. unsigned int npages;
  1268. int i;
  1269. tbl = pci_iommu(dev->bus);
  1270. for (i = 0; i < 4; i++) {
  1271. struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
  1272. /* Don't give out TCEs that map MEM resources */
  1273. if (!(r->flags & IORESOURCE_MEM))
  1274. continue;
  1275. /* 0-based? we reserve the whole 1st MB anyway */
  1276. if (!r->start)
  1277. continue;
  1278. /* cover the whole region */
  1279. npages = resource_size(r) >> PAGE_SHIFT;
  1280. npages++;
  1281. iommu_range_reserve(tbl, r->start, npages);
  1282. }
  1283. }
  1284. static int __init calgary_fixup_tce_spaces(void)
  1285. {
  1286. struct pci_dev *dev = NULL;
  1287. struct calgary_bus_info *info;
  1288. if (no_iommu || swiotlb || !calgary_detected)
  1289. return -ENODEV;
  1290. printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
  1291. do {
  1292. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  1293. if (!dev)
  1294. break;
  1295. if (!is_cal_pci_dev(dev->device))
  1296. continue;
  1297. info = &bus_info[dev->bus->number];
  1298. if (info->translation_disabled)
  1299. continue;
  1300. if (!info->tce_space)
  1301. continue;
  1302. calgary_fixup_one_tce_space(dev);
  1303. } while (1);
  1304. return 0;
  1305. }
  1306. /*
  1307. * We need to be call after pcibios_assign_resources (fs_initcall level)
  1308. * and before device_initcall.
  1309. */
  1310. rootfs_initcall(calgary_fixup_tce_spaces);
  1311. IOMMU_INIT_POST(detect_calgary);