amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. #include <linux/export.h>
  2. #include <linux/init.h>
  3. #include <linux/bitops.h>
  4. #include <linux/elf.h>
  5. #include <linux/mm.h>
  6. #include <linux/io.h>
  7. #include <linux/sched.h>
  8. #include <asm/processor.h>
  9. #include <asm/apic.h>
  10. #include <asm/cpu.h>
  11. #include <asm/pci-direct.h>
  12. #ifdef CONFIG_X86_64
  13. # include <asm/numa_64.h>
  14. # include <asm/mmconfig.h>
  15. # include <asm/cacheflush.h>
  16. #endif
  17. #include "cpu.h"
  18. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  19. {
  20. struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
  21. u32 gprs[8] = { 0 };
  22. int err;
  23. WARN_ONCE((c->x86 != 0xf), "%s should only be used on K8!\n", __func__);
  24. gprs[1] = msr;
  25. gprs[7] = 0x9c5a203a;
  26. err = rdmsr_safe_regs(gprs);
  27. *p = gprs[0] | ((u64)gprs[2] << 32);
  28. return err;
  29. }
  30. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  31. {
  32. struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
  33. u32 gprs[8] = { 0 };
  34. WARN_ONCE((c->x86 != 0xf), "%s should only be used on K8!\n", __func__);
  35. gprs[0] = (u32)val;
  36. gprs[1] = msr;
  37. gprs[2] = val >> 32;
  38. gprs[7] = 0x9c5a203a;
  39. return wrmsr_safe_regs(gprs);
  40. }
  41. #ifdef CONFIG_X86_32
  42. /*
  43. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  44. * misexecution of code under Linux. Owners of such processors should
  45. * contact AMD for precise details and a CPU swap.
  46. *
  47. * See http://www.multimania.com/poulot/k6bug.html
  48. * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
  49. * (Publication # 21266 Issue Date: August 1998)
  50. *
  51. * The following test is erm.. interesting. AMD neglected to up
  52. * the chip setting when fixing the bug but they also tweaked some
  53. * performance at the same time..
  54. */
  55. extern void vide(void);
  56. __asm__(".align 4\nvide: ret");
  57. static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
  58. {
  59. /*
  60. * General Systems BIOSen alias the cpu frequency registers
  61. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  62. * drivers subsequently pokes it, and changes the CPU speed.
  63. * Workaround : Remove the unneeded alias.
  64. */
  65. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  66. #define CBAR_ENB (0x80000000)
  67. #define CBAR_KEY (0X000000CB)
  68. if (c->x86_model == 9 || c->x86_model == 10) {
  69. if (inl(CBAR) & CBAR_ENB)
  70. outl(0 | CBAR_KEY, CBAR);
  71. }
  72. }
  73. static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
  74. {
  75. u32 l, h;
  76. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  77. if (c->x86_model < 6) {
  78. /* Based on AMD doc 20734R - June 2000 */
  79. if (c->x86_model == 0) {
  80. clear_cpu_cap(c, X86_FEATURE_APIC);
  81. set_cpu_cap(c, X86_FEATURE_PGE);
  82. }
  83. return;
  84. }
  85. if (c->x86_model == 6 && c->x86_mask == 1) {
  86. const int K6_BUG_LOOP = 1000000;
  87. int n;
  88. void (*f_vide)(void);
  89. unsigned long d, d2;
  90. printk(KERN_INFO "AMD K6 stepping B detected - ");
  91. /*
  92. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  93. * calls at the same time.
  94. */
  95. n = K6_BUG_LOOP;
  96. f_vide = vide;
  97. rdtscl(d);
  98. while (n--)
  99. f_vide();
  100. rdtscl(d2);
  101. d = d2-d;
  102. if (d > 20*K6_BUG_LOOP)
  103. printk(KERN_CONT
  104. "system stability may be impaired when more than 32 MB are used.\n");
  105. else
  106. printk(KERN_CONT "probably OK (after B9730xxxx).\n");
  107. }
  108. /* K6 with old style WHCR */
  109. if (c->x86_model < 8 ||
  110. (c->x86_model == 8 && c->x86_mask < 8)) {
  111. /* We can only write allocate on the low 508Mb */
  112. if (mbytes > 508)
  113. mbytes = 508;
  114. rdmsr(MSR_K6_WHCR, l, h);
  115. if ((l&0x0000FFFF) == 0) {
  116. unsigned long flags;
  117. l = (1<<0)|((mbytes/4)<<1);
  118. local_irq_save(flags);
  119. wbinvd();
  120. wrmsr(MSR_K6_WHCR, l, h);
  121. local_irq_restore(flags);
  122. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  123. mbytes);
  124. }
  125. return;
  126. }
  127. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  128. c->x86_model == 9 || c->x86_model == 13) {
  129. /* The more serious chips .. */
  130. if (mbytes > 4092)
  131. mbytes = 4092;
  132. rdmsr(MSR_K6_WHCR, l, h);
  133. if ((l&0xFFFF0000) == 0) {
  134. unsigned long flags;
  135. l = ((mbytes>>2)<<22)|(1<<16);
  136. local_irq_save(flags);
  137. wbinvd();
  138. wrmsr(MSR_K6_WHCR, l, h);
  139. local_irq_restore(flags);
  140. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  141. mbytes);
  142. }
  143. return;
  144. }
  145. if (c->x86_model == 10) {
  146. /* AMD Geode LX is model 10 */
  147. /* placeholder for any needed mods */
  148. return;
  149. }
  150. }
  151. static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
  152. {
  153. /* calling is from identify_secondary_cpu() ? */
  154. if (!c->cpu_index)
  155. return;
  156. /*
  157. * Certain Athlons might work (for various values of 'work') in SMP
  158. * but they are not certified as MP capable.
  159. */
  160. /* Athlon 660/661 is valid. */
  161. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  162. (c->x86_mask == 1)))
  163. goto valid_k7;
  164. /* Duron 670 is valid */
  165. if ((c->x86_model == 7) && (c->x86_mask == 0))
  166. goto valid_k7;
  167. /*
  168. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  169. * bit. It's worth noting that the A5 stepping (662) of some
  170. * Athlon XP's have the MP bit set.
  171. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  172. * more.
  173. */
  174. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  175. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  176. (c->x86_model > 7))
  177. if (cpu_has_mp)
  178. goto valid_k7;
  179. /* If we get here, not a certified SMP capable AMD system. */
  180. /*
  181. * Don't taint if we are running SMP kernel on a single non-MP
  182. * approved Athlon
  183. */
  184. WARN_ONCE(1, "WARNING: This combination of AMD"
  185. " processors is not suitable for SMP.\n");
  186. if (!test_taint(TAINT_UNSAFE_SMP))
  187. add_taint(TAINT_UNSAFE_SMP);
  188. valid_k7:
  189. ;
  190. }
  191. static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
  192. {
  193. u32 l, h;
  194. /*
  195. * Bit 15 of Athlon specific MSR 15, needs to be 0
  196. * to enable SSE on Palomino/Morgan/Barton CPU's.
  197. * If the BIOS didn't enable it already, enable it here.
  198. */
  199. if (c->x86_model >= 6 && c->x86_model <= 10) {
  200. if (!cpu_has(c, X86_FEATURE_XMM)) {
  201. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  202. rdmsr(MSR_K7_HWCR, l, h);
  203. l &= ~0x00008000;
  204. wrmsr(MSR_K7_HWCR, l, h);
  205. set_cpu_cap(c, X86_FEATURE_XMM);
  206. }
  207. }
  208. /*
  209. * It's been determined by AMD that Athlons since model 8 stepping 1
  210. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  211. * As per AMD technical note 27212 0.2
  212. */
  213. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  214. rdmsr(MSR_K7_CLK_CTL, l, h);
  215. if ((l & 0xfff00000) != 0x20000000) {
  216. printk(KERN_INFO
  217. "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
  218. l, ((l & 0x000fffff)|0x20000000));
  219. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  220. }
  221. }
  222. set_cpu_cap(c, X86_FEATURE_K7);
  223. amd_k7_smp_check(c);
  224. }
  225. #endif
  226. #ifdef CONFIG_NUMA
  227. /*
  228. * To workaround broken NUMA config. Read the comment in
  229. * srat_detect_node().
  230. */
  231. static int __cpuinit nearby_node(int apicid)
  232. {
  233. int i, node;
  234. for (i = apicid - 1; i >= 0; i--) {
  235. node = __apicid_to_node[i];
  236. if (node != NUMA_NO_NODE && node_online(node))
  237. return node;
  238. }
  239. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  240. node = __apicid_to_node[i];
  241. if (node != NUMA_NO_NODE && node_online(node))
  242. return node;
  243. }
  244. return first_node(node_online_map); /* Shouldn't happen */
  245. }
  246. #endif
  247. /*
  248. * Fixup core topology information for
  249. * (1) AMD multi-node processors
  250. * Assumption: Number of cores in each internal node is the same.
  251. * (2) AMD processors supporting compute units
  252. */
  253. #ifdef CONFIG_X86_HT
  254. static void __cpuinit amd_get_topology(struct cpuinfo_x86 *c)
  255. {
  256. u32 nodes, cores_per_cu = 1;
  257. u8 node_id;
  258. int cpu = smp_processor_id();
  259. /* get information required for multi-node processors */
  260. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  261. u32 eax, ebx, ecx, edx;
  262. cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
  263. nodes = ((ecx >> 8) & 7) + 1;
  264. node_id = ecx & 7;
  265. /* get compute unit information */
  266. smp_num_siblings = ((ebx >> 8) & 3) + 1;
  267. c->compute_unit_id = ebx & 0xff;
  268. cores_per_cu += ((ebx >> 8) & 3);
  269. } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
  270. u64 value;
  271. rdmsrl(MSR_FAM10H_NODE_ID, value);
  272. nodes = ((value >> 3) & 7) + 1;
  273. node_id = value & 7;
  274. } else
  275. return;
  276. /* fixup multi-node processor information */
  277. if (nodes > 1) {
  278. u32 cores_per_node;
  279. u32 cus_per_node;
  280. set_cpu_cap(c, X86_FEATURE_AMD_DCM);
  281. cores_per_node = c->x86_max_cores / nodes;
  282. cus_per_node = cores_per_node / cores_per_cu;
  283. /* store NodeID, use llc_shared_map to store sibling info */
  284. per_cpu(cpu_llc_id, cpu) = node_id;
  285. /* core id has to be in the [0 .. cores_per_node - 1] range */
  286. c->cpu_core_id %= cores_per_node;
  287. c->compute_unit_id %= cus_per_node;
  288. }
  289. }
  290. #endif
  291. /*
  292. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  293. * Assumes number of cores is a power of two.
  294. */
  295. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  296. {
  297. #ifdef CONFIG_X86_HT
  298. unsigned bits;
  299. int cpu = smp_processor_id();
  300. bits = c->x86_coreid_bits;
  301. /* Low order bits define the core id (index of core in socket) */
  302. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  303. /* Convert the initial APIC ID into the socket ID */
  304. c->phys_proc_id = c->initial_apicid >> bits;
  305. /* use socket ID also for last level cache */
  306. per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
  307. amd_get_topology(c);
  308. #endif
  309. }
  310. int amd_get_nb_id(int cpu)
  311. {
  312. int id = 0;
  313. #ifdef CONFIG_SMP
  314. id = per_cpu(cpu_llc_id, cpu);
  315. #endif
  316. return id;
  317. }
  318. EXPORT_SYMBOL_GPL(amd_get_nb_id);
  319. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  320. {
  321. #ifdef CONFIG_NUMA
  322. int cpu = smp_processor_id();
  323. int node;
  324. unsigned apicid = c->apicid;
  325. node = numa_cpu_node(cpu);
  326. if (node == NUMA_NO_NODE)
  327. node = per_cpu(cpu_llc_id, cpu);
  328. /*
  329. * On multi-fabric platform (e.g. Numascale NumaChip) a
  330. * platform-specific handler needs to be called to fixup some
  331. * IDs of the CPU.
  332. */
  333. if (x86_cpuinit.fixup_cpu_id)
  334. x86_cpuinit.fixup_cpu_id(c, node);
  335. if (!node_online(node)) {
  336. /*
  337. * Two possibilities here:
  338. *
  339. * - The CPU is missing memory and no node was created. In
  340. * that case try picking one from a nearby CPU.
  341. *
  342. * - The APIC IDs differ from the HyperTransport node IDs
  343. * which the K8 northbridge parsing fills in. Assume
  344. * they are all increased by a constant offset, but in
  345. * the same order as the HT nodeids. If that doesn't
  346. * result in a usable node fall back to the path for the
  347. * previous case.
  348. *
  349. * This workaround operates directly on the mapping between
  350. * APIC ID and NUMA node, assuming certain relationship
  351. * between APIC ID, HT node ID and NUMA topology. As going
  352. * through CPU mapping may alter the outcome, directly
  353. * access __apicid_to_node[].
  354. */
  355. int ht_nodeid = c->initial_apicid;
  356. if (ht_nodeid >= 0 &&
  357. __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  358. node = __apicid_to_node[ht_nodeid];
  359. /* Pick a nearby node */
  360. if (!node_online(node))
  361. node = nearby_node(apicid);
  362. }
  363. numa_set_node(cpu, node);
  364. #endif
  365. }
  366. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  367. {
  368. #ifdef CONFIG_X86_HT
  369. unsigned bits, ecx;
  370. /* Multi core CPU? */
  371. if (c->extended_cpuid_level < 0x80000008)
  372. return;
  373. ecx = cpuid_ecx(0x80000008);
  374. c->x86_max_cores = (ecx & 0xff) + 1;
  375. /* CPU telling us the core id bits shift? */
  376. bits = (ecx >> 12) & 0xF;
  377. /* Otherwise recompute */
  378. if (bits == 0) {
  379. while ((1 << bits) < c->x86_max_cores)
  380. bits++;
  381. }
  382. c->x86_coreid_bits = bits;
  383. #endif
  384. }
  385. static void __cpuinit bsp_init_amd(struct cpuinfo_x86 *c)
  386. {
  387. if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
  388. if (c->x86 > 0x10 ||
  389. (c->x86 == 0x10 && c->x86_model >= 0x2)) {
  390. u64 val;
  391. rdmsrl(MSR_K7_HWCR, val);
  392. if (!(val & BIT(24)))
  393. printk(KERN_WARNING FW_BUG "TSC doesn't count "
  394. "with P0 frequency!\n");
  395. }
  396. }
  397. if (c->x86 == 0x15) {
  398. unsigned long upperbit;
  399. u32 cpuid, assoc;
  400. cpuid = cpuid_edx(0x80000005);
  401. assoc = cpuid >> 16 & 0xff;
  402. upperbit = ((cpuid >> 24) << 10) / assoc;
  403. va_align.mask = (upperbit - 1) & PAGE_MASK;
  404. va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
  405. }
  406. }
  407. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  408. {
  409. early_init_amd_mc(c);
  410. /*
  411. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  412. * with P/T states and does not stop in deep C-states
  413. */
  414. if (c->x86_power & (1 << 8)) {
  415. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  416. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  417. if (!check_tsc_unstable())
  418. sched_clock_stable = 1;
  419. }
  420. #ifdef CONFIG_X86_64
  421. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  422. #else
  423. /* Set MTRR capability flag if appropriate */
  424. if (c->x86 == 5)
  425. if (c->x86_model == 13 || c->x86_model == 9 ||
  426. (c->x86_model == 8 && c->x86_mask >= 8))
  427. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  428. #endif
  429. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
  430. /* check CPU config space for extended APIC ID */
  431. if (cpu_has_apic && c->x86 >= 0xf) {
  432. unsigned int val;
  433. val = read_pci_config(0, 24, 0, 0x68);
  434. if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
  435. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  436. }
  437. #endif
  438. }
  439. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  440. {
  441. u32 dummy;
  442. #ifdef CONFIG_SMP
  443. unsigned long long value;
  444. /*
  445. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  446. * bit 6 of msr C001_0015
  447. *
  448. * Errata 63 for SH-B3 steppings
  449. * Errata 122 for all steppings (F+ have it disabled by default)
  450. */
  451. if (c->x86 == 0xf) {
  452. rdmsrl(MSR_K7_HWCR, value);
  453. value |= 1 << 6;
  454. wrmsrl(MSR_K7_HWCR, value);
  455. }
  456. #endif
  457. early_init_amd(c);
  458. /*
  459. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  460. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  461. */
  462. clear_cpu_cap(c, 0*32+31);
  463. #ifdef CONFIG_X86_64
  464. /* On C+ stepping K8 rep microcode works well for copy/memset */
  465. if (c->x86 == 0xf) {
  466. u32 level;
  467. level = cpuid_eax(1);
  468. if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  469. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  470. /*
  471. * Some BIOSes incorrectly force this feature, but only K8
  472. * revision D (model = 0x14) and later actually support it.
  473. * (AMD Erratum #110, docId: 25759).
  474. */
  475. if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
  476. u64 val;
  477. clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
  478. if (!rdmsrl_amd_safe(0xc001100d, &val)) {
  479. val &= ~(1ULL << 32);
  480. wrmsrl_amd_safe(0xc001100d, val);
  481. }
  482. }
  483. }
  484. if (c->x86 >= 0x10)
  485. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  486. /* get apicid instead of initial apic id from cpuid */
  487. c->apicid = hard_smp_processor_id();
  488. #else
  489. /*
  490. * FIXME: We should handle the K5 here. Set up the write
  491. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  492. * no bus pipeline)
  493. */
  494. switch (c->x86) {
  495. case 4:
  496. init_amd_k5(c);
  497. break;
  498. case 5:
  499. init_amd_k6(c);
  500. break;
  501. case 6: /* An Athlon/Duron */
  502. init_amd_k7(c);
  503. break;
  504. }
  505. /* K6s reports MCEs but don't actually have all the MSRs */
  506. if (c->x86 < 6)
  507. clear_cpu_cap(c, X86_FEATURE_MCE);
  508. #endif
  509. /* Enable workaround for FXSAVE leak */
  510. if (c->x86 >= 6)
  511. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  512. if (!c->x86_model_id[0]) {
  513. switch (c->x86) {
  514. case 0xf:
  515. /* Should distinguish Models here, but this is only
  516. a fallback anyways. */
  517. strcpy(c->x86_model_id, "Hammer");
  518. break;
  519. }
  520. }
  521. /* re-enable TopologyExtensions if switched off by BIOS */
  522. if ((c->x86 == 0x15) &&
  523. (c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
  524. !cpu_has(c, X86_FEATURE_TOPOEXT)) {
  525. u64 val;
  526. if (!rdmsrl_safe(0xc0011005, &val)) {
  527. val |= 1ULL << 54;
  528. wrmsrl_safe(0xc0011005, val);
  529. rdmsrl(0xc0011005, val);
  530. if (val & (1ULL << 54)) {
  531. set_cpu_cap(c, X86_FEATURE_TOPOEXT);
  532. printk(KERN_INFO FW_INFO "CPU: Re-enabling "
  533. "disabled Topology Extensions Support\n");
  534. }
  535. }
  536. }
  537. cpu_detect_cache_sizes(c);
  538. /* Multi core CPU? */
  539. if (c->extended_cpuid_level >= 0x80000008) {
  540. amd_detect_cmp(c);
  541. srat_detect_node(c);
  542. }
  543. #ifdef CONFIG_X86_32
  544. detect_ht(c);
  545. #endif
  546. if (c->extended_cpuid_level >= 0x80000006) {
  547. if (cpuid_edx(0x80000006) & 0xf000)
  548. num_cache_leaves = 4;
  549. else
  550. num_cache_leaves = 3;
  551. }
  552. if (c->x86 >= 0xf)
  553. set_cpu_cap(c, X86_FEATURE_K8);
  554. if (cpu_has_xmm2) {
  555. /* MFENCE stops RDTSC speculation */
  556. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  557. }
  558. #ifdef CONFIG_X86_64
  559. if (c->x86 == 0x10) {
  560. /* do this for boot cpu */
  561. if (c == &boot_cpu_data)
  562. check_enable_amd_mmconf_dmi();
  563. fam10h_check_enable_mmcfg();
  564. }
  565. if (c == &boot_cpu_data && c->x86 >= 0xf) {
  566. unsigned long long tseg;
  567. /*
  568. * Split up direct mapping around the TSEG SMM area.
  569. * Don't do it for gbpages because there seems very little
  570. * benefit in doing so.
  571. */
  572. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  573. printk(KERN_DEBUG "tseg: %010llx\n", tseg);
  574. if ((tseg>>PMD_SHIFT) <
  575. (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
  576. ((tseg>>PMD_SHIFT) <
  577. (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
  578. (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
  579. set_memory_4k((unsigned long)__va(tseg), 1);
  580. }
  581. }
  582. #endif
  583. /*
  584. * Family 0x12 and above processors have APIC timer
  585. * running in deep C states.
  586. */
  587. if (c->x86 > 0x11)
  588. set_cpu_cap(c, X86_FEATURE_ARAT);
  589. /*
  590. * Disable GART TLB Walk Errors on Fam10h. We do this here
  591. * because this is always needed when GART is enabled, even in a
  592. * kernel which has no MCE support built in.
  593. */
  594. if (c->x86 == 0x10) {
  595. /*
  596. * BIOS should disable GartTlbWlk Errors themself. If
  597. * it doesn't do it here as suggested by the BKDG.
  598. *
  599. * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
  600. */
  601. u64 mask;
  602. int err;
  603. err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
  604. if (err == 0) {
  605. mask |= (1 << 10);
  606. wrmsrl_safe(MSR_AMD64_MCx_MASK(4), mask);
  607. }
  608. }
  609. rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
  610. }
  611. #ifdef CONFIG_X86_32
  612. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
  613. unsigned int size)
  614. {
  615. /* AMD errata T13 (order #21922) */
  616. if ((c->x86 == 6)) {
  617. /* Duron Rev A0 */
  618. if (c->x86_model == 3 && c->x86_mask == 0)
  619. size = 64;
  620. /* Tbird rev A1/A2 */
  621. if (c->x86_model == 4 &&
  622. (c->x86_mask == 0 || c->x86_mask == 1))
  623. size = 256;
  624. }
  625. return size;
  626. }
  627. #endif
  628. static void __cpuinit cpu_set_tlb_flushall_shift(struct cpuinfo_x86 *c)
  629. {
  630. if (!cpu_has_invlpg)
  631. return;
  632. tlb_flushall_shift = 5;
  633. if (c->x86 <= 0x11)
  634. tlb_flushall_shift = 4;
  635. }
  636. static void __cpuinit cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
  637. {
  638. u32 ebx, eax, ecx, edx;
  639. u16 mask = 0xfff;
  640. if (c->x86 < 0xf)
  641. return;
  642. if (c->extended_cpuid_level < 0x80000006)
  643. return;
  644. cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
  645. tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
  646. tlb_lli_4k[ENTRIES] = ebx & mask;
  647. /*
  648. * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
  649. * characteristics from the CPUID function 0x80000005 instead.
  650. */
  651. if (c->x86 == 0xf) {
  652. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  653. mask = 0xff;
  654. }
  655. /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  656. if (!((eax >> 16) & mask)) {
  657. u32 a, b, c, d;
  658. cpuid(0x80000005, &a, &b, &c, &d);
  659. tlb_lld_2m[ENTRIES] = (a >> 16) & 0xff;
  660. } else {
  661. tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
  662. }
  663. /* a 4M entry uses two 2M entries */
  664. tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
  665. /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  666. if (!(eax & mask)) {
  667. /* Erratum 658 */
  668. if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
  669. tlb_lli_2m[ENTRIES] = 1024;
  670. } else {
  671. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  672. tlb_lli_2m[ENTRIES] = eax & 0xff;
  673. }
  674. } else
  675. tlb_lli_2m[ENTRIES] = eax & mask;
  676. tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
  677. cpu_set_tlb_flushall_shift(c);
  678. }
  679. static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
  680. .c_vendor = "AMD",
  681. .c_ident = { "AuthenticAMD" },
  682. #ifdef CONFIG_X86_32
  683. .c_models = {
  684. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  685. {
  686. [3] = "486 DX/2",
  687. [7] = "486 DX/2-WB",
  688. [8] = "486 DX/4",
  689. [9] = "486 DX/4-WB",
  690. [14] = "Am5x86-WT",
  691. [15] = "Am5x86-WB"
  692. }
  693. },
  694. },
  695. .c_size_cache = amd_size_cache,
  696. #endif
  697. .c_early_init = early_init_amd,
  698. .c_detect_tlb = cpu_detect_tlb_amd,
  699. .c_bsp_init = bsp_init_amd,
  700. .c_init = init_amd,
  701. .c_x86_vendor = X86_VENDOR_AMD,
  702. };
  703. cpu_dev_register(amd_cpu_dev);
  704. /*
  705. * AMD errata checking
  706. *
  707. * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
  708. * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
  709. * have an OSVW id assigned, which it takes as first argument. Both take a
  710. * variable number of family-specific model-stepping ranges created by
  711. * AMD_MODEL_RANGE(). Each erratum also has to be declared as extern const
  712. * int[] in arch/x86/include/asm/processor.h.
  713. *
  714. * Example:
  715. *
  716. * const int amd_erratum_319[] =
  717. * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
  718. * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
  719. * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
  720. */
  721. const int amd_erratum_400[] =
  722. AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
  723. AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
  724. EXPORT_SYMBOL_GPL(amd_erratum_400);
  725. const int amd_erratum_383[] =
  726. AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
  727. EXPORT_SYMBOL_GPL(amd_erratum_383);
  728. bool cpu_has_amd_erratum(const int *erratum)
  729. {
  730. struct cpuinfo_x86 *cpu = __this_cpu_ptr(&cpu_info);
  731. int osvw_id = *erratum++;
  732. u32 range;
  733. u32 ms;
  734. /*
  735. * If called early enough that current_cpu_data hasn't been initialized
  736. * yet, fall back to boot_cpu_data.
  737. */
  738. if (cpu->x86 == 0)
  739. cpu = &boot_cpu_data;
  740. if (cpu->x86_vendor != X86_VENDOR_AMD)
  741. return false;
  742. if (osvw_id >= 0 && osvw_id < 65536 &&
  743. cpu_has(cpu, X86_FEATURE_OSVW)) {
  744. u64 osvw_len;
  745. rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
  746. if (osvw_id < osvw_len) {
  747. u64 osvw_bits;
  748. rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
  749. osvw_bits);
  750. return osvw_bits & (1ULL << (osvw_id & 0x3f));
  751. }
  752. }
  753. /* OSVW unavailable or ID unknown, match family-model-stepping range */
  754. ms = (cpu->x86_model << 4) | cpu->x86_mask;
  755. while ((range = *erratum++))
  756. if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
  757. (ms >= AMD_MODEL_RANGE_START(range)) &&
  758. (ms <= AMD_MODEL_RANGE_END(range)))
  759. return true;
  760. return false;
  761. }
  762. EXPORT_SYMBOL_GPL(cpu_has_amd_erratum);