io_apic.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/syscore_ops.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. #ifdef CONFIG_IRQ_REMAP
  66. static void irq_remap_modify_chip_defaults(struct irq_chip *chip);
  67. static inline bool irq_remapped(struct irq_cfg *cfg)
  68. {
  69. return cfg->irq_2_iommu.iommu != NULL;
  70. }
  71. #else
  72. static inline bool irq_remapped(struct irq_cfg *cfg)
  73. {
  74. return false;
  75. }
  76. static inline void irq_remap_modify_chip_defaults(struct irq_chip *chip)
  77. {
  78. }
  79. #endif
  80. /*
  81. * Is the SiS APIC rmw bug present ?
  82. * -1 = don't know, 0 = no, 1 = yes
  83. */
  84. int sis_apic_bug = -1;
  85. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  86. static DEFINE_RAW_SPINLOCK(vector_lock);
  87. static struct ioapic {
  88. /*
  89. * # of IRQ routing registers
  90. */
  91. int nr_registers;
  92. /*
  93. * Saved state during suspend/resume, or while enabling intr-remap.
  94. */
  95. struct IO_APIC_route_entry *saved_registers;
  96. /* I/O APIC config */
  97. struct mpc_ioapic mp_config;
  98. /* IO APIC gsi routing info */
  99. struct mp_ioapic_gsi gsi_config;
  100. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  101. } ioapics[MAX_IO_APICS];
  102. #define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
  103. int mpc_ioapic_id(int ioapic_idx)
  104. {
  105. return ioapics[ioapic_idx].mp_config.apicid;
  106. }
  107. unsigned int mpc_ioapic_addr(int ioapic_idx)
  108. {
  109. return ioapics[ioapic_idx].mp_config.apicaddr;
  110. }
  111. struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
  112. {
  113. return &ioapics[ioapic_idx].gsi_config;
  114. }
  115. int nr_ioapics;
  116. /* The one past the highest gsi number used */
  117. u32 gsi_top;
  118. /* MP IRQ source entries */
  119. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  120. /* # of MP IRQ source entries */
  121. int mp_irq_entries;
  122. /* GSI interrupts */
  123. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  124. #ifdef CONFIG_EISA
  125. int mp_bus_id_to_type[MAX_MP_BUSSES];
  126. #endif
  127. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  128. int skip_ioapic_setup;
  129. /**
  130. * disable_ioapic_support() - disables ioapic support at runtime
  131. */
  132. void disable_ioapic_support(void)
  133. {
  134. #ifdef CONFIG_PCI
  135. noioapicquirk = 1;
  136. noioapicreroute = -1;
  137. #endif
  138. skip_ioapic_setup = 1;
  139. }
  140. static int __init parse_noapic(char *str)
  141. {
  142. /* disable IO-APIC */
  143. disable_ioapic_support();
  144. return 0;
  145. }
  146. early_param("noapic", parse_noapic);
  147. static int io_apic_setup_irq_pin(unsigned int irq, int node,
  148. struct io_apic_irq_attr *attr);
  149. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  150. void mp_save_irq(struct mpc_intsrc *m)
  151. {
  152. int i;
  153. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  154. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  155. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  156. m->srcbusirq, m->dstapic, m->dstirq);
  157. for (i = 0; i < mp_irq_entries; i++) {
  158. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  159. return;
  160. }
  161. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  162. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  163. panic("Max # of irq sources exceeded!!\n");
  164. }
  165. struct irq_pin_list {
  166. int apic, pin;
  167. struct irq_pin_list *next;
  168. };
  169. static struct irq_pin_list *alloc_irq_pin_list(int node)
  170. {
  171. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  172. }
  173. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  174. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  175. int __init arch_early_irq_init(void)
  176. {
  177. struct irq_cfg *cfg;
  178. int count, node, i;
  179. if (!legacy_pic->nr_legacy_irqs)
  180. io_apic_irqs = ~0UL;
  181. for (i = 0; i < nr_ioapics; i++) {
  182. ioapics[i].saved_registers =
  183. kzalloc(sizeof(struct IO_APIC_route_entry) *
  184. ioapics[i].nr_registers, GFP_KERNEL);
  185. if (!ioapics[i].saved_registers)
  186. pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
  187. }
  188. cfg = irq_cfgx;
  189. count = ARRAY_SIZE(irq_cfgx);
  190. node = cpu_to_node(0);
  191. /* Make sure the legacy interrupts are marked in the bitmap */
  192. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  193. for (i = 0; i < count; i++) {
  194. irq_set_chip_data(i, &cfg[i]);
  195. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  196. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  197. /*
  198. * For legacy IRQ's, start with assigning irq0 to irq15 to
  199. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  200. */
  201. if (i < legacy_pic->nr_legacy_irqs) {
  202. cfg[i].vector = IRQ0_VECTOR + i;
  203. cpumask_set_cpu(0, cfg[i].domain);
  204. }
  205. }
  206. return 0;
  207. }
  208. static struct irq_cfg *irq_cfg(unsigned int irq)
  209. {
  210. return irq_get_chip_data(irq);
  211. }
  212. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  213. {
  214. struct irq_cfg *cfg;
  215. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  216. if (!cfg)
  217. return NULL;
  218. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  219. goto out_cfg;
  220. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  221. goto out_domain;
  222. return cfg;
  223. out_domain:
  224. free_cpumask_var(cfg->domain);
  225. out_cfg:
  226. kfree(cfg);
  227. return NULL;
  228. }
  229. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  230. {
  231. if (!cfg)
  232. return;
  233. irq_set_chip_data(at, NULL);
  234. free_cpumask_var(cfg->domain);
  235. free_cpumask_var(cfg->old_domain);
  236. kfree(cfg);
  237. }
  238. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  239. {
  240. int res = irq_alloc_desc_at(at, node);
  241. struct irq_cfg *cfg;
  242. if (res < 0) {
  243. if (res != -EEXIST)
  244. return NULL;
  245. cfg = irq_get_chip_data(at);
  246. if (cfg)
  247. return cfg;
  248. }
  249. cfg = alloc_irq_cfg(at, node);
  250. if (cfg)
  251. irq_set_chip_data(at, cfg);
  252. else
  253. irq_free_desc(at);
  254. return cfg;
  255. }
  256. static int alloc_irq_from(unsigned int from, int node)
  257. {
  258. return irq_alloc_desc_from(from, node);
  259. }
  260. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  261. {
  262. free_irq_cfg(at, cfg);
  263. irq_free_desc(at);
  264. }
  265. struct io_apic {
  266. unsigned int index;
  267. unsigned int unused[3];
  268. unsigned int data;
  269. unsigned int unused2[11];
  270. unsigned int eoi;
  271. };
  272. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  273. {
  274. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  275. + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
  276. }
  277. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  278. {
  279. struct io_apic __iomem *io_apic = io_apic_base(apic);
  280. writel(vector, &io_apic->eoi);
  281. }
  282. unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
  283. {
  284. struct io_apic __iomem *io_apic = io_apic_base(apic);
  285. writel(reg, &io_apic->index);
  286. return readl(&io_apic->data);
  287. }
  288. void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  289. {
  290. struct io_apic __iomem *io_apic = io_apic_base(apic);
  291. writel(reg, &io_apic->index);
  292. writel(value, &io_apic->data);
  293. }
  294. /*
  295. * Re-write a value: to be used for read-modify-write
  296. * cycles where the read already set up the index register.
  297. *
  298. * Older SiS APIC requires we rewrite the index register
  299. */
  300. void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  301. {
  302. struct io_apic __iomem *io_apic = io_apic_base(apic);
  303. if (sis_apic_bug)
  304. writel(reg, &io_apic->index);
  305. writel(value, &io_apic->data);
  306. }
  307. union entry_union {
  308. struct { u32 w1, w2; };
  309. struct IO_APIC_route_entry entry;
  310. };
  311. static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
  312. {
  313. union entry_union eu;
  314. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  315. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  316. return eu.entry;
  317. }
  318. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  319. {
  320. union entry_union eu;
  321. unsigned long flags;
  322. raw_spin_lock_irqsave(&ioapic_lock, flags);
  323. eu.entry = __ioapic_read_entry(apic, pin);
  324. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  325. return eu.entry;
  326. }
  327. /*
  328. * When we write a new IO APIC routing entry, we need to write the high
  329. * word first! If the mask bit in the low word is clear, we will enable
  330. * the interrupt, and we need to make sure the entry is fully populated
  331. * before that happens.
  332. */
  333. static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  334. {
  335. union entry_union eu = {{0, 0}};
  336. eu.entry = e;
  337. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  338. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  339. }
  340. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  341. {
  342. unsigned long flags;
  343. raw_spin_lock_irqsave(&ioapic_lock, flags);
  344. __ioapic_write_entry(apic, pin, e);
  345. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  346. }
  347. /*
  348. * When we mask an IO APIC routing entry, we need to write the low
  349. * word first, in order to set the mask bit before we change the
  350. * high bits!
  351. */
  352. static void ioapic_mask_entry(int apic, int pin)
  353. {
  354. unsigned long flags;
  355. union entry_union eu = { .entry.mask = 1 };
  356. raw_spin_lock_irqsave(&ioapic_lock, flags);
  357. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  358. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  359. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  360. }
  361. /*
  362. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  363. * shared ISA-space IRQs, so we have to support them. We are super
  364. * fast in the common case, and fast for shared ISA-space IRQs.
  365. */
  366. static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  367. {
  368. struct irq_pin_list **last, *entry;
  369. /* don't allow duplicates */
  370. last = &cfg->irq_2_pin;
  371. for_each_irq_pin(entry, cfg->irq_2_pin) {
  372. if (entry->apic == apic && entry->pin == pin)
  373. return 0;
  374. last = &entry->next;
  375. }
  376. entry = alloc_irq_pin_list(node);
  377. if (!entry) {
  378. pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
  379. node, apic, pin);
  380. return -ENOMEM;
  381. }
  382. entry->apic = apic;
  383. entry->pin = pin;
  384. *last = entry;
  385. return 0;
  386. }
  387. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  388. {
  389. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  390. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  391. }
  392. /*
  393. * Reroute an IRQ to a different pin.
  394. */
  395. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  396. int oldapic, int oldpin,
  397. int newapic, int newpin)
  398. {
  399. struct irq_pin_list *entry;
  400. for_each_irq_pin(entry, cfg->irq_2_pin) {
  401. if (entry->apic == oldapic && entry->pin == oldpin) {
  402. entry->apic = newapic;
  403. entry->pin = newpin;
  404. /* every one is different, right? */
  405. return;
  406. }
  407. }
  408. /* old apic/pin didn't exist, so just add new ones */
  409. add_pin_to_irq_node(cfg, node, newapic, newpin);
  410. }
  411. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  412. int mask_and, int mask_or,
  413. void (*final)(struct irq_pin_list *entry))
  414. {
  415. unsigned int reg, pin;
  416. pin = entry->pin;
  417. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  418. reg &= mask_and;
  419. reg |= mask_or;
  420. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  421. if (final)
  422. final(entry);
  423. }
  424. static void io_apic_modify_irq(struct irq_cfg *cfg,
  425. int mask_and, int mask_or,
  426. void (*final)(struct irq_pin_list *entry))
  427. {
  428. struct irq_pin_list *entry;
  429. for_each_irq_pin(entry, cfg->irq_2_pin)
  430. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  431. }
  432. static void io_apic_sync(struct irq_pin_list *entry)
  433. {
  434. /*
  435. * Synchronize the IO-APIC and the CPU by doing
  436. * a dummy read from the IO-APIC
  437. */
  438. struct io_apic __iomem *io_apic;
  439. io_apic = io_apic_base(entry->apic);
  440. readl(&io_apic->data);
  441. }
  442. static void mask_ioapic(struct irq_cfg *cfg)
  443. {
  444. unsigned long flags;
  445. raw_spin_lock_irqsave(&ioapic_lock, flags);
  446. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  447. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  448. }
  449. static void mask_ioapic_irq(struct irq_data *data)
  450. {
  451. mask_ioapic(data->chip_data);
  452. }
  453. static void __unmask_ioapic(struct irq_cfg *cfg)
  454. {
  455. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  456. }
  457. static void unmask_ioapic(struct irq_cfg *cfg)
  458. {
  459. unsigned long flags;
  460. raw_spin_lock_irqsave(&ioapic_lock, flags);
  461. __unmask_ioapic(cfg);
  462. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  463. }
  464. static void unmask_ioapic_irq(struct irq_data *data)
  465. {
  466. unmask_ioapic(data->chip_data);
  467. }
  468. /*
  469. * IO-APIC versions below 0x20 don't support EOI register.
  470. * For the record, here is the information about various versions:
  471. * 0Xh 82489DX
  472. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  473. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  474. * 30h-FFh Reserved
  475. *
  476. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  477. * version as 0x2. This is an error with documentation and these ICH chips
  478. * use io-apic's of version 0x20.
  479. *
  480. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  481. * Otherwise, we simulate the EOI message manually by changing the trigger
  482. * mode to edge and then back to level, with RTE being masked during this.
  483. */
  484. static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
  485. {
  486. if (mpc_ioapic_ver(apic) >= 0x20) {
  487. /*
  488. * Intr-remapping uses pin number as the virtual vector
  489. * in the RTE. Actual vector is programmed in
  490. * intr-remapping table entry. Hence for the io-apic
  491. * EOI we use the pin number.
  492. */
  493. if (cfg && irq_remapped(cfg))
  494. io_apic_eoi(apic, pin);
  495. else
  496. io_apic_eoi(apic, vector);
  497. } else {
  498. struct IO_APIC_route_entry entry, entry1;
  499. entry = entry1 = __ioapic_read_entry(apic, pin);
  500. /*
  501. * Mask the entry and change the trigger mode to edge.
  502. */
  503. entry1.mask = 1;
  504. entry1.trigger = IOAPIC_EDGE;
  505. __ioapic_write_entry(apic, pin, entry1);
  506. /*
  507. * Restore the previous level triggered entry.
  508. */
  509. __ioapic_write_entry(apic, pin, entry);
  510. }
  511. }
  512. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  513. {
  514. struct irq_pin_list *entry;
  515. unsigned long flags;
  516. raw_spin_lock_irqsave(&ioapic_lock, flags);
  517. for_each_irq_pin(entry, cfg->irq_2_pin)
  518. __eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
  519. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  520. }
  521. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  522. {
  523. struct IO_APIC_route_entry entry;
  524. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  525. entry = ioapic_read_entry(apic, pin);
  526. if (entry.delivery_mode == dest_SMI)
  527. return;
  528. /*
  529. * Make sure the entry is masked and re-read the contents to check
  530. * if it is a level triggered pin and if the remote-IRR is set.
  531. */
  532. if (!entry.mask) {
  533. entry.mask = 1;
  534. ioapic_write_entry(apic, pin, entry);
  535. entry = ioapic_read_entry(apic, pin);
  536. }
  537. if (entry.irr) {
  538. unsigned long flags;
  539. /*
  540. * Make sure the trigger mode is set to level. Explicit EOI
  541. * doesn't clear the remote-IRR if the trigger mode is not
  542. * set to level.
  543. */
  544. if (!entry.trigger) {
  545. entry.trigger = IOAPIC_LEVEL;
  546. ioapic_write_entry(apic, pin, entry);
  547. }
  548. raw_spin_lock_irqsave(&ioapic_lock, flags);
  549. __eoi_ioapic_pin(apic, pin, entry.vector, NULL);
  550. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  551. }
  552. /*
  553. * Clear the rest of the bits in the IO-APIC RTE except for the mask
  554. * bit.
  555. */
  556. ioapic_mask_entry(apic, pin);
  557. entry = ioapic_read_entry(apic, pin);
  558. if (entry.irr)
  559. pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
  560. mpc_ioapic_id(apic), pin);
  561. }
  562. static void clear_IO_APIC (void)
  563. {
  564. int apic, pin;
  565. for (apic = 0; apic < nr_ioapics; apic++)
  566. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  567. clear_IO_APIC_pin(apic, pin);
  568. }
  569. #ifdef CONFIG_X86_32
  570. /*
  571. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  572. * specific CPU-side IRQs.
  573. */
  574. #define MAX_PIRQS 8
  575. static int pirq_entries[MAX_PIRQS] = {
  576. [0 ... MAX_PIRQS - 1] = -1
  577. };
  578. static int __init ioapic_pirq_setup(char *str)
  579. {
  580. int i, max;
  581. int ints[MAX_PIRQS+1];
  582. get_options(str, ARRAY_SIZE(ints), ints);
  583. apic_printk(APIC_VERBOSE, KERN_INFO
  584. "PIRQ redirection, working around broken MP-BIOS.\n");
  585. max = MAX_PIRQS;
  586. if (ints[0] < MAX_PIRQS)
  587. max = ints[0];
  588. for (i = 0; i < max; i++) {
  589. apic_printk(APIC_VERBOSE, KERN_DEBUG
  590. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  591. /*
  592. * PIRQs are mapped upside down, usually.
  593. */
  594. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  595. }
  596. return 1;
  597. }
  598. __setup("pirq=", ioapic_pirq_setup);
  599. #endif /* CONFIG_X86_32 */
  600. /*
  601. * Saves all the IO-APIC RTE's
  602. */
  603. int save_ioapic_entries(void)
  604. {
  605. int apic, pin;
  606. int err = 0;
  607. for (apic = 0; apic < nr_ioapics; apic++) {
  608. if (!ioapics[apic].saved_registers) {
  609. err = -ENOMEM;
  610. continue;
  611. }
  612. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  613. ioapics[apic].saved_registers[pin] =
  614. ioapic_read_entry(apic, pin);
  615. }
  616. return err;
  617. }
  618. /*
  619. * Mask all IO APIC entries.
  620. */
  621. void mask_ioapic_entries(void)
  622. {
  623. int apic, pin;
  624. for (apic = 0; apic < nr_ioapics; apic++) {
  625. if (!ioapics[apic].saved_registers)
  626. continue;
  627. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  628. struct IO_APIC_route_entry entry;
  629. entry = ioapics[apic].saved_registers[pin];
  630. if (!entry.mask) {
  631. entry.mask = 1;
  632. ioapic_write_entry(apic, pin, entry);
  633. }
  634. }
  635. }
  636. }
  637. /*
  638. * Restore IO APIC entries which was saved in the ioapic structure.
  639. */
  640. int restore_ioapic_entries(void)
  641. {
  642. int apic, pin;
  643. for (apic = 0; apic < nr_ioapics; apic++) {
  644. if (!ioapics[apic].saved_registers)
  645. continue;
  646. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  647. ioapic_write_entry(apic, pin,
  648. ioapics[apic].saved_registers[pin]);
  649. }
  650. return 0;
  651. }
  652. /*
  653. * Find the IRQ entry number of a certain pin.
  654. */
  655. static int find_irq_entry(int ioapic_idx, int pin, int type)
  656. {
  657. int i;
  658. for (i = 0; i < mp_irq_entries; i++)
  659. if (mp_irqs[i].irqtype == type &&
  660. (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
  661. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  662. mp_irqs[i].dstirq == pin)
  663. return i;
  664. return -1;
  665. }
  666. /*
  667. * Find the pin to which IRQ[irq] (ISA) is connected
  668. */
  669. static int __init find_isa_irq_pin(int irq, int type)
  670. {
  671. int i;
  672. for (i = 0; i < mp_irq_entries; i++) {
  673. int lbus = mp_irqs[i].srcbus;
  674. if (test_bit(lbus, mp_bus_not_pci) &&
  675. (mp_irqs[i].irqtype == type) &&
  676. (mp_irqs[i].srcbusirq == irq))
  677. return mp_irqs[i].dstirq;
  678. }
  679. return -1;
  680. }
  681. static int __init find_isa_irq_apic(int irq, int type)
  682. {
  683. int i;
  684. for (i = 0; i < mp_irq_entries; i++) {
  685. int lbus = mp_irqs[i].srcbus;
  686. if (test_bit(lbus, mp_bus_not_pci) &&
  687. (mp_irqs[i].irqtype == type) &&
  688. (mp_irqs[i].srcbusirq == irq))
  689. break;
  690. }
  691. if (i < mp_irq_entries) {
  692. int ioapic_idx;
  693. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  694. if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
  695. return ioapic_idx;
  696. }
  697. return -1;
  698. }
  699. #ifdef CONFIG_EISA
  700. /*
  701. * EISA Edge/Level control register, ELCR
  702. */
  703. static int EISA_ELCR(unsigned int irq)
  704. {
  705. if (irq < legacy_pic->nr_legacy_irqs) {
  706. unsigned int port = 0x4d0 + (irq >> 3);
  707. return (inb(port) >> (irq & 7)) & 1;
  708. }
  709. apic_printk(APIC_VERBOSE, KERN_INFO
  710. "Broken MPtable reports ISA irq %d\n", irq);
  711. return 0;
  712. }
  713. #endif
  714. /* ISA interrupts are always polarity zero edge triggered,
  715. * when listed as conforming in the MP table. */
  716. #define default_ISA_trigger(idx) (0)
  717. #define default_ISA_polarity(idx) (0)
  718. /* EISA interrupts are always polarity zero and can be edge or level
  719. * trigger depending on the ELCR value. If an interrupt is listed as
  720. * EISA conforming in the MP table, that means its trigger type must
  721. * be read in from the ELCR */
  722. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  723. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  724. /* PCI interrupts are always polarity one level triggered,
  725. * when listed as conforming in the MP table. */
  726. #define default_PCI_trigger(idx) (1)
  727. #define default_PCI_polarity(idx) (1)
  728. static int irq_polarity(int idx)
  729. {
  730. int bus = mp_irqs[idx].srcbus;
  731. int polarity;
  732. /*
  733. * Determine IRQ line polarity (high active or low active):
  734. */
  735. switch (mp_irqs[idx].irqflag & 3)
  736. {
  737. case 0: /* conforms, ie. bus-type dependent polarity */
  738. if (test_bit(bus, mp_bus_not_pci))
  739. polarity = default_ISA_polarity(idx);
  740. else
  741. polarity = default_PCI_polarity(idx);
  742. break;
  743. case 1: /* high active */
  744. {
  745. polarity = 0;
  746. break;
  747. }
  748. case 2: /* reserved */
  749. {
  750. pr_warn("broken BIOS!!\n");
  751. polarity = 1;
  752. break;
  753. }
  754. case 3: /* low active */
  755. {
  756. polarity = 1;
  757. break;
  758. }
  759. default: /* invalid */
  760. {
  761. pr_warn("broken BIOS!!\n");
  762. polarity = 1;
  763. break;
  764. }
  765. }
  766. return polarity;
  767. }
  768. static int irq_trigger(int idx)
  769. {
  770. int bus = mp_irqs[idx].srcbus;
  771. int trigger;
  772. /*
  773. * Determine IRQ trigger mode (edge or level sensitive):
  774. */
  775. switch ((mp_irqs[idx].irqflag>>2) & 3)
  776. {
  777. case 0: /* conforms, ie. bus-type dependent */
  778. if (test_bit(bus, mp_bus_not_pci))
  779. trigger = default_ISA_trigger(idx);
  780. else
  781. trigger = default_PCI_trigger(idx);
  782. #ifdef CONFIG_EISA
  783. switch (mp_bus_id_to_type[bus]) {
  784. case MP_BUS_ISA: /* ISA pin */
  785. {
  786. /* set before the switch */
  787. break;
  788. }
  789. case MP_BUS_EISA: /* EISA pin */
  790. {
  791. trigger = default_EISA_trigger(idx);
  792. break;
  793. }
  794. case MP_BUS_PCI: /* PCI pin */
  795. {
  796. /* set before the switch */
  797. break;
  798. }
  799. default:
  800. {
  801. pr_warn("broken BIOS!!\n");
  802. trigger = 1;
  803. break;
  804. }
  805. }
  806. #endif
  807. break;
  808. case 1: /* edge */
  809. {
  810. trigger = 0;
  811. break;
  812. }
  813. case 2: /* reserved */
  814. {
  815. pr_warn("broken BIOS!!\n");
  816. trigger = 1;
  817. break;
  818. }
  819. case 3: /* level */
  820. {
  821. trigger = 1;
  822. break;
  823. }
  824. default: /* invalid */
  825. {
  826. pr_warn("broken BIOS!!\n");
  827. trigger = 0;
  828. break;
  829. }
  830. }
  831. return trigger;
  832. }
  833. static int pin_2_irq(int idx, int apic, int pin)
  834. {
  835. int irq;
  836. int bus = mp_irqs[idx].srcbus;
  837. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
  838. /*
  839. * Debugging check, we are in big trouble if this message pops up!
  840. */
  841. if (mp_irqs[idx].dstirq != pin)
  842. pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
  843. if (test_bit(bus, mp_bus_not_pci)) {
  844. irq = mp_irqs[idx].srcbusirq;
  845. } else {
  846. u32 gsi = gsi_cfg->gsi_base + pin;
  847. if (gsi >= NR_IRQS_LEGACY)
  848. irq = gsi;
  849. else
  850. irq = gsi_top + gsi;
  851. }
  852. #ifdef CONFIG_X86_32
  853. /*
  854. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  855. */
  856. if ((pin >= 16) && (pin <= 23)) {
  857. if (pirq_entries[pin-16] != -1) {
  858. if (!pirq_entries[pin-16]) {
  859. apic_printk(APIC_VERBOSE, KERN_DEBUG
  860. "disabling PIRQ%d\n", pin-16);
  861. } else {
  862. irq = pirq_entries[pin-16];
  863. apic_printk(APIC_VERBOSE, KERN_DEBUG
  864. "using PIRQ%d -> IRQ %d\n",
  865. pin-16, irq);
  866. }
  867. }
  868. }
  869. #endif
  870. return irq;
  871. }
  872. /*
  873. * Find a specific PCI IRQ entry.
  874. * Not an __init, possibly needed by modules
  875. */
  876. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  877. struct io_apic_irq_attr *irq_attr)
  878. {
  879. int ioapic_idx, i, best_guess = -1;
  880. apic_printk(APIC_DEBUG,
  881. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  882. bus, slot, pin);
  883. if (test_bit(bus, mp_bus_not_pci)) {
  884. apic_printk(APIC_VERBOSE,
  885. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  886. return -1;
  887. }
  888. for (i = 0; i < mp_irq_entries; i++) {
  889. int lbus = mp_irqs[i].srcbus;
  890. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  891. if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
  892. mp_irqs[i].dstapic == MP_APIC_ALL)
  893. break;
  894. if (!test_bit(lbus, mp_bus_not_pci) &&
  895. !mp_irqs[i].irqtype &&
  896. (bus == lbus) &&
  897. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  898. int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
  899. if (!(ioapic_idx || IO_APIC_IRQ(irq)))
  900. continue;
  901. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  902. set_io_apic_irq_attr(irq_attr, ioapic_idx,
  903. mp_irqs[i].dstirq,
  904. irq_trigger(i),
  905. irq_polarity(i));
  906. return irq;
  907. }
  908. /*
  909. * Use the first all-but-pin matching entry as a
  910. * best-guess fuzzy result for broken mptables.
  911. */
  912. if (best_guess < 0) {
  913. set_io_apic_irq_attr(irq_attr, ioapic_idx,
  914. mp_irqs[i].dstirq,
  915. irq_trigger(i),
  916. irq_polarity(i));
  917. best_guess = irq;
  918. }
  919. }
  920. }
  921. return best_guess;
  922. }
  923. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  924. void lock_vector_lock(void)
  925. {
  926. /* Used to the online set of cpus does not change
  927. * during assign_irq_vector.
  928. */
  929. raw_spin_lock(&vector_lock);
  930. }
  931. void unlock_vector_lock(void)
  932. {
  933. raw_spin_unlock(&vector_lock);
  934. }
  935. static int
  936. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  937. {
  938. /*
  939. * NOTE! The local APIC isn't very good at handling
  940. * multiple interrupts at the same interrupt level.
  941. * As the interrupt level is determined by taking the
  942. * vector number and shifting that right by 4, we
  943. * want to spread these out a bit so that they don't
  944. * all fall in the same interrupt level.
  945. *
  946. * Also, we've got to be careful not to trash gate
  947. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  948. */
  949. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  950. static int current_offset = VECTOR_OFFSET_START % 16;
  951. int cpu, err;
  952. cpumask_var_t tmp_mask;
  953. if (cfg->move_in_progress)
  954. return -EBUSY;
  955. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  956. return -ENOMEM;
  957. /* Only try and allocate irqs on cpus that are present */
  958. err = -ENOSPC;
  959. cpumask_clear(cfg->old_domain);
  960. cpu = cpumask_first_and(mask, cpu_online_mask);
  961. while (cpu < nr_cpu_ids) {
  962. int new_cpu, vector, offset;
  963. apic->vector_allocation_domain(cpu, tmp_mask, mask);
  964. if (cpumask_subset(tmp_mask, cfg->domain)) {
  965. err = 0;
  966. if (cpumask_equal(tmp_mask, cfg->domain))
  967. break;
  968. /*
  969. * New cpumask using the vector is a proper subset of
  970. * the current in use mask. So cleanup the vector
  971. * allocation for the members that are not used anymore.
  972. */
  973. cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
  974. cfg->move_in_progress = 1;
  975. cpumask_and(cfg->domain, cfg->domain, tmp_mask);
  976. break;
  977. }
  978. vector = current_vector;
  979. offset = current_offset;
  980. next:
  981. vector += 16;
  982. if (vector >= first_system_vector) {
  983. offset = (offset + 1) % 16;
  984. vector = FIRST_EXTERNAL_VECTOR + offset;
  985. }
  986. if (unlikely(current_vector == vector)) {
  987. cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
  988. cpumask_andnot(tmp_mask, mask, cfg->old_domain);
  989. cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
  990. continue;
  991. }
  992. if (test_bit(vector, used_vectors))
  993. goto next;
  994. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  995. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  996. goto next;
  997. /* Found one! */
  998. current_vector = vector;
  999. current_offset = offset;
  1000. if (cfg->vector) {
  1001. cfg->move_in_progress = 1;
  1002. cpumask_copy(cfg->old_domain, cfg->domain);
  1003. }
  1004. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1005. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1006. cfg->vector = vector;
  1007. cpumask_copy(cfg->domain, tmp_mask);
  1008. err = 0;
  1009. break;
  1010. }
  1011. free_cpumask_var(tmp_mask);
  1012. return err;
  1013. }
  1014. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1015. {
  1016. int err;
  1017. unsigned long flags;
  1018. raw_spin_lock_irqsave(&vector_lock, flags);
  1019. err = __assign_irq_vector(irq, cfg, mask);
  1020. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1021. return err;
  1022. }
  1023. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1024. {
  1025. int cpu, vector;
  1026. BUG_ON(!cfg->vector);
  1027. vector = cfg->vector;
  1028. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1029. per_cpu(vector_irq, cpu)[vector] = -1;
  1030. cfg->vector = 0;
  1031. cpumask_clear(cfg->domain);
  1032. if (likely(!cfg->move_in_progress))
  1033. return;
  1034. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1035. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1036. vector++) {
  1037. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1038. continue;
  1039. per_cpu(vector_irq, cpu)[vector] = -1;
  1040. break;
  1041. }
  1042. }
  1043. cfg->move_in_progress = 0;
  1044. }
  1045. void __setup_vector_irq(int cpu)
  1046. {
  1047. /* Initialize vector_irq on a new cpu */
  1048. int irq, vector;
  1049. struct irq_cfg *cfg;
  1050. /*
  1051. * vector_lock will make sure that we don't run into irq vector
  1052. * assignments that might be happening on another cpu in parallel,
  1053. * while we setup our initial vector to irq mappings.
  1054. */
  1055. raw_spin_lock(&vector_lock);
  1056. /* Mark the inuse vectors */
  1057. for_each_active_irq(irq) {
  1058. cfg = irq_get_chip_data(irq);
  1059. if (!cfg)
  1060. continue;
  1061. /*
  1062. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1063. * will be part of the irq_cfg's domain.
  1064. */
  1065. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1066. cpumask_set_cpu(cpu, cfg->domain);
  1067. if (!cpumask_test_cpu(cpu, cfg->domain))
  1068. continue;
  1069. vector = cfg->vector;
  1070. per_cpu(vector_irq, cpu)[vector] = irq;
  1071. }
  1072. /* Mark the free vectors */
  1073. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1074. irq = per_cpu(vector_irq, cpu)[vector];
  1075. if (irq < 0)
  1076. continue;
  1077. cfg = irq_cfg(irq);
  1078. if (!cpumask_test_cpu(cpu, cfg->domain))
  1079. per_cpu(vector_irq, cpu)[vector] = -1;
  1080. }
  1081. raw_spin_unlock(&vector_lock);
  1082. }
  1083. static struct irq_chip ioapic_chip;
  1084. #ifdef CONFIG_X86_32
  1085. static inline int IO_APIC_irq_trigger(int irq)
  1086. {
  1087. int apic, idx, pin;
  1088. for (apic = 0; apic < nr_ioapics; apic++) {
  1089. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1090. idx = find_irq_entry(apic, pin, mp_INT);
  1091. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1092. return irq_trigger(idx);
  1093. }
  1094. }
  1095. /*
  1096. * nonexistent IRQs are edge default
  1097. */
  1098. return 0;
  1099. }
  1100. #else
  1101. static inline int IO_APIC_irq_trigger(int irq)
  1102. {
  1103. return 1;
  1104. }
  1105. #endif
  1106. static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
  1107. unsigned long trigger)
  1108. {
  1109. struct irq_chip *chip = &ioapic_chip;
  1110. irq_flow_handler_t hdl;
  1111. bool fasteoi;
  1112. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1113. trigger == IOAPIC_LEVEL) {
  1114. irq_set_status_flags(irq, IRQ_LEVEL);
  1115. fasteoi = true;
  1116. } else {
  1117. irq_clear_status_flags(irq, IRQ_LEVEL);
  1118. fasteoi = false;
  1119. }
  1120. if (irq_remapped(cfg)) {
  1121. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1122. irq_remap_modify_chip_defaults(chip);
  1123. fasteoi = trigger != 0;
  1124. }
  1125. hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
  1126. irq_set_chip_and_handler_name(irq, chip, hdl,
  1127. fasteoi ? "fasteoi" : "edge");
  1128. }
  1129. static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
  1130. unsigned int destination, int vector,
  1131. struct io_apic_irq_attr *attr)
  1132. {
  1133. if (irq_remapping_enabled)
  1134. return setup_ioapic_remapped_entry(irq, entry, destination,
  1135. vector, attr);
  1136. memset(entry, 0, sizeof(*entry));
  1137. entry->delivery_mode = apic->irq_delivery_mode;
  1138. entry->dest_mode = apic->irq_dest_mode;
  1139. entry->dest = destination;
  1140. entry->vector = vector;
  1141. entry->mask = 0; /* enable IRQ */
  1142. entry->trigger = attr->trigger;
  1143. entry->polarity = attr->polarity;
  1144. /*
  1145. * Mask level triggered irqs.
  1146. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1147. */
  1148. if (attr->trigger)
  1149. entry->mask = 1;
  1150. return 0;
  1151. }
  1152. static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
  1153. struct io_apic_irq_attr *attr)
  1154. {
  1155. struct IO_APIC_route_entry entry;
  1156. unsigned int dest;
  1157. if (!IO_APIC_IRQ(irq))
  1158. return;
  1159. /*
  1160. * For legacy irqs, cfg->domain starts with cpu 0. Now that IO-APIC
  1161. * can handle this irq and the apic driver is finialized at this point,
  1162. * update the cfg->domain.
  1163. */
  1164. if (irq < legacy_pic->nr_legacy_irqs &&
  1165. cpumask_equal(cfg->domain, cpumask_of(0)))
  1166. apic->vector_allocation_domain(0, cfg->domain,
  1167. apic->target_cpus());
  1168. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1169. return;
  1170. if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
  1171. &dest)) {
  1172. pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
  1173. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1174. __clear_irq_vector(irq, cfg);
  1175. return;
  1176. }
  1177. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1178. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1179. "IRQ %d Mode:%i Active:%i Dest:%d)\n",
  1180. attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
  1181. cfg->vector, irq, attr->trigger, attr->polarity, dest);
  1182. if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
  1183. pr_warn("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1184. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1185. __clear_irq_vector(irq, cfg);
  1186. return;
  1187. }
  1188. ioapic_register_intr(irq, cfg, attr->trigger);
  1189. if (irq < legacy_pic->nr_legacy_irqs)
  1190. legacy_pic->mask(irq);
  1191. ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
  1192. }
  1193. static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
  1194. {
  1195. if (idx != -1)
  1196. return false;
  1197. apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
  1198. mpc_ioapic_id(ioapic_idx), pin);
  1199. return true;
  1200. }
  1201. static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
  1202. {
  1203. int idx, node = cpu_to_node(0);
  1204. struct io_apic_irq_attr attr;
  1205. unsigned int pin, irq;
  1206. for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
  1207. idx = find_irq_entry(ioapic_idx, pin, mp_INT);
  1208. if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
  1209. continue;
  1210. irq = pin_2_irq(idx, ioapic_idx, pin);
  1211. if ((ioapic_idx > 0) && (irq > 16))
  1212. continue;
  1213. /*
  1214. * Skip the timer IRQ if there's a quirk handler
  1215. * installed and if it returns 1:
  1216. */
  1217. if (apic->multi_timer_check &&
  1218. apic->multi_timer_check(ioapic_idx, irq))
  1219. continue;
  1220. set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
  1221. irq_polarity(idx));
  1222. io_apic_setup_irq_pin(irq, node, &attr);
  1223. }
  1224. }
  1225. static void __init setup_IO_APIC_irqs(void)
  1226. {
  1227. unsigned int ioapic_idx;
  1228. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1229. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1230. __io_apic_setup_irqs(ioapic_idx);
  1231. }
  1232. /*
  1233. * for the gsit that is not in first ioapic
  1234. * but could not use acpi_register_gsi()
  1235. * like some special sci in IBM x3330
  1236. */
  1237. void setup_IO_APIC_irq_extra(u32 gsi)
  1238. {
  1239. int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
  1240. struct io_apic_irq_attr attr;
  1241. /*
  1242. * Convert 'gsi' to 'ioapic.pin'.
  1243. */
  1244. ioapic_idx = mp_find_ioapic(gsi);
  1245. if (ioapic_idx < 0)
  1246. return;
  1247. pin = mp_find_ioapic_pin(ioapic_idx, gsi);
  1248. idx = find_irq_entry(ioapic_idx, pin, mp_INT);
  1249. if (idx == -1)
  1250. return;
  1251. irq = pin_2_irq(idx, ioapic_idx, pin);
  1252. /* Only handle the non legacy irqs on secondary ioapics */
  1253. if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
  1254. return;
  1255. set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
  1256. irq_polarity(idx));
  1257. io_apic_setup_irq_pin_once(irq, node, &attr);
  1258. }
  1259. /*
  1260. * Set up the timer pin, possibly with the 8259A-master behind.
  1261. */
  1262. static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
  1263. unsigned int pin, int vector)
  1264. {
  1265. struct IO_APIC_route_entry entry;
  1266. unsigned int dest;
  1267. if (irq_remapping_enabled)
  1268. return;
  1269. memset(&entry, 0, sizeof(entry));
  1270. /*
  1271. * We use logical delivery to get the timer IRQ
  1272. * to the first CPU.
  1273. */
  1274. if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
  1275. apic->target_cpus(), &dest)))
  1276. dest = BAD_APICID;
  1277. entry.dest_mode = apic->irq_dest_mode;
  1278. entry.mask = 0; /* don't mask IRQ for edge */
  1279. entry.dest = dest;
  1280. entry.delivery_mode = apic->irq_delivery_mode;
  1281. entry.polarity = 0;
  1282. entry.trigger = 0;
  1283. entry.vector = vector;
  1284. /*
  1285. * The timer IRQ doesn't have to know that behind the
  1286. * scene we may have a 8259A-master in AEOI mode ...
  1287. */
  1288. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  1289. "edge");
  1290. /*
  1291. * Add it to the IO-APIC irq-routing table:
  1292. */
  1293. ioapic_write_entry(ioapic_idx, pin, entry);
  1294. }
  1295. __apicdebuginit(void) print_IO_APIC(int ioapic_idx)
  1296. {
  1297. int i;
  1298. union IO_APIC_reg_00 reg_00;
  1299. union IO_APIC_reg_01 reg_01;
  1300. union IO_APIC_reg_02 reg_02;
  1301. union IO_APIC_reg_03 reg_03;
  1302. unsigned long flags;
  1303. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1304. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1305. reg_01.raw = io_apic_read(ioapic_idx, 1);
  1306. if (reg_01.bits.version >= 0x10)
  1307. reg_02.raw = io_apic_read(ioapic_idx, 2);
  1308. if (reg_01.bits.version >= 0x20)
  1309. reg_03.raw = io_apic_read(ioapic_idx, 3);
  1310. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1311. printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
  1312. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1313. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1314. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1315. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1316. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1317. printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
  1318. reg_01.bits.entries);
  1319. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1320. printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
  1321. reg_01.bits.version);
  1322. /*
  1323. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1324. * but the value of reg_02 is read as the previous read register
  1325. * value, so ignore it if reg_02 == reg_01.
  1326. */
  1327. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1328. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1329. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1330. }
  1331. /*
  1332. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1333. * or reg_03, but the value of reg_0[23] is read as the previous read
  1334. * register value, so ignore it if reg_03 == reg_0[12].
  1335. */
  1336. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1337. reg_03.raw != reg_01.raw) {
  1338. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1339. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1340. }
  1341. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1342. if (irq_remapping_enabled) {
  1343. printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
  1344. " Pol Stat Indx2 Zero Vect:\n");
  1345. } else {
  1346. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1347. " Stat Dmod Deli Vect:\n");
  1348. }
  1349. for (i = 0; i <= reg_01.bits.entries; i++) {
  1350. if (irq_remapping_enabled) {
  1351. struct IO_APIC_route_entry entry;
  1352. struct IR_IO_APIC_route_entry *ir_entry;
  1353. entry = ioapic_read_entry(ioapic_idx, i);
  1354. ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
  1355. printk(KERN_DEBUG " %02x %04X ",
  1356. i,
  1357. ir_entry->index
  1358. );
  1359. pr_cont("%1d %1d %1d %1d %1d "
  1360. "%1d %1d %X %02X\n",
  1361. ir_entry->format,
  1362. ir_entry->mask,
  1363. ir_entry->trigger,
  1364. ir_entry->irr,
  1365. ir_entry->polarity,
  1366. ir_entry->delivery_status,
  1367. ir_entry->index2,
  1368. ir_entry->zero,
  1369. ir_entry->vector
  1370. );
  1371. } else {
  1372. struct IO_APIC_route_entry entry;
  1373. entry = ioapic_read_entry(ioapic_idx, i);
  1374. printk(KERN_DEBUG " %02x %02X ",
  1375. i,
  1376. entry.dest
  1377. );
  1378. pr_cont("%1d %1d %1d %1d %1d "
  1379. "%1d %1d %02X\n",
  1380. entry.mask,
  1381. entry.trigger,
  1382. entry.irr,
  1383. entry.polarity,
  1384. entry.delivery_status,
  1385. entry.dest_mode,
  1386. entry.delivery_mode,
  1387. entry.vector
  1388. );
  1389. }
  1390. }
  1391. }
  1392. __apicdebuginit(void) print_IO_APICs(void)
  1393. {
  1394. int ioapic_idx;
  1395. struct irq_cfg *cfg;
  1396. unsigned int irq;
  1397. struct irq_chip *chip;
  1398. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1399. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1400. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1401. mpc_ioapic_id(ioapic_idx),
  1402. ioapics[ioapic_idx].nr_registers);
  1403. /*
  1404. * We are a bit conservative about what we expect. We have to
  1405. * know about every hardware change ASAP.
  1406. */
  1407. printk(KERN_INFO "testing the IO APIC.......................\n");
  1408. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1409. print_IO_APIC(ioapic_idx);
  1410. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1411. for_each_active_irq(irq) {
  1412. struct irq_pin_list *entry;
  1413. chip = irq_get_chip(irq);
  1414. if (chip != &ioapic_chip)
  1415. continue;
  1416. cfg = irq_get_chip_data(irq);
  1417. if (!cfg)
  1418. continue;
  1419. entry = cfg->irq_2_pin;
  1420. if (!entry)
  1421. continue;
  1422. printk(KERN_DEBUG "IRQ%d ", irq);
  1423. for_each_irq_pin(entry, cfg->irq_2_pin)
  1424. pr_cont("-> %d:%d", entry->apic, entry->pin);
  1425. pr_cont("\n");
  1426. }
  1427. printk(KERN_INFO ".................................... done.\n");
  1428. }
  1429. __apicdebuginit(void) print_APIC_field(int base)
  1430. {
  1431. int i;
  1432. printk(KERN_DEBUG);
  1433. for (i = 0; i < 8; i++)
  1434. pr_cont("%08x", apic_read(base + i*0x10));
  1435. pr_cont("\n");
  1436. }
  1437. __apicdebuginit(void) print_local_APIC(void *dummy)
  1438. {
  1439. unsigned int i, v, ver, maxlvt;
  1440. u64 icr;
  1441. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1442. smp_processor_id(), hard_smp_processor_id());
  1443. v = apic_read(APIC_ID);
  1444. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1445. v = apic_read(APIC_LVR);
  1446. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1447. ver = GET_APIC_VERSION(v);
  1448. maxlvt = lapic_get_maxlvt();
  1449. v = apic_read(APIC_TASKPRI);
  1450. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1451. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1452. if (!APIC_XAPIC(ver)) {
  1453. v = apic_read(APIC_ARBPRI);
  1454. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1455. v & APIC_ARBPRI_MASK);
  1456. }
  1457. v = apic_read(APIC_PROCPRI);
  1458. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1459. }
  1460. /*
  1461. * Remote read supported only in the 82489DX and local APIC for
  1462. * Pentium processors.
  1463. */
  1464. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1465. v = apic_read(APIC_RRR);
  1466. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1467. }
  1468. v = apic_read(APIC_LDR);
  1469. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1470. if (!x2apic_enabled()) {
  1471. v = apic_read(APIC_DFR);
  1472. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1473. }
  1474. v = apic_read(APIC_SPIV);
  1475. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1476. printk(KERN_DEBUG "... APIC ISR field:\n");
  1477. print_APIC_field(APIC_ISR);
  1478. printk(KERN_DEBUG "... APIC TMR field:\n");
  1479. print_APIC_field(APIC_TMR);
  1480. printk(KERN_DEBUG "... APIC IRR field:\n");
  1481. print_APIC_field(APIC_IRR);
  1482. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1483. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1484. apic_write(APIC_ESR, 0);
  1485. v = apic_read(APIC_ESR);
  1486. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1487. }
  1488. icr = apic_icr_read();
  1489. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1490. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1491. v = apic_read(APIC_LVTT);
  1492. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1493. if (maxlvt > 3) { /* PC is LVT#4. */
  1494. v = apic_read(APIC_LVTPC);
  1495. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1496. }
  1497. v = apic_read(APIC_LVT0);
  1498. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1499. v = apic_read(APIC_LVT1);
  1500. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1501. if (maxlvt > 2) { /* ERR is LVT#3. */
  1502. v = apic_read(APIC_LVTERR);
  1503. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1504. }
  1505. v = apic_read(APIC_TMICT);
  1506. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1507. v = apic_read(APIC_TMCCT);
  1508. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1509. v = apic_read(APIC_TDCR);
  1510. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1511. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1512. v = apic_read(APIC_EFEAT);
  1513. maxlvt = (v >> 16) & 0xff;
  1514. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1515. v = apic_read(APIC_ECTRL);
  1516. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1517. for (i = 0; i < maxlvt; i++) {
  1518. v = apic_read(APIC_EILVTn(i));
  1519. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1520. }
  1521. }
  1522. pr_cont("\n");
  1523. }
  1524. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1525. {
  1526. int cpu;
  1527. if (!maxcpu)
  1528. return;
  1529. preempt_disable();
  1530. for_each_online_cpu(cpu) {
  1531. if (cpu >= maxcpu)
  1532. break;
  1533. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1534. }
  1535. preempt_enable();
  1536. }
  1537. __apicdebuginit(void) print_PIC(void)
  1538. {
  1539. unsigned int v;
  1540. unsigned long flags;
  1541. if (!legacy_pic->nr_legacy_irqs)
  1542. return;
  1543. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1544. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1545. v = inb(0xa1) << 8 | inb(0x21);
  1546. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1547. v = inb(0xa0) << 8 | inb(0x20);
  1548. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1549. outb(0x0b,0xa0);
  1550. outb(0x0b,0x20);
  1551. v = inb(0xa0) << 8 | inb(0x20);
  1552. outb(0x0a,0xa0);
  1553. outb(0x0a,0x20);
  1554. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1555. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1556. v = inb(0x4d1) << 8 | inb(0x4d0);
  1557. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1558. }
  1559. static int __initdata show_lapic = 1;
  1560. static __init int setup_show_lapic(char *arg)
  1561. {
  1562. int num = -1;
  1563. if (strcmp(arg, "all") == 0) {
  1564. show_lapic = CONFIG_NR_CPUS;
  1565. } else {
  1566. get_option(&arg, &num);
  1567. if (num >= 0)
  1568. show_lapic = num;
  1569. }
  1570. return 1;
  1571. }
  1572. __setup("show_lapic=", setup_show_lapic);
  1573. __apicdebuginit(int) print_ICs(void)
  1574. {
  1575. if (apic_verbosity == APIC_QUIET)
  1576. return 0;
  1577. print_PIC();
  1578. /* don't print out if apic is not there */
  1579. if (!cpu_has_apic && !apic_from_smp_config())
  1580. return 0;
  1581. print_local_APICs(show_lapic);
  1582. print_IO_APICs();
  1583. return 0;
  1584. }
  1585. late_initcall(print_ICs);
  1586. /* Where if anywhere is the i8259 connect in external int mode */
  1587. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1588. void __init enable_IO_APIC(void)
  1589. {
  1590. int i8259_apic, i8259_pin;
  1591. int apic;
  1592. if (!legacy_pic->nr_legacy_irqs)
  1593. return;
  1594. for(apic = 0; apic < nr_ioapics; apic++) {
  1595. int pin;
  1596. /* See if any of the pins is in ExtINT mode */
  1597. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1598. struct IO_APIC_route_entry entry;
  1599. entry = ioapic_read_entry(apic, pin);
  1600. /* If the interrupt line is enabled and in ExtInt mode
  1601. * I have found the pin where the i8259 is connected.
  1602. */
  1603. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1604. ioapic_i8259.apic = apic;
  1605. ioapic_i8259.pin = pin;
  1606. goto found_i8259;
  1607. }
  1608. }
  1609. }
  1610. found_i8259:
  1611. /* Look to see what if the MP table has reported the ExtINT */
  1612. /* If we could not find the appropriate pin by looking at the ioapic
  1613. * the i8259 probably is not connected the ioapic but give the
  1614. * mptable a chance anyway.
  1615. */
  1616. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1617. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1618. /* Trust the MP table if nothing is setup in the hardware */
  1619. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1620. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1621. ioapic_i8259.pin = i8259_pin;
  1622. ioapic_i8259.apic = i8259_apic;
  1623. }
  1624. /* Complain if the MP table and the hardware disagree */
  1625. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1626. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1627. {
  1628. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1629. }
  1630. /*
  1631. * Do not trust the IO-APIC being empty at bootup
  1632. */
  1633. clear_IO_APIC();
  1634. }
  1635. /*
  1636. * Not an __init, needed by the reboot code
  1637. */
  1638. void disable_IO_APIC(void)
  1639. {
  1640. /*
  1641. * Clear the IO-APIC before rebooting:
  1642. */
  1643. clear_IO_APIC();
  1644. if (!legacy_pic->nr_legacy_irqs)
  1645. return;
  1646. /*
  1647. * If the i8259 is routed through an IOAPIC
  1648. * Put that IOAPIC in virtual wire mode
  1649. * so legacy interrupts can be delivered.
  1650. *
  1651. * With interrupt-remapping, for now we will use virtual wire A mode,
  1652. * as virtual wire B is little complex (need to configure both
  1653. * IOAPIC RTE as well as interrupt-remapping table entry).
  1654. * As this gets called during crash dump, keep this simple for now.
  1655. */
  1656. if (ioapic_i8259.pin != -1 && !irq_remapping_enabled) {
  1657. struct IO_APIC_route_entry entry;
  1658. memset(&entry, 0, sizeof(entry));
  1659. entry.mask = 0; /* Enabled */
  1660. entry.trigger = 0; /* Edge */
  1661. entry.irr = 0;
  1662. entry.polarity = 0; /* High */
  1663. entry.delivery_status = 0;
  1664. entry.dest_mode = 0; /* Physical */
  1665. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1666. entry.vector = 0;
  1667. entry.dest = read_apic_id();
  1668. /*
  1669. * Add it to the IO-APIC irq-routing table:
  1670. */
  1671. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1672. }
  1673. /*
  1674. * Use virtual wire A mode when interrupt remapping is enabled.
  1675. */
  1676. if (cpu_has_apic || apic_from_smp_config())
  1677. disconnect_bsp_APIC(!irq_remapping_enabled &&
  1678. ioapic_i8259.pin != -1);
  1679. }
  1680. #ifdef CONFIG_X86_32
  1681. /*
  1682. * function to set the IO-APIC physical IDs based on the
  1683. * values stored in the MPC table.
  1684. *
  1685. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1686. */
  1687. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1688. {
  1689. union IO_APIC_reg_00 reg_00;
  1690. physid_mask_t phys_id_present_map;
  1691. int ioapic_idx;
  1692. int i;
  1693. unsigned char old_id;
  1694. unsigned long flags;
  1695. /*
  1696. * This is broken; anything with a real cpu count has to
  1697. * circumvent this idiocy regardless.
  1698. */
  1699. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1700. /*
  1701. * Set the IOAPIC ID to the value stored in the MPC table.
  1702. */
  1703. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
  1704. /* Read the register 0 value */
  1705. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1706. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1707. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1708. old_id = mpc_ioapic_id(ioapic_idx);
  1709. if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
  1710. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1711. ioapic_idx, mpc_ioapic_id(ioapic_idx));
  1712. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1713. reg_00.bits.ID);
  1714. ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
  1715. }
  1716. /*
  1717. * Sanity check, is the ID really free? Every APIC in a
  1718. * system must have a unique ID or we get lots of nice
  1719. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1720. */
  1721. if (apic->check_apicid_used(&phys_id_present_map,
  1722. mpc_ioapic_id(ioapic_idx))) {
  1723. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1724. ioapic_idx, mpc_ioapic_id(ioapic_idx));
  1725. for (i = 0; i < get_physical_broadcast(); i++)
  1726. if (!physid_isset(i, phys_id_present_map))
  1727. break;
  1728. if (i >= get_physical_broadcast())
  1729. panic("Max APIC ID exceeded!\n");
  1730. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1731. i);
  1732. physid_set(i, phys_id_present_map);
  1733. ioapics[ioapic_idx].mp_config.apicid = i;
  1734. } else {
  1735. physid_mask_t tmp;
  1736. apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
  1737. &tmp);
  1738. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1739. "phys_id_present_map\n",
  1740. mpc_ioapic_id(ioapic_idx));
  1741. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1742. }
  1743. /*
  1744. * We need to adjust the IRQ routing table
  1745. * if the ID changed.
  1746. */
  1747. if (old_id != mpc_ioapic_id(ioapic_idx))
  1748. for (i = 0; i < mp_irq_entries; i++)
  1749. if (mp_irqs[i].dstapic == old_id)
  1750. mp_irqs[i].dstapic
  1751. = mpc_ioapic_id(ioapic_idx);
  1752. /*
  1753. * Update the ID register according to the right value
  1754. * from the MPC table if they are different.
  1755. */
  1756. if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
  1757. continue;
  1758. apic_printk(APIC_VERBOSE, KERN_INFO
  1759. "...changing IO-APIC physical APIC ID to %d ...",
  1760. mpc_ioapic_id(ioapic_idx));
  1761. reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
  1762. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1763. io_apic_write(ioapic_idx, 0, reg_00.raw);
  1764. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1765. /*
  1766. * Sanity check
  1767. */
  1768. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1769. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1770. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1771. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
  1772. pr_cont("could not set ID!\n");
  1773. else
  1774. apic_printk(APIC_VERBOSE, " ok.\n");
  1775. }
  1776. }
  1777. void __init setup_ioapic_ids_from_mpc(void)
  1778. {
  1779. if (acpi_ioapic)
  1780. return;
  1781. /*
  1782. * Don't check I/O APIC IDs for xAPIC systems. They have
  1783. * no meaning without the serial APIC bus.
  1784. */
  1785. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1786. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1787. return;
  1788. setup_ioapic_ids_from_mpc_nocheck();
  1789. }
  1790. #endif
  1791. int no_timer_check __initdata;
  1792. static int __init notimercheck(char *s)
  1793. {
  1794. no_timer_check = 1;
  1795. return 1;
  1796. }
  1797. __setup("no_timer_check", notimercheck);
  1798. /*
  1799. * There is a nasty bug in some older SMP boards, their mptable lies
  1800. * about the timer IRQ. We do the following to work around the situation:
  1801. *
  1802. * - timer IRQ defaults to IO-APIC IRQ
  1803. * - if this function detects that timer IRQs are defunct, then we fall
  1804. * back to ISA timer IRQs
  1805. */
  1806. static int __init timer_irq_works(void)
  1807. {
  1808. unsigned long t1 = jiffies;
  1809. unsigned long flags;
  1810. if (no_timer_check)
  1811. return 1;
  1812. local_save_flags(flags);
  1813. local_irq_enable();
  1814. /* Let ten ticks pass... */
  1815. mdelay((10 * 1000) / HZ);
  1816. local_irq_restore(flags);
  1817. /*
  1818. * Expect a few ticks at least, to be sure some possible
  1819. * glue logic does not lock up after one or two first
  1820. * ticks in a non-ExtINT mode. Also the local APIC
  1821. * might have cached one ExtINT interrupt. Finally, at
  1822. * least one tick may be lost due to delays.
  1823. */
  1824. /* jiffies wrap? */
  1825. if (time_after(jiffies, t1 + 4))
  1826. return 1;
  1827. return 0;
  1828. }
  1829. /*
  1830. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1831. * number of pending IRQ events unhandled. These cases are very rare,
  1832. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1833. * better to do it this way as thus we do not have to be aware of
  1834. * 'pending' interrupts in the IRQ path, except at this point.
  1835. */
  1836. /*
  1837. * Edge triggered needs to resend any interrupt
  1838. * that was delayed but this is now handled in the device
  1839. * independent code.
  1840. */
  1841. /*
  1842. * Starting up a edge-triggered IO-APIC interrupt is
  1843. * nasty - we need to make sure that we get the edge.
  1844. * If it is already asserted for some reason, we need
  1845. * return 1 to indicate that is was pending.
  1846. *
  1847. * This is not complete - we should be able to fake
  1848. * an edge even if it isn't on the 8259A...
  1849. */
  1850. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1851. {
  1852. int was_pending = 0, irq = data->irq;
  1853. unsigned long flags;
  1854. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1855. if (irq < legacy_pic->nr_legacy_irqs) {
  1856. legacy_pic->mask(irq);
  1857. if (legacy_pic->irq_pending(irq))
  1858. was_pending = 1;
  1859. }
  1860. __unmask_ioapic(data->chip_data);
  1861. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1862. return was_pending;
  1863. }
  1864. static int ioapic_retrigger_irq(struct irq_data *data)
  1865. {
  1866. struct irq_cfg *cfg = data->chip_data;
  1867. unsigned long flags;
  1868. raw_spin_lock_irqsave(&vector_lock, flags);
  1869. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1870. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1871. return 1;
  1872. }
  1873. /*
  1874. * Level and edge triggered IO-APIC interrupts need different handling,
  1875. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1876. * handled with the level-triggered descriptor, but that one has slightly
  1877. * more overhead. Level-triggered interrupts cannot be handled with the
  1878. * edge-triggered handler, without risking IRQ storms and other ugly
  1879. * races.
  1880. */
  1881. #ifdef CONFIG_SMP
  1882. void send_cleanup_vector(struct irq_cfg *cfg)
  1883. {
  1884. cpumask_var_t cleanup_mask;
  1885. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1886. unsigned int i;
  1887. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1888. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1889. } else {
  1890. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1891. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1892. free_cpumask_var(cleanup_mask);
  1893. }
  1894. cfg->move_in_progress = 0;
  1895. }
  1896. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1897. {
  1898. unsigned vector, me;
  1899. ack_APIC_irq();
  1900. irq_enter();
  1901. exit_idle();
  1902. me = smp_processor_id();
  1903. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1904. unsigned int irq;
  1905. unsigned int irr;
  1906. struct irq_desc *desc;
  1907. struct irq_cfg *cfg;
  1908. irq = __this_cpu_read(vector_irq[vector]);
  1909. if (irq == -1)
  1910. continue;
  1911. desc = irq_to_desc(irq);
  1912. if (!desc)
  1913. continue;
  1914. cfg = irq_cfg(irq);
  1915. raw_spin_lock(&desc->lock);
  1916. /*
  1917. * Check if the irq migration is in progress. If so, we
  1918. * haven't received the cleanup request yet for this irq.
  1919. */
  1920. if (cfg->move_in_progress)
  1921. goto unlock;
  1922. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1923. goto unlock;
  1924. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1925. /*
  1926. * Check if the vector that needs to be cleanedup is
  1927. * registered at the cpu's IRR. If so, then this is not
  1928. * the best time to clean it up. Lets clean it up in the
  1929. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1930. * to myself.
  1931. */
  1932. if (irr & (1 << (vector % 32))) {
  1933. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1934. goto unlock;
  1935. }
  1936. __this_cpu_write(vector_irq[vector], -1);
  1937. unlock:
  1938. raw_spin_unlock(&desc->lock);
  1939. }
  1940. irq_exit();
  1941. }
  1942. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  1943. {
  1944. unsigned me;
  1945. if (likely(!cfg->move_in_progress))
  1946. return;
  1947. me = smp_processor_id();
  1948. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1949. send_cleanup_vector(cfg);
  1950. }
  1951. static void irq_complete_move(struct irq_cfg *cfg)
  1952. {
  1953. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  1954. }
  1955. void irq_force_complete_move(int irq)
  1956. {
  1957. struct irq_cfg *cfg = irq_get_chip_data(irq);
  1958. if (!cfg)
  1959. return;
  1960. __irq_complete_move(cfg, cfg->vector);
  1961. }
  1962. #else
  1963. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  1964. #endif
  1965. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1966. {
  1967. int apic, pin;
  1968. struct irq_pin_list *entry;
  1969. u8 vector = cfg->vector;
  1970. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1971. unsigned int reg;
  1972. apic = entry->apic;
  1973. pin = entry->pin;
  1974. /*
  1975. * With interrupt-remapping, destination information comes
  1976. * from interrupt-remapping table entry.
  1977. */
  1978. if (!irq_remapped(cfg))
  1979. io_apic_write(apic, 0x11 + pin*2, dest);
  1980. reg = io_apic_read(apic, 0x10 + pin*2);
  1981. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1982. reg |= vector;
  1983. io_apic_modify(apic, 0x10 + pin*2, reg);
  1984. }
  1985. }
  1986. /*
  1987. * Either sets data->affinity to a valid value, and returns
  1988. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1989. * leaves data->affinity untouched.
  1990. */
  1991. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1992. unsigned int *dest_id)
  1993. {
  1994. struct irq_cfg *cfg = data->chip_data;
  1995. unsigned int irq = data->irq;
  1996. int err;
  1997. if (!config_enabled(CONFIG_SMP))
  1998. return -1;
  1999. if (!cpumask_intersects(mask, cpu_online_mask))
  2000. return -EINVAL;
  2001. err = assign_irq_vector(irq, cfg, mask);
  2002. if (err)
  2003. return err;
  2004. err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
  2005. if (err) {
  2006. if (assign_irq_vector(irq, cfg, data->affinity))
  2007. pr_err("Failed to recover vector for irq %d\n", irq);
  2008. return err;
  2009. }
  2010. cpumask_copy(data->affinity, mask);
  2011. return 0;
  2012. }
  2013. static int
  2014. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2015. bool force)
  2016. {
  2017. unsigned int dest, irq = data->irq;
  2018. unsigned long flags;
  2019. int ret;
  2020. if (!config_enabled(CONFIG_SMP))
  2021. return -1;
  2022. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2023. ret = __ioapic_set_affinity(data, mask, &dest);
  2024. if (!ret) {
  2025. /* Only the high 8 bits are valid. */
  2026. dest = SET_APIC_LOGICAL_ID(dest);
  2027. __target_IO_APIC_irq(irq, dest, data->chip_data);
  2028. ret = IRQ_SET_MASK_OK_NOCOPY;
  2029. }
  2030. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2031. return ret;
  2032. }
  2033. static void ack_apic_edge(struct irq_data *data)
  2034. {
  2035. irq_complete_move(data->chip_data);
  2036. irq_move_irq(data);
  2037. ack_APIC_irq();
  2038. }
  2039. atomic_t irq_mis_count;
  2040. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2041. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  2042. {
  2043. struct irq_pin_list *entry;
  2044. unsigned long flags;
  2045. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2046. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2047. unsigned int reg;
  2048. int pin;
  2049. pin = entry->pin;
  2050. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  2051. /* Is the remote IRR bit set? */
  2052. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  2053. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2054. return true;
  2055. }
  2056. }
  2057. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2058. return false;
  2059. }
  2060. static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
  2061. {
  2062. /* If we are moving the irq we need to mask it */
  2063. if (unlikely(irqd_is_setaffinity_pending(data))) {
  2064. mask_ioapic(cfg);
  2065. return true;
  2066. }
  2067. return false;
  2068. }
  2069. static inline void ioapic_irqd_unmask(struct irq_data *data,
  2070. struct irq_cfg *cfg, bool masked)
  2071. {
  2072. if (unlikely(masked)) {
  2073. /* Only migrate the irq if the ack has been received.
  2074. *
  2075. * On rare occasions the broadcast level triggered ack gets
  2076. * delayed going to ioapics, and if we reprogram the
  2077. * vector while Remote IRR is still set the irq will never
  2078. * fire again.
  2079. *
  2080. * To prevent this scenario we read the Remote IRR bit
  2081. * of the ioapic. This has two effects.
  2082. * - On any sane system the read of the ioapic will
  2083. * flush writes (and acks) going to the ioapic from
  2084. * this cpu.
  2085. * - We get to see if the ACK has actually been delivered.
  2086. *
  2087. * Based on failed experiments of reprogramming the
  2088. * ioapic entry from outside of irq context starting
  2089. * with masking the ioapic entry and then polling until
  2090. * Remote IRR was clear before reprogramming the
  2091. * ioapic I don't trust the Remote IRR bit to be
  2092. * completey accurate.
  2093. *
  2094. * However there appears to be no other way to plug
  2095. * this race, so if the Remote IRR bit is not
  2096. * accurate and is causing problems then it is a hardware bug
  2097. * and you can go talk to the chipset vendor about it.
  2098. */
  2099. if (!io_apic_level_ack_pending(cfg))
  2100. irq_move_masked_irq(data);
  2101. unmask_ioapic(cfg);
  2102. }
  2103. }
  2104. #else
  2105. static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
  2106. {
  2107. return false;
  2108. }
  2109. static inline void ioapic_irqd_unmask(struct irq_data *data,
  2110. struct irq_cfg *cfg, bool masked)
  2111. {
  2112. }
  2113. #endif
  2114. static void ack_apic_level(struct irq_data *data)
  2115. {
  2116. struct irq_cfg *cfg = data->chip_data;
  2117. int i, irq = data->irq;
  2118. unsigned long v;
  2119. bool masked;
  2120. irq_complete_move(cfg);
  2121. masked = ioapic_irqd_mask(data, cfg);
  2122. /*
  2123. * It appears there is an erratum which affects at least version 0x11
  2124. * of I/O APIC (that's the 82093AA and cores integrated into various
  2125. * chipsets). Under certain conditions a level-triggered interrupt is
  2126. * erroneously delivered as edge-triggered one but the respective IRR
  2127. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2128. * message but it will never arrive and further interrupts are blocked
  2129. * from the source. The exact reason is so far unknown, but the
  2130. * phenomenon was observed when two consecutive interrupt requests
  2131. * from a given source get delivered to the same CPU and the source is
  2132. * temporarily disabled in between.
  2133. *
  2134. * A workaround is to simulate an EOI message manually. We achieve it
  2135. * by setting the trigger mode to edge and then to level when the edge
  2136. * trigger mode gets detected in the TMR of a local APIC for a
  2137. * level-triggered interrupt. We mask the source for the time of the
  2138. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2139. * The idea is from Manfred Spraul. --macro
  2140. *
  2141. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2142. * any unhandled interrupt on the offlined cpu to the new cpu
  2143. * destination that is handling the corresponding interrupt. This
  2144. * interrupt forwarding is done via IPI's. Hence, in this case also
  2145. * level-triggered io-apic interrupt will be seen as an edge
  2146. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2147. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2148. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2149. * supporting EOI register, we do an explicit EOI to clear the
  2150. * remote IRR and on IO-APIC's which don't have an EOI register,
  2151. * we use the above logic (mask+edge followed by unmask+level) from
  2152. * Manfred Spraul to clear the remote IRR.
  2153. */
  2154. i = cfg->vector;
  2155. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2156. /*
  2157. * We must acknowledge the irq before we move it or the acknowledge will
  2158. * not propagate properly.
  2159. */
  2160. ack_APIC_irq();
  2161. /*
  2162. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2163. * message via io-apic EOI register write or simulating it using
  2164. * mask+edge followed by unnask+level logic) manually when the
  2165. * level triggered interrupt is seen as the edge triggered interrupt
  2166. * at the cpu.
  2167. */
  2168. if (!(v & (1 << (i & 0x1f)))) {
  2169. atomic_inc(&irq_mis_count);
  2170. eoi_ioapic_irq(irq, cfg);
  2171. }
  2172. ioapic_irqd_unmask(data, cfg, masked);
  2173. }
  2174. #ifdef CONFIG_IRQ_REMAP
  2175. static void ir_ack_apic_edge(struct irq_data *data)
  2176. {
  2177. ack_APIC_irq();
  2178. }
  2179. static void ir_ack_apic_level(struct irq_data *data)
  2180. {
  2181. ack_APIC_irq();
  2182. eoi_ioapic_irq(data->irq, data->chip_data);
  2183. }
  2184. static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
  2185. {
  2186. seq_printf(p, " IR-%s", data->chip->name);
  2187. }
  2188. static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
  2189. {
  2190. chip->irq_print_chip = ir_print_prefix;
  2191. chip->irq_ack = ir_ack_apic_edge;
  2192. chip->irq_eoi = ir_ack_apic_level;
  2193. chip->irq_set_affinity = set_remapped_irq_affinity;
  2194. }
  2195. #endif /* CONFIG_IRQ_REMAP */
  2196. static struct irq_chip ioapic_chip __read_mostly = {
  2197. .name = "IO-APIC",
  2198. .irq_startup = startup_ioapic_irq,
  2199. .irq_mask = mask_ioapic_irq,
  2200. .irq_unmask = unmask_ioapic_irq,
  2201. .irq_ack = ack_apic_edge,
  2202. .irq_eoi = ack_apic_level,
  2203. .irq_set_affinity = ioapic_set_affinity,
  2204. .irq_retrigger = ioapic_retrigger_irq,
  2205. };
  2206. static inline void init_IO_APIC_traps(void)
  2207. {
  2208. struct irq_cfg *cfg;
  2209. unsigned int irq;
  2210. /*
  2211. * NOTE! The local APIC isn't very good at handling
  2212. * multiple interrupts at the same interrupt level.
  2213. * As the interrupt level is determined by taking the
  2214. * vector number and shifting that right by 4, we
  2215. * want to spread these out a bit so that they don't
  2216. * all fall in the same interrupt level.
  2217. *
  2218. * Also, we've got to be careful not to trash gate
  2219. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2220. */
  2221. for_each_active_irq(irq) {
  2222. cfg = irq_get_chip_data(irq);
  2223. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2224. /*
  2225. * Hmm.. We don't have an entry for this,
  2226. * so default to an old-fashioned 8259
  2227. * interrupt if we can..
  2228. */
  2229. if (irq < legacy_pic->nr_legacy_irqs)
  2230. legacy_pic->make_irq(irq);
  2231. else
  2232. /* Strange. Oh, well.. */
  2233. irq_set_chip(irq, &no_irq_chip);
  2234. }
  2235. }
  2236. }
  2237. /*
  2238. * The local APIC irq-chip implementation:
  2239. */
  2240. static void mask_lapic_irq(struct irq_data *data)
  2241. {
  2242. unsigned long v;
  2243. v = apic_read(APIC_LVT0);
  2244. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2245. }
  2246. static void unmask_lapic_irq(struct irq_data *data)
  2247. {
  2248. unsigned long v;
  2249. v = apic_read(APIC_LVT0);
  2250. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2251. }
  2252. static void ack_lapic_irq(struct irq_data *data)
  2253. {
  2254. ack_APIC_irq();
  2255. }
  2256. static struct irq_chip lapic_chip __read_mostly = {
  2257. .name = "local-APIC",
  2258. .irq_mask = mask_lapic_irq,
  2259. .irq_unmask = unmask_lapic_irq,
  2260. .irq_ack = ack_lapic_irq,
  2261. };
  2262. static void lapic_register_intr(int irq)
  2263. {
  2264. irq_clear_status_flags(irq, IRQ_LEVEL);
  2265. irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2266. "edge");
  2267. }
  2268. /*
  2269. * This looks a bit hackish but it's about the only one way of sending
  2270. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2271. * not support the ExtINT mode, unfortunately. We need to send these
  2272. * cycles as some i82489DX-based boards have glue logic that keeps the
  2273. * 8259A interrupt line asserted until INTA. --macro
  2274. */
  2275. static inline void __init unlock_ExtINT_logic(void)
  2276. {
  2277. int apic, pin, i;
  2278. struct IO_APIC_route_entry entry0, entry1;
  2279. unsigned char save_control, save_freq_select;
  2280. pin = find_isa_irq_pin(8, mp_INT);
  2281. if (pin == -1) {
  2282. WARN_ON_ONCE(1);
  2283. return;
  2284. }
  2285. apic = find_isa_irq_apic(8, mp_INT);
  2286. if (apic == -1) {
  2287. WARN_ON_ONCE(1);
  2288. return;
  2289. }
  2290. entry0 = ioapic_read_entry(apic, pin);
  2291. clear_IO_APIC_pin(apic, pin);
  2292. memset(&entry1, 0, sizeof(entry1));
  2293. entry1.dest_mode = 0; /* physical delivery */
  2294. entry1.mask = 0; /* unmask IRQ now */
  2295. entry1.dest = hard_smp_processor_id();
  2296. entry1.delivery_mode = dest_ExtINT;
  2297. entry1.polarity = entry0.polarity;
  2298. entry1.trigger = 0;
  2299. entry1.vector = 0;
  2300. ioapic_write_entry(apic, pin, entry1);
  2301. save_control = CMOS_READ(RTC_CONTROL);
  2302. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2303. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2304. RTC_FREQ_SELECT);
  2305. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2306. i = 100;
  2307. while (i-- > 0) {
  2308. mdelay(10);
  2309. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2310. i -= 10;
  2311. }
  2312. CMOS_WRITE(save_control, RTC_CONTROL);
  2313. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2314. clear_IO_APIC_pin(apic, pin);
  2315. ioapic_write_entry(apic, pin, entry0);
  2316. }
  2317. static int disable_timer_pin_1 __initdata;
  2318. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2319. static int __init disable_timer_pin_setup(char *arg)
  2320. {
  2321. disable_timer_pin_1 = 1;
  2322. return 0;
  2323. }
  2324. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2325. int timer_through_8259 __initdata;
  2326. /*
  2327. * This code may look a bit paranoid, but it's supposed to cooperate with
  2328. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2329. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2330. * fanatically on his truly buggy board.
  2331. *
  2332. * FIXME: really need to revamp this for all platforms.
  2333. */
  2334. static inline void __init check_timer(void)
  2335. {
  2336. struct irq_cfg *cfg = irq_get_chip_data(0);
  2337. int node = cpu_to_node(0);
  2338. int apic1, pin1, apic2, pin2;
  2339. unsigned long flags;
  2340. int no_pin1 = 0;
  2341. local_irq_save(flags);
  2342. /*
  2343. * get/set the timer IRQ vector:
  2344. */
  2345. legacy_pic->mask(0);
  2346. assign_irq_vector(0, cfg, apic->target_cpus());
  2347. /*
  2348. * As IRQ0 is to be enabled in the 8259A, the virtual
  2349. * wire has to be disabled in the local APIC. Also
  2350. * timer interrupts need to be acknowledged manually in
  2351. * the 8259A for the i82489DX when using the NMI
  2352. * watchdog as that APIC treats NMIs as level-triggered.
  2353. * The AEOI mode will finish them in the 8259A
  2354. * automatically.
  2355. */
  2356. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2357. legacy_pic->init(1);
  2358. pin1 = find_isa_irq_pin(0, mp_INT);
  2359. apic1 = find_isa_irq_apic(0, mp_INT);
  2360. pin2 = ioapic_i8259.pin;
  2361. apic2 = ioapic_i8259.apic;
  2362. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2363. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2364. cfg->vector, apic1, pin1, apic2, pin2);
  2365. /*
  2366. * Some BIOS writers are clueless and report the ExtINTA
  2367. * I/O APIC input from the cascaded 8259A as the timer
  2368. * interrupt input. So just in case, if only one pin
  2369. * was found above, try it both directly and through the
  2370. * 8259A.
  2371. */
  2372. if (pin1 == -1) {
  2373. if (irq_remapping_enabled)
  2374. panic("BIOS bug: timer not connected to IO-APIC");
  2375. pin1 = pin2;
  2376. apic1 = apic2;
  2377. no_pin1 = 1;
  2378. } else if (pin2 == -1) {
  2379. pin2 = pin1;
  2380. apic2 = apic1;
  2381. }
  2382. if (pin1 != -1) {
  2383. /*
  2384. * Ok, does IRQ0 through the IOAPIC work?
  2385. */
  2386. if (no_pin1) {
  2387. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2388. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2389. } else {
  2390. /* for edge trigger, setup_ioapic_irq already
  2391. * leave it unmasked.
  2392. * so only need to unmask if it is level-trigger
  2393. * do we really have level trigger timer?
  2394. */
  2395. int idx;
  2396. idx = find_irq_entry(apic1, pin1, mp_INT);
  2397. if (idx != -1 && irq_trigger(idx))
  2398. unmask_ioapic(cfg);
  2399. }
  2400. if (timer_irq_works()) {
  2401. if (disable_timer_pin_1 > 0)
  2402. clear_IO_APIC_pin(0, pin1);
  2403. goto out;
  2404. }
  2405. if (irq_remapping_enabled)
  2406. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2407. local_irq_disable();
  2408. clear_IO_APIC_pin(apic1, pin1);
  2409. if (!no_pin1)
  2410. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2411. "8254 timer not connected to IO-APIC\n");
  2412. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2413. "(IRQ0) through the 8259A ...\n");
  2414. apic_printk(APIC_QUIET, KERN_INFO
  2415. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2416. /*
  2417. * legacy devices should be connected to IO APIC #0
  2418. */
  2419. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2420. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2421. legacy_pic->unmask(0);
  2422. if (timer_irq_works()) {
  2423. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2424. timer_through_8259 = 1;
  2425. goto out;
  2426. }
  2427. /*
  2428. * Cleanup, just in case ...
  2429. */
  2430. local_irq_disable();
  2431. legacy_pic->mask(0);
  2432. clear_IO_APIC_pin(apic2, pin2);
  2433. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2434. }
  2435. apic_printk(APIC_QUIET, KERN_INFO
  2436. "...trying to set up timer as Virtual Wire IRQ...\n");
  2437. lapic_register_intr(0);
  2438. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2439. legacy_pic->unmask(0);
  2440. if (timer_irq_works()) {
  2441. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2442. goto out;
  2443. }
  2444. local_irq_disable();
  2445. legacy_pic->mask(0);
  2446. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2447. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2448. apic_printk(APIC_QUIET, KERN_INFO
  2449. "...trying to set up timer as ExtINT IRQ...\n");
  2450. legacy_pic->init(0);
  2451. legacy_pic->make_irq(0);
  2452. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2453. unlock_ExtINT_logic();
  2454. if (timer_irq_works()) {
  2455. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2456. goto out;
  2457. }
  2458. local_irq_disable();
  2459. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2460. if (x2apic_preenabled)
  2461. apic_printk(APIC_QUIET, KERN_INFO
  2462. "Perhaps problem with the pre-enabled x2apic mode\n"
  2463. "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
  2464. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2465. "report. Then try booting with the 'noapic' option.\n");
  2466. out:
  2467. local_irq_restore(flags);
  2468. }
  2469. /*
  2470. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2471. * to devices. However there may be an I/O APIC pin available for
  2472. * this interrupt regardless. The pin may be left unconnected, but
  2473. * typically it will be reused as an ExtINT cascade interrupt for
  2474. * the master 8259A. In the MPS case such a pin will normally be
  2475. * reported as an ExtINT interrupt in the MP table. With ACPI
  2476. * there is no provision for ExtINT interrupts, and in the absence
  2477. * of an override it would be treated as an ordinary ISA I/O APIC
  2478. * interrupt, that is edge-triggered and unmasked by default. We
  2479. * used to do this, but it caused problems on some systems because
  2480. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2481. * the same ExtINT cascade interrupt to drive the local APIC of the
  2482. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2483. * the I/O APIC in all cases now. No actual device should request
  2484. * it anyway. --macro
  2485. */
  2486. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2487. void __init setup_IO_APIC(void)
  2488. {
  2489. /*
  2490. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2491. */
  2492. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2493. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2494. /*
  2495. * Set up IO-APIC IRQ routing.
  2496. */
  2497. x86_init.mpparse.setup_ioapic_ids();
  2498. sync_Arb_IDs();
  2499. setup_IO_APIC_irqs();
  2500. init_IO_APIC_traps();
  2501. if (legacy_pic->nr_legacy_irqs)
  2502. check_timer();
  2503. }
  2504. /*
  2505. * Called after all the initialization is done. If we didn't find any
  2506. * APIC bugs then we can allow the modify fast path
  2507. */
  2508. static int __init io_apic_bug_finalize(void)
  2509. {
  2510. if (sis_apic_bug == -1)
  2511. sis_apic_bug = 0;
  2512. return 0;
  2513. }
  2514. late_initcall(io_apic_bug_finalize);
  2515. static void resume_ioapic_id(int ioapic_idx)
  2516. {
  2517. unsigned long flags;
  2518. union IO_APIC_reg_00 reg_00;
  2519. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2520. reg_00.raw = io_apic_read(ioapic_idx, 0);
  2521. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
  2522. reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
  2523. io_apic_write(ioapic_idx, 0, reg_00.raw);
  2524. }
  2525. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2526. }
  2527. static void ioapic_resume(void)
  2528. {
  2529. int ioapic_idx;
  2530. for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
  2531. resume_ioapic_id(ioapic_idx);
  2532. restore_ioapic_entries();
  2533. }
  2534. static struct syscore_ops ioapic_syscore_ops = {
  2535. .suspend = save_ioapic_entries,
  2536. .resume = ioapic_resume,
  2537. };
  2538. static int __init ioapic_init_ops(void)
  2539. {
  2540. register_syscore_ops(&ioapic_syscore_ops);
  2541. return 0;
  2542. }
  2543. device_initcall(ioapic_init_ops);
  2544. /*
  2545. * Dynamic irq allocate and deallocation
  2546. */
  2547. unsigned int create_irq_nr(unsigned int from, int node)
  2548. {
  2549. struct irq_cfg *cfg;
  2550. unsigned long flags;
  2551. unsigned int ret = 0;
  2552. int irq;
  2553. if (from < nr_irqs_gsi)
  2554. from = nr_irqs_gsi;
  2555. irq = alloc_irq_from(from, node);
  2556. if (irq < 0)
  2557. return 0;
  2558. cfg = alloc_irq_cfg(irq, node);
  2559. if (!cfg) {
  2560. free_irq_at(irq, NULL);
  2561. return 0;
  2562. }
  2563. raw_spin_lock_irqsave(&vector_lock, flags);
  2564. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2565. ret = irq;
  2566. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2567. if (ret) {
  2568. irq_set_chip_data(irq, cfg);
  2569. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2570. } else {
  2571. free_irq_at(irq, cfg);
  2572. }
  2573. return ret;
  2574. }
  2575. int create_irq(void)
  2576. {
  2577. int node = cpu_to_node(0);
  2578. unsigned int irq_want;
  2579. int irq;
  2580. irq_want = nr_irqs_gsi;
  2581. irq = create_irq_nr(irq_want, node);
  2582. if (irq == 0)
  2583. irq = -1;
  2584. return irq;
  2585. }
  2586. void destroy_irq(unsigned int irq)
  2587. {
  2588. struct irq_cfg *cfg = irq_get_chip_data(irq);
  2589. unsigned long flags;
  2590. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2591. if (irq_remapped(cfg))
  2592. free_remapped_irq(irq);
  2593. raw_spin_lock_irqsave(&vector_lock, flags);
  2594. __clear_irq_vector(irq, cfg);
  2595. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2596. free_irq_at(irq, cfg);
  2597. }
  2598. /*
  2599. * MSI message composition
  2600. */
  2601. #ifdef CONFIG_PCI_MSI
  2602. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2603. struct msi_msg *msg, u8 hpet_id)
  2604. {
  2605. struct irq_cfg *cfg;
  2606. int err;
  2607. unsigned dest;
  2608. if (disable_apic)
  2609. return -ENXIO;
  2610. cfg = irq_cfg(irq);
  2611. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2612. if (err)
  2613. return err;
  2614. err = apic->cpu_mask_to_apicid_and(cfg->domain,
  2615. apic->target_cpus(), &dest);
  2616. if (err)
  2617. return err;
  2618. if (irq_remapped(cfg)) {
  2619. compose_remapped_msi_msg(pdev, irq, dest, msg, hpet_id);
  2620. return err;
  2621. }
  2622. if (x2apic_enabled())
  2623. msg->address_hi = MSI_ADDR_BASE_HI |
  2624. MSI_ADDR_EXT_DEST_ID(dest);
  2625. else
  2626. msg->address_hi = MSI_ADDR_BASE_HI;
  2627. msg->address_lo =
  2628. MSI_ADDR_BASE_LO |
  2629. ((apic->irq_dest_mode == 0) ?
  2630. MSI_ADDR_DEST_MODE_PHYSICAL:
  2631. MSI_ADDR_DEST_MODE_LOGICAL) |
  2632. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2633. MSI_ADDR_REDIRECTION_CPU:
  2634. MSI_ADDR_REDIRECTION_LOWPRI) |
  2635. MSI_ADDR_DEST_ID(dest);
  2636. msg->data =
  2637. MSI_DATA_TRIGGER_EDGE |
  2638. MSI_DATA_LEVEL_ASSERT |
  2639. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2640. MSI_DATA_DELIVERY_FIXED:
  2641. MSI_DATA_DELIVERY_LOWPRI) |
  2642. MSI_DATA_VECTOR(cfg->vector);
  2643. return err;
  2644. }
  2645. static int
  2646. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2647. {
  2648. struct irq_cfg *cfg = data->chip_data;
  2649. struct msi_msg msg;
  2650. unsigned int dest;
  2651. if (__ioapic_set_affinity(data, mask, &dest))
  2652. return -1;
  2653. __get_cached_msi_msg(data->msi_desc, &msg);
  2654. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2655. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2656. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2657. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2658. __write_msi_msg(data->msi_desc, &msg);
  2659. return IRQ_SET_MASK_OK_NOCOPY;
  2660. }
  2661. /*
  2662. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2663. * which implement the MSI or MSI-X Capability Structure.
  2664. */
  2665. static struct irq_chip msi_chip = {
  2666. .name = "PCI-MSI",
  2667. .irq_unmask = unmask_msi_irq,
  2668. .irq_mask = mask_msi_irq,
  2669. .irq_ack = ack_apic_edge,
  2670. .irq_set_affinity = msi_set_affinity,
  2671. .irq_retrigger = ioapic_retrigger_irq,
  2672. };
  2673. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2674. {
  2675. struct irq_chip *chip = &msi_chip;
  2676. struct msi_msg msg;
  2677. int ret;
  2678. ret = msi_compose_msg(dev, irq, &msg, -1);
  2679. if (ret < 0)
  2680. return ret;
  2681. irq_set_msi_desc(irq, msidesc);
  2682. write_msi_msg(irq, &msg);
  2683. if (irq_remapped(irq_get_chip_data(irq))) {
  2684. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2685. irq_remap_modify_chip_defaults(chip);
  2686. }
  2687. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2688. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2689. return 0;
  2690. }
  2691. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2692. {
  2693. int node, ret, sub_handle, index = 0;
  2694. unsigned int irq, irq_want;
  2695. struct msi_desc *msidesc;
  2696. /* x86 doesn't support multiple MSI yet */
  2697. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2698. return 1;
  2699. node = dev_to_node(&dev->dev);
  2700. irq_want = nr_irqs_gsi;
  2701. sub_handle = 0;
  2702. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2703. irq = create_irq_nr(irq_want, node);
  2704. if (irq == 0)
  2705. return -1;
  2706. irq_want = irq + 1;
  2707. if (!irq_remapping_enabled)
  2708. goto no_ir;
  2709. if (!sub_handle) {
  2710. /*
  2711. * allocate the consecutive block of IRTE's
  2712. * for 'nvec'
  2713. */
  2714. index = msi_alloc_remapped_irq(dev, irq, nvec);
  2715. if (index < 0) {
  2716. ret = index;
  2717. goto error;
  2718. }
  2719. } else {
  2720. ret = msi_setup_remapped_irq(dev, irq, index,
  2721. sub_handle);
  2722. if (ret < 0)
  2723. goto error;
  2724. }
  2725. no_ir:
  2726. ret = setup_msi_irq(dev, msidesc, irq);
  2727. if (ret < 0)
  2728. goto error;
  2729. sub_handle++;
  2730. }
  2731. return 0;
  2732. error:
  2733. destroy_irq(irq);
  2734. return ret;
  2735. }
  2736. void native_teardown_msi_irq(unsigned int irq)
  2737. {
  2738. destroy_irq(irq);
  2739. }
  2740. #ifdef CONFIG_DMAR_TABLE
  2741. static int
  2742. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2743. bool force)
  2744. {
  2745. struct irq_cfg *cfg = data->chip_data;
  2746. unsigned int dest, irq = data->irq;
  2747. struct msi_msg msg;
  2748. if (__ioapic_set_affinity(data, mask, &dest))
  2749. return -1;
  2750. dmar_msi_read(irq, &msg);
  2751. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2752. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2753. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2754. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2755. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2756. dmar_msi_write(irq, &msg);
  2757. return IRQ_SET_MASK_OK_NOCOPY;
  2758. }
  2759. static struct irq_chip dmar_msi_type = {
  2760. .name = "DMAR_MSI",
  2761. .irq_unmask = dmar_msi_unmask,
  2762. .irq_mask = dmar_msi_mask,
  2763. .irq_ack = ack_apic_edge,
  2764. .irq_set_affinity = dmar_msi_set_affinity,
  2765. .irq_retrigger = ioapic_retrigger_irq,
  2766. };
  2767. int arch_setup_dmar_msi(unsigned int irq)
  2768. {
  2769. int ret;
  2770. struct msi_msg msg;
  2771. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2772. if (ret < 0)
  2773. return ret;
  2774. dmar_msi_write(irq, &msg);
  2775. irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2776. "edge");
  2777. return 0;
  2778. }
  2779. #endif
  2780. #ifdef CONFIG_HPET_TIMER
  2781. static int hpet_msi_set_affinity(struct irq_data *data,
  2782. const struct cpumask *mask, bool force)
  2783. {
  2784. struct irq_cfg *cfg = data->chip_data;
  2785. struct msi_msg msg;
  2786. unsigned int dest;
  2787. if (__ioapic_set_affinity(data, mask, &dest))
  2788. return -1;
  2789. hpet_msi_read(data->handler_data, &msg);
  2790. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2791. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2792. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2793. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2794. hpet_msi_write(data->handler_data, &msg);
  2795. return IRQ_SET_MASK_OK_NOCOPY;
  2796. }
  2797. static struct irq_chip hpet_msi_type = {
  2798. .name = "HPET_MSI",
  2799. .irq_unmask = hpet_msi_unmask,
  2800. .irq_mask = hpet_msi_mask,
  2801. .irq_ack = ack_apic_edge,
  2802. .irq_set_affinity = hpet_msi_set_affinity,
  2803. .irq_retrigger = ioapic_retrigger_irq,
  2804. };
  2805. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2806. {
  2807. struct irq_chip *chip = &hpet_msi_type;
  2808. struct msi_msg msg;
  2809. int ret;
  2810. if (irq_remapping_enabled) {
  2811. if (!setup_hpet_msi_remapped(irq, id))
  2812. return -1;
  2813. }
  2814. ret = msi_compose_msg(NULL, irq, &msg, id);
  2815. if (ret < 0)
  2816. return ret;
  2817. hpet_msi_write(irq_get_handler_data(irq), &msg);
  2818. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2819. if (irq_remapped(irq_get_chip_data(irq)))
  2820. irq_remap_modify_chip_defaults(chip);
  2821. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2822. return 0;
  2823. }
  2824. #endif
  2825. #endif /* CONFIG_PCI_MSI */
  2826. /*
  2827. * Hypertransport interrupt support
  2828. */
  2829. #ifdef CONFIG_HT_IRQ
  2830. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2831. {
  2832. struct ht_irq_msg msg;
  2833. fetch_ht_irq_msg(irq, &msg);
  2834. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2835. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2836. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2837. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2838. write_ht_irq_msg(irq, &msg);
  2839. }
  2840. static int
  2841. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2842. {
  2843. struct irq_cfg *cfg = data->chip_data;
  2844. unsigned int dest;
  2845. if (__ioapic_set_affinity(data, mask, &dest))
  2846. return -1;
  2847. target_ht_irq(data->irq, dest, cfg->vector);
  2848. return IRQ_SET_MASK_OK_NOCOPY;
  2849. }
  2850. static struct irq_chip ht_irq_chip = {
  2851. .name = "PCI-HT",
  2852. .irq_mask = mask_ht_irq,
  2853. .irq_unmask = unmask_ht_irq,
  2854. .irq_ack = ack_apic_edge,
  2855. .irq_set_affinity = ht_set_affinity,
  2856. .irq_retrigger = ioapic_retrigger_irq,
  2857. };
  2858. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2859. {
  2860. struct irq_cfg *cfg;
  2861. struct ht_irq_msg msg;
  2862. unsigned dest;
  2863. int err;
  2864. if (disable_apic)
  2865. return -ENXIO;
  2866. cfg = irq_cfg(irq);
  2867. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2868. if (err)
  2869. return err;
  2870. err = apic->cpu_mask_to_apicid_and(cfg->domain,
  2871. apic->target_cpus(), &dest);
  2872. if (err)
  2873. return err;
  2874. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2875. msg.address_lo =
  2876. HT_IRQ_LOW_BASE |
  2877. HT_IRQ_LOW_DEST_ID(dest) |
  2878. HT_IRQ_LOW_VECTOR(cfg->vector) |
  2879. ((apic->irq_dest_mode == 0) ?
  2880. HT_IRQ_LOW_DM_PHYSICAL :
  2881. HT_IRQ_LOW_DM_LOGICAL) |
  2882. HT_IRQ_LOW_RQEOI_EDGE |
  2883. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2884. HT_IRQ_LOW_MT_FIXED :
  2885. HT_IRQ_LOW_MT_ARBITRATED) |
  2886. HT_IRQ_LOW_IRQ_MASKED;
  2887. write_ht_irq_msg(irq, &msg);
  2888. irq_set_chip_and_handler_name(irq, &ht_irq_chip,
  2889. handle_edge_irq, "edge");
  2890. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  2891. return 0;
  2892. }
  2893. #endif /* CONFIG_HT_IRQ */
  2894. static int
  2895. io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
  2896. {
  2897. struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
  2898. int ret;
  2899. if (!cfg)
  2900. return -EINVAL;
  2901. ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
  2902. if (!ret)
  2903. setup_ioapic_irq(irq, cfg, attr);
  2904. return ret;
  2905. }
  2906. int io_apic_setup_irq_pin_once(unsigned int irq, int node,
  2907. struct io_apic_irq_attr *attr)
  2908. {
  2909. unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
  2910. int ret;
  2911. /* Avoid redundant programming */
  2912. if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
  2913. pr_debug("Pin %d-%d already programmed\n",
  2914. mpc_ioapic_id(ioapic_idx), pin);
  2915. return 0;
  2916. }
  2917. ret = io_apic_setup_irq_pin(irq, node, attr);
  2918. if (!ret)
  2919. set_bit(pin, ioapics[ioapic_idx].pin_programmed);
  2920. return ret;
  2921. }
  2922. static int __init io_apic_get_redir_entries(int ioapic)
  2923. {
  2924. union IO_APIC_reg_01 reg_01;
  2925. unsigned long flags;
  2926. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2927. reg_01.raw = io_apic_read(ioapic, 1);
  2928. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2929. /* The register returns the maximum index redir index
  2930. * supported, which is one less than the total number of redir
  2931. * entries.
  2932. */
  2933. return reg_01.bits.entries + 1;
  2934. }
  2935. static void __init probe_nr_irqs_gsi(void)
  2936. {
  2937. int nr;
  2938. nr = gsi_top + NR_IRQS_LEGACY;
  2939. if (nr > nr_irqs_gsi)
  2940. nr_irqs_gsi = nr;
  2941. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  2942. }
  2943. int get_nr_irqs_gsi(void)
  2944. {
  2945. return nr_irqs_gsi;
  2946. }
  2947. int __init arch_probe_nr_irqs(void)
  2948. {
  2949. int nr;
  2950. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  2951. nr_irqs = NR_VECTORS * nr_cpu_ids;
  2952. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  2953. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  2954. /*
  2955. * for MSI and HT dyn irq
  2956. */
  2957. nr += nr_irqs_gsi * 16;
  2958. #endif
  2959. if (nr < nr_irqs)
  2960. nr_irqs = nr;
  2961. return NR_IRQS_LEGACY;
  2962. }
  2963. int io_apic_set_pci_routing(struct device *dev, int irq,
  2964. struct io_apic_irq_attr *irq_attr)
  2965. {
  2966. int node;
  2967. if (!IO_APIC_IRQ(irq)) {
  2968. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2969. irq_attr->ioapic);
  2970. return -EINVAL;
  2971. }
  2972. node = dev ? dev_to_node(dev) : cpu_to_node(0);
  2973. return io_apic_setup_irq_pin_once(irq, node, irq_attr);
  2974. }
  2975. #ifdef CONFIG_X86_32
  2976. static int __init io_apic_get_unique_id(int ioapic, int apic_id)
  2977. {
  2978. union IO_APIC_reg_00 reg_00;
  2979. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2980. physid_mask_t tmp;
  2981. unsigned long flags;
  2982. int i = 0;
  2983. /*
  2984. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2985. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2986. * supports up to 16 on one shared APIC bus.
  2987. *
  2988. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2989. * advantage of new APIC bus architecture.
  2990. */
  2991. if (physids_empty(apic_id_map))
  2992. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  2993. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2994. reg_00.raw = io_apic_read(ioapic, 0);
  2995. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2996. if (apic_id >= get_physical_broadcast()) {
  2997. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2998. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2999. apic_id = reg_00.bits.ID;
  3000. }
  3001. /*
  3002. * Every APIC in a system must have a unique ID or we get lots of nice
  3003. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3004. */
  3005. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3006. for (i = 0; i < get_physical_broadcast(); i++) {
  3007. if (!apic->check_apicid_used(&apic_id_map, i))
  3008. break;
  3009. }
  3010. if (i == get_physical_broadcast())
  3011. panic("Max apic_id exceeded!\n");
  3012. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3013. "trying %d\n", ioapic, apic_id, i);
  3014. apic_id = i;
  3015. }
  3016. apic->apicid_to_cpu_present(apic_id, &tmp);
  3017. physids_or(apic_id_map, apic_id_map, tmp);
  3018. if (reg_00.bits.ID != apic_id) {
  3019. reg_00.bits.ID = apic_id;
  3020. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3021. io_apic_write(ioapic, 0, reg_00.raw);
  3022. reg_00.raw = io_apic_read(ioapic, 0);
  3023. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3024. /* Sanity check */
  3025. if (reg_00.bits.ID != apic_id) {
  3026. pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
  3027. ioapic);
  3028. return -1;
  3029. }
  3030. }
  3031. apic_printk(APIC_VERBOSE, KERN_INFO
  3032. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3033. return apic_id;
  3034. }
  3035. static u8 __init io_apic_unique_id(u8 id)
  3036. {
  3037. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3038. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3039. return io_apic_get_unique_id(nr_ioapics, id);
  3040. else
  3041. return id;
  3042. }
  3043. #else
  3044. static u8 __init io_apic_unique_id(u8 id)
  3045. {
  3046. int i;
  3047. DECLARE_BITMAP(used, 256);
  3048. bitmap_zero(used, 256);
  3049. for (i = 0; i < nr_ioapics; i++) {
  3050. __set_bit(mpc_ioapic_id(i), used);
  3051. }
  3052. if (!test_bit(id, used))
  3053. return id;
  3054. return find_first_zero_bit(used, 256);
  3055. }
  3056. #endif
  3057. static int __init io_apic_get_version(int ioapic)
  3058. {
  3059. union IO_APIC_reg_01 reg_01;
  3060. unsigned long flags;
  3061. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3062. reg_01.raw = io_apic_read(ioapic, 1);
  3063. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3064. return reg_01.bits.version;
  3065. }
  3066. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3067. {
  3068. int ioapic, pin, idx;
  3069. if (skip_ioapic_setup)
  3070. return -1;
  3071. ioapic = mp_find_ioapic(gsi);
  3072. if (ioapic < 0)
  3073. return -1;
  3074. pin = mp_find_ioapic_pin(ioapic, gsi);
  3075. if (pin < 0)
  3076. return -1;
  3077. idx = find_irq_entry(ioapic, pin, mp_INT);
  3078. if (idx < 0)
  3079. return -1;
  3080. *trigger = irq_trigger(idx);
  3081. *polarity = irq_polarity(idx);
  3082. return 0;
  3083. }
  3084. /*
  3085. * This function currently is only a helper for the i386 smp boot process where
  3086. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3087. * so mask in all cases should simply be apic->target_cpus()
  3088. */
  3089. #ifdef CONFIG_SMP
  3090. void __init setup_ioapic_dest(void)
  3091. {
  3092. int pin, ioapic, irq, irq_entry;
  3093. const struct cpumask *mask;
  3094. struct irq_data *idata;
  3095. if (skip_ioapic_setup == 1)
  3096. return;
  3097. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3098. for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
  3099. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3100. if (irq_entry == -1)
  3101. continue;
  3102. irq = pin_2_irq(irq_entry, ioapic, pin);
  3103. if ((ioapic > 0) && (irq > 16))
  3104. continue;
  3105. idata = irq_get_irq_data(irq);
  3106. /*
  3107. * Honour affinities which have been set in early boot
  3108. */
  3109. if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
  3110. mask = idata->affinity;
  3111. else
  3112. mask = apic->target_cpus();
  3113. if (irq_remapping_enabled)
  3114. set_remapped_irq_affinity(idata, mask, false);
  3115. else
  3116. ioapic_set_affinity(idata, mask, false);
  3117. }
  3118. }
  3119. #endif
  3120. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3121. static struct resource *ioapic_resources;
  3122. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3123. {
  3124. unsigned long n;
  3125. struct resource *res;
  3126. char *mem;
  3127. int i;
  3128. if (nr_ioapics <= 0)
  3129. return NULL;
  3130. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3131. n *= nr_ioapics;
  3132. mem = alloc_bootmem(n);
  3133. res = (void *)mem;
  3134. mem += sizeof(struct resource) * nr_ioapics;
  3135. for (i = 0; i < nr_ioapics; i++) {
  3136. res[i].name = mem;
  3137. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3138. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3139. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3140. }
  3141. ioapic_resources = res;
  3142. return res;
  3143. }
  3144. void __init native_io_apic_init_mappings(void)
  3145. {
  3146. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3147. struct resource *ioapic_res;
  3148. int i;
  3149. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3150. for (i = 0; i < nr_ioapics; i++) {
  3151. if (smp_found_config) {
  3152. ioapic_phys = mpc_ioapic_addr(i);
  3153. #ifdef CONFIG_X86_32
  3154. if (!ioapic_phys) {
  3155. printk(KERN_ERR
  3156. "WARNING: bogus zero IO-APIC "
  3157. "address found in MPTABLE, "
  3158. "disabling IO/APIC support!\n");
  3159. smp_found_config = 0;
  3160. skip_ioapic_setup = 1;
  3161. goto fake_ioapic_page;
  3162. }
  3163. #endif
  3164. } else {
  3165. #ifdef CONFIG_X86_32
  3166. fake_ioapic_page:
  3167. #endif
  3168. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3169. ioapic_phys = __pa(ioapic_phys);
  3170. }
  3171. set_fixmap_nocache(idx, ioapic_phys);
  3172. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3173. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3174. ioapic_phys);
  3175. idx++;
  3176. ioapic_res->start = ioapic_phys;
  3177. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3178. ioapic_res++;
  3179. }
  3180. probe_nr_irqs_gsi();
  3181. }
  3182. void __init ioapic_insert_resources(void)
  3183. {
  3184. int i;
  3185. struct resource *r = ioapic_resources;
  3186. if (!r) {
  3187. if (nr_ioapics > 0)
  3188. printk(KERN_ERR
  3189. "IO APIC resources couldn't be allocated.\n");
  3190. return;
  3191. }
  3192. for (i = 0; i < nr_ioapics; i++) {
  3193. insert_resource(&iomem_resource, r);
  3194. r++;
  3195. }
  3196. }
  3197. int mp_find_ioapic(u32 gsi)
  3198. {
  3199. int i = 0;
  3200. if (nr_ioapics == 0)
  3201. return -1;
  3202. /* Find the IOAPIC that manages this GSI. */
  3203. for (i = 0; i < nr_ioapics; i++) {
  3204. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
  3205. if ((gsi >= gsi_cfg->gsi_base)
  3206. && (gsi <= gsi_cfg->gsi_end))
  3207. return i;
  3208. }
  3209. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3210. return -1;
  3211. }
  3212. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3213. {
  3214. struct mp_ioapic_gsi *gsi_cfg;
  3215. if (WARN_ON(ioapic == -1))
  3216. return -1;
  3217. gsi_cfg = mp_ioapic_gsi_routing(ioapic);
  3218. if (WARN_ON(gsi > gsi_cfg->gsi_end))
  3219. return -1;
  3220. return gsi - gsi_cfg->gsi_base;
  3221. }
  3222. static __init int bad_ioapic(unsigned long address)
  3223. {
  3224. if (nr_ioapics >= MAX_IO_APICS) {
  3225. pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
  3226. MAX_IO_APICS, nr_ioapics);
  3227. return 1;
  3228. }
  3229. if (!address) {
  3230. pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
  3231. return 1;
  3232. }
  3233. return 0;
  3234. }
  3235. static __init int bad_ioapic_register(int idx)
  3236. {
  3237. union IO_APIC_reg_00 reg_00;
  3238. union IO_APIC_reg_01 reg_01;
  3239. union IO_APIC_reg_02 reg_02;
  3240. reg_00.raw = io_apic_read(idx, 0);
  3241. reg_01.raw = io_apic_read(idx, 1);
  3242. reg_02.raw = io_apic_read(idx, 2);
  3243. if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
  3244. pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
  3245. mpc_ioapic_addr(idx));
  3246. return 1;
  3247. }
  3248. return 0;
  3249. }
  3250. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3251. {
  3252. int idx = 0;
  3253. int entries;
  3254. struct mp_ioapic_gsi *gsi_cfg;
  3255. if (bad_ioapic(address))
  3256. return;
  3257. idx = nr_ioapics;
  3258. ioapics[idx].mp_config.type = MP_IOAPIC;
  3259. ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
  3260. ioapics[idx].mp_config.apicaddr = address;
  3261. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3262. if (bad_ioapic_register(idx)) {
  3263. clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
  3264. return;
  3265. }
  3266. ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
  3267. ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
  3268. /*
  3269. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3270. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3271. */
  3272. entries = io_apic_get_redir_entries(idx);
  3273. gsi_cfg = mp_ioapic_gsi_routing(idx);
  3274. gsi_cfg->gsi_base = gsi_base;
  3275. gsi_cfg->gsi_end = gsi_base + entries - 1;
  3276. /*
  3277. * The number of IO-APIC IRQ registers (== #pins):
  3278. */
  3279. ioapics[idx].nr_registers = entries;
  3280. if (gsi_cfg->gsi_end >= gsi_top)
  3281. gsi_top = gsi_cfg->gsi_end + 1;
  3282. pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
  3283. idx, mpc_ioapic_id(idx),
  3284. mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
  3285. gsi_cfg->gsi_base, gsi_cfg->gsi_end);
  3286. nr_ioapics++;
  3287. }
  3288. /* Enable IOAPIC early just for system timer */
  3289. void __init pre_init_apic_IRQ0(void)
  3290. {
  3291. struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
  3292. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3293. #ifndef CONFIG_SMP
  3294. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3295. &phys_cpu_present_map);
  3296. #endif
  3297. setup_local_APIC();
  3298. io_apic_setup_irq_pin(0, 0, &attr);
  3299. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  3300. "edge");
  3301. }