init_64.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756
  1. /*
  2. * arch/sparc64/mm/init.c
  3. *
  4. * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/kernel.h>
  9. #include <linux/sched.h>
  10. #include <linux/string.h>
  11. #include <linux/init.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/mm.h>
  14. #include <linux/hugetlb.h>
  15. #include <linux/initrd.h>
  16. #include <linux/swap.h>
  17. #include <linux/pagemap.h>
  18. #include <linux/poison.h>
  19. #include <linux/fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/kprobes.h>
  22. #include <linux/cache.h>
  23. #include <linux/sort.h>
  24. #include <linux/percpu.h>
  25. #include <linux/memblock.h>
  26. #include <linux/mmzone.h>
  27. #include <linux/gfp.h>
  28. #include <asm/head.h>
  29. #include <asm/page.h>
  30. #include <asm/pgalloc.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/oplib.h>
  33. #include <asm/iommu.h>
  34. #include <asm/io.h>
  35. #include <asm/uaccess.h>
  36. #include <asm/mmu_context.h>
  37. #include <asm/tlbflush.h>
  38. #include <asm/dma.h>
  39. #include <asm/starfire.h>
  40. #include <asm/tlb.h>
  41. #include <asm/spitfire.h>
  42. #include <asm/sections.h>
  43. #include <asm/tsb.h>
  44. #include <asm/hypervisor.h>
  45. #include <asm/prom.h>
  46. #include <asm/mdesc.h>
  47. #include <asm/cpudata.h>
  48. #include <asm/irq.h>
  49. #include "init_64.h"
  50. unsigned long kern_linear_pte_xor[4] __read_mostly;
  51. /* A bitmap, two bits for every 256MB of physical memory. These two
  52. * bits determine what page size we use for kernel linear
  53. * translations. They form an index into kern_linear_pte_xor[]. The
  54. * value in the indexed slot is XOR'd with the TLB miss virtual
  55. * address to form the resulting TTE. The mapping is:
  56. *
  57. * 0 ==> 4MB
  58. * 1 ==> 256MB
  59. * 2 ==> 2GB
  60. * 3 ==> 16GB
  61. *
  62. * All sun4v chips support 256MB pages. Only SPARC-T4 and later
  63. * support 2GB pages, and hopefully future cpus will support the 16GB
  64. * pages as well. For slots 2 and 3, we encode a 256MB TTE xor there
  65. * if these larger page sizes are not supported by the cpu.
  66. *
  67. * It would be nice to determine this from the machine description
  68. * 'cpu' properties, but we need to have this table setup before the
  69. * MDESC is initialized.
  70. */
  71. unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)];
  72. #ifndef CONFIG_DEBUG_PAGEALLOC
  73. /* A special kernel TSB for 4MB, 256MB, 2GB and 16GB linear mappings.
  74. * Space is allocated for this right after the trap table in
  75. * arch/sparc64/kernel/head.S
  76. */
  77. extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
  78. #endif
  79. static unsigned long cpu_pgsz_mask;
  80. #define MAX_BANKS 32
  81. static struct linux_prom64_registers pavail[MAX_BANKS] __devinitdata;
  82. static int pavail_ents __devinitdata;
  83. static int cmp_p64(const void *a, const void *b)
  84. {
  85. const struct linux_prom64_registers *x = a, *y = b;
  86. if (x->phys_addr > y->phys_addr)
  87. return 1;
  88. if (x->phys_addr < y->phys_addr)
  89. return -1;
  90. return 0;
  91. }
  92. static void __init read_obp_memory(const char *property,
  93. struct linux_prom64_registers *regs,
  94. int *num_ents)
  95. {
  96. phandle node = prom_finddevice("/memory");
  97. int prop_size = prom_getproplen(node, property);
  98. int ents, ret, i;
  99. ents = prop_size / sizeof(struct linux_prom64_registers);
  100. if (ents > MAX_BANKS) {
  101. prom_printf("The machine has more %s property entries than "
  102. "this kernel can support (%d).\n",
  103. property, MAX_BANKS);
  104. prom_halt();
  105. }
  106. ret = prom_getproperty(node, property, (char *) regs, prop_size);
  107. if (ret == -1) {
  108. prom_printf("Couldn't get %s property from /memory.\n",
  109. property);
  110. prom_halt();
  111. }
  112. /* Sanitize what we got from the firmware, by page aligning
  113. * everything.
  114. */
  115. for (i = 0; i < ents; i++) {
  116. unsigned long base, size;
  117. base = regs[i].phys_addr;
  118. size = regs[i].reg_size;
  119. size &= PAGE_MASK;
  120. if (base & ~PAGE_MASK) {
  121. unsigned long new_base = PAGE_ALIGN(base);
  122. size -= new_base - base;
  123. if ((long) size < 0L)
  124. size = 0UL;
  125. base = new_base;
  126. }
  127. if (size == 0UL) {
  128. /* If it is empty, simply get rid of it.
  129. * This simplifies the logic of the other
  130. * functions that process these arrays.
  131. */
  132. memmove(&regs[i], &regs[i + 1],
  133. (ents - i - 1) * sizeof(regs[0]));
  134. i--;
  135. ents--;
  136. continue;
  137. }
  138. regs[i].phys_addr = base;
  139. regs[i].reg_size = size;
  140. }
  141. *num_ents = ents;
  142. sort(regs, ents, sizeof(struct linux_prom64_registers),
  143. cmp_p64, NULL);
  144. }
  145. unsigned long sparc64_valid_addr_bitmap[VALID_ADDR_BITMAP_BYTES /
  146. sizeof(unsigned long)];
  147. EXPORT_SYMBOL(sparc64_valid_addr_bitmap);
  148. /* Kernel physical address base and size in bytes. */
  149. unsigned long kern_base __read_mostly;
  150. unsigned long kern_size __read_mostly;
  151. /* Initial ramdisk setup */
  152. extern unsigned long sparc_ramdisk_image64;
  153. extern unsigned int sparc_ramdisk_image;
  154. extern unsigned int sparc_ramdisk_size;
  155. struct page *mem_map_zero __read_mostly;
  156. EXPORT_SYMBOL(mem_map_zero);
  157. unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
  158. unsigned long sparc64_kern_pri_context __read_mostly;
  159. unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
  160. unsigned long sparc64_kern_sec_context __read_mostly;
  161. int num_kernel_image_mappings;
  162. #ifdef CONFIG_DEBUG_DCFLUSH
  163. atomic_t dcpage_flushes = ATOMIC_INIT(0);
  164. #ifdef CONFIG_SMP
  165. atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
  166. #endif
  167. #endif
  168. inline void flush_dcache_page_impl(struct page *page)
  169. {
  170. BUG_ON(tlb_type == hypervisor);
  171. #ifdef CONFIG_DEBUG_DCFLUSH
  172. atomic_inc(&dcpage_flushes);
  173. #endif
  174. #ifdef DCACHE_ALIASING_POSSIBLE
  175. __flush_dcache_page(page_address(page),
  176. ((tlb_type == spitfire) &&
  177. page_mapping(page) != NULL));
  178. #else
  179. if (page_mapping(page) != NULL &&
  180. tlb_type == spitfire)
  181. __flush_icache_page(__pa(page_address(page)));
  182. #endif
  183. }
  184. #define PG_dcache_dirty PG_arch_1
  185. #define PG_dcache_cpu_shift 32UL
  186. #define PG_dcache_cpu_mask \
  187. ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL)
  188. #define dcache_dirty_cpu(page) \
  189. (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
  190. static inline void set_dcache_dirty(struct page *page, int this_cpu)
  191. {
  192. unsigned long mask = this_cpu;
  193. unsigned long non_cpu_bits;
  194. non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
  195. mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
  196. __asm__ __volatile__("1:\n\t"
  197. "ldx [%2], %%g7\n\t"
  198. "and %%g7, %1, %%g1\n\t"
  199. "or %%g1, %0, %%g1\n\t"
  200. "casx [%2], %%g7, %%g1\n\t"
  201. "cmp %%g7, %%g1\n\t"
  202. "bne,pn %%xcc, 1b\n\t"
  203. " nop"
  204. : /* no outputs */
  205. : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
  206. : "g1", "g7");
  207. }
  208. static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
  209. {
  210. unsigned long mask = (1UL << PG_dcache_dirty);
  211. __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
  212. "1:\n\t"
  213. "ldx [%2], %%g7\n\t"
  214. "srlx %%g7, %4, %%g1\n\t"
  215. "and %%g1, %3, %%g1\n\t"
  216. "cmp %%g1, %0\n\t"
  217. "bne,pn %%icc, 2f\n\t"
  218. " andn %%g7, %1, %%g1\n\t"
  219. "casx [%2], %%g7, %%g1\n\t"
  220. "cmp %%g7, %%g1\n\t"
  221. "bne,pn %%xcc, 1b\n\t"
  222. " nop\n"
  223. "2:"
  224. : /* no outputs */
  225. : "r" (cpu), "r" (mask), "r" (&page->flags),
  226. "i" (PG_dcache_cpu_mask),
  227. "i" (PG_dcache_cpu_shift)
  228. : "g1", "g7");
  229. }
  230. static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
  231. {
  232. unsigned long tsb_addr = (unsigned long) ent;
  233. if (tlb_type == cheetah_plus || tlb_type == hypervisor)
  234. tsb_addr = __pa(tsb_addr);
  235. __tsb_insert(tsb_addr, tag, pte);
  236. }
  237. unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
  238. static void flush_dcache(unsigned long pfn)
  239. {
  240. struct page *page;
  241. page = pfn_to_page(pfn);
  242. if (page) {
  243. unsigned long pg_flags;
  244. pg_flags = page->flags;
  245. if (pg_flags & (1UL << PG_dcache_dirty)) {
  246. int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
  247. PG_dcache_cpu_mask);
  248. int this_cpu = get_cpu();
  249. /* This is just to optimize away some function calls
  250. * in the SMP case.
  251. */
  252. if (cpu == this_cpu)
  253. flush_dcache_page_impl(page);
  254. else
  255. smp_flush_dcache_page_impl(page, cpu);
  256. clear_dcache_dirty_cpu(page, cpu);
  257. put_cpu();
  258. }
  259. }
  260. }
  261. /* mm->context.lock must be held */
  262. static void __update_mmu_tsb_insert(struct mm_struct *mm, unsigned long tsb_index,
  263. unsigned long tsb_hash_shift, unsigned long address,
  264. unsigned long tte)
  265. {
  266. struct tsb *tsb = mm->context.tsb_block[tsb_index].tsb;
  267. unsigned long tag;
  268. tsb += ((address >> tsb_hash_shift) &
  269. (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
  270. tag = (address >> 22UL);
  271. tsb_insert(tsb, tag, tte);
  272. }
  273. void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
  274. {
  275. unsigned long tsb_index, tsb_hash_shift, flags;
  276. struct mm_struct *mm;
  277. pte_t pte = *ptep;
  278. if (tlb_type != hypervisor) {
  279. unsigned long pfn = pte_pfn(pte);
  280. if (pfn_valid(pfn))
  281. flush_dcache(pfn);
  282. }
  283. mm = vma->vm_mm;
  284. tsb_index = MM_TSB_BASE;
  285. tsb_hash_shift = PAGE_SHIFT;
  286. spin_lock_irqsave(&mm->context.lock, flags);
  287. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  288. if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL) {
  289. if ((tlb_type == hypervisor &&
  290. (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
  291. (tlb_type != hypervisor &&
  292. (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U)) {
  293. tsb_index = MM_TSB_HUGE;
  294. tsb_hash_shift = HPAGE_SHIFT;
  295. }
  296. }
  297. #endif
  298. __update_mmu_tsb_insert(mm, tsb_index, tsb_hash_shift,
  299. address, pte_val(pte));
  300. spin_unlock_irqrestore(&mm->context.lock, flags);
  301. }
  302. void flush_dcache_page(struct page *page)
  303. {
  304. struct address_space *mapping;
  305. int this_cpu;
  306. if (tlb_type == hypervisor)
  307. return;
  308. /* Do not bother with the expensive D-cache flush if it
  309. * is merely the zero page. The 'bigcore' testcase in GDB
  310. * causes this case to run millions of times.
  311. */
  312. if (page == ZERO_PAGE(0))
  313. return;
  314. this_cpu = get_cpu();
  315. mapping = page_mapping(page);
  316. if (mapping && !mapping_mapped(mapping)) {
  317. int dirty = test_bit(PG_dcache_dirty, &page->flags);
  318. if (dirty) {
  319. int dirty_cpu = dcache_dirty_cpu(page);
  320. if (dirty_cpu == this_cpu)
  321. goto out;
  322. smp_flush_dcache_page_impl(page, dirty_cpu);
  323. }
  324. set_dcache_dirty(page, this_cpu);
  325. } else {
  326. /* We could delay the flush for the !page_mapping
  327. * case too. But that case is for exec env/arg
  328. * pages and those are %99 certainly going to get
  329. * faulted into the tlb (and thus flushed) anyways.
  330. */
  331. flush_dcache_page_impl(page);
  332. }
  333. out:
  334. put_cpu();
  335. }
  336. EXPORT_SYMBOL(flush_dcache_page);
  337. void __kprobes flush_icache_range(unsigned long start, unsigned long end)
  338. {
  339. /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
  340. if (tlb_type == spitfire) {
  341. unsigned long kaddr;
  342. /* This code only runs on Spitfire cpus so this is
  343. * why we can assume _PAGE_PADDR_4U.
  344. */
  345. for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) {
  346. unsigned long paddr, mask = _PAGE_PADDR_4U;
  347. if (kaddr >= PAGE_OFFSET)
  348. paddr = kaddr & mask;
  349. else {
  350. pgd_t *pgdp = pgd_offset_k(kaddr);
  351. pud_t *pudp = pud_offset(pgdp, kaddr);
  352. pmd_t *pmdp = pmd_offset(pudp, kaddr);
  353. pte_t *ptep = pte_offset_kernel(pmdp, kaddr);
  354. paddr = pte_val(*ptep) & mask;
  355. }
  356. __flush_icache_page(paddr);
  357. }
  358. }
  359. }
  360. EXPORT_SYMBOL(flush_icache_range);
  361. void mmu_info(struct seq_file *m)
  362. {
  363. static const char *pgsz_strings[] = {
  364. "8K", "64K", "512K", "4MB", "32MB",
  365. "256MB", "2GB", "16GB",
  366. };
  367. int i, printed;
  368. if (tlb_type == cheetah)
  369. seq_printf(m, "MMU Type\t: Cheetah\n");
  370. else if (tlb_type == cheetah_plus)
  371. seq_printf(m, "MMU Type\t: Cheetah+\n");
  372. else if (tlb_type == spitfire)
  373. seq_printf(m, "MMU Type\t: Spitfire\n");
  374. else if (tlb_type == hypervisor)
  375. seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
  376. else
  377. seq_printf(m, "MMU Type\t: ???\n");
  378. seq_printf(m, "MMU PGSZs\t: ");
  379. printed = 0;
  380. for (i = 0; i < ARRAY_SIZE(pgsz_strings); i++) {
  381. if (cpu_pgsz_mask & (1UL << i)) {
  382. seq_printf(m, "%s%s",
  383. printed ? "," : "", pgsz_strings[i]);
  384. printed++;
  385. }
  386. }
  387. seq_putc(m, '\n');
  388. #ifdef CONFIG_DEBUG_DCFLUSH
  389. seq_printf(m, "DCPageFlushes\t: %d\n",
  390. atomic_read(&dcpage_flushes));
  391. #ifdef CONFIG_SMP
  392. seq_printf(m, "DCPageFlushesXC\t: %d\n",
  393. atomic_read(&dcpage_flushes_xcall));
  394. #endif /* CONFIG_SMP */
  395. #endif /* CONFIG_DEBUG_DCFLUSH */
  396. }
  397. struct linux_prom_translation prom_trans[512] __read_mostly;
  398. unsigned int prom_trans_ents __read_mostly;
  399. unsigned long kern_locked_tte_data;
  400. /* The obp translations are saved based on 8k pagesize, since obp can
  401. * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
  402. * HI_OBP_ADDRESS range are handled in ktlb.S.
  403. */
  404. static inline int in_obp_range(unsigned long vaddr)
  405. {
  406. return (vaddr >= LOW_OBP_ADDRESS &&
  407. vaddr < HI_OBP_ADDRESS);
  408. }
  409. static int cmp_ptrans(const void *a, const void *b)
  410. {
  411. const struct linux_prom_translation *x = a, *y = b;
  412. if (x->virt > y->virt)
  413. return 1;
  414. if (x->virt < y->virt)
  415. return -1;
  416. return 0;
  417. }
  418. /* Read OBP translations property into 'prom_trans[]'. */
  419. static void __init read_obp_translations(void)
  420. {
  421. int n, node, ents, first, last, i;
  422. node = prom_finddevice("/virtual-memory");
  423. n = prom_getproplen(node, "translations");
  424. if (unlikely(n == 0 || n == -1)) {
  425. prom_printf("prom_mappings: Couldn't get size.\n");
  426. prom_halt();
  427. }
  428. if (unlikely(n > sizeof(prom_trans))) {
  429. prom_printf("prom_mappings: Size %d is too big.\n", n);
  430. prom_halt();
  431. }
  432. if ((n = prom_getproperty(node, "translations",
  433. (char *)&prom_trans[0],
  434. sizeof(prom_trans))) == -1) {
  435. prom_printf("prom_mappings: Couldn't get property.\n");
  436. prom_halt();
  437. }
  438. n = n / sizeof(struct linux_prom_translation);
  439. ents = n;
  440. sort(prom_trans, ents, sizeof(struct linux_prom_translation),
  441. cmp_ptrans, NULL);
  442. /* Now kick out all the non-OBP entries. */
  443. for (i = 0; i < ents; i++) {
  444. if (in_obp_range(prom_trans[i].virt))
  445. break;
  446. }
  447. first = i;
  448. for (; i < ents; i++) {
  449. if (!in_obp_range(prom_trans[i].virt))
  450. break;
  451. }
  452. last = i;
  453. for (i = 0; i < (last - first); i++) {
  454. struct linux_prom_translation *src = &prom_trans[i + first];
  455. struct linux_prom_translation *dest = &prom_trans[i];
  456. *dest = *src;
  457. }
  458. for (; i < ents; i++) {
  459. struct linux_prom_translation *dest = &prom_trans[i];
  460. dest->virt = dest->size = dest->data = 0x0UL;
  461. }
  462. prom_trans_ents = last - first;
  463. if (tlb_type == spitfire) {
  464. /* Clear diag TTE bits. */
  465. for (i = 0; i < prom_trans_ents; i++)
  466. prom_trans[i].data &= ~0x0003fe0000000000UL;
  467. }
  468. /* Force execute bit on. */
  469. for (i = 0; i < prom_trans_ents; i++)
  470. prom_trans[i].data |= (tlb_type == hypervisor ?
  471. _PAGE_EXEC_4V : _PAGE_EXEC_4U);
  472. }
  473. static void __init hypervisor_tlb_lock(unsigned long vaddr,
  474. unsigned long pte,
  475. unsigned long mmu)
  476. {
  477. unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu);
  478. if (ret != 0) {
  479. prom_printf("hypervisor_tlb_lock[%lx:%x:%lx:%lx]: "
  480. "errors with %lx\n", vaddr, 0, pte, mmu, ret);
  481. prom_halt();
  482. }
  483. }
  484. static unsigned long kern_large_tte(unsigned long paddr);
  485. static void __init remap_kernel(void)
  486. {
  487. unsigned long phys_page, tte_vaddr, tte_data;
  488. int i, tlb_ent = sparc64_highest_locked_tlbent();
  489. tte_vaddr = (unsigned long) KERNBASE;
  490. phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  491. tte_data = kern_large_tte(phys_page);
  492. kern_locked_tte_data = tte_data;
  493. /* Now lock us into the TLBs via Hypervisor or OBP. */
  494. if (tlb_type == hypervisor) {
  495. for (i = 0; i < num_kernel_image_mappings; i++) {
  496. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  497. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  498. tte_vaddr += 0x400000;
  499. tte_data += 0x400000;
  500. }
  501. } else {
  502. for (i = 0; i < num_kernel_image_mappings; i++) {
  503. prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr);
  504. prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr);
  505. tte_vaddr += 0x400000;
  506. tte_data += 0x400000;
  507. }
  508. sparc64_highest_unlocked_tlb_ent = tlb_ent - i;
  509. }
  510. if (tlb_type == cheetah_plus) {
  511. sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
  512. CTX_CHEETAH_PLUS_NUC);
  513. sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
  514. sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
  515. }
  516. }
  517. static void __init inherit_prom_mappings(void)
  518. {
  519. /* Now fixup OBP's idea about where we really are mapped. */
  520. printk("Remapping the kernel... ");
  521. remap_kernel();
  522. printk("done.\n");
  523. }
  524. void prom_world(int enter)
  525. {
  526. if (!enter)
  527. set_fs((mm_segment_t) { get_thread_current_ds() });
  528. __asm__ __volatile__("flushw");
  529. }
  530. void __flush_dcache_range(unsigned long start, unsigned long end)
  531. {
  532. unsigned long va;
  533. if (tlb_type == spitfire) {
  534. int n = 0;
  535. for (va = start; va < end; va += 32) {
  536. spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
  537. if (++n >= 512)
  538. break;
  539. }
  540. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  541. start = __pa(start);
  542. end = __pa(end);
  543. for (va = start; va < end; va += 32)
  544. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  545. "membar #Sync"
  546. : /* no outputs */
  547. : "r" (va),
  548. "i" (ASI_DCACHE_INVALIDATE));
  549. }
  550. }
  551. EXPORT_SYMBOL(__flush_dcache_range);
  552. /* get_new_mmu_context() uses "cache + 1". */
  553. DEFINE_SPINLOCK(ctx_alloc_lock);
  554. unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
  555. #define MAX_CTX_NR (1UL << CTX_NR_BITS)
  556. #define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR)
  557. DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR);
  558. /* Caller does TLB context flushing on local CPU if necessary.
  559. * The caller also ensures that CTX_VALID(mm->context) is false.
  560. *
  561. * We must be careful about boundary cases so that we never
  562. * let the user have CTX 0 (nucleus) or we ever use a CTX
  563. * version of zero (and thus NO_CONTEXT would not be caught
  564. * by version mis-match tests in mmu_context.h).
  565. *
  566. * Always invoked with interrupts disabled.
  567. */
  568. void get_new_mmu_context(struct mm_struct *mm)
  569. {
  570. unsigned long ctx, new_ctx;
  571. unsigned long orig_pgsz_bits;
  572. unsigned long flags;
  573. int new_version;
  574. spin_lock_irqsave(&ctx_alloc_lock, flags);
  575. orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
  576. ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
  577. new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
  578. new_version = 0;
  579. if (new_ctx >= (1 << CTX_NR_BITS)) {
  580. new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
  581. if (new_ctx >= ctx) {
  582. int i;
  583. new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
  584. CTX_FIRST_VERSION;
  585. if (new_ctx == 1)
  586. new_ctx = CTX_FIRST_VERSION;
  587. /* Don't call memset, for 16 entries that's just
  588. * plain silly...
  589. */
  590. mmu_context_bmap[0] = 3;
  591. mmu_context_bmap[1] = 0;
  592. mmu_context_bmap[2] = 0;
  593. mmu_context_bmap[3] = 0;
  594. for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
  595. mmu_context_bmap[i + 0] = 0;
  596. mmu_context_bmap[i + 1] = 0;
  597. mmu_context_bmap[i + 2] = 0;
  598. mmu_context_bmap[i + 3] = 0;
  599. }
  600. new_version = 1;
  601. goto out;
  602. }
  603. }
  604. mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
  605. new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
  606. out:
  607. tlb_context_cache = new_ctx;
  608. mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
  609. spin_unlock_irqrestore(&ctx_alloc_lock, flags);
  610. if (unlikely(new_version))
  611. smp_new_mmu_context_version();
  612. }
  613. static int numa_enabled = 1;
  614. static int numa_debug;
  615. static int __init early_numa(char *p)
  616. {
  617. if (!p)
  618. return 0;
  619. if (strstr(p, "off"))
  620. numa_enabled = 0;
  621. if (strstr(p, "debug"))
  622. numa_debug = 1;
  623. return 0;
  624. }
  625. early_param("numa", early_numa);
  626. #define numadbg(f, a...) \
  627. do { if (numa_debug) \
  628. printk(KERN_INFO f, ## a); \
  629. } while (0)
  630. static void __init find_ramdisk(unsigned long phys_base)
  631. {
  632. #ifdef CONFIG_BLK_DEV_INITRD
  633. if (sparc_ramdisk_image || sparc_ramdisk_image64) {
  634. unsigned long ramdisk_image;
  635. /* Older versions of the bootloader only supported a
  636. * 32-bit physical address for the ramdisk image
  637. * location, stored at sparc_ramdisk_image. Newer
  638. * SILO versions set sparc_ramdisk_image to zero and
  639. * provide a full 64-bit physical address at
  640. * sparc_ramdisk_image64.
  641. */
  642. ramdisk_image = sparc_ramdisk_image;
  643. if (!ramdisk_image)
  644. ramdisk_image = sparc_ramdisk_image64;
  645. /* Another bootloader quirk. The bootloader normalizes
  646. * the physical address to KERNBASE, so we have to
  647. * factor that back out and add in the lowest valid
  648. * physical page address to get the true physical address.
  649. */
  650. ramdisk_image -= KERNBASE;
  651. ramdisk_image += phys_base;
  652. numadbg("Found ramdisk at physical address 0x%lx, size %u\n",
  653. ramdisk_image, sparc_ramdisk_size);
  654. initrd_start = ramdisk_image;
  655. initrd_end = ramdisk_image + sparc_ramdisk_size;
  656. memblock_reserve(initrd_start, sparc_ramdisk_size);
  657. initrd_start += PAGE_OFFSET;
  658. initrd_end += PAGE_OFFSET;
  659. }
  660. #endif
  661. }
  662. struct node_mem_mask {
  663. unsigned long mask;
  664. unsigned long val;
  665. };
  666. static struct node_mem_mask node_masks[MAX_NUMNODES];
  667. static int num_node_masks;
  668. int numa_cpu_lookup_table[NR_CPUS];
  669. cpumask_t numa_cpumask_lookup_table[MAX_NUMNODES];
  670. #ifdef CONFIG_NEED_MULTIPLE_NODES
  671. struct mdesc_mblock {
  672. u64 base;
  673. u64 size;
  674. u64 offset; /* RA-to-PA */
  675. };
  676. static struct mdesc_mblock *mblocks;
  677. static int num_mblocks;
  678. static unsigned long ra_to_pa(unsigned long addr)
  679. {
  680. int i;
  681. for (i = 0; i < num_mblocks; i++) {
  682. struct mdesc_mblock *m = &mblocks[i];
  683. if (addr >= m->base &&
  684. addr < (m->base + m->size)) {
  685. addr += m->offset;
  686. break;
  687. }
  688. }
  689. return addr;
  690. }
  691. static int find_node(unsigned long addr)
  692. {
  693. int i;
  694. addr = ra_to_pa(addr);
  695. for (i = 0; i < num_node_masks; i++) {
  696. struct node_mem_mask *p = &node_masks[i];
  697. if ((addr & p->mask) == p->val)
  698. return i;
  699. }
  700. return -1;
  701. }
  702. static u64 memblock_nid_range(u64 start, u64 end, int *nid)
  703. {
  704. *nid = find_node(start);
  705. start += PAGE_SIZE;
  706. while (start < end) {
  707. int n = find_node(start);
  708. if (n != *nid)
  709. break;
  710. start += PAGE_SIZE;
  711. }
  712. if (start > end)
  713. start = end;
  714. return start;
  715. }
  716. #endif
  717. /* This must be invoked after performing all of the necessary
  718. * memblock_set_node() calls for 'nid'. We need to be able to get
  719. * correct data from get_pfn_range_for_nid().
  720. */
  721. static void __init allocate_node_data(int nid)
  722. {
  723. struct pglist_data *p;
  724. unsigned long start_pfn, end_pfn;
  725. #ifdef CONFIG_NEED_MULTIPLE_NODES
  726. unsigned long paddr;
  727. paddr = memblock_alloc_try_nid(sizeof(struct pglist_data), SMP_CACHE_BYTES, nid);
  728. if (!paddr) {
  729. prom_printf("Cannot allocate pglist_data for nid[%d]\n", nid);
  730. prom_halt();
  731. }
  732. NODE_DATA(nid) = __va(paddr);
  733. memset(NODE_DATA(nid), 0, sizeof(struct pglist_data));
  734. NODE_DATA(nid)->node_id = nid;
  735. #endif
  736. p = NODE_DATA(nid);
  737. get_pfn_range_for_nid(nid, &start_pfn, &end_pfn);
  738. p->node_start_pfn = start_pfn;
  739. p->node_spanned_pages = end_pfn - start_pfn;
  740. }
  741. static void init_node_masks_nonnuma(void)
  742. {
  743. int i;
  744. numadbg("Initializing tables for non-numa.\n");
  745. node_masks[0].mask = node_masks[0].val = 0;
  746. num_node_masks = 1;
  747. for (i = 0; i < NR_CPUS; i++)
  748. numa_cpu_lookup_table[i] = 0;
  749. cpumask_setall(&numa_cpumask_lookup_table[0]);
  750. }
  751. #ifdef CONFIG_NEED_MULTIPLE_NODES
  752. struct pglist_data *node_data[MAX_NUMNODES];
  753. EXPORT_SYMBOL(numa_cpu_lookup_table);
  754. EXPORT_SYMBOL(numa_cpumask_lookup_table);
  755. EXPORT_SYMBOL(node_data);
  756. struct mdesc_mlgroup {
  757. u64 node;
  758. u64 latency;
  759. u64 match;
  760. u64 mask;
  761. };
  762. static struct mdesc_mlgroup *mlgroups;
  763. static int num_mlgroups;
  764. static int scan_pio_for_cfg_handle(struct mdesc_handle *md, u64 pio,
  765. u32 cfg_handle)
  766. {
  767. u64 arc;
  768. mdesc_for_each_arc(arc, md, pio, MDESC_ARC_TYPE_FWD) {
  769. u64 target = mdesc_arc_target(md, arc);
  770. const u64 *val;
  771. val = mdesc_get_property(md, target,
  772. "cfg-handle", NULL);
  773. if (val && *val == cfg_handle)
  774. return 0;
  775. }
  776. return -ENODEV;
  777. }
  778. static int scan_arcs_for_cfg_handle(struct mdesc_handle *md, u64 grp,
  779. u32 cfg_handle)
  780. {
  781. u64 arc, candidate, best_latency = ~(u64)0;
  782. candidate = MDESC_NODE_NULL;
  783. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  784. u64 target = mdesc_arc_target(md, arc);
  785. const char *name = mdesc_node_name(md, target);
  786. const u64 *val;
  787. if (strcmp(name, "pio-latency-group"))
  788. continue;
  789. val = mdesc_get_property(md, target, "latency", NULL);
  790. if (!val)
  791. continue;
  792. if (*val < best_latency) {
  793. candidate = target;
  794. best_latency = *val;
  795. }
  796. }
  797. if (candidate == MDESC_NODE_NULL)
  798. return -ENODEV;
  799. return scan_pio_for_cfg_handle(md, candidate, cfg_handle);
  800. }
  801. int of_node_to_nid(struct device_node *dp)
  802. {
  803. const struct linux_prom64_registers *regs;
  804. struct mdesc_handle *md;
  805. u32 cfg_handle;
  806. int count, nid;
  807. u64 grp;
  808. /* This is the right thing to do on currently supported
  809. * SUN4U NUMA platforms as well, as the PCI controller does
  810. * not sit behind any particular memory controller.
  811. */
  812. if (!mlgroups)
  813. return -1;
  814. regs = of_get_property(dp, "reg", NULL);
  815. if (!regs)
  816. return -1;
  817. cfg_handle = (regs->phys_addr >> 32UL) & 0x0fffffff;
  818. md = mdesc_grab();
  819. count = 0;
  820. nid = -1;
  821. mdesc_for_each_node_by_name(md, grp, "group") {
  822. if (!scan_arcs_for_cfg_handle(md, grp, cfg_handle)) {
  823. nid = count;
  824. break;
  825. }
  826. count++;
  827. }
  828. mdesc_release(md);
  829. return nid;
  830. }
  831. static void __init add_node_ranges(void)
  832. {
  833. struct memblock_region *reg;
  834. for_each_memblock(memory, reg) {
  835. unsigned long size = reg->size;
  836. unsigned long start, end;
  837. start = reg->base;
  838. end = start + size;
  839. while (start < end) {
  840. unsigned long this_end;
  841. int nid;
  842. this_end = memblock_nid_range(start, end, &nid);
  843. numadbg("Setting memblock NUMA node nid[%d] "
  844. "start[%lx] end[%lx]\n",
  845. nid, start, this_end);
  846. memblock_set_node(start, this_end - start, nid);
  847. start = this_end;
  848. }
  849. }
  850. }
  851. static int __init grab_mlgroups(struct mdesc_handle *md)
  852. {
  853. unsigned long paddr;
  854. int count = 0;
  855. u64 node;
  856. mdesc_for_each_node_by_name(md, node, "memory-latency-group")
  857. count++;
  858. if (!count)
  859. return -ENOENT;
  860. paddr = memblock_alloc(count * sizeof(struct mdesc_mlgroup),
  861. SMP_CACHE_BYTES);
  862. if (!paddr)
  863. return -ENOMEM;
  864. mlgroups = __va(paddr);
  865. num_mlgroups = count;
  866. count = 0;
  867. mdesc_for_each_node_by_name(md, node, "memory-latency-group") {
  868. struct mdesc_mlgroup *m = &mlgroups[count++];
  869. const u64 *val;
  870. m->node = node;
  871. val = mdesc_get_property(md, node, "latency", NULL);
  872. m->latency = *val;
  873. val = mdesc_get_property(md, node, "address-match", NULL);
  874. m->match = *val;
  875. val = mdesc_get_property(md, node, "address-mask", NULL);
  876. m->mask = *val;
  877. numadbg("MLGROUP[%d]: node[%llx] latency[%llx] "
  878. "match[%llx] mask[%llx]\n",
  879. count - 1, m->node, m->latency, m->match, m->mask);
  880. }
  881. return 0;
  882. }
  883. static int __init grab_mblocks(struct mdesc_handle *md)
  884. {
  885. unsigned long paddr;
  886. int count = 0;
  887. u64 node;
  888. mdesc_for_each_node_by_name(md, node, "mblock")
  889. count++;
  890. if (!count)
  891. return -ENOENT;
  892. paddr = memblock_alloc(count * sizeof(struct mdesc_mblock),
  893. SMP_CACHE_BYTES);
  894. if (!paddr)
  895. return -ENOMEM;
  896. mblocks = __va(paddr);
  897. num_mblocks = count;
  898. count = 0;
  899. mdesc_for_each_node_by_name(md, node, "mblock") {
  900. struct mdesc_mblock *m = &mblocks[count++];
  901. const u64 *val;
  902. val = mdesc_get_property(md, node, "base", NULL);
  903. m->base = *val;
  904. val = mdesc_get_property(md, node, "size", NULL);
  905. m->size = *val;
  906. val = mdesc_get_property(md, node,
  907. "address-congruence-offset", NULL);
  908. m->offset = *val;
  909. numadbg("MBLOCK[%d]: base[%llx] size[%llx] offset[%llx]\n",
  910. count - 1, m->base, m->size, m->offset);
  911. }
  912. return 0;
  913. }
  914. static void __init numa_parse_mdesc_group_cpus(struct mdesc_handle *md,
  915. u64 grp, cpumask_t *mask)
  916. {
  917. u64 arc;
  918. cpumask_clear(mask);
  919. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_BACK) {
  920. u64 target = mdesc_arc_target(md, arc);
  921. const char *name = mdesc_node_name(md, target);
  922. const u64 *id;
  923. if (strcmp(name, "cpu"))
  924. continue;
  925. id = mdesc_get_property(md, target, "id", NULL);
  926. if (*id < nr_cpu_ids)
  927. cpumask_set_cpu(*id, mask);
  928. }
  929. }
  930. static struct mdesc_mlgroup * __init find_mlgroup(u64 node)
  931. {
  932. int i;
  933. for (i = 0; i < num_mlgroups; i++) {
  934. struct mdesc_mlgroup *m = &mlgroups[i];
  935. if (m->node == node)
  936. return m;
  937. }
  938. return NULL;
  939. }
  940. static int __init numa_attach_mlgroup(struct mdesc_handle *md, u64 grp,
  941. int index)
  942. {
  943. struct mdesc_mlgroup *candidate = NULL;
  944. u64 arc, best_latency = ~(u64)0;
  945. struct node_mem_mask *n;
  946. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  947. u64 target = mdesc_arc_target(md, arc);
  948. struct mdesc_mlgroup *m = find_mlgroup(target);
  949. if (!m)
  950. continue;
  951. if (m->latency < best_latency) {
  952. candidate = m;
  953. best_latency = m->latency;
  954. }
  955. }
  956. if (!candidate)
  957. return -ENOENT;
  958. if (num_node_masks != index) {
  959. printk(KERN_ERR "Inconsistent NUMA state, "
  960. "index[%d] != num_node_masks[%d]\n",
  961. index, num_node_masks);
  962. return -EINVAL;
  963. }
  964. n = &node_masks[num_node_masks++];
  965. n->mask = candidate->mask;
  966. n->val = candidate->match;
  967. numadbg("NUMA NODE[%d]: mask[%lx] val[%lx] (latency[%llx])\n",
  968. index, n->mask, n->val, candidate->latency);
  969. return 0;
  970. }
  971. static int __init numa_parse_mdesc_group(struct mdesc_handle *md, u64 grp,
  972. int index)
  973. {
  974. cpumask_t mask;
  975. int cpu;
  976. numa_parse_mdesc_group_cpus(md, grp, &mask);
  977. for_each_cpu(cpu, &mask)
  978. numa_cpu_lookup_table[cpu] = index;
  979. cpumask_copy(&numa_cpumask_lookup_table[index], &mask);
  980. if (numa_debug) {
  981. printk(KERN_INFO "NUMA GROUP[%d]: cpus [ ", index);
  982. for_each_cpu(cpu, &mask)
  983. printk("%d ", cpu);
  984. printk("]\n");
  985. }
  986. return numa_attach_mlgroup(md, grp, index);
  987. }
  988. static int __init numa_parse_mdesc(void)
  989. {
  990. struct mdesc_handle *md = mdesc_grab();
  991. int i, err, count;
  992. u64 node;
  993. node = mdesc_node_by_name(md, MDESC_NODE_NULL, "latency-groups");
  994. if (node == MDESC_NODE_NULL) {
  995. mdesc_release(md);
  996. return -ENOENT;
  997. }
  998. err = grab_mblocks(md);
  999. if (err < 0)
  1000. goto out;
  1001. err = grab_mlgroups(md);
  1002. if (err < 0)
  1003. goto out;
  1004. count = 0;
  1005. mdesc_for_each_node_by_name(md, node, "group") {
  1006. err = numa_parse_mdesc_group(md, node, count);
  1007. if (err < 0)
  1008. break;
  1009. count++;
  1010. }
  1011. add_node_ranges();
  1012. for (i = 0; i < num_node_masks; i++) {
  1013. allocate_node_data(i);
  1014. node_set_online(i);
  1015. }
  1016. err = 0;
  1017. out:
  1018. mdesc_release(md);
  1019. return err;
  1020. }
  1021. static int __init numa_parse_jbus(void)
  1022. {
  1023. unsigned long cpu, index;
  1024. /* NUMA node id is encoded in bits 36 and higher, and there is
  1025. * a 1-to-1 mapping from CPU ID to NUMA node ID.
  1026. */
  1027. index = 0;
  1028. for_each_present_cpu(cpu) {
  1029. numa_cpu_lookup_table[cpu] = index;
  1030. cpumask_copy(&numa_cpumask_lookup_table[index], cpumask_of(cpu));
  1031. node_masks[index].mask = ~((1UL << 36UL) - 1UL);
  1032. node_masks[index].val = cpu << 36UL;
  1033. index++;
  1034. }
  1035. num_node_masks = index;
  1036. add_node_ranges();
  1037. for (index = 0; index < num_node_masks; index++) {
  1038. allocate_node_data(index);
  1039. node_set_online(index);
  1040. }
  1041. return 0;
  1042. }
  1043. static int __init numa_parse_sun4u(void)
  1044. {
  1045. if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1046. unsigned long ver;
  1047. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  1048. if ((ver >> 32UL) == __JALAPENO_ID ||
  1049. (ver >> 32UL) == __SERRANO_ID)
  1050. return numa_parse_jbus();
  1051. }
  1052. return -1;
  1053. }
  1054. static int __init bootmem_init_numa(void)
  1055. {
  1056. int err = -1;
  1057. numadbg("bootmem_init_numa()\n");
  1058. if (numa_enabled) {
  1059. if (tlb_type == hypervisor)
  1060. err = numa_parse_mdesc();
  1061. else
  1062. err = numa_parse_sun4u();
  1063. }
  1064. return err;
  1065. }
  1066. #else
  1067. static int bootmem_init_numa(void)
  1068. {
  1069. return -1;
  1070. }
  1071. #endif
  1072. static void __init bootmem_init_nonnuma(void)
  1073. {
  1074. unsigned long top_of_ram = memblock_end_of_DRAM();
  1075. unsigned long total_ram = memblock_phys_mem_size();
  1076. numadbg("bootmem_init_nonnuma()\n");
  1077. printk(KERN_INFO "Top of RAM: 0x%lx, Total RAM: 0x%lx\n",
  1078. top_of_ram, total_ram);
  1079. printk(KERN_INFO "Memory hole size: %ldMB\n",
  1080. (top_of_ram - total_ram) >> 20);
  1081. init_node_masks_nonnuma();
  1082. memblock_set_node(0, (phys_addr_t)ULLONG_MAX, 0);
  1083. allocate_node_data(0);
  1084. node_set_online(0);
  1085. }
  1086. static unsigned long __init bootmem_init(unsigned long phys_base)
  1087. {
  1088. unsigned long end_pfn;
  1089. end_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT;
  1090. max_pfn = max_low_pfn = end_pfn;
  1091. min_low_pfn = (phys_base >> PAGE_SHIFT);
  1092. if (bootmem_init_numa() < 0)
  1093. bootmem_init_nonnuma();
  1094. /* Dump memblock with node info. */
  1095. memblock_dump_all();
  1096. /* XXX cpu notifier XXX */
  1097. sparse_memory_present_with_active_regions(MAX_NUMNODES);
  1098. sparse_init();
  1099. return end_pfn;
  1100. }
  1101. static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
  1102. static int pall_ents __initdata;
  1103. #ifdef CONFIG_DEBUG_PAGEALLOC
  1104. static unsigned long __ref kernel_map_range(unsigned long pstart,
  1105. unsigned long pend, pgprot_t prot)
  1106. {
  1107. unsigned long vstart = PAGE_OFFSET + pstart;
  1108. unsigned long vend = PAGE_OFFSET + pend;
  1109. unsigned long alloc_bytes = 0UL;
  1110. if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
  1111. prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
  1112. vstart, vend);
  1113. prom_halt();
  1114. }
  1115. while (vstart < vend) {
  1116. unsigned long this_end, paddr = __pa(vstart);
  1117. pgd_t *pgd = pgd_offset_k(vstart);
  1118. pud_t *pud;
  1119. pmd_t *pmd;
  1120. pte_t *pte;
  1121. pud = pud_offset(pgd, vstart);
  1122. if (pud_none(*pud)) {
  1123. pmd_t *new;
  1124. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1125. alloc_bytes += PAGE_SIZE;
  1126. pud_populate(&init_mm, pud, new);
  1127. }
  1128. pmd = pmd_offset(pud, vstart);
  1129. if (!pmd_present(*pmd)) {
  1130. pte_t *new;
  1131. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1132. alloc_bytes += PAGE_SIZE;
  1133. pmd_populate_kernel(&init_mm, pmd, new);
  1134. }
  1135. pte = pte_offset_kernel(pmd, vstart);
  1136. this_end = (vstart + PMD_SIZE) & PMD_MASK;
  1137. if (this_end > vend)
  1138. this_end = vend;
  1139. while (vstart < this_end) {
  1140. pte_val(*pte) = (paddr | pgprot_val(prot));
  1141. vstart += PAGE_SIZE;
  1142. paddr += PAGE_SIZE;
  1143. pte++;
  1144. }
  1145. }
  1146. return alloc_bytes;
  1147. }
  1148. extern unsigned int kvmap_linear_patch[1];
  1149. #endif /* CONFIG_DEBUG_PAGEALLOC */
  1150. static void __init kpte_set_val(unsigned long index, unsigned long val)
  1151. {
  1152. unsigned long *ptr = kpte_linear_bitmap;
  1153. val <<= ((index % (BITS_PER_LONG / 2)) * 2);
  1154. ptr += (index / (BITS_PER_LONG / 2));
  1155. *ptr |= val;
  1156. }
  1157. static const unsigned long kpte_shift_min = 28; /* 256MB */
  1158. static const unsigned long kpte_shift_max = 34; /* 16GB */
  1159. static const unsigned long kpte_shift_incr = 3;
  1160. static unsigned long kpte_mark_using_shift(unsigned long start, unsigned long end,
  1161. unsigned long shift)
  1162. {
  1163. unsigned long size = (1UL << shift);
  1164. unsigned long mask = (size - 1UL);
  1165. unsigned long remains = end - start;
  1166. unsigned long val;
  1167. if (remains < size || (start & mask))
  1168. return start;
  1169. /* VAL maps:
  1170. *
  1171. * shift 28 --> kern_linear_pte_xor index 1
  1172. * shift 31 --> kern_linear_pte_xor index 2
  1173. * shift 34 --> kern_linear_pte_xor index 3
  1174. */
  1175. val = ((shift - kpte_shift_min) / kpte_shift_incr) + 1;
  1176. remains &= ~mask;
  1177. if (shift != kpte_shift_max)
  1178. remains = size;
  1179. while (remains) {
  1180. unsigned long index = start >> kpte_shift_min;
  1181. kpte_set_val(index, val);
  1182. start += 1UL << kpte_shift_min;
  1183. remains -= 1UL << kpte_shift_min;
  1184. }
  1185. return start;
  1186. }
  1187. static void __init mark_kpte_bitmap(unsigned long start, unsigned long end)
  1188. {
  1189. unsigned long smallest_size, smallest_mask;
  1190. unsigned long s;
  1191. smallest_size = (1UL << kpte_shift_min);
  1192. smallest_mask = (smallest_size - 1UL);
  1193. while (start < end) {
  1194. unsigned long orig_start = start;
  1195. for (s = kpte_shift_max; s >= kpte_shift_min; s -= kpte_shift_incr) {
  1196. start = kpte_mark_using_shift(start, end, s);
  1197. if (start != orig_start)
  1198. break;
  1199. }
  1200. if (start == orig_start)
  1201. start = (start + smallest_size) & ~smallest_mask;
  1202. }
  1203. }
  1204. static void __init init_kpte_bitmap(void)
  1205. {
  1206. unsigned long i;
  1207. for (i = 0; i < pall_ents; i++) {
  1208. unsigned long phys_start, phys_end;
  1209. phys_start = pall[i].phys_addr;
  1210. phys_end = phys_start + pall[i].reg_size;
  1211. mark_kpte_bitmap(phys_start, phys_end);
  1212. }
  1213. }
  1214. static void __init kernel_physical_mapping_init(void)
  1215. {
  1216. #ifdef CONFIG_DEBUG_PAGEALLOC
  1217. unsigned long i, mem_alloced = 0UL;
  1218. for (i = 0; i < pall_ents; i++) {
  1219. unsigned long phys_start, phys_end;
  1220. phys_start = pall[i].phys_addr;
  1221. phys_end = phys_start + pall[i].reg_size;
  1222. mem_alloced += kernel_map_range(phys_start, phys_end,
  1223. PAGE_KERNEL);
  1224. }
  1225. printk("Allocated %ld bytes for kernel page tables.\n",
  1226. mem_alloced);
  1227. kvmap_linear_patch[0] = 0x01000000; /* nop */
  1228. flushi(&kvmap_linear_patch[0]);
  1229. __flush_tlb_all();
  1230. #endif
  1231. }
  1232. #ifdef CONFIG_DEBUG_PAGEALLOC
  1233. void kernel_map_pages(struct page *page, int numpages, int enable)
  1234. {
  1235. unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
  1236. unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
  1237. kernel_map_range(phys_start, phys_end,
  1238. (enable ? PAGE_KERNEL : __pgprot(0)));
  1239. flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
  1240. PAGE_OFFSET + phys_end);
  1241. /* we should perform an IPI and flush all tlbs,
  1242. * but that can deadlock->flush only current cpu.
  1243. */
  1244. __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
  1245. PAGE_OFFSET + phys_end);
  1246. }
  1247. #endif
  1248. unsigned long __init find_ecache_flush_span(unsigned long size)
  1249. {
  1250. int i;
  1251. for (i = 0; i < pavail_ents; i++) {
  1252. if (pavail[i].reg_size >= size)
  1253. return pavail[i].phys_addr;
  1254. }
  1255. return ~0UL;
  1256. }
  1257. static void __init tsb_phys_patch(void)
  1258. {
  1259. struct tsb_ldquad_phys_patch_entry *pquad;
  1260. struct tsb_phys_patch_entry *p;
  1261. pquad = &__tsb_ldquad_phys_patch;
  1262. while (pquad < &__tsb_ldquad_phys_patch_end) {
  1263. unsigned long addr = pquad->addr;
  1264. if (tlb_type == hypervisor)
  1265. *(unsigned int *) addr = pquad->sun4v_insn;
  1266. else
  1267. *(unsigned int *) addr = pquad->sun4u_insn;
  1268. wmb();
  1269. __asm__ __volatile__("flush %0"
  1270. : /* no outputs */
  1271. : "r" (addr));
  1272. pquad++;
  1273. }
  1274. p = &__tsb_phys_patch;
  1275. while (p < &__tsb_phys_patch_end) {
  1276. unsigned long addr = p->addr;
  1277. *(unsigned int *) addr = p->insn;
  1278. wmb();
  1279. __asm__ __volatile__("flush %0"
  1280. : /* no outputs */
  1281. : "r" (addr));
  1282. p++;
  1283. }
  1284. }
  1285. /* Don't mark as init, we give this to the Hypervisor. */
  1286. #ifndef CONFIG_DEBUG_PAGEALLOC
  1287. #define NUM_KTSB_DESCR 2
  1288. #else
  1289. #define NUM_KTSB_DESCR 1
  1290. #endif
  1291. static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR];
  1292. extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
  1293. static void patch_one_ktsb_phys(unsigned int *start, unsigned int *end, unsigned long pa)
  1294. {
  1295. pa >>= KTSB_PHYS_SHIFT;
  1296. while (start < end) {
  1297. unsigned int *ia = (unsigned int *)(unsigned long)*start;
  1298. ia[0] = (ia[0] & ~0x3fffff) | (pa >> 10);
  1299. __asm__ __volatile__("flush %0" : : "r" (ia));
  1300. ia[1] = (ia[1] & ~0x3ff) | (pa & 0x3ff);
  1301. __asm__ __volatile__("flush %0" : : "r" (ia + 1));
  1302. start++;
  1303. }
  1304. }
  1305. static void ktsb_phys_patch(void)
  1306. {
  1307. extern unsigned int __swapper_tsb_phys_patch;
  1308. extern unsigned int __swapper_tsb_phys_patch_end;
  1309. unsigned long ktsb_pa;
  1310. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1311. patch_one_ktsb_phys(&__swapper_tsb_phys_patch,
  1312. &__swapper_tsb_phys_patch_end, ktsb_pa);
  1313. #ifndef CONFIG_DEBUG_PAGEALLOC
  1314. {
  1315. extern unsigned int __swapper_4m_tsb_phys_patch;
  1316. extern unsigned int __swapper_4m_tsb_phys_patch_end;
  1317. ktsb_pa = (kern_base +
  1318. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1319. patch_one_ktsb_phys(&__swapper_4m_tsb_phys_patch,
  1320. &__swapper_4m_tsb_phys_patch_end, ktsb_pa);
  1321. }
  1322. #endif
  1323. }
  1324. static void __init sun4v_ktsb_init(void)
  1325. {
  1326. unsigned long ktsb_pa;
  1327. /* First KTSB for PAGE_SIZE mappings. */
  1328. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1329. switch (PAGE_SIZE) {
  1330. case 8 * 1024:
  1331. default:
  1332. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
  1333. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
  1334. break;
  1335. case 64 * 1024:
  1336. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
  1337. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
  1338. break;
  1339. case 512 * 1024:
  1340. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
  1341. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
  1342. break;
  1343. case 4 * 1024 * 1024:
  1344. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
  1345. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
  1346. break;
  1347. }
  1348. ktsb_descr[0].assoc = 1;
  1349. ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
  1350. ktsb_descr[0].ctx_idx = 0;
  1351. ktsb_descr[0].tsb_base = ktsb_pa;
  1352. ktsb_descr[0].resv = 0;
  1353. #ifndef CONFIG_DEBUG_PAGEALLOC
  1354. /* Second KTSB for 4MB/256MB/2GB/16GB mappings. */
  1355. ktsb_pa = (kern_base +
  1356. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1357. ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
  1358. ktsb_descr[1].pgsz_mask = ((HV_PGSZ_MASK_4MB |
  1359. HV_PGSZ_MASK_256MB |
  1360. HV_PGSZ_MASK_2GB |
  1361. HV_PGSZ_MASK_16GB) &
  1362. cpu_pgsz_mask);
  1363. ktsb_descr[1].assoc = 1;
  1364. ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
  1365. ktsb_descr[1].ctx_idx = 0;
  1366. ktsb_descr[1].tsb_base = ktsb_pa;
  1367. ktsb_descr[1].resv = 0;
  1368. #endif
  1369. }
  1370. void __cpuinit sun4v_ktsb_register(void)
  1371. {
  1372. unsigned long pa, ret;
  1373. pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
  1374. ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa);
  1375. if (ret != 0) {
  1376. prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: "
  1377. "errors with %lx\n", pa, ret);
  1378. prom_halt();
  1379. }
  1380. }
  1381. static void __init sun4u_linear_pte_xor_finalize(void)
  1382. {
  1383. #ifndef CONFIG_DEBUG_PAGEALLOC
  1384. /* This is where we would add Panther support for
  1385. * 32MB and 256MB pages.
  1386. */
  1387. #endif
  1388. }
  1389. static void __init sun4v_linear_pte_xor_finalize(void)
  1390. {
  1391. #ifndef CONFIG_DEBUG_PAGEALLOC
  1392. if (cpu_pgsz_mask & HV_PGSZ_MASK_256MB) {
  1393. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
  1394. 0xfffff80000000000UL;
  1395. kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1396. _PAGE_P_4V | _PAGE_W_4V);
  1397. } else {
  1398. kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
  1399. }
  1400. if (cpu_pgsz_mask & HV_PGSZ_MASK_2GB) {
  1401. kern_linear_pte_xor[2] = (_PAGE_VALID | _PAGE_SZ2GB_4V) ^
  1402. 0xfffff80000000000UL;
  1403. kern_linear_pte_xor[2] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1404. _PAGE_P_4V | _PAGE_W_4V);
  1405. } else {
  1406. kern_linear_pte_xor[2] = kern_linear_pte_xor[1];
  1407. }
  1408. if (cpu_pgsz_mask & HV_PGSZ_MASK_16GB) {
  1409. kern_linear_pte_xor[3] = (_PAGE_VALID | _PAGE_SZ16GB_4V) ^
  1410. 0xfffff80000000000UL;
  1411. kern_linear_pte_xor[3] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1412. _PAGE_P_4V | _PAGE_W_4V);
  1413. } else {
  1414. kern_linear_pte_xor[3] = kern_linear_pte_xor[2];
  1415. }
  1416. #endif
  1417. }
  1418. /* paging_init() sets up the page tables */
  1419. static unsigned long last_valid_pfn;
  1420. pgd_t swapper_pg_dir[2048];
  1421. static void sun4u_pgprot_init(void);
  1422. static void sun4v_pgprot_init(void);
  1423. void __init paging_init(void)
  1424. {
  1425. unsigned long end_pfn, shift, phys_base;
  1426. unsigned long real_end, i;
  1427. int node;
  1428. /* These build time checkes make sure that the dcache_dirty_cpu()
  1429. * page->flags usage will work.
  1430. *
  1431. * When a page gets marked as dcache-dirty, we store the
  1432. * cpu number starting at bit 32 in the page->flags. Also,
  1433. * functions like clear_dcache_dirty_cpu use the cpu mask
  1434. * in 13-bit signed-immediate instruction fields.
  1435. */
  1436. /*
  1437. * Page flags must not reach into upper 32 bits that are used
  1438. * for the cpu number
  1439. */
  1440. BUILD_BUG_ON(NR_PAGEFLAGS > 32);
  1441. /*
  1442. * The bit fields placed in the high range must not reach below
  1443. * the 32 bit boundary. Otherwise we cannot place the cpu field
  1444. * at the 32 bit boundary.
  1445. */
  1446. BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH +
  1447. ilog2(roundup_pow_of_two(NR_CPUS)) > 32);
  1448. BUILD_BUG_ON(NR_CPUS > 4096);
  1449. kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  1450. kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
  1451. /* Invalidate both kernel TSBs. */
  1452. memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
  1453. #ifndef CONFIG_DEBUG_PAGEALLOC
  1454. memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
  1455. #endif
  1456. if (tlb_type == hypervisor)
  1457. sun4v_pgprot_init();
  1458. else
  1459. sun4u_pgprot_init();
  1460. if (tlb_type == cheetah_plus ||
  1461. tlb_type == hypervisor) {
  1462. tsb_phys_patch();
  1463. ktsb_phys_patch();
  1464. }
  1465. if (tlb_type == hypervisor)
  1466. sun4v_patch_tlb_handlers();
  1467. /* Find available physical memory...
  1468. *
  1469. * Read it twice in order to work around a bug in openfirmware.
  1470. * The call to grab this table itself can cause openfirmware to
  1471. * allocate memory, which in turn can take away some space from
  1472. * the list of available memory. Reading it twice makes sure
  1473. * we really do get the final value.
  1474. */
  1475. read_obp_translations();
  1476. read_obp_memory("reg", &pall[0], &pall_ents);
  1477. read_obp_memory("available", &pavail[0], &pavail_ents);
  1478. read_obp_memory("available", &pavail[0], &pavail_ents);
  1479. phys_base = 0xffffffffffffffffUL;
  1480. for (i = 0; i < pavail_ents; i++) {
  1481. phys_base = min(phys_base, pavail[i].phys_addr);
  1482. memblock_add(pavail[i].phys_addr, pavail[i].reg_size);
  1483. }
  1484. memblock_reserve(kern_base, kern_size);
  1485. find_ramdisk(phys_base);
  1486. memblock_enforce_memory_limit(cmdline_memory_size);
  1487. memblock_allow_resize();
  1488. memblock_dump_all();
  1489. set_bit(0, mmu_context_bmap);
  1490. shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
  1491. real_end = (unsigned long)_end;
  1492. num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << 22);
  1493. printk("Kernel: Using %d locked TLB entries for main kernel image.\n",
  1494. num_kernel_image_mappings);
  1495. /* Set kernel pgd to upper alias so physical page computations
  1496. * work.
  1497. */
  1498. init_mm.pgd += ((shift) / (sizeof(pgd_t)));
  1499. memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
  1500. /* Now can init the kernel/bad page tables. */
  1501. pud_set(pud_offset(&swapper_pg_dir[0], 0),
  1502. swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
  1503. inherit_prom_mappings();
  1504. init_kpte_bitmap();
  1505. /* Ok, we can use our TLB miss and window trap handlers safely. */
  1506. setup_tba();
  1507. __flush_tlb_all();
  1508. prom_build_devicetree();
  1509. of_populate_present_mask();
  1510. #ifndef CONFIG_SMP
  1511. of_fill_in_cpu_data();
  1512. #endif
  1513. if (tlb_type == hypervisor) {
  1514. sun4v_mdesc_init();
  1515. mdesc_populate_present_mask(cpu_all_mask);
  1516. #ifndef CONFIG_SMP
  1517. mdesc_fill_in_cpu_data(cpu_all_mask);
  1518. #endif
  1519. mdesc_get_page_sizes(cpu_all_mask, &cpu_pgsz_mask);
  1520. sun4v_linear_pte_xor_finalize();
  1521. sun4v_ktsb_init();
  1522. sun4v_ktsb_register();
  1523. } else {
  1524. unsigned long impl, ver;
  1525. cpu_pgsz_mask = (HV_PGSZ_MASK_8K | HV_PGSZ_MASK_64K |
  1526. HV_PGSZ_MASK_512K | HV_PGSZ_MASK_4MB);
  1527. __asm__ __volatile__("rdpr %%ver, %0" : "=r" (ver));
  1528. impl = ((ver >> 32) & 0xffff);
  1529. if (impl == PANTHER_IMPL)
  1530. cpu_pgsz_mask |= (HV_PGSZ_MASK_32MB |
  1531. HV_PGSZ_MASK_256MB);
  1532. sun4u_linear_pte_xor_finalize();
  1533. }
  1534. /* Flush the TLBs and the 4M TSB so that the updated linear
  1535. * pte XOR settings are realized for all mappings.
  1536. */
  1537. __flush_tlb_all();
  1538. #ifndef CONFIG_DEBUG_PAGEALLOC
  1539. memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
  1540. #endif
  1541. __flush_tlb_all();
  1542. /* Setup bootmem... */
  1543. last_valid_pfn = end_pfn = bootmem_init(phys_base);
  1544. /* Once the OF device tree and MDESC have been setup, we know
  1545. * the list of possible cpus. Therefore we can allocate the
  1546. * IRQ stacks.
  1547. */
  1548. for_each_possible_cpu(i) {
  1549. node = cpu_to_node(i);
  1550. softirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
  1551. THREAD_SIZE,
  1552. THREAD_SIZE, 0);
  1553. hardirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
  1554. THREAD_SIZE,
  1555. THREAD_SIZE, 0);
  1556. }
  1557. kernel_physical_mapping_init();
  1558. {
  1559. unsigned long max_zone_pfns[MAX_NR_ZONES];
  1560. memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
  1561. max_zone_pfns[ZONE_NORMAL] = end_pfn;
  1562. free_area_init_nodes(max_zone_pfns);
  1563. }
  1564. printk("Booting Linux...\n");
  1565. }
  1566. int __devinit page_in_phys_avail(unsigned long paddr)
  1567. {
  1568. int i;
  1569. paddr &= PAGE_MASK;
  1570. for (i = 0; i < pavail_ents; i++) {
  1571. unsigned long start, end;
  1572. start = pavail[i].phys_addr;
  1573. end = start + pavail[i].reg_size;
  1574. if (paddr >= start && paddr < end)
  1575. return 1;
  1576. }
  1577. if (paddr >= kern_base && paddr < (kern_base + kern_size))
  1578. return 1;
  1579. #ifdef CONFIG_BLK_DEV_INITRD
  1580. if (paddr >= __pa(initrd_start) &&
  1581. paddr < __pa(PAGE_ALIGN(initrd_end)))
  1582. return 1;
  1583. #endif
  1584. return 0;
  1585. }
  1586. static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
  1587. static int pavail_rescan_ents __initdata;
  1588. /* Certain OBP calls, such as fetching "available" properties, can
  1589. * claim physical memory. So, along with initializing the valid
  1590. * address bitmap, what we do here is refetch the physical available
  1591. * memory list again, and make sure it provides at least as much
  1592. * memory as 'pavail' does.
  1593. */
  1594. static void __init setup_valid_addr_bitmap_from_pavail(unsigned long *bitmap)
  1595. {
  1596. int i;
  1597. read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
  1598. for (i = 0; i < pavail_ents; i++) {
  1599. unsigned long old_start, old_end;
  1600. old_start = pavail[i].phys_addr;
  1601. old_end = old_start + pavail[i].reg_size;
  1602. while (old_start < old_end) {
  1603. int n;
  1604. for (n = 0; n < pavail_rescan_ents; n++) {
  1605. unsigned long new_start, new_end;
  1606. new_start = pavail_rescan[n].phys_addr;
  1607. new_end = new_start +
  1608. pavail_rescan[n].reg_size;
  1609. if (new_start <= old_start &&
  1610. new_end >= (old_start + PAGE_SIZE)) {
  1611. set_bit(old_start >> 22, bitmap);
  1612. goto do_next_page;
  1613. }
  1614. }
  1615. prom_printf("mem_init: Lost memory in pavail\n");
  1616. prom_printf("mem_init: OLD start[%lx] size[%lx]\n",
  1617. pavail[i].phys_addr,
  1618. pavail[i].reg_size);
  1619. prom_printf("mem_init: NEW start[%lx] size[%lx]\n",
  1620. pavail_rescan[i].phys_addr,
  1621. pavail_rescan[i].reg_size);
  1622. prom_printf("mem_init: Cannot continue, aborting.\n");
  1623. prom_halt();
  1624. do_next_page:
  1625. old_start += PAGE_SIZE;
  1626. }
  1627. }
  1628. }
  1629. static void __init patch_tlb_miss_handler_bitmap(void)
  1630. {
  1631. extern unsigned int valid_addr_bitmap_insn[];
  1632. extern unsigned int valid_addr_bitmap_patch[];
  1633. valid_addr_bitmap_insn[1] = valid_addr_bitmap_patch[1];
  1634. mb();
  1635. valid_addr_bitmap_insn[0] = valid_addr_bitmap_patch[0];
  1636. flushi(&valid_addr_bitmap_insn[0]);
  1637. }
  1638. void __init mem_init(void)
  1639. {
  1640. unsigned long codepages, datapages, initpages;
  1641. unsigned long addr, last;
  1642. addr = PAGE_OFFSET + kern_base;
  1643. last = PAGE_ALIGN(kern_size) + addr;
  1644. while (addr < last) {
  1645. set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
  1646. addr += PAGE_SIZE;
  1647. }
  1648. setup_valid_addr_bitmap_from_pavail(sparc64_valid_addr_bitmap);
  1649. patch_tlb_miss_handler_bitmap();
  1650. high_memory = __va(last_valid_pfn << PAGE_SHIFT);
  1651. #ifdef CONFIG_NEED_MULTIPLE_NODES
  1652. {
  1653. int i;
  1654. for_each_online_node(i) {
  1655. if (NODE_DATA(i)->node_spanned_pages != 0) {
  1656. totalram_pages +=
  1657. free_all_bootmem_node(NODE_DATA(i));
  1658. }
  1659. }
  1660. totalram_pages += free_low_memory_core_early(MAX_NUMNODES);
  1661. }
  1662. #else
  1663. totalram_pages = free_all_bootmem();
  1664. #endif
  1665. /* We subtract one to account for the mem_map_zero page
  1666. * allocated below.
  1667. */
  1668. totalram_pages -= 1;
  1669. num_physpages = totalram_pages;
  1670. /*
  1671. * Set up the zero page, mark it reserved, so that page count
  1672. * is not manipulated when freeing the page from user ptes.
  1673. */
  1674. mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
  1675. if (mem_map_zero == NULL) {
  1676. prom_printf("paging_init: Cannot alloc zero page.\n");
  1677. prom_halt();
  1678. }
  1679. SetPageReserved(mem_map_zero);
  1680. codepages = (((unsigned long) _etext) - ((unsigned long) _start));
  1681. codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT;
  1682. datapages = (((unsigned long) _edata) - ((unsigned long) _etext));
  1683. datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT;
  1684. initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin));
  1685. initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT;
  1686. printk("Memory: %luk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n",
  1687. nr_free_pages() << (PAGE_SHIFT-10),
  1688. codepages << (PAGE_SHIFT-10),
  1689. datapages << (PAGE_SHIFT-10),
  1690. initpages << (PAGE_SHIFT-10),
  1691. PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT));
  1692. if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1693. cheetah_ecache_flush_init();
  1694. }
  1695. void free_initmem(void)
  1696. {
  1697. unsigned long addr, initend;
  1698. int do_free = 1;
  1699. /* If the physical memory maps were trimmed by kernel command
  1700. * line options, don't even try freeing this initmem stuff up.
  1701. * The kernel image could have been in the trimmed out region
  1702. * and if so the freeing below will free invalid page structs.
  1703. */
  1704. if (cmdline_memory_size)
  1705. do_free = 0;
  1706. /*
  1707. * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
  1708. */
  1709. addr = PAGE_ALIGN((unsigned long)(__init_begin));
  1710. initend = (unsigned long)(__init_end) & PAGE_MASK;
  1711. for (; addr < initend; addr += PAGE_SIZE) {
  1712. unsigned long page;
  1713. struct page *p;
  1714. page = (addr +
  1715. ((unsigned long) __va(kern_base)) -
  1716. ((unsigned long) KERNBASE));
  1717. memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
  1718. if (do_free) {
  1719. p = virt_to_page(page);
  1720. ClearPageReserved(p);
  1721. init_page_count(p);
  1722. __free_page(p);
  1723. num_physpages++;
  1724. totalram_pages++;
  1725. }
  1726. }
  1727. }
  1728. #ifdef CONFIG_BLK_DEV_INITRD
  1729. void free_initrd_mem(unsigned long start, unsigned long end)
  1730. {
  1731. if (start < end)
  1732. printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10);
  1733. for (; start < end; start += PAGE_SIZE) {
  1734. struct page *p = virt_to_page(start);
  1735. ClearPageReserved(p);
  1736. init_page_count(p);
  1737. __free_page(p);
  1738. num_physpages++;
  1739. totalram_pages++;
  1740. }
  1741. }
  1742. #endif
  1743. #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
  1744. #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
  1745. #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
  1746. #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
  1747. #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
  1748. #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
  1749. pgprot_t PAGE_KERNEL __read_mostly;
  1750. EXPORT_SYMBOL(PAGE_KERNEL);
  1751. pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
  1752. pgprot_t PAGE_COPY __read_mostly;
  1753. pgprot_t PAGE_SHARED __read_mostly;
  1754. EXPORT_SYMBOL(PAGE_SHARED);
  1755. unsigned long pg_iobits __read_mostly;
  1756. unsigned long _PAGE_IE __read_mostly;
  1757. EXPORT_SYMBOL(_PAGE_IE);
  1758. unsigned long _PAGE_E __read_mostly;
  1759. EXPORT_SYMBOL(_PAGE_E);
  1760. unsigned long _PAGE_CACHE __read_mostly;
  1761. EXPORT_SYMBOL(_PAGE_CACHE);
  1762. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  1763. unsigned long vmemmap_table[VMEMMAP_SIZE];
  1764. static long __meminitdata addr_start, addr_end;
  1765. static int __meminitdata node_start;
  1766. int __meminit vmemmap_populate(struct page *start, unsigned long nr, int node)
  1767. {
  1768. unsigned long vstart = (unsigned long) start;
  1769. unsigned long vend = (unsigned long) (start + nr);
  1770. unsigned long phys_start = (vstart - VMEMMAP_BASE);
  1771. unsigned long phys_end = (vend - VMEMMAP_BASE);
  1772. unsigned long addr = phys_start & VMEMMAP_CHUNK_MASK;
  1773. unsigned long end = VMEMMAP_ALIGN(phys_end);
  1774. unsigned long pte_base;
  1775. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1776. _PAGE_CP_4U | _PAGE_CV_4U |
  1777. _PAGE_P_4U | _PAGE_W_4U);
  1778. if (tlb_type == hypervisor)
  1779. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1780. _PAGE_CP_4V | _PAGE_CV_4V |
  1781. _PAGE_P_4V | _PAGE_W_4V);
  1782. for (; addr < end; addr += VMEMMAP_CHUNK) {
  1783. unsigned long *vmem_pp =
  1784. vmemmap_table + (addr >> VMEMMAP_CHUNK_SHIFT);
  1785. void *block;
  1786. if (!(*vmem_pp & _PAGE_VALID)) {
  1787. block = vmemmap_alloc_block(1UL << 22, node);
  1788. if (!block)
  1789. return -ENOMEM;
  1790. *vmem_pp = pte_base | __pa(block);
  1791. /* check to see if we have contiguous blocks */
  1792. if (addr_end != addr || node_start != node) {
  1793. if (addr_start)
  1794. printk(KERN_DEBUG " [%lx-%lx] on node %d\n",
  1795. addr_start, addr_end-1, node_start);
  1796. addr_start = addr;
  1797. node_start = node;
  1798. }
  1799. addr_end = addr + VMEMMAP_CHUNK;
  1800. }
  1801. }
  1802. return 0;
  1803. }
  1804. void __meminit vmemmap_populate_print_last(void)
  1805. {
  1806. if (addr_start) {
  1807. printk(KERN_DEBUG " [%lx-%lx] on node %d\n",
  1808. addr_start, addr_end-1, node_start);
  1809. addr_start = 0;
  1810. addr_end = 0;
  1811. node_start = 0;
  1812. }
  1813. }
  1814. #endif /* CONFIG_SPARSEMEM_VMEMMAP */
  1815. static void prot_init_common(unsigned long page_none,
  1816. unsigned long page_shared,
  1817. unsigned long page_copy,
  1818. unsigned long page_readonly,
  1819. unsigned long page_exec_bit)
  1820. {
  1821. PAGE_COPY = __pgprot(page_copy);
  1822. PAGE_SHARED = __pgprot(page_shared);
  1823. protection_map[0x0] = __pgprot(page_none);
  1824. protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
  1825. protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
  1826. protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
  1827. protection_map[0x4] = __pgprot(page_readonly);
  1828. protection_map[0x5] = __pgprot(page_readonly);
  1829. protection_map[0x6] = __pgprot(page_copy);
  1830. protection_map[0x7] = __pgprot(page_copy);
  1831. protection_map[0x8] = __pgprot(page_none);
  1832. protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
  1833. protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
  1834. protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
  1835. protection_map[0xc] = __pgprot(page_readonly);
  1836. protection_map[0xd] = __pgprot(page_readonly);
  1837. protection_map[0xe] = __pgprot(page_shared);
  1838. protection_map[0xf] = __pgprot(page_shared);
  1839. }
  1840. static void __init sun4u_pgprot_init(void)
  1841. {
  1842. unsigned long page_none, page_shared, page_copy, page_readonly;
  1843. unsigned long page_exec_bit;
  1844. int i;
  1845. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1846. _PAGE_CACHE_4U | _PAGE_P_4U |
  1847. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1848. _PAGE_EXEC_4U);
  1849. PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1850. _PAGE_CACHE_4U | _PAGE_P_4U |
  1851. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1852. _PAGE_EXEC_4U | _PAGE_L_4U);
  1853. _PAGE_IE = _PAGE_IE_4U;
  1854. _PAGE_E = _PAGE_E_4U;
  1855. _PAGE_CACHE = _PAGE_CACHE_4U;
  1856. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
  1857. __ACCESS_BITS_4U | _PAGE_E_4U);
  1858. #ifdef CONFIG_DEBUG_PAGEALLOC
  1859. kern_linear_pte_xor[0] = _PAGE_VALID ^ 0xfffff80000000000UL;
  1860. #else
  1861. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
  1862. 0xfffff80000000000UL;
  1863. #endif
  1864. kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
  1865. _PAGE_P_4U | _PAGE_W_4U);
  1866. for (i = 1; i < 4; i++)
  1867. kern_linear_pte_xor[i] = kern_linear_pte_xor[0];
  1868. _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
  1869. _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
  1870. _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
  1871. page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
  1872. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1873. __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
  1874. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1875. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1876. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1877. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1878. page_exec_bit = _PAGE_EXEC_4U;
  1879. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1880. page_exec_bit);
  1881. }
  1882. static void __init sun4v_pgprot_init(void)
  1883. {
  1884. unsigned long page_none, page_shared, page_copy, page_readonly;
  1885. unsigned long page_exec_bit;
  1886. int i;
  1887. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
  1888. _PAGE_CACHE_4V | _PAGE_P_4V |
  1889. __ACCESS_BITS_4V | __DIRTY_BITS_4V |
  1890. _PAGE_EXEC_4V);
  1891. PAGE_KERNEL_LOCKED = PAGE_KERNEL;
  1892. _PAGE_IE = _PAGE_IE_4V;
  1893. _PAGE_E = _PAGE_E_4V;
  1894. _PAGE_CACHE = _PAGE_CACHE_4V;
  1895. #ifdef CONFIG_DEBUG_PAGEALLOC
  1896. kern_linear_pte_xor[0] = _PAGE_VALID ^ 0xfffff80000000000UL;
  1897. #else
  1898. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
  1899. 0xfffff80000000000UL;
  1900. #endif
  1901. kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1902. _PAGE_P_4V | _PAGE_W_4V);
  1903. for (i = 1; i < 4; i++)
  1904. kern_linear_pte_xor[i] = kern_linear_pte_xor[0];
  1905. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
  1906. __ACCESS_BITS_4V | _PAGE_E_4V);
  1907. _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
  1908. _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
  1909. _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
  1910. _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
  1911. page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
  1912. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1913. __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
  1914. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1915. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1916. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1917. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1918. page_exec_bit = _PAGE_EXEC_4V;
  1919. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1920. page_exec_bit);
  1921. }
  1922. unsigned long pte_sz_bits(unsigned long sz)
  1923. {
  1924. if (tlb_type == hypervisor) {
  1925. switch (sz) {
  1926. case 8 * 1024:
  1927. default:
  1928. return _PAGE_SZ8K_4V;
  1929. case 64 * 1024:
  1930. return _PAGE_SZ64K_4V;
  1931. case 512 * 1024:
  1932. return _PAGE_SZ512K_4V;
  1933. case 4 * 1024 * 1024:
  1934. return _PAGE_SZ4MB_4V;
  1935. }
  1936. } else {
  1937. switch (sz) {
  1938. case 8 * 1024:
  1939. default:
  1940. return _PAGE_SZ8K_4U;
  1941. case 64 * 1024:
  1942. return _PAGE_SZ64K_4U;
  1943. case 512 * 1024:
  1944. return _PAGE_SZ512K_4U;
  1945. case 4 * 1024 * 1024:
  1946. return _PAGE_SZ4MB_4U;
  1947. }
  1948. }
  1949. }
  1950. pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
  1951. {
  1952. pte_t pte;
  1953. pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
  1954. pte_val(pte) |= (((unsigned long)space) << 32);
  1955. pte_val(pte) |= pte_sz_bits(page_size);
  1956. return pte;
  1957. }
  1958. static unsigned long kern_large_tte(unsigned long paddr)
  1959. {
  1960. unsigned long val;
  1961. val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1962. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
  1963. _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
  1964. if (tlb_type == hypervisor)
  1965. val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1966. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
  1967. _PAGE_EXEC_4V | _PAGE_W_4V);
  1968. return val | paddr;
  1969. }
  1970. /* If not locked, zap it. */
  1971. void __flush_tlb_all(void)
  1972. {
  1973. unsigned long pstate;
  1974. int i;
  1975. __asm__ __volatile__("flushw\n\t"
  1976. "rdpr %%pstate, %0\n\t"
  1977. "wrpr %0, %1, %%pstate"
  1978. : "=r" (pstate)
  1979. : "i" (PSTATE_IE));
  1980. if (tlb_type == hypervisor) {
  1981. sun4v_mmu_demap_all();
  1982. } else if (tlb_type == spitfire) {
  1983. for (i = 0; i < 64; i++) {
  1984. /* Spitfire Errata #32 workaround */
  1985. /* NOTE: Always runs on spitfire, so no
  1986. * cheetah+ page size encodings.
  1987. */
  1988. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1989. "flush %%g6"
  1990. : /* No outputs */
  1991. : "r" (0),
  1992. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1993. if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
  1994. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1995. "membar #Sync"
  1996. : /* no outputs */
  1997. : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
  1998. spitfire_put_dtlb_data(i, 0x0UL);
  1999. }
  2000. /* Spitfire Errata #32 workaround */
  2001. /* NOTE: Always runs on spitfire, so no
  2002. * cheetah+ page size encodings.
  2003. */
  2004. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  2005. "flush %%g6"
  2006. : /* No outputs */
  2007. : "r" (0),
  2008. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  2009. if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
  2010. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  2011. "membar #Sync"
  2012. : /* no outputs */
  2013. : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
  2014. spitfire_put_itlb_data(i, 0x0UL);
  2015. }
  2016. }
  2017. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  2018. cheetah_flush_dtlb_all();
  2019. cheetah_flush_itlb_all();
  2020. }
  2021. __asm__ __volatile__("wrpr %0, 0, %%pstate"
  2022. : : "r" (pstate));
  2023. }
  2024. static pte_t *get_from_cache(struct mm_struct *mm)
  2025. {
  2026. struct page *page;
  2027. pte_t *ret;
  2028. spin_lock(&mm->page_table_lock);
  2029. page = mm->context.pgtable_page;
  2030. ret = NULL;
  2031. if (page) {
  2032. void *p = page_address(page);
  2033. mm->context.pgtable_page = NULL;
  2034. ret = (pte_t *) (p + (PAGE_SIZE / 2));
  2035. }
  2036. spin_unlock(&mm->page_table_lock);
  2037. return ret;
  2038. }
  2039. static struct page *__alloc_for_cache(struct mm_struct *mm)
  2040. {
  2041. struct page *page = alloc_page(GFP_KERNEL | __GFP_NOTRACK |
  2042. __GFP_REPEAT | __GFP_ZERO);
  2043. if (page) {
  2044. spin_lock(&mm->page_table_lock);
  2045. if (!mm->context.pgtable_page) {
  2046. atomic_set(&page->_count, 2);
  2047. mm->context.pgtable_page = page;
  2048. }
  2049. spin_unlock(&mm->page_table_lock);
  2050. }
  2051. return page;
  2052. }
  2053. pte_t *pte_alloc_one_kernel(struct mm_struct *mm,
  2054. unsigned long address)
  2055. {
  2056. struct page *page;
  2057. pte_t *pte;
  2058. pte = get_from_cache(mm);
  2059. if (pte)
  2060. return pte;
  2061. page = __alloc_for_cache(mm);
  2062. if (page)
  2063. pte = (pte_t *) page_address(page);
  2064. return pte;
  2065. }
  2066. pgtable_t pte_alloc_one(struct mm_struct *mm,
  2067. unsigned long address)
  2068. {
  2069. struct page *page;
  2070. pte_t *pte;
  2071. pte = get_from_cache(mm);
  2072. if (pte)
  2073. return pte;
  2074. page = __alloc_for_cache(mm);
  2075. if (page) {
  2076. pgtable_page_ctor(page);
  2077. pte = (pte_t *) page_address(page);
  2078. }
  2079. return pte;
  2080. }
  2081. void pte_free_kernel(struct mm_struct *mm, pte_t *pte)
  2082. {
  2083. struct page *page = virt_to_page(pte);
  2084. if (put_page_testzero(page))
  2085. free_hot_cold_page(page, 0);
  2086. }
  2087. static void __pte_free(pgtable_t pte)
  2088. {
  2089. struct page *page = virt_to_page(pte);
  2090. if (put_page_testzero(page)) {
  2091. pgtable_page_dtor(page);
  2092. free_hot_cold_page(page, 0);
  2093. }
  2094. }
  2095. void pte_free(struct mm_struct *mm, pgtable_t pte)
  2096. {
  2097. __pte_free(pte);
  2098. }
  2099. void pgtable_free(void *table, bool is_page)
  2100. {
  2101. if (is_page)
  2102. __pte_free(table);
  2103. else
  2104. kmem_cache_free(pgtable_cache, table);
  2105. }
  2106. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  2107. static pmd_t pmd_set_protbits(pmd_t pmd, pgprot_t pgprot, bool for_modify)
  2108. {
  2109. if (pgprot_val(pgprot) & _PAGE_VALID)
  2110. pmd_val(pmd) |= PMD_HUGE_PRESENT;
  2111. if (tlb_type == hypervisor) {
  2112. if (pgprot_val(pgprot) & _PAGE_WRITE_4V)
  2113. pmd_val(pmd) |= PMD_HUGE_WRITE;
  2114. if (pgprot_val(pgprot) & _PAGE_EXEC_4V)
  2115. pmd_val(pmd) |= PMD_HUGE_EXEC;
  2116. if (!for_modify) {
  2117. if (pgprot_val(pgprot) & _PAGE_ACCESSED_4V)
  2118. pmd_val(pmd) |= PMD_HUGE_ACCESSED;
  2119. if (pgprot_val(pgprot) & _PAGE_MODIFIED_4V)
  2120. pmd_val(pmd) |= PMD_HUGE_DIRTY;
  2121. }
  2122. } else {
  2123. if (pgprot_val(pgprot) & _PAGE_WRITE_4U)
  2124. pmd_val(pmd) |= PMD_HUGE_WRITE;
  2125. if (pgprot_val(pgprot) & _PAGE_EXEC_4U)
  2126. pmd_val(pmd) |= PMD_HUGE_EXEC;
  2127. if (!for_modify) {
  2128. if (pgprot_val(pgprot) & _PAGE_ACCESSED_4U)
  2129. pmd_val(pmd) |= PMD_HUGE_ACCESSED;
  2130. if (pgprot_val(pgprot) & _PAGE_MODIFIED_4U)
  2131. pmd_val(pmd) |= PMD_HUGE_DIRTY;
  2132. }
  2133. }
  2134. return pmd;
  2135. }
  2136. pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  2137. {
  2138. pmd_t pmd;
  2139. pmd_val(pmd) = (page_nr << ((PAGE_SHIFT - PMD_PADDR_SHIFT)));
  2140. pmd_val(pmd) |= PMD_ISHUGE;
  2141. pmd = pmd_set_protbits(pmd, pgprot, false);
  2142. return pmd;
  2143. }
  2144. pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  2145. {
  2146. pmd_val(pmd) &= ~(PMD_HUGE_PRESENT |
  2147. PMD_HUGE_WRITE |
  2148. PMD_HUGE_EXEC);
  2149. pmd = pmd_set_protbits(pmd, newprot, true);
  2150. return pmd;
  2151. }
  2152. pgprot_t pmd_pgprot(pmd_t entry)
  2153. {
  2154. unsigned long pte = 0;
  2155. if (pmd_val(entry) & PMD_HUGE_PRESENT)
  2156. pte |= _PAGE_VALID;
  2157. if (tlb_type == hypervisor) {
  2158. if (pmd_val(entry) & PMD_HUGE_PRESENT)
  2159. pte |= _PAGE_PRESENT_4V;
  2160. if (pmd_val(entry) & PMD_HUGE_EXEC)
  2161. pte |= _PAGE_EXEC_4V;
  2162. if (pmd_val(entry) & PMD_HUGE_WRITE)
  2163. pte |= _PAGE_W_4V;
  2164. if (pmd_val(entry) & PMD_HUGE_ACCESSED)
  2165. pte |= _PAGE_ACCESSED_4V;
  2166. if (pmd_val(entry) & PMD_HUGE_DIRTY)
  2167. pte |= _PAGE_MODIFIED_4V;
  2168. pte |= _PAGE_CP_4V|_PAGE_CV_4V;
  2169. } else {
  2170. if (pmd_val(entry) & PMD_HUGE_PRESENT)
  2171. pte |= _PAGE_PRESENT_4U;
  2172. if (pmd_val(entry) & PMD_HUGE_EXEC)
  2173. pte |= _PAGE_EXEC_4U;
  2174. if (pmd_val(entry) & PMD_HUGE_WRITE)
  2175. pte |= _PAGE_W_4U;
  2176. if (pmd_val(entry) & PMD_HUGE_ACCESSED)
  2177. pte |= _PAGE_ACCESSED_4U;
  2178. if (pmd_val(entry) & PMD_HUGE_DIRTY)
  2179. pte |= _PAGE_MODIFIED_4U;
  2180. pte |= _PAGE_CP_4U|_PAGE_CV_4U;
  2181. }
  2182. return __pgprot(pte);
  2183. }
  2184. void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  2185. pmd_t *pmd)
  2186. {
  2187. unsigned long pte, flags;
  2188. struct mm_struct *mm;
  2189. pmd_t entry = *pmd;
  2190. pgprot_t prot;
  2191. if (!pmd_large(entry) || !pmd_young(entry))
  2192. return;
  2193. pte = (pmd_val(entry) & ~PMD_HUGE_PROTBITS);
  2194. pte <<= PMD_PADDR_SHIFT;
  2195. pte |= _PAGE_VALID;
  2196. prot = pmd_pgprot(entry);
  2197. if (tlb_type == hypervisor)
  2198. pgprot_val(prot) |= _PAGE_SZHUGE_4V;
  2199. else
  2200. pgprot_val(prot) |= _PAGE_SZHUGE_4U;
  2201. pte |= pgprot_val(prot);
  2202. mm = vma->vm_mm;
  2203. spin_lock_irqsave(&mm->context.lock, flags);
  2204. if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL)
  2205. __update_mmu_tsb_insert(mm, MM_TSB_HUGE, HPAGE_SHIFT,
  2206. addr, pte);
  2207. spin_unlock_irqrestore(&mm->context.lock, flags);
  2208. }
  2209. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  2210. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  2211. static void context_reload(void *__data)
  2212. {
  2213. struct mm_struct *mm = __data;
  2214. if (mm == current->mm)
  2215. load_secondary_context(mm);
  2216. }
  2217. void hugetlb_setup(struct mm_struct *mm)
  2218. {
  2219. struct tsb_config *tp = &mm->context.tsb_block[MM_TSB_HUGE];
  2220. if (likely(tp->tsb != NULL))
  2221. return;
  2222. tsb_grow(mm, MM_TSB_HUGE, 0);
  2223. tsb_context_switch(mm);
  2224. smp_tsb_sync(mm);
  2225. /* On UltraSPARC-III+ and later, configure the second half of
  2226. * the Data-TLB for huge pages.
  2227. */
  2228. if (tlb_type == cheetah_plus) {
  2229. unsigned long ctx;
  2230. spin_lock(&ctx_alloc_lock);
  2231. ctx = mm->context.sparc64_ctx_val;
  2232. ctx &= ~CTX_PGSZ_MASK;
  2233. ctx |= CTX_PGSZ_BASE << CTX_PGSZ0_SHIFT;
  2234. ctx |= CTX_PGSZ_HUGE << CTX_PGSZ1_SHIFT;
  2235. if (ctx != mm->context.sparc64_ctx_val) {
  2236. /* When changing the page size fields, we
  2237. * must perform a context flush so that no
  2238. * stale entries match. This flush must
  2239. * occur with the original context register
  2240. * settings.
  2241. */
  2242. do_flush_tlb_mm(mm);
  2243. /* Reload the context register of all processors
  2244. * also executing in this address space.
  2245. */
  2246. mm->context.sparc64_ctx_val = ctx;
  2247. on_each_cpu(context_reload, mm, 0);
  2248. }
  2249. spin_unlock(&ctx_alloc_lock);
  2250. }
  2251. }
  2252. #endif