pgtable_64.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <linux/compiler.h>
  13. #include <linux/const.h>
  14. #include <asm/types.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/asi.h>
  17. #include <asm/page.h>
  18. #include <asm/processor.h>
  19. #include <asm-generic/pgtable-nopud.h>
  20. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  21. * The page copy blockops can use 0x6000000 to 0x8000000.
  22. * The TSB is mapped in the 0x8000000 to 0xa000000 range.
  23. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  24. * The vmalloc area spans 0x100000000 to 0x200000000.
  25. * Since modules need to be in the lowest 32-bits of the address space,
  26. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  27. * There is a single static kernel PMD which maps from 0x0 to address
  28. * 0x400000000.
  29. */
  30. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  31. #define TSBMAP_BASE _AC(0x0000000008000000,UL)
  32. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  33. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  34. #define MODULES_END _AC(0x00000000f0000000,UL)
  35. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  36. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  37. #define VMALLOC_START _AC(0x0000000100000000,UL)
  38. #define VMALLOC_END _AC(0x0000010000000000,UL)
  39. #define VMEMMAP_BASE _AC(0x0000010000000000,UL)
  40. #define vmemmap ((struct page *)VMEMMAP_BASE)
  41. /* PMD_SHIFT determines the size of the area a second-level page
  42. * table can map
  43. */
  44. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-4))
  45. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  46. #define PMD_MASK (~(PMD_SIZE-1))
  47. #define PMD_BITS (PAGE_SHIFT - 2)
  48. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  49. #define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-4) + PMD_BITS)
  50. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  51. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  52. #define PGDIR_BITS (PAGE_SHIFT - 2)
  53. #if (PGDIR_SHIFT + PGDIR_BITS) != 44
  54. #error Page table parameters do not cover virtual address space properly.
  55. #endif
  56. #if (PMD_SHIFT != HPAGE_SHIFT)
  57. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  58. #endif
  59. /* PMDs point to PTE tables which are 4K aligned. */
  60. #define PMD_PADDR _AC(0xfffffffe,UL)
  61. #define PMD_PADDR_SHIFT _AC(11,UL)
  62. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  63. #define PMD_ISHUGE _AC(0x00000001,UL)
  64. /* This is the PMD layout when PMD_ISHUGE is set. With 4MB huge
  65. * pages, this frees up a bunch of bits in the layout that we can
  66. * use for the protection settings and software metadata.
  67. */
  68. #define PMD_HUGE_PADDR _AC(0xfffff800,UL)
  69. #define PMD_HUGE_PROTBITS _AC(0x000007ff,UL)
  70. #define PMD_HUGE_PRESENT _AC(0x00000400,UL)
  71. #define PMD_HUGE_WRITE _AC(0x00000200,UL)
  72. #define PMD_HUGE_DIRTY _AC(0x00000100,UL)
  73. #define PMD_HUGE_ACCESSED _AC(0x00000080,UL)
  74. #define PMD_HUGE_EXEC _AC(0x00000040,UL)
  75. #define PMD_HUGE_SPLITTING _AC(0x00000020,UL)
  76. #endif
  77. /* PGDs point to PMD tables which are 8K aligned. */
  78. #define PGD_PADDR _AC(0xfffffffc,UL)
  79. #define PGD_PADDR_SHIFT _AC(11,UL)
  80. #ifndef __ASSEMBLY__
  81. #include <linux/sched.h>
  82. /* Entries per page directory level. */
  83. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-4))
  84. #define PTRS_PER_PMD (1UL << PMD_BITS)
  85. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  86. /* Kernel has a separate 44bit address space. */
  87. #define FIRST_USER_ADDRESS 0
  88. #define pte_ERROR(e) __builtin_trap()
  89. #define pmd_ERROR(e) __builtin_trap()
  90. #define pgd_ERROR(e) __builtin_trap()
  91. #endif /* !(__ASSEMBLY__) */
  92. /* PTE bits which are the same in SUN4U and SUN4V format. */
  93. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  94. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  95. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  96. /* Advertise support for _PAGE_SPECIAL */
  97. #define __HAVE_ARCH_PTE_SPECIAL
  98. /* SUN4U pte bits... */
  99. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  100. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  101. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  102. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  103. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  104. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  105. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  106. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  107. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  108. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  109. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  110. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  111. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  112. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  113. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  114. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  115. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  116. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  117. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  118. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  119. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  120. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  121. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  122. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  123. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  124. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  125. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  126. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  127. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  128. /* SUN4V pte bits... */
  129. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  130. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  131. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  132. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  133. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  134. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  135. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  136. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  137. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  138. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  139. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  140. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  141. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  142. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  143. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  144. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  145. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  146. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  147. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  148. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  149. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  150. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  151. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  152. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  153. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  154. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  155. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  156. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  157. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  158. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  159. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  160. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  161. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  162. #define __P000 __pgprot(0)
  163. #define __P001 __pgprot(0)
  164. #define __P010 __pgprot(0)
  165. #define __P011 __pgprot(0)
  166. #define __P100 __pgprot(0)
  167. #define __P101 __pgprot(0)
  168. #define __P110 __pgprot(0)
  169. #define __P111 __pgprot(0)
  170. #define __S000 __pgprot(0)
  171. #define __S001 __pgprot(0)
  172. #define __S010 __pgprot(0)
  173. #define __S011 __pgprot(0)
  174. #define __S100 __pgprot(0)
  175. #define __S101 __pgprot(0)
  176. #define __S110 __pgprot(0)
  177. #define __S111 __pgprot(0)
  178. #ifndef __ASSEMBLY__
  179. extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  180. extern unsigned long pte_sz_bits(unsigned long size);
  181. extern pgprot_t PAGE_KERNEL;
  182. extern pgprot_t PAGE_KERNEL_LOCKED;
  183. extern pgprot_t PAGE_COPY;
  184. extern pgprot_t PAGE_SHARED;
  185. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  186. extern unsigned long _PAGE_IE;
  187. extern unsigned long _PAGE_E;
  188. extern unsigned long _PAGE_CACHE;
  189. extern unsigned long pg_iobits;
  190. extern unsigned long _PAGE_ALL_SZ_BITS;
  191. extern struct page *mem_map_zero;
  192. #define ZERO_PAGE(vaddr) (mem_map_zero)
  193. /* PFNs are real physical page numbers. However, mem_map only begins to record
  194. * per-page information starting at pfn_base. This is to handle systems where
  195. * the first physical page in the machine is at some huge physical address,
  196. * such as 4GB. This is common on a partitioned E10000, for example.
  197. */
  198. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  199. {
  200. unsigned long paddr = pfn << PAGE_SHIFT;
  201. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  202. return __pte(paddr | pgprot_val(prot));
  203. }
  204. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  205. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  206. extern pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot);
  207. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  208. extern pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot);
  209. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  210. {
  211. /* Do nothing, mk_pmd() does this part. */
  212. return pmd;
  213. }
  214. #endif
  215. /* This one can be done with two shifts. */
  216. static inline unsigned long pte_pfn(pte_t pte)
  217. {
  218. unsigned long ret;
  219. __asm__ __volatile__(
  220. "\n661: sllx %1, %2, %0\n"
  221. " srlx %0, %3, %0\n"
  222. " .section .sun4v_2insn_patch, \"ax\"\n"
  223. " .word 661b\n"
  224. " sllx %1, %4, %0\n"
  225. " srlx %0, %5, %0\n"
  226. " .previous\n"
  227. : "=r" (ret)
  228. : "r" (pte_val(pte)),
  229. "i" (21), "i" (21 + PAGE_SHIFT),
  230. "i" (8), "i" (8 + PAGE_SHIFT));
  231. return ret;
  232. }
  233. #define pte_page(x) pfn_to_page(pte_pfn(x))
  234. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  235. {
  236. unsigned long mask, tmp;
  237. /* SUN4U: 0x600307ffffffecb8 (negated == 0x9ffcf80000001347)
  238. * SUN4V: 0x30ffffffffffee17 (negated == 0xcf000000000011e8)
  239. *
  240. * Even if we use negation tricks the result is still a 6
  241. * instruction sequence, so don't try to play fancy and just
  242. * do the most straightforward implementation.
  243. *
  244. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  245. */
  246. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  247. __asm__ __volatile__(
  248. "\n661: sethi %%uhi(%2), %1\n"
  249. " sethi %%hi(%2), %0\n"
  250. "\n662: or %1, %%ulo(%2), %1\n"
  251. " or %0, %%lo(%2), %0\n"
  252. "\n663: sllx %1, 32, %1\n"
  253. " or %0, %1, %0\n"
  254. " .section .sun4v_2insn_patch, \"ax\"\n"
  255. " .word 661b\n"
  256. " sethi %%uhi(%3), %1\n"
  257. " sethi %%hi(%3), %0\n"
  258. " .word 662b\n"
  259. " or %1, %%ulo(%3), %1\n"
  260. " or %0, %%lo(%3), %0\n"
  261. " .word 663b\n"
  262. " sllx %1, 32, %1\n"
  263. " or %0, %1, %0\n"
  264. " .previous\n"
  265. : "=r" (mask), "=r" (tmp)
  266. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  267. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U | _PAGE_PRESENT_4U |
  268. _PAGE_SPECIAL),
  269. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  270. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V | _PAGE_PRESENT_4V |
  271. _PAGE_SPECIAL));
  272. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  273. }
  274. static inline pte_t pgoff_to_pte(unsigned long off)
  275. {
  276. off <<= PAGE_SHIFT;
  277. __asm__ __volatile__(
  278. "\n661: or %0, %2, %0\n"
  279. " .section .sun4v_1insn_patch, \"ax\"\n"
  280. " .word 661b\n"
  281. " or %0, %3, %0\n"
  282. " .previous\n"
  283. : "=r" (off)
  284. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  285. return __pte(off);
  286. }
  287. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  288. {
  289. unsigned long val = pgprot_val(prot);
  290. __asm__ __volatile__(
  291. "\n661: andn %0, %2, %0\n"
  292. " or %0, %3, %0\n"
  293. " .section .sun4v_2insn_patch, \"ax\"\n"
  294. " .word 661b\n"
  295. " andn %0, %4, %0\n"
  296. " or %0, %5, %0\n"
  297. " .previous\n"
  298. : "=r" (val)
  299. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  300. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  301. return __pgprot(val);
  302. }
  303. /* Various pieces of code check for platform support by ifdef testing
  304. * on "pgprot_noncached". That's broken and should be fixed, but for
  305. * now...
  306. */
  307. #define pgprot_noncached pgprot_noncached
  308. #ifdef CONFIG_HUGETLB_PAGE
  309. static inline pte_t pte_mkhuge(pte_t pte)
  310. {
  311. unsigned long mask;
  312. __asm__ __volatile__(
  313. "\n661: sethi %%uhi(%1), %0\n"
  314. " sllx %0, 32, %0\n"
  315. " .section .sun4v_2insn_patch, \"ax\"\n"
  316. " .word 661b\n"
  317. " mov %2, %0\n"
  318. " nop\n"
  319. " .previous\n"
  320. : "=r" (mask)
  321. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  322. return __pte(pte_val(pte) | mask);
  323. }
  324. #endif
  325. static inline pte_t pte_mkdirty(pte_t pte)
  326. {
  327. unsigned long val = pte_val(pte), tmp;
  328. __asm__ __volatile__(
  329. "\n661: or %0, %3, %0\n"
  330. " nop\n"
  331. "\n662: nop\n"
  332. " nop\n"
  333. " .section .sun4v_2insn_patch, \"ax\"\n"
  334. " .word 661b\n"
  335. " sethi %%uhi(%4), %1\n"
  336. " sllx %1, 32, %1\n"
  337. " .word 662b\n"
  338. " or %1, %%lo(%4), %1\n"
  339. " or %0, %1, %0\n"
  340. " .previous\n"
  341. : "=r" (val), "=r" (tmp)
  342. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  343. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  344. return __pte(val);
  345. }
  346. static inline pte_t pte_mkclean(pte_t pte)
  347. {
  348. unsigned long val = pte_val(pte), tmp;
  349. __asm__ __volatile__(
  350. "\n661: andn %0, %3, %0\n"
  351. " nop\n"
  352. "\n662: nop\n"
  353. " nop\n"
  354. " .section .sun4v_2insn_patch, \"ax\"\n"
  355. " .word 661b\n"
  356. " sethi %%uhi(%4), %1\n"
  357. " sllx %1, 32, %1\n"
  358. " .word 662b\n"
  359. " or %1, %%lo(%4), %1\n"
  360. " andn %0, %1, %0\n"
  361. " .previous\n"
  362. : "=r" (val), "=r" (tmp)
  363. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  364. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  365. return __pte(val);
  366. }
  367. static inline pte_t pte_mkwrite(pte_t pte)
  368. {
  369. unsigned long val = pte_val(pte), mask;
  370. __asm__ __volatile__(
  371. "\n661: mov %1, %0\n"
  372. " nop\n"
  373. " .section .sun4v_2insn_patch, \"ax\"\n"
  374. " .word 661b\n"
  375. " sethi %%uhi(%2), %0\n"
  376. " sllx %0, 32, %0\n"
  377. " .previous\n"
  378. : "=r" (mask)
  379. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  380. return __pte(val | mask);
  381. }
  382. static inline pte_t pte_wrprotect(pte_t pte)
  383. {
  384. unsigned long val = pte_val(pte), tmp;
  385. __asm__ __volatile__(
  386. "\n661: andn %0, %3, %0\n"
  387. " nop\n"
  388. "\n662: nop\n"
  389. " nop\n"
  390. " .section .sun4v_2insn_patch, \"ax\"\n"
  391. " .word 661b\n"
  392. " sethi %%uhi(%4), %1\n"
  393. " sllx %1, 32, %1\n"
  394. " .word 662b\n"
  395. " or %1, %%lo(%4), %1\n"
  396. " andn %0, %1, %0\n"
  397. " .previous\n"
  398. : "=r" (val), "=r" (tmp)
  399. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  400. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  401. return __pte(val);
  402. }
  403. static inline pte_t pte_mkold(pte_t pte)
  404. {
  405. unsigned long mask;
  406. __asm__ __volatile__(
  407. "\n661: mov %1, %0\n"
  408. " nop\n"
  409. " .section .sun4v_2insn_patch, \"ax\"\n"
  410. " .word 661b\n"
  411. " sethi %%uhi(%2), %0\n"
  412. " sllx %0, 32, %0\n"
  413. " .previous\n"
  414. : "=r" (mask)
  415. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  416. mask |= _PAGE_R;
  417. return __pte(pte_val(pte) & ~mask);
  418. }
  419. static inline pte_t pte_mkyoung(pte_t pte)
  420. {
  421. unsigned long mask;
  422. __asm__ __volatile__(
  423. "\n661: mov %1, %0\n"
  424. " nop\n"
  425. " .section .sun4v_2insn_patch, \"ax\"\n"
  426. " .word 661b\n"
  427. " sethi %%uhi(%2), %0\n"
  428. " sllx %0, 32, %0\n"
  429. " .previous\n"
  430. : "=r" (mask)
  431. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  432. mask |= _PAGE_R;
  433. return __pte(pte_val(pte) | mask);
  434. }
  435. static inline pte_t pte_mkspecial(pte_t pte)
  436. {
  437. pte_val(pte) |= _PAGE_SPECIAL;
  438. return pte;
  439. }
  440. static inline unsigned long pte_young(pte_t pte)
  441. {
  442. unsigned long mask;
  443. __asm__ __volatile__(
  444. "\n661: mov %1, %0\n"
  445. " nop\n"
  446. " .section .sun4v_2insn_patch, \"ax\"\n"
  447. " .word 661b\n"
  448. " sethi %%uhi(%2), %0\n"
  449. " sllx %0, 32, %0\n"
  450. " .previous\n"
  451. : "=r" (mask)
  452. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  453. return (pte_val(pte) & mask);
  454. }
  455. static inline unsigned long pte_dirty(pte_t pte)
  456. {
  457. unsigned long mask;
  458. __asm__ __volatile__(
  459. "\n661: mov %1, %0\n"
  460. " nop\n"
  461. " .section .sun4v_2insn_patch, \"ax\"\n"
  462. " .word 661b\n"
  463. " sethi %%uhi(%2), %0\n"
  464. " sllx %0, 32, %0\n"
  465. " .previous\n"
  466. : "=r" (mask)
  467. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  468. return (pte_val(pte) & mask);
  469. }
  470. static inline unsigned long pte_write(pte_t pte)
  471. {
  472. unsigned long mask;
  473. __asm__ __volatile__(
  474. "\n661: mov %1, %0\n"
  475. " nop\n"
  476. " .section .sun4v_2insn_patch, \"ax\"\n"
  477. " .word 661b\n"
  478. " sethi %%uhi(%2), %0\n"
  479. " sllx %0, 32, %0\n"
  480. " .previous\n"
  481. : "=r" (mask)
  482. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  483. return (pte_val(pte) & mask);
  484. }
  485. static inline unsigned long pte_exec(pte_t pte)
  486. {
  487. unsigned long mask;
  488. __asm__ __volatile__(
  489. "\n661: sethi %%hi(%1), %0\n"
  490. " .section .sun4v_1insn_patch, \"ax\"\n"
  491. " .word 661b\n"
  492. " mov %2, %0\n"
  493. " .previous\n"
  494. : "=r" (mask)
  495. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  496. return (pte_val(pte) & mask);
  497. }
  498. static inline unsigned long pte_file(pte_t pte)
  499. {
  500. unsigned long val = pte_val(pte);
  501. __asm__ __volatile__(
  502. "\n661: and %0, %2, %0\n"
  503. " .section .sun4v_1insn_patch, \"ax\"\n"
  504. " .word 661b\n"
  505. " and %0, %3, %0\n"
  506. " .previous\n"
  507. : "=r" (val)
  508. : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  509. return val;
  510. }
  511. static inline unsigned long pte_present(pte_t pte)
  512. {
  513. unsigned long val = pte_val(pte);
  514. __asm__ __volatile__(
  515. "\n661: and %0, %2, %0\n"
  516. " .section .sun4v_1insn_patch, \"ax\"\n"
  517. " .word 661b\n"
  518. " and %0, %3, %0\n"
  519. " .previous\n"
  520. : "=r" (val)
  521. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  522. return val;
  523. }
  524. static inline unsigned long pte_special(pte_t pte)
  525. {
  526. return pte_val(pte) & _PAGE_SPECIAL;
  527. }
  528. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  529. static inline int pmd_young(pmd_t pmd)
  530. {
  531. return pmd_val(pmd) & PMD_HUGE_ACCESSED;
  532. }
  533. static inline int pmd_write(pmd_t pmd)
  534. {
  535. return pmd_val(pmd) & PMD_HUGE_WRITE;
  536. }
  537. static inline unsigned long pmd_pfn(pmd_t pmd)
  538. {
  539. unsigned long val = pmd_val(pmd) & PMD_HUGE_PADDR;
  540. return val >> (PAGE_SHIFT - PMD_PADDR_SHIFT);
  541. }
  542. static inline int pmd_large(pmd_t pmd)
  543. {
  544. return (pmd_val(pmd) & (PMD_ISHUGE | PMD_HUGE_PRESENT)) ==
  545. (PMD_ISHUGE | PMD_HUGE_PRESENT);
  546. }
  547. static inline int pmd_trans_splitting(pmd_t pmd)
  548. {
  549. return (pmd_val(pmd) & (PMD_ISHUGE|PMD_HUGE_SPLITTING)) ==
  550. (PMD_ISHUGE|PMD_HUGE_SPLITTING);
  551. }
  552. static inline int pmd_trans_huge(pmd_t pmd)
  553. {
  554. return pmd_val(pmd) & PMD_ISHUGE;
  555. }
  556. #define has_transparent_hugepage() 1
  557. static inline pmd_t pmd_mkold(pmd_t pmd)
  558. {
  559. pmd_val(pmd) &= ~PMD_HUGE_ACCESSED;
  560. return pmd;
  561. }
  562. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  563. {
  564. pmd_val(pmd) &= ~PMD_HUGE_WRITE;
  565. return pmd;
  566. }
  567. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  568. {
  569. pmd_val(pmd) |= PMD_HUGE_DIRTY;
  570. return pmd;
  571. }
  572. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  573. {
  574. pmd_val(pmd) |= PMD_HUGE_ACCESSED;
  575. return pmd;
  576. }
  577. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  578. {
  579. pmd_val(pmd) |= PMD_HUGE_WRITE;
  580. return pmd;
  581. }
  582. static inline pmd_t pmd_mknotpresent(pmd_t pmd)
  583. {
  584. pmd_val(pmd) &= ~PMD_HUGE_PRESENT;
  585. return pmd;
  586. }
  587. static inline pmd_t pmd_mksplitting(pmd_t pmd)
  588. {
  589. pmd_val(pmd) |= PMD_HUGE_SPLITTING;
  590. return pmd;
  591. }
  592. extern pgprot_t pmd_pgprot(pmd_t entry);
  593. #endif
  594. static inline int pmd_present(pmd_t pmd)
  595. {
  596. return pmd_val(pmd) != 0U;
  597. }
  598. #define pmd_none(pmd) (!pmd_val(pmd))
  599. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  600. extern void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  601. pmd_t *pmdp, pmd_t pmd);
  602. #else
  603. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  604. pmd_t *pmdp, pmd_t pmd)
  605. {
  606. *pmdp = pmd;
  607. }
  608. #endif
  609. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  610. {
  611. unsigned long val = __pa((unsigned long) (ptep)) >> PMD_PADDR_SHIFT;
  612. pmd_val(*pmdp) = val;
  613. }
  614. #define pud_set(pudp, pmdp) \
  615. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp)) >> PGD_PADDR_SHIFT))
  616. static inline unsigned long __pmd_page(pmd_t pmd)
  617. {
  618. unsigned long paddr = (unsigned long) pmd_val(pmd);
  619. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  620. if (pmd_val(pmd) & PMD_ISHUGE)
  621. paddr &= PMD_HUGE_PADDR;
  622. #endif
  623. paddr <<= PMD_PADDR_SHIFT;
  624. return ((unsigned long) __va(paddr));
  625. }
  626. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  627. #define pud_page_vaddr(pud) \
  628. ((unsigned long) __va((((unsigned long)pud_val(pud))<<PGD_PADDR_SHIFT)))
  629. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  630. #define pmd_bad(pmd) (0)
  631. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0U)
  632. #define pud_none(pud) (!pud_val(pud))
  633. #define pud_bad(pud) (0)
  634. #define pud_present(pud) (pud_val(pud) != 0U)
  635. #define pud_clear(pudp) (pud_val(*(pudp)) = 0U)
  636. /* Same in both SUN4V and SUN4U. */
  637. #define pte_none(pte) (!pte_val(pte))
  638. /* to find an entry in a page-table-directory. */
  639. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  640. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  641. /* to find an entry in a kernel page-table-directory */
  642. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  643. /* Find an entry in the second-level page table.. */
  644. #define pmd_offset(pudp, address) \
  645. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  646. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  647. /* Find an entry in the third-level page table.. */
  648. #define pte_index(dir, address) \
  649. ((pte_t *) __pmd_page(*(dir)) + \
  650. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  651. #define pte_offset_kernel pte_index
  652. #define pte_offset_map pte_index
  653. #define pte_unmap(pte) do { } while (0)
  654. /* Actual page table PTE updates. */
  655. extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  656. pte_t *ptep, pte_t orig, int fullmm);
  657. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  658. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  659. unsigned long addr,
  660. pmd_t *pmdp)
  661. {
  662. pmd_t pmd = *pmdp;
  663. set_pmd_at(mm, addr, pmdp, __pmd(0U));
  664. return pmd;
  665. }
  666. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  667. pte_t *ptep, pte_t pte, int fullmm)
  668. {
  669. pte_t orig = *ptep;
  670. *ptep = pte;
  671. /* It is more efficient to let flush_tlb_kernel_range()
  672. * handle init_mm tlb flushes.
  673. *
  674. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  675. * and SUN4V pte layout, so this inline test is fine.
  676. */
  677. if (likely(mm != &init_mm) && (pte_val(orig) & _PAGE_VALID))
  678. tlb_batch_add(mm, addr, ptep, orig, fullmm);
  679. }
  680. #define set_pte_at(mm,addr,ptep,pte) \
  681. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  682. #define pte_clear(mm,addr,ptep) \
  683. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  684. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  685. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  686. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  687. #ifdef DCACHE_ALIASING_POSSIBLE
  688. #define __HAVE_ARCH_MOVE_PTE
  689. #define move_pte(pte, prot, old_addr, new_addr) \
  690. ({ \
  691. pte_t newpte = (pte); \
  692. if (tlb_type != hypervisor && pte_present(pte)) { \
  693. unsigned long this_pfn = pte_pfn(pte); \
  694. \
  695. if (pfn_valid(this_pfn) && \
  696. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  697. flush_dcache_page_all(current->mm, \
  698. pfn_to_page(this_pfn)); \
  699. } \
  700. newpte; \
  701. })
  702. #endif
  703. extern pgd_t swapper_pg_dir[2048];
  704. extern pmd_t swapper_low_pmd_dir[2048];
  705. extern void paging_init(void);
  706. extern unsigned long find_ecache_flush_span(unsigned long size);
  707. struct seq_file;
  708. extern void mmu_info(struct seq_file *);
  709. struct vm_area_struct;
  710. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  711. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  712. extern void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  713. pmd_t *pmd);
  714. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  715. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
  716. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  717. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
  718. #endif
  719. /* Encode and de-code a swap entry */
  720. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  721. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  722. #define __swp_entry(type, offset) \
  723. ( (swp_entry_t) \
  724. { \
  725. (((long)(type) << PAGE_SHIFT) | \
  726. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  727. } )
  728. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  729. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  730. /* File offset in PTE support. */
  731. extern unsigned long pte_file(pte_t);
  732. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  733. extern pte_t pgoff_to_pte(unsigned long);
  734. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  735. extern unsigned long sparc64_valid_addr_bitmap[];
  736. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  737. static inline bool kern_addr_valid(unsigned long addr)
  738. {
  739. unsigned long paddr = __pa(addr);
  740. if ((paddr >> 41UL) != 0UL)
  741. return false;
  742. return test_bit(paddr >> 22, sparc64_valid_addr_bitmap);
  743. }
  744. extern int page_in_phys_avail(unsigned long paddr);
  745. /*
  746. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  747. * its high 4 bits. These macros/functions put it there or get it from there.
  748. */
  749. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  750. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  751. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  752. extern int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  753. unsigned long, pgprot_t);
  754. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  755. unsigned long from, unsigned long pfn,
  756. unsigned long size, pgprot_t prot)
  757. {
  758. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  759. int space = GET_IOSPACE(pfn);
  760. unsigned long phys_base;
  761. phys_base = offset | (((unsigned long) space) << 32UL);
  762. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  763. }
  764. #include <asm-generic/pgtable.h>
  765. /* We provide our own get_unmapped_area to cope with VA holes and
  766. * SHM area cache aliasing for userland.
  767. */
  768. #define HAVE_ARCH_UNMAPPED_AREA
  769. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  770. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  771. * the largest alignment possible such that larget PTEs can be used.
  772. */
  773. extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  774. unsigned long, unsigned long,
  775. unsigned long);
  776. #define HAVE_ARCH_FB_UNMAPPED_AREA
  777. extern void pgtable_cache_init(void);
  778. extern void sun4v_register_fault_status(void);
  779. extern void sun4v_ktsb_register(void);
  780. extern void __init cheetah_ecache_flush_init(void);
  781. extern void sun4v_patch_tlb_handlers(void);
  782. extern unsigned long cmdline_memory_size;
  783. extern asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  784. #endif /* !(__ASSEMBLY__) */
  785. #endif /* !(_SPARC64_PGTABLE_H) */