cache.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Port on Texas Instruments TMS320C6x architecture
  3. *
  4. * Copyright (C) 2005, 2006, 2009, 2010, 2012 Texas Instruments Incorporated
  5. * Author: Aurelien Jacquiot (aurelien.jacquiot@jaluna.com)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef _ASM_C6X_CACHE_H
  12. #define _ASM_C6X_CACHE_H
  13. #include <linux/irqflags.h>
  14. /*
  15. * Cache line size
  16. */
  17. #define L1D_CACHE_SHIFT 6
  18. #define L1D_CACHE_BYTES (1 << L1D_CACHE_SHIFT)
  19. #define L1P_CACHE_SHIFT 5
  20. #define L1P_CACHE_BYTES (1 << L1P_CACHE_SHIFT)
  21. #define L2_CACHE_SHIFT 7
  22. #define L2_CACHE_BYTES (1 << L2_CACHE_SHIFT)
  23. /*
  24. * L2 used as cache
  25. */
  26. #define L2MODE_SIZE L2MODE_256K_CACHE
  27. /*
  28. * For practical reasons the L1_CACHE_BYTES defines should not be smaller than
  29. * the L2 line size
  30. */
  31. #define L1_CACHE_SHIFT L2_CACHE_SHIFT
  32. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  33. #define L2_CACHE_ALIGN_LOW(x) \
  34. (((x) & ~(L2_CACHE_BYTES - 1)))
  35. #define L2_CACHE_ALIGN_UP(x) \
  36. (((x) + (L2_CACHE_BYTES - 1)) & ~(L2_CACHE_BYTES - 1))
  37. #define L2_CACHE_ALIGN_CNT(x) \
  38. (((x) + (sizeof(int) - 1)) & ~(sizeof(int) - 1))
  39. #define ARCH_DMA_MINALIGN L1_CACHE_BYTES
  40. #define ARCH_SLAB_MINALIGN L1_CACHE_BYTES
  41. /*
  42. * This is the granularity of hardware cacheability control.
  43. */
  44. #define CACHEABILITY_ALIGN 0x01000000
  45. /*
  46. * Align a physical address to MAR regions
  47. */
  48. #define CACHE_REGION_START(v) \
  49. (((u32) (v)) & ~(CACHEABILITY_ALIGN - 1))
  50. #define CACHE_REGION_END(v) \
  51. (((u32) (v) + (CACHEABILITY_ALIGN - 1)) & ~(CACHEABILITY_ALIGN - 1))
  52. extern void __init c6x_cache_init(void);
  53. extern void enable_caching(unsigned long start, unsigned long end);
  54. extern void disable_caching(unsigned long start, unsigned long end);
  55. extern void L1_cache_off(void);
  56. extern void L1_cache_on(void);
  57. extern void L1P_cache_global_invalidate(void);
  58. extern void L1D_cache_global_invalidate(void);
  59. extern void L1D_cache_global_writeback(void);
  60. extern void L1D_cache_global_writeback_invalidate(void);
  61. extern void L2_cache_set_mode(unsigned int mode);
  62. extern void L2_cache_global_writeback_invalidate(void);
  63. extern void L2_cache_global_writeback(void);
  64. extern void L1P_cache_block_invalidate(unsigned int start, unsigned int end);
  65. extern void L1D_cache_block_invalidate(unsigned int start, unsigned int end);
  66. extern void L1D_cache_block_writeback_invalidate(unsigned int start,
  67. unsigned int end);
  68. extern void L1D_cache_block_writeback(unsigned int start, unsigned int end);
  69. extern void L2_cache_block_invalidate(unsigned int start, unsigned int end);
  70. extern void L2_cache_block_writeback(unsigned int start, unsigned int end);
  71. extern void L2_cache_block_writeback_invalidate(unsigned int start,
  72. unsigned int end);
  73. extern void L2_cache_block_invalidate_nowait(unsigned int start,
  74. unsigned int end);
  75. extern void L2_cache_block_writeback_nowait(unsigned int start,
  76. unsigned int end);
  77. extern void L2_cache_block_writeback_invalidate_nowait(unsigned int start,
  78. unsigned int end);
  79. #endif /* _ASM_C6X_CACHE_H */