nv50_fence.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_dma.h"
  27. #include <core/ramht.h>
  28. #include "nouveau_fence.h"
  29. #include "nv50_display.h"
  30. struct nv50_fence_chan {
  31. struct nouveau_fence_chan base;
  32. };
  33. struct nv50_fence_priv {
  34. struct nouveau_fence_priv base;
  35. struct nouveau_bo *bo;
  36. spinlock_t lock;
  37. u32 sequence;
  38. };
  39. static int
  40. nv50_fence_context_new(struct nouveau_channel *chan)
  41. {
  42. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  43. struct nv50_fence_priv *priv = dev_priv->fence.func;
  44. struct nv50_fence_chan *fctx;
  45. struct ttm_mem_reg *mem = &priv->bo->bo.mem;
  46. struct nouveau_gpuobj *obj;
  47. int ret = 0, i;
  48. fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
  49. if (!fctx)
  50. return -ENOMEM;
  51. nouveau_fence_context_new(&fctx->base);
  52. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_FROM_MEMORY,
  53. mem->start * PAGE_SIZE, mem->size,
  54. NV_MEM_ACCESS_RW,
  55. NV_MEM_TARGET_VRAM, &obj);
  56. if (!ret) {
  57. ret = nouveau_ramht_insert(chan, NvSema, obj);
  58. nouveau_gpuobj_ref(NULL, &obj);
  59. }
  60. /* dma objects for display sync channel semaphore blocks */
  61. for (i = 0; i < chan->dev->mode_config.num_crtc; i++) {
  62. struct nv50_display *pdisp = nv50_display(chan->dev);
  63. struct nv50_display_crtc *dispc = &pdisp->crtc[i];
  64. struct nouveau_gpuobj *obj = NULL;
  65. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
  66. dispc->sem.bo->bo.offset, 0x1000,
  67. NV_MEM_ACCESS_RW,
  68. NV_MEM_TARGET_VRAM, &obj);
  69. if (ret)
  70. break;
  71. ret = nouveau_ramht_insert(chan, NvEvoSema0 + i, obj);
  72. nouveau_gpuobj_ref(NULL, &obj);
  73. }
  74. if (ret)
  75. nv10_fence_context_del(chan);
  76. return ret;
  77. }
  78. int
  79. nv50_fence_create(struct drm_device *dev)
  80. {
  81. struct drm_nouveau_private *dev_priv = dev->dev_private;
  82. struct nv50_fence_priv *priv;
  83. int ret = 0;
  84. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  85. if (!priv)
  86. return -ENOMEM;
  87. priv->base.dtor = nv10_fence_destroy;
  88. priv->base.context_new = nv50_fence_context_new;
  89. priv->base.context_del = nv10_fence_context_del;
  90. priv->base.emit = nv10_fence_emit;
  91. priv->base.read = nv10_fence_read;
  92. priv->base.sync = nv17_fence_sync;
  93. dev_priv->fence.func = &priv->base;
  94. spin_lock_init(&priv->lock);
  95. ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
  96. 0, 0x0000, NULL, &priv->bo);
  97. if (!ret) {
  98. ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
  99. if (!ret)
  100. ret = nouveau_bo_map(priv->bo);
  101. if (ret)
  102. nouveau_bo_ref(NULL, &priv->bo);
  103. }
  104. if (ret == 0)
  105. nouveau_bo_wr32(priv->bo, 0x000, 0x00000000);
  106. else
  107. nv10_fence_destroy(dev);
  108. return ret;
  109. }