ql4_nx.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2009 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/pci.h>
  10. #include "ql4_def.h"
  11. #include "ql4_glbl.h"
  12. #define MASK(n) DMA_BIT_MASK(n)
  13. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  14. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  15. #define MS_WIN(addr) (addr & 0x0ffc0000)
  16. #define QLA82XX_PCI_MN_2M (0)
  17. #define QLA82XX_PCI_MS_2M (0x80000)
  18. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  19. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  20. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  21. /* CRB window related */
  22. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  23. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  24. #define CRB_WINDOW_2M (0x130060)
  25. #define CRB_HI(off) ((qla4_8xxx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  26. ((off) & 0xf0000))
  27. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  28. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  29. #define CRB_INDIRECT_2M (0x1e0000UL)
  30. static inline void __iomem *
  31. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  32. {
  33. if ((off < ha->first_page_group_end) &&
  34. (off >= ha->first_page_group_start))
  35. return (void __iomem *)(ha->nx_pcibase + off);
  36. return NULL;
  37. }
  38. #define MAX_CRB_XFORM 60
  39. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  40. static int qla4_8xxx_crb_table_initialized;
  41. #define qla4_8xxx_crb_addr_transform(name) \
  42. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  43. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  44. static void
  45. qla4_8xxx_crb_addr_transform_setup(void)
  46. {
  47. qla4_8xxx_crb_addr_transform(XDMA);
  48. qla4_8xxx_crb_addr_transform(TIMR);
  49. qla4_8xxx_crb_addr_transform(SRE);
  50. qla4_8xxx_crb_addr_transform(SQN3);
  51. qla4_8xxx_crb_addr_transform(SQN2);
  52. qla4_8xxx_crb_addr_transform(SQN1);
  53. qla4_8xxx_crb_addr_transform(SQN0);
  54. qla4_8xxx_crb_addr_transform(SQS3);
  55. qla4_8xxx_crb_addr_transform(SQS2);
  56. qla4_8xxx_crb_addr_transform(SQS1);
  57. qla4_8xxx_crb_addr_transform(SQS0);
  58. qla4_8xxx_crb_addr_transform(RPMX7);
  59. qla4_8xxx_crb_addr_transform(RPMX6);
  60. qla4_8xxx_crb_addr_transform(RPMX5);
  61. qla4_8xxx_crb_addr_transform(RPMX4);
  62. qla4_8xxx_crb_addr_transform(RPMX3);
  63. qla4_8xxx_crb_addr_transform(RPMX2);
  64. qla4_8xxx_crb_addr_transform(RPMX1);
  65. qla4_8xxx_crb_addr_transform(RPMX0);
  66. qla4_8xxx_crb_addr_transform(ROMUSB);
  67. qla4_8xxx_crb_addr_transform(SN);
  68. qla4_8xxx_crb_addr_transform(QMN);
  69. qla4_8xxx_crb_addr_transform(QMS);
  70. qla4_8xxx_crb_addr_transform(PGNI);
  71. qla4_8xxx_crb_addr_transform(PGND);
  72. qla4_8xxx_crb_addr_transform(PGN3);
  73. qla4_8xxx_crb_addr_transform(PGN2);
  74. qla4_8xxx_crb_addr_transform(PGN1);
  75. qla4_8xxx_crb_addr_transform(PGN0);
  76. qla4_8xxx_crb_addr_transform(PGSI);
  77. qla4_8xxx_crb_addr_transform(PGSD);
  78. qla4_8xxx_crb_addr_transform(PGS3);
  79. qla4_8xxx_crb_addr_transform(PGS2);
  80. qla4_8xxx_crb_addr_transform(PGS1);
  81. qla4_8xxx_crb_addr_transform(PGS0);
  82. qla4_8xxx_crb_addr_transform(PS);
  83. qla4_8xxx_crb_addr_transform(PH);
  84. qla4_8xxx_crb_addr_transform(NIU);
  85. qla4_8xxx_crb_addr_transform(I2Q);
  86. qla4_8xxx_crb_addr_transform(EG);
  87. qla4_8xxx_crb_addr_transform(MN);
  88. qla4_8xxx_crb_addr_transform(MS);
  89. qla4_8xxx_crb_addr_transform(CAS2);
  90. qla4_8xxx_crb_addr_transform(CAS1);
  91. qla4_8xxx_crb_addr_transform(CAS0);
  92. qla4_8xxx_crb_addr_transform(CAM);
  93. qla4_8xxx_crb_addr_transform(C2C1);
  94. qla4_8xxx_crb_addr_transform(C2C0);
  95. qla4_8xxx_crb_addr_transform(SMB);
  96. qla4_8xxx_crb_addr_transform(OCM0);
  97. qla4_8xxx_crb_addr_transform(I2C0);
  98. qla4_8xxx_crb_table_initialized = 1;
  99. }
  100. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  101. {{{0, 0, 0, 0} } }, /* 0: PCI */
  102. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  103. {1, 0x0110000, 0x0120000, 0x130000},
  104. {1, 0x0120000, 0x0122000, 0x124000},
  105. {1, 0x0130000, 0x0132000, 0x126000},
  106. {1, 0x0140000, 0x0142000, 0x128000},
  107. {1, 0x0150000, 0x0152000, 0x12a000},
  108. {1, 0x0160000, 0x0170000, 0x110000},
  109. {1, 0x0170000, 0x0172000, 0x12e000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {1, 0x01e0000, 0x01e0800, 0x122000},
  117. {0, 0x0000000, 0x0000000, 0x000000} } },
  118. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  119. {{{0, 0, 0, 0} } }, /* 3: */
  120. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  121. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  122. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  123. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  124. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  140. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  156. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  172. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  188. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  189. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  190. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  191. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  192. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  193. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  194. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  195. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  196. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  197. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  198. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  199. {{{0, 0, 0, 0} } }, /* 23: */
  200. {{{0, 0, 0, 0} } }, /* 24: */
  201. {{{0, 0, 0, 0} } }, /* 25: */
  202. {{{0, 0, 0, 0} } }, /* 26: */
  203. {{{0, 0, 0, 0} } }, /* 27: */
  204. {{{0, 0, 0, 0} } }, /* 28: */
  205. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  206. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  207. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  208. {{{0} } }, /* 32: PCI */
  209. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  210. {1, 0x2110000, 0x2120000, 0x130000},
  211. {1, 0x2120000, 0x2122000, 0x124000},
  212. {1, 0x2130000, 0x2132000, 0x126000},
  213. {1, 0x2140000, 0x2142000, 0x128000},
  214. {1, 0x2150000, 0x2152000, 0x12a000},
  215. {1, 0x2160000, 0x2170000, 0x110000},
  216. {1, 0x2170000, 0x2172000, 0x12e000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000} } },
  225. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  226. {{{0} } }, /* 35: */
  227. {{{0} } }, /* 36: */
  228. {{{0} } }, /* 37: */
  229. {{{0} } }, /* 38: */
  230. {{{0} } }, /* 39: */
  231. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  232. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  233. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  234. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  235. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  236. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  237. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  238. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  239. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  240. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  241. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  242. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  243. {{{0} } }, /* 52: */
  244. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  245. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  246. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  247. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  248. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  249. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  250. {{{0} } }, /* 59: I2C0 */
  251. {{{0} } }, /* 60: I2C1 */
  252. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  253. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  254. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  255. };
  256. /*
  257. * top 12 bits of crb internal address (hub, agent)
  258. */
  259. static unsigned qla4_8xxx_crb_hub_agt[64] = {
  260. 0,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  264. 0,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  287. 0,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  292. 0,
  293. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  294. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  301. 0,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  312. 0,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  317. 0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  319. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  321. 0,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  323. 0,
  324. };
  325. /* Device states */
  326. static char *qdev_state[] = {
  327. "Unknown",
  328. "Cold",
  329. "Initializing",
  330. "Ready",
  331. "Need Reset",
  332. "Need Quiescent",
  333. "Failed",
  334. "Quiescent",
  335. };
  336. /*
  337. * In: 'off' is offset from CRB space in 128M pci map
  338. * Out: 'off' is 2M pci map addr
  339. * side effect: lock crb window
  340. */
  341. static void
  342. qla4_8xxx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  343. {
  344. u32 win_read;
  345. ha->crb_win = CRB_HI(*off);
  346. writel(ha->crb_win,
  347. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  348. /* Read back value to make sure write has gone through before trying
  349. * to use it. */
  350. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. if (win_read != ha->crb_win) {
  352. DEBUG2(ql4_printk(KERN_INFO, ha,
  353. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  354. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  355. }
  356. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  357. }
  358. void
  359. qla4_8xxx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  360. {
  361. unsigned long flags = 0;
  362. int rv;
  363. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  364. BUG_ON(rv == -1);
  365. if (rv == 1) {
  366. write_lock_irqsave(&ha->hw_lock, flags);
  367. qla4_8xxx_crb_win_lock(ha);
  368. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  369. }
  370. writel(data, (void __iomem *)off);
  371. if (rv == 1) {
  372. qla4_8xxx_crb_win_unlock(ha);
  373. write_unlock_irqrestore(&ha->hw_lock, flags);
  374. }
  375. }
  376. int
  377. qla4_8xxx_rd_32(struct scsi_qla_host *ha, ulong off)
  378. {
  379. unsigned long flags = 0;
  380. int rv;
  381. u32 data;
  382. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  383. BUG_ON(rv == -1);
  384. if (rv == 1) {
  385. write_lock_irqsave(&ha->hw_lock, flags);
  386. qla4_8xxx_crb_win_lock(ha);
  387. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  388. }
  389. data = readl((void __iomem *)off);
  390. if (rv == 1) {
  391. qla4_8xxx_crb_win_unlock(ha);
  392. write_unlock_irqrestore(&ha->hw_lock, flags);
  393. }
  394. return data;
  395. }
  396. #define CRB_WIN_LOCK_TIMEOUT 100000000
  397. int qla4_8xxx_crb_win_lock(struct scsi_qla_host *ha)
  398. {
  399. int i;
  400. int done = 0, timeout = 0;
  401. while (!done) {
  402. /* acquire semaphore3 from PCI HW block */
  403. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  404. if (done == 1)
  405. break;
  406. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  407. return -1;
  408. timeout++;
  409. /* Yield CPU */
  410. if (!in_interrupt())
  411. schedule();
  412. else {
  413. for (i = 0; i < 20; i++)
  414. cpu_relax(); /*This a nop instr on i386*/
  415. }
  416. }
  417. qla4_8xxx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  418. return 0;
  419. }
  420. void qla4_8xxx_crb_win_unlock(struct scsi_qla_host *ha)
  421. {
  422. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  423. }
  424. #define IDC_LOCK_TIMEOUT 100000000
  425. /**
  426. * qla4_8xxx_idc_lock - hw_lock
  427. * @ha: pointer to adapter structure
  428. *
  429. * General purpose lock used to synchronize access to
  430. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  431. **/
  432. int qla4_8xxx_idc_lock(struct scsi_qla_host *ha)
  433. {
  434. int i;
  435. int done = 0, timeout = 0;
  436. while (!done) {
  437. /* acquire semaphore5 from PCI HW block */
  438. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  439. if (done == 1)
  440. break;
  441. if (timeout >= IDC_LOCK_TIMEOUT)
  442. return -1;
  443. timeout++;
  444. /* Yield CPU */
  445. if (!in_interrupt())
  446. schedule();
  447. else {
  448. for (i = 0; i < 20; i++)
  449. cpu_relax(); /*This a nop instr on i386*/
  450. }
  451. }
  452. return 0;
  453. }
  454. void qla4_8xxx_idc_unlock(struct scsi_qla_host *ha)
  455. {
  456. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  457. }
  458. int
  459. qla4_8xxx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  460. {
  461. struct crb_128M_2M_sub_block_map *m;
  462. if (*off >= QLA82XX_CRB_MAX)
  463. return -1;
  464. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  465. *off = (*off - QLA82XX_PCI_CAMQM) +
  466. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  467. return 0;
  468. }
  469. if (*off < QLA82XX_PCI_CRBSPACE)
  470. return -1;
  471. *off -= QLA82XX_PCI_CRBSPACE;
  472. /*
  473. * Try direct map
  474. */
  475. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  476. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  477. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  478. return 0;
  479. }
  480. /*
  481. * Not in direct map, use crb window
  482. */
  483. return 1;
  484. }
  485. /* PCI Windowing for DDR regions. */
  486. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  487. (((addr) <= (high)) && ((addr) >= (low)))
  488. /*
  489. * check memory access boundary.
  490. * used by test agent. support ddr access only for now
  491. */
  492. static unsigned long
  493. qla4_8xxx_pci_mem_bound_check(struct scsi_qla_host *ha,
  494. unsigned long long addr, int size)
  495. {
  496. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  497. QLA82XX_ADDR_DDR_NET_MAX) ||
  498. !QLA82XX_ADDR_IN_RANGE(addr + size - 1,
  499. QLA82XX_ADDR_DDR_NET, QLA82XX_ADDR_DDR_NET_MAX) ||
  500. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  501. return 0;
  502. }
  503. return 1;
  504. }
  505. static int qla4_8xxx_pci_set_window_warning_count;
  506. static unsigned long
  507. qla4_8xxx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  508. {
  509. int window;
  510. u32 win_read;
  511. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  512. QLA82XX_ADDR_DDR_NET_MAX)) {
  513. /* DDR network side */
  514. window = MN_WIN(addr);
  515. ha->ddr_mn_window = window;
  516. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  517. QLA82XX_PCI_CRBSPACE, window);
  518. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  519. QLA82XX_PCI_CRBSPACE);
  520. if ((win_read << 17) != window) {
  521. ql4_printk(KERN_WARNING, ha,
  522. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  523. __func__, window, win_read);
  524. }
  525. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  526. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  527. QLA82XX_ADDR_OCM0_MAX)) {
  528. unsigned int temp1;
  529. /* if bits 19:18&17:11 are on */
  530. if ((addr & 0x00ff800) == 0xff800) {
  531. printk("%s: QM access not handled.\n", __func__);
  532. addr = -1UL;
  533. }
  534. window = OCM_WIN(addr);
  535. ha->ddr_mn_window = window;
  536. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  537. QLA82XX_PCI_CRBSPACE, window);
  538. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  539. QLA82XX_PCI_CRBSPACE);
  540. temp1 = ((window & 0x1FF) << 7) |
  541. ((window & 0x0FFFE0000) >> 17);
  542. if (win_read != temp1) {
  543. printk("%s: Written OCMwin (0x%x) != Read"
  544. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  545. }
  546. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  547. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  548. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  549. /* QDR network side */
  550. window = MS_WIN(addr);
  551. ha->qdr_sn_window = window;
  552. qla4_8xxx_wr_32(ha, ha->ms_win_crb |
  553. QLA82XX_PCI_CRBSPACE, window);
  554. win_read = qla4_8xxx_rd_32(ha,
  555. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  556. if (win_read != window) {
  557. printk("%s: Written MSwin (0x%x) != Read "
  558. "MSwin (0x%x)\n", __func__, window, win_read);
  559. }
  560. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  561. } else {
  562. /*
  563. * peg gdb frequently accesses memory that doesn't exist,
  564. * this limits the chit chat so debugging isn't slowed down.
  565. */
  566. if ((qla4_8xxx_pci_set_window_warning_count++ < 8) ||
  567. (qla4_8xxx_pci_set_window_warning_count%64 == 0)) {
  568. printk("%s: Warning:%s Unknown address range!\n",
  569. __func__, DRIVER_NAME);
  570. }
  571. addr = -1UL;
  572. }
  573. return addr;
  574. }
  575. /* check if address is in the same windows as the previous access */
  576. static int qla4_8xxx_pci_is_same_window(struct scsi_qla_host *ha,
  577. unsigned long long addr)
  578. {
  579. int window;
  580. unsigned long long qdr_max;
  581. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  582. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  583. QLA82XX_ADDR_DDR_NET_MAX)) {
  584. /* DDR network side */
  585. BUG(); /* MN access can not come here */
  586. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  587. QLA82XX_ADDR_OCM0_MAX)) {
  588. return 1;
  589. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  590. QLA82XX_ADDR_OCM1_MAX)) {
  591. return 1;
  592. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  593. qdr_max)) {
  594. /* QDR network side */
  595. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  596. if (ha->qdr_sn_window == window)
  597. return 1;
  598. }
  599. return 0;
  600. }
  601. static int qla4_8xxx_pci_mem_read_direct(struct scsi_qla_host *ha,
  602. u64 off, void *data, int size)
  603. {
  604. unsigned long flags;
  605. void __iomem *addr;
  606. int ret = 0;
  607. u64 start;
  608. void __iomem *mem_ptr = NULL;
  609. unsigned long mem_base;
  610. unsigned long mem_page;
  611. write_lock_irqsave(&ha->hw_lock, flags);
  612. /*
  613. * If attempting to access unknown address or straddle hw windows,
  614. * do not access.
  615. */
  616. start = qla4_8xxx_pci_set_window(ha, off);
  617. if ((start == -1UL) ||
  618. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  619. write_unlock_irqrestore(&ha->hw_lock, flags);
  620. printk(KERN_ERR"%s out of bound pci memory access. "
  621. "offset is 0x%llx\n", DRIVER_NAME, off);
  622. return -1;
  623. }
  624. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  625. if (!addr) {
  626. write_unlock_irqrestore(&ha->hw_lock, flags);
  627. mem_base = pci_resource_start(ha->pdev, 0);
  628. mem_page = start & PAGE_MASK;
  629. /* Map two pages whenever user tries to access addresses in two
  630. consecutive pages.
  631. */
  632. if (mem_page != ((start + size - 1) & PAGE_MASK))
  633. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  634. else
  635. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  636. if (mem_ptr == NULL) {
  637. *(u8 *)data = 0;
  638. return -1;
  639. }
  640. addr = mem_ptr;
  641. addr += start & (PAGE_SIZE - 1);
  642. write_lock_irqsave(&ha->hw_lock, flags);
  643. }
  644. switch (size) {
  645. case 1:
  646. *(u8 *)data = readb(addr);
  647. break;
  648. case 2:
  649. *(u16 *)data = readw(addr);
  650. break;
  651. case 4:
  652. *(u32 *)data = readl(addr);
  653. break;
  654. case 8:
  655. *(u64 *)data = readq(addr);
  656. break;
  657. default:
  658. ret = -1;
  659. break;
  660. }
  661. write_unlock_irqrestore(&ha->hw_lock, flags);
  662. if (mem_ptr)
  663. iounmap(mem_ptr);
  664. return ret;
  665. }
  666. static int
  667. qla4_8xxx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  668. void *data, int size)
  669. {
  670. unsigned long flags;
  671. void __iomem *addr;
  672. int ret = 0;
  673. u64 start;
  674. void __iomem *mem_ptr = NULL;
  675. unsigned long mem_base;
  676. unsigned long mem_page;
  677. write_lock_irqsave(&ha->hw_lock, flags);
  678. /*
  679. * If attempting to access unknown address or straddle hw windows,
  680. * do not access.
  681. */
  682. start = qla4_8xxx_pci_set_window(ha, off);
  683. if ((start == -1UL) ||
  684. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  685. write_unlock_irqrestore(&ha->hw_lock, flags);
  686. printk(KERN_ERR"%s out of bound pci memory access. "
  687. "offset is 0x%llx\n", DRIVER_NAME, off);
  688. return -1;
  689. }
  690. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  691. if (!addr) {
  692. write_unlock_irqrestore(&ha->hw_lock, flags);
  693. mem_base = pci_resource_start(ha->pdev, 0);
  694. mem_page = start & PAGE_MASK;
  695. /* Map two pages whenever user tries to access addresses in two
  696. consecutive pages.
  697. */
  698. if (mem_page != ((start + size - 1) & PAGE_MASK))
  699. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  700. else
  701. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  702. if (mem_ptr == NULL)
  703. return -1;
  704. addr = mem_ptr;
  705. addr += start & (PAGE_SIZE - 1);
  706. write_lock_irqsave(&ha->hw_lock, flags);
  707. }
  708. switch (size) {
  709. case 1:
  710. writeb(*(u8 *)data, addr);
  711. break;
  712. case 2:
  713. writew(*(u16 *)data, addr);
  714. break;
  715. case 4:
  716. writel(*(u32 *)data, addr);
  717. break;
  718. case 8:
  719. writeq(*(u64 *)data, addr);
  720. break;
  721. default:
  722. ret = -1;
  723. break;
  724. }
  725. write_unlock_irqrestore(&ha->hw_lock, flags);
  726. if (mem_ptr)
  727. iounmap(mem_ptr);
  728. return ret;
  729. }
  730. #define MTU_FUDGE_FACTOR 100
  731. static unsigned long
  732. qla4_8xxx_decode_crb_addr(unsigned long addr)
  733. {
  734. int i;
  735. unsigned long base_addr, offset, pci_base;
  736. if (!qla4_8xxx_crb_table_initialized)
  737. qla4_8xxx_crb_addr_transform_setup();
  738. pci_base = ADDR_ERROR;
  739. base_addr = addr & 0xfff00000;
  740. offset = addr & 0x000fffff;
  741. for (i = 0; i < MAX_CRB_XFORM; i++) {
  742. if (crb_addr_xform[i] == base_addr) {
  743. pci_base = i << 20;
  744. break;
  745. }
  746. }
  747. if (pci_base == ADDR_ERROR)
  748. return pci_base;
  749. else
  750. return pci_base + offset;
  751. }
  752. static long rom_max_timeout = 100;
  753. static long qla4_8xxx_rom_lock_timeout = 100;
  754. static int
  755. qla4_8xxx_rom_lock(struct scsi_qla_host *ha)
  756. {
  757. int i;
  758. int done = 0, timeout = 0;
  759. while (!done) {
  760. /* acquire semaphore2 from PCI HW block */
  761. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  762. if (done == 1)
  763. break;
  764. if (timeout >= qla4_8xxx_rom_lock_timeout)
  765. return -1;
  766. timeout++;
  767. /* Yield CPU */
  768. if (!in_interrupt())
  769. schedule();
  770. else {
  771. for (i = 0; i < 20; i++)
  772. cpu_relax(); /*This a nop instr on i386*/
  773. }
  774. }
  775. qla4_8xxx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  776. return 0;
  777. }
  778. static void
  779. qla4_8xxx_rom_unlock(struct scsi_qla_host *ha)
  780. {
  781. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  782. }
  783. static int
  784. qla4_8xxx_wait_rom_done(struct scsi_qla_host *ha)
  785. {
  786. long timeout = 0;
  787. long done = 0 ;
  788. while (done == 0) {
  789. done = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  790. done &= 2;
  791. timeout++;
  792. if (timeout >= rom_max_timeout) {
  793. printk("%s: Timeout reached waiting for rom done",
  794. DRIVER_NAME);
  795. return -1;
  796. }
  797. }
  798. return 0;
  799. }
  800. static int
  801. qla4_8xxx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  802. {
  803. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  804. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  805. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  806. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  807. if (qla4_8xxx_wait_rom_done(ha)) {
  808. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  809. return -1;
  810. }
  811. /* reset abyte_cnt and dummy_byte_cnt */
  812. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  813. udelay(10);
  814. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  815. *valp = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  816. return 0;
  817. }
  818. static int
  819. qla4_8xxx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  820. {
  821. int ret, loops = 0;
  822. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  823. udelay(100);
  824. loops++;
  825. }
  826. if (loops >= 50000) {
  827. printk("%s: qla4_8xxx_rom_lock failed\n", DRIVER_NAME);
  828. return -1;
  829. }
  830. ret = qla4_8xxx_do_rom_fast_read(ha, addr, valp);
  831. qla4_8xxx_rom_unlock(ha);
  832. return ret;
  833. }
  834. /**
  835. * This routine does CRB initialize sequence
  836. * to put the ISP into operational state
  837. **/
  838. static int
  839. qla4_8xxx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  840. {
  841. int addr, val;
  842. int i ;
  843. struct crb_addr_pair *buf;
  844. unsigned long off;
  845. unsigned offset, n;
  846. struct crb_addr_pair {
  847. long addr;
  848. long data;
  849. };
  850. /* Halt all the indiviual PEGs and other blocks of the ISP */
  851. qla4_8xxx_rom_lock(ha);
  852. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  853. /* don't reset CAM block on reset */
  854. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  855. else
  856. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  857. qla4_8xxx_rom_unlock(ha);
  858. /* Read the signature value from the flash.
  859. * Offset 0: Contain signature (0xcafecafe)
  860. * Offset 4: Offset and number of addr/value pairs
  861. * that present in CRB initialize sequence
  862. */
  863. if (qla4_8xxx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  864. qla4_8xxx_rom_fast_read(ha, 4, &n) != 0) {
  865. ql4_printk(KERN_WARNING, ha,
  866. "[ERROR] Reading crb_init area: n: %08x\n", n);
  867. return -1;
  868. }
  869. /* Offset in flash = lower 16 bits
  870. * Number of enteries = upper 16 bits
  871. */
  872. offset = n & 0xffffU;
  873. n = (n >> 16) & 0xffffU;
  874. /* number of addr/value pair should not exceed 1024 enteries */
  875. if (n >= 1024) {
  876. ql4_printk(KERN_WARNING, ha,
  877. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  878. DRIVER_NAME, __func__, n);
  879. return -1;
  880. }
  881. ql4_printk(KERN_INFO, ha,
  882. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  883. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  884. if (buf == NULL) {
  885. ql4_printk(KERN_WARNING, ha,
  886. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  887. return -1;
  888. }
  889. for (i = 0; i < n; i++) {
  890. if (qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  891. qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  892. 0) {
  893. kfree(buf);
  894. return -1;
  895. }
  896. buf[i].addr = addr;
  897. buf[i].data = val;
  898. }
  899. for (i = 0; i < n; i++) {
  900. /* Translate internal CRB initialization
  901. * address to PCI bus address
  902. */
  903. off = qla4_8xxx_decode_crb_addr((unsigned long)buf[i].addr) +
  904. QLA82XX_PCI_CRBSPACE;
  905. /* Not all CRB addr/value pair to be written,
  906. * some of them are skipped
  907. */
  908. /* skip if LS bit is set*/
  909. if (off & 0x1) {
  910. DEBUG2(ql4_printk(KERN_WARNING, ha,
  911. "Skip CRB init replay for offset = 0x%lx\n", off));
  912. continue;
  913. }
  914. /* skipping cold reboot MAGIC */
  915. if (off == QLA82XX_CAM_RAM(0x1fc))
  916. continue;
  917. /* do not reset PCI */
  918. if (off == (ROMUSB_GLB + 0xbc))
  919. continue;
  920. /* skip core clock, so that firmware can increase the clock */
  921. if (off == (ROMUSB_GLB + 0xc8))
  922. continue;
  923. /* skip the function enable register */
  924. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  925. continue;
  926. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  927. continue;
  928. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  929. continue;
  930. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  931. continue;
  932. if (off == ADDR_ERROR) {
  933. ql4_printk(KERN_WARNING, ha,
  934. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  935. DRIVER_NAME, buf[i].addr);
  936. continue;
  937. }
  938. qla4_8xxx_wr_32(ha, off, buf[i].data);
  939. /* ISP requires much bigger delay to settle down,
  940. * else crb_window returns 0xffffffff
  941. */
  942. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  943. msleep(1000);
  944. /* ISP requires millisec delay between
  945. * successive CRB register updation
  946. */
  947. msleep(1);
  948. }
  949. kfree(buf);
  950. /* Resetting the data and instruction cache */
  951. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  952. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  953. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  954. /* Clear all protocol processing engines */
  955. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  956. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  957. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  958. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  959. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  960. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  961. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  962. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  963. return 0;
  964. }
  965. static int qla4_8xxx_check_for_bad_spd(struct scsi_qla_host *ha)
  966. {
  967. u32 val = 0;
  968. val = qla4_8xxx_rd_32(ha, BOOT_LOADER_DIMM_STATUS) ;
  969. val &= QLA82XX_BOOT_LOADER_MN_ISSUE;
  970. if (val & QLA82XX_PEG_TUNE_MN_SPD_ZEROED) {
  971. printk("Memory DIMM SPD not programmed. Assumed valid.\n");
  972. return 1;
  973. } else if (val) {
  974. printk("Memory DIMM type incorrect. Info:%08X.\n", val);
  975. return 2;
  976. }
  977. return 0;
  978. }
  979. static int
  980. qla4_8xxx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  981. {
  982. int i;
  983. long size = 0;
  984. long flashaddr, memaddr;
  985. u64 data;
  986. u32 high, low;
  987. flashaddr = memaddr = ha->hw.flt_region_bootload;
  988. size = (image_start - flashaddr)/8;
  989. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  990. ha->host_no, __func__, flashaddr, image_start));
  991. for (i = 0; i < size; i++) {
  992. if ((qla4_8xxx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  993. (qla4_8xxx_rom_fast_read(ha, flashaddr + 4,
  994. (int *)&high))) {
  995. return -1;
  996. }
  997. data = ((u64)high << 32) | low ;
  998. qla4_8xxx_pci_mem_write_2M(ha, memaddr, &data, 8);
  999. flashaddr += 8;
  1000. memaddr += 8;
  1001. if (i%0x1000 == 0)
  1002. msleep(1);
  1003. }
  1004. udelay(100);
  1005. read_lock(&ha->hw_lock);
  1006. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1007. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1008. read_unlock(&ha->hw_lock);
  1009. return 0;
  1010. }
  1011. static int qla4_8xxx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1012. {
  1013. u32 rst;
  1014. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1015. if (qla4_8xxx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1016. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1017. __func__);
  1018. return QLA_ERROR;
  1019. }
  1020. udelay(500);
  1021. /* at this point, QM is in reset. This could be a problem if there are
  1022. * incoming d* transition queue messages. QM/PCIE could wedge.
  1023. * To get around this, QM is brought out of reset.
  1024. */
  1025. rst = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1026. /* unreset qm */
  1027. rst &= ~(1 << 28);
  1028. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1029. if (qla4_8xxx_load_from_flash(ha, image_start)) {
  1030. printk("%s: Error trying to load fw from flash!\n", __func__);
  1031. return QLA_ERROR;
  1032. }
  1033. return QLA_SUCCESS;
  1034. }
  1035. int
  1036. qla4_8xxx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1037. u64 off, void *data, int size)
  1038. {
  1039. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1040. int shift_amount;
  1041. uint32_t temp;
  1042. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1043. /*
  1044. * If not MN, go check for MS or invalid.
  1045. */
  1046. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1047. mem_crb = QLA82XX_CRB_QDR_NET;
  1048. else {
  1049. mem_crb = QLA82XX_CRB_DDR_NET;
  1050. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1051. return qla4_8xxx_pci_mem_read_direct(ha,
  1052. off, data, size);
  1053. }
  1054. off8 = off & 0xfffffff0;
  1055. off0[0] = off & 0xf;
  1056. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1057. shift_amount = 4;
  1058. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1059. off0[1] = 0;
  1060. sz[1] = size - sz[0];
  1061. for (i = 0; i < loop; i++) {
  1062. temp = off8 + (i << shift_amount);
  1063. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1064. temp = 0;
  1065. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1066. temp = MIU_TA_CTL_ENABLE;
  1067. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1068. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1069. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1070. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1071. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1072. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1073. break;
  1074. }
  1075. if (j >= MAX_CTL_CHECK) {
  1076. if (printk_ratelimit())
  1077. ql4_printk(KERN_ERR, ha,
  1078. "failed to read through agent\n");
  1079. break;
  1080. }
  1081. start = off0[i] >> 2;
  1082. end = (off0[i] + sz[i] - 1) >> 2;
  1083. for (k = start; k <= end; k++) {
  1084. temp = qla4_8xxx_rd_32(ha,
  1085. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1086. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1087. }
  1088. }
  1089. if (j >= MAX_CTL_CHECK)
  1090. return -1;
  1091. if ((off0[0] & 7) == 0) {
  1092. val = word[0];
  1093. } else {
  1094. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1095. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1096. }
  1097. switch (size) {
  1098. case 1:
  1099. *(uint8_t *)data = val;
  1100. break;
  1101. case 2:
  1102. *(uint16_t *)data = val;
  1103. break;
  1104. case 4:
  1105. *(uint32_t *)data = val;
  1106. break;
  1107. case 8:
  1108. *(uint64_t *)data = val;
  1109. break;
  1110. }
  1111. return 0;
  1112. }
  1113. int
  1114. qla4_8xxx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1115. u64 off, void *data, int size)
  1116. {
  1117. int i, j, ret = 0, loop, sz[2], off0;
  1118. int scale, shift_amount, startword;
  1119. uint32_t temp;
  1120. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1121. /*
  1122. * If not MN, go check for MS or invalid.
  1123. */
  1124. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1125. mem_crb = QLA82XX_CRB_QDR_NET;
  1126. else {
  1127. mem_crb = QLA82XX_CRB_DDR_NET;
  1128. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1129. return qla4_8xxx_pci_mem_write_direct(ha,
  1130. off, data, size);
  1131. }
  1132. off0 = off & 0x7;
  1133. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1134. sz[1] = size - sz[0];
  1135. off8 = off & 0xfffffff0;
  1136. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1137. shift_amount = 4;
  1138. scale = 2;
  1139. startword = (off & 0xf)/8;
  1140. for (i = 0; i < loop; i++) {
  1141. if (qla4_8xxx_pci_mem_read_2M(ha, off8 +
  1142. (i << shift_amount), &word[i * scale], 8))
  1143. return -1;
  1144. }
  1145. switch (size) {
  1146. case 1:
  1147. tmpw = *((uint8_t *)data);
  1148. break;
  1149. case 2:
  1150. tmpw = *((uint16_t *)data);
  1151. break;
  1152. case 4:
  1153. tmpw = *((uint32_t *)data);
  1154. break;
  1155. case 8:
  1156. default:
  1157. tmpw = *((uint64_t *)data);
  1158. break;
  1159. }
  1160. if (sz[0] == 8)
  1161. word[startword] = tmpw;
  1162. else {
  1163. word[startword] &=
  1164. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1165. word[startword] |= tmpw << (off0 * 8);
  1166. }
  1167. if (sz[1] != 0) {
  1168. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1169. word[startword+1] |= tmpw >> (sz[0] * 8);
  1170. }
  1171. for (i = 0; i < loop; i++) {
  1172. temp = off8 + (i << shift_amount);
  1173. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1174. temp = 0;
  1175. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1176. temp = word[i * scale] & 0xffffffff;
  1177. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1178. temp = (word[i * scale] >> 32) & 0xffffffff;
  1179. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1180. temp = word[i*scale + 1] & 0xffffffff;
  1181. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1182. temp);
  1183. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1184. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1185. temp);
  1186. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1187. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1188. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1189. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1190. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1191. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1192. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1193. break;
  1194. }
  1195. if (j >= MAX_CTL_CHECK) {
  1196. if (printk_ratelimit())
  1197. ql4_printk(KERN_ERR, ha,
  1198. "failed to write through agent\n");
  1199. ret = -1;
  1200. break;
  1201. }
  1202. }
  1203. return ret;
  1204. }
  1205. static int qla4_8xxx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1206. {
  1207. u32 val = 0;
  1208. int retries = 60;
  1209. if (!pegtune_val) {
  1210. do {
  1211. val = qla4_8xxx_rd_32(ha, CRB_CMDPEG_STATE);
  1212. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1213. (val == PHAN_INITIALIZE_ACK))
  1214. return 0;
  1215. set_current_state(TASK_UNINTERRUPTIBLE);
  1216. schedule_timeout(500);
  1217. } while (--retries);
  1218. qla4_8xxx_check_for_bad_spd(ha);
  1219. if (!retries) {
  1220. pegtune_val = qla4_8xxx_rd_32(ha,
  1221. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1222. printk(KERN_WARNING "%s: init failed, "
  1223. "pegtune_val = %x\n", __func__, pegtune_val);
  1224. return -1;
  1225. }
  1226. }
  1227. return 0;
  1228. }
  1229. static int qla4_8xxx_rcvpeg_ready(struct scsi_qla_host *ha)
  1230. {
  1231. uint32_t state = 0;
  1232. int loops = 0;
  1233. /* Window 1 call */
  1234. read_lock(&ha->hw_lock);
  1235. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1236. read_unlock(&ha->hw_lock);
  1237. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1238. udelay(100);
  1239. /* Window 1 call */
  1240. read_lock(&ha->hw_lock);
  1241. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1242. read_unlock(&ha->hw_lock);
  1243. loops++;
  1244. }
  1245. if (loops >= 30000) {
  1246. DEBUG2(ql4_printk(KERN_INFO, ha,
  1247. "Receive Peg initialization not complete: 0x%x.\n", state));
  1248. return QLA_ERROR;
  1249. }
  1250. return QLA_SUCCESS;
  1251. }
  1252. void
  1253. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1254. {
  1255. uint32_t drv_active;
  1256. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1257. drv_active |= (1 << (ha->func_num * 4));
  1258. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1259. }
  1260. void
  1261. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1262. {
  1263. uint32_t drv_active;
  1264. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1265. drv_active &= ~(1 << (ha->func_num * 4));
  1266. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1267. }
  1268. static inline int
  1269. qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1270. {
  1271. uint32_t drv_state, drv_active;
  1272. int rval;
  1273. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1274. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1275. rval = drv_state & (1 << (ha->func_num * 4));
  1276. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1277. rval = 1;
  1278. return rval;
  1279. }
  1280. static inline void
  1281. qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1282. {
  1283. uint32_t drv_state;
  1284. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1285. drv_state |= (1 << (ha->func_num * 4));
  1286. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1287. }
  1288. static inline void
  1289. qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1290. {
  1291. uint32_t drv_state;
  1292. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1293. drv_state &= ~(1 << (ha->func_num * 4));
  1294. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1295. }
  1296. static inline void
  1297. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1298. {
  1299. uint32_t qsnt_state;
  1300. qsnt_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1301. qsnt_state |= (2 << (ha->func_num * 4));
  1302. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  1303. }
  1304. static int
  1305. qla4_8xxx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1306. {
  1307. int pcie_cap;
  1308. uint16_t lnk;
  1309. /* scrub dma mask expansion register */
  1310. qla4_8xxx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1311. /* Overwrite stale initialization register values */
  1312. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1313. qla4_8xxx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1314. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1315. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1316. if (qla4_8xxx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1317. printk("%s: Error trying to start fw!\n", __func__);
  1318. return QLA_ERROR;
  1319. }
  1320. /* Handshake with the card before we register the devices. */
  1321. if (qla4_8xxx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1322. printk("%s: Error during card handshake!\n", __func__);
  1323. return QLA_ERROR;
  1324. }
  1325. /* Negotiated Link width */
  1326. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1327. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  1328. ha->link_width = (lnk >> 4) & 0x3f;
  1329. /* Synchronize with Receive peg */
  1330. return qla4_8xxx_rcvpeg_ready(ha);
  1331. }
  1332. static int
  1333. qla4_8xxx_try_start_fw(struct scsi_qla_host *ha)
  1334. {
  1335. int rval = QLA_ERROR;
  1336. /*
  1337. * FW Load priority:
  1338. * 1) Operational firmware residing in flash.
  1339. * 2) Fail
  1340. */
  1341. ql4_printk(KERN_INFO, ha,
  1342. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1343. rval = qla4_8xxx_get_flash_info(ha);
  1344. if (rval != QLA_SUCCESS)
  1345. return rval;
  1346. ql4_printk(KERN_INFO, ha,
  1347. "FW: Attempting to load firmware from flash...\n");
  1348. rval = qla4_8xxx_start_firmware(ha, ha->hw.flt_region_fw);
  1349. if (rval != QLA_SUCCESS) {
  1350. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
  1351. " FAILED...\n");
  1352. return rval;
  1353. }
  1354. return rval;
  1355. }
  1356. /**
  1357. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  1358. * @ha: pointer to adapter structure
  1359. *
  1360. * Note: IDC lock must be held upon entry
  1361. **/
  1362. static int
  1363. qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  1364. {
  1365. int rval, i, timeout;
  1366. uint32_t old_count, count;
  1367. if (qla4_8xxx_need_reset(ha))
  1368. goto dev_initialize;
  1369. old_count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1370. for (i = 0; i < 10; i++) {
  1371. timeout = msleep_interruptible(200);
  1372. if (timeout) {
  1373. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1374. QLA82XX_DEV_FAILED);
  1375. return QLA_ERROR;
  1376. }
  1377. count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1378. if (count != old_count)
  1379. goto dev_ready;
  1380. }
  1381. dev_initialize:
  1382. /* set to DEV_INITIALIZING */
  1383. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  1384. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  1385. /* Driver that sets device state to initializating sets IDC version */
  1386. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  1387. qla4_8xxx_idc_unlock(ha);
  1388. rval = qla4_8xxx_try_start_fw(ha);
  1389. qla4_8xxx_idc_lock(ha);
  1390. if (rval != QLA_SUCCESS) {
  1391. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  1392. qla4_8xxx_clear_drv_active(ha);
  1393. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  1394. return rval;
  1395. }
  1396. dev_ready:
  1397. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  1398. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  1399. return QLA_SUCCESS;
  1400. }
  1401. /**
  1402. * qla4_8xxx_need_reset_handler - Code to start reset sequence
  1403. * @ha: pointer to adapter structure
  1404. *
  1405. * Note: IDC lock must be held upon entry
  1406. **/
  1407. static void
  1408. qla4_8xxx_need_reset_handler(struct scsi_qla_host *ha)
  1409. {
  1410. uint32_t dev_state, drv_state, drv_active;
  1411. unsigned long reset_timeout;
  1412. ql4_printk(KERN_INFO, ha,
  1413. "Performing ISP error recovery\n");
  1414. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  1415. qla4_8xxx_idc_unlock(ha);
  1416. ha->isp_ops->disable_intrs(ha);
  1417. qla4_8xxx_idc_lock(ha);
  1418. }
  1419. qla4_8xxx_set_rst_ready(ha);
  1420. /* wait for 10 seconds for reset ack from all functions */
  1421. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  1422. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1423. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1424. ql4_printk(KERN_INFO, ha,
  1425. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  1426. __func__, ha->host_no, drv_state, drv_active);
  1427. while (drv_state != drv_active) {
  1428. if (time_after_eq(jiffies, reset_timeout)) {
  1429. printk("%s: RESET TIMEOUT!\n", DRIVER_NAME);
  1430. break;
  1431. }
  1432. qla4_8xxx_idc_unlock(ha);
  1433. msleep(1000);
  1434. qla4_8xxx_idc_lock(ha);
  1435. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1436. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1437. }
  1438. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1439. ql4_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  1440. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1441. /* Force to DEV_COLD unless someone else is starting a reset */
  1442. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  1443. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  1444. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  1445. }
  1446. }
  1447. /**
  1448. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  1449. * @ha: pointer to adapter structure
  1450. **/
  1451. void
  1452. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  1453. {
  1454. qla4_8xxx_idc_lock(ha);
  1455. qla4_8xxx_set_qsnt_ready(ha);
  1456. qla4_8xxx_idc_unlock(ha);
  1457. }
  1458. /**
  1459. * qla4_8xxx_device_state_handler - Adapter state machine
  1460. * @ha: pointer to host adapter structure.
  1461. *
  1462. * Note: IDC lock must be UNLOCKED upon entry
  1463. **/
  1464. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  1465. {
  1466. uint32_t dev_state;
  1467. int rval = QLA_SUCCESS;
  1468. unsigned long dev_init_timeout;
  1469. if (!test_bit(AF_INIT_DONE, &ha->flags))
  1470. qla4_8xxx_set_drv_active(ha);
  1471. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1472. ql4_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  1473. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1474. /* wait for 30 seconds for device to go ready */
  1475. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  1476. while (1) {
  1477. qla4_8xxx_idc_lock(ha);
  1478. if (time_after_eq(jiffies, dev_init_timeout)) {
  1479. ql4_printk(KERN_WARNING, ha, "Device init failed!\n");
  1480. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1481. QLA82XX_DEV_FAILED);
  1482. }
  1483. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1484. ql4_printk(KERN_INFO, ha,
  1485. "2:Device state is 0x%x = %s\n", dev_state,
  1486. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1487. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1488. switch (dev_state) {
  1489. case QLA82XX_DEV_READY:
  1490. qla4_8xxx_idc_unlock(ha);
  1491. goto exit;
  1492. case QLA82XX_DEV_COLD:
  1493. rval = qla4_8xxx_device_bootstrap(ha);
  1494. qla4_8xxx_idc_unlock(ha);
  1495. goto exit;
  1496. case QLA82XX_DEV_INITIALIZING:
  1497. qla4_8xxx_idc_unlock(ha);
  1498. msleep(1000);
  1499. break;
  1500. case QLA82XX_DEV_NEED_RESET:
  1501. if (!ql4xdontresethba) {
  1502. qla4_8xxx_need_reset_handler(ha);
  1503. /* Update timeout value after need
  1504. * reset handler */
  1505. dev_init_timeout = jiffies +
  1506. (ha->nx_dev_init_timeout * HZ);
  1507. }
  1508. qla4_8xxx_idc_unlock(ha);
  1509. break;
  1510. case QLA82XX_DEV_NEED_QUIESCENT:
  1511. qla4_8xxx_idc_unlock(ha);
  1512. /* idc locked/unlocked in handler */
  1513. qla4_8xxx_need_qsnt_handler(ha);
  1514. qla4_8xxx_idc_lock(ha);
  1515. /* fall thru needs idc_locked */
  1516. case QLA82XX_DEV_QUIESCENT:
  1517. qla4_8xxx_idc_unlock(ha);
  1518. msleep(1000);
  1519. break;
  1520. case QLA82XX_DEV_FAILED:
  1521. qla4_8xxx_idc_unlock(ha);
  1522. qla4xxx_dead_adapter_cleanup(ha);
  1523. rval = QLA_ERROR;
  1524. goto exit;
  1525. default:
  1526. qla4_8xxx_idc_unlock(ha);
  1527. qla4xxx_dead_adapter_cleanup(ha);
  1528. rval = QLA_ERROR;
  1529. goto exit;
  1530. }
  1531. }
  1532. exit:
  1533. return rval;
  1534. }
  1535. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  1536. {
  1537. int retval;
  1538. retval = qla4_8xxx_device_state_handler(ha);
  1539. if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags))
  1540. retval = qla4xxx_request_irqs(ha);
  1541. return retval;
  1542. }
  1543. /*****************************************************************************/
  1544. /* Flash Manipulation Routines */
  1545. /*****************************************************************************/
  1546. #define OPTROM_BURST_SIZE 0x1000
  1547. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  1548. #define FARX_DATA_FLAG BIT_31
  1549. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  1550. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  1551. static inline uint32_t
  1552. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1553. {
  1554. return hw->flash_conf_off | faddr;
  1555. }
  1556. static inline uint32_t
  1557. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1558. {
  1559. return hw->flash_data_off | faddr;
  1560. }
  1561. static uint32_t *
  1562. qla4_8xxx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  1563. uint32_t faddr, uint32_t length)
  1564. {
  1565. uint32_t i;
  1566. uint32_t val;
  1567. int loops = 0;
  1568. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  1569. udelay(100);
  1570. cond_resched();
  1571. loops++;
  1572. }
  1573. if (loops >= 50000) {
  1574. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  1575. return dwptr;
  1576. }
  1577. /* Dword reads to flash. */
  1578. for (i = 0; i < length/4; i++, faddr += 4) {
  1579. if (qla4_8xxx_do_rom_fast_read(ha, faddr, &val)) {
  1580. ql4_printk(KERN_WARNING, ha,
  1581. "Do ROM fast read failed\n");
  1582. goto done_read;
  1583. }
  1584. dwptr[i] = __constant_cpu_to_le32(val);
  1585. }
  1586. done_read:
  1587. qla4_8xxx_rom_unlock(ha);
  1588. return dwptr;
  1589. }
  1590. /**
  1591. * Address and length are byte address
  1592. **/
  1593. static uint8_t *
  1594. qla4_8xxx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  1595. uint32_t offset, uint32_t length)
  1596. {
  1597. qla4_8xxx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  1598. return buf;
  1599. }
  1600. static int
  1601. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  1602. {
  1603. const char *loc, *locations[] = { "DEF", "PCI" };
  1604. /*
  1605. * FLT-location structure resides after the last PCI region.
  1606. */
  1607. /* Begin with sane defaults. */
  1608. loc = locations[0];
  1609. *start = FA_FLASH_LAYOUT_ADDR_82;
  1610. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  1611. return QLA_SUCCESS;
  1612. }
  1613. static void
  1614. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  1615. {
  1616. const char *loc, *locations[] = { "DEF", "FLT" };
  1617. uint16_t *wptr;
  1618. uint16_t cnt, chksum;
  1619. uint32_t start;
  1620. struct qla_flt_header *flt;
  1621. struct qla_flt_region *region;
  1622. struct ql82xx_hw_data *hw = &ha->hw;
  1623. hw->flt_region_flt = flt_addr;
  1624. wptr = (uint16_t *)ha->request_ring;
  1625. flt = (struct qla_flt_header *)ha->request_ring;
  1626. region = (struct qla_flt_region *)&flt[1];
  1627. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1628. flt_addr << 2, OPTROM_BURST_SIZE);
  1629. if (*wptr == __constant_cpu_to_le16(0xffff))
  1630. goto no_flash_data;
  1631. if (flt->version != __constant_cpu_to_le16(1)) {
  1632. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  1633. "version=0x%x length=0x%x checksum=0x%x.\n",
  1634. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1635. le16_to_cpu(flt->checksum)));
  1636. goto no_flash_data;
  1637. }
  1638. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  1639. for (chksum = 0; cnt; cnt--)
  1640. chksum += le16_to_cpu(*wptr++);
  1641. if (chksum) {
  1642. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  1643. "version=0x%x length=0x%x checksum=0x%x.\n",
  1644. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1645. chksum));
  1646. goto no_flash_data;
  1647. }
  1648. loc = locations[1];
  1649. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  1650. for ( ; cnt; cnt--, region++) {
  1651. /* Store addresses as DWORD offsets. */
  1652. start = le32_to_cpu(region->start) >> 2;
  1653. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  1654. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  1655. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  1656. switch (le32_to_cpu(region->code) & 0xff) {
  1657. case FLT_REG_FDT:
  1658. hw->flt_region_fdt = start;
  1659. break;
  1660. case FLT_REG_BOOT_CODE_82:
  1661. hw->flt_region_boot = start;
  1662. break;
  1663. case FLT_REG_FW_82:
  1664. hw->flt_region_fw = start;
  1665. break;
  1666. case FLT_REG_BOOTLOAD_82:
  1667. hw->flt_region_bootload = start;
  1668. break;
  1669. }
  1670. }
  1671. goto done;
  1672. no_flash_data:
  1673. /* Use hardcoded defaults. */
  1674. loc = locations[0];
  1675. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  1676. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  1677. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  1678. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  1679. done:
  1680. DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
  1681. "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
  1682. hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload,
  1683. hw->flt_region_fw));
  1684. }
  1685. static void
  1686. qla4_8xxx_get_fdt_info(struct scsi_qla_host *ha)
  1687. {
  1688. #define FLASH_BLK_SIZE_4K 0x1000
  1689. #define FLASH_BLK_SIZE_32K 0x8000
  1690. #define FLASH_BLK_SIZE_64K 0x10000
  1691. const char *loc, *locations[] = { "MID", "FDT" };
  1692. uint16_t cnt, chksum;
  1693. uint16_t *wptr;
  1694. struct qla_fdt_layout *fdt;
  1695. uint16_t mid = 0;
  1696. uint16_t fid = 0;
  1697. struct ql82xx_hw_data *hw = &ha->hw;
  1698. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  1699. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  1700. wptr = (uint16_t *)ha->request_ring;
  1701. fdt = (struct qla_fdt_layout *)ha->request_ring;
  1702. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1703. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  1704. if (*wptr == __constant_cpu_to_le16(0xffff))
  1705. goto no_flash_data;
  1706. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  1707. fdt->sig[3] != 'D')
  1708. goto no_flash_data;
  1709. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  1710. cnt++)
  1711. chksum += le16_to_cpu(*wptr++);
  1712. if (chksum) {
  1713. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  1714. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  1715. le16_to_cpu(fdt->version)));
  1716. goto no_flash_data;
  1717. }
  1718. loc = locations[1];
  1719. mid = le16_to_cpu(fdt->man_id);
  1720. fid = le16_to_cpu(fdt->id);
  1721. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  1722. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  1723. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  1724. if (fdt->unprotect_sec_cmd) {
  1725. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  1726. fdt->unprotect_sec_cmd);
  1727. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  1728. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  1729. flash_conf_addr(hw, 0x0336);
  1730. }
  1731. goto done;
  1732. no_flash_data:
  1733. loc = locations[0];
  1734. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  1735. done:
  1736. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  1737. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  1738. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  1739. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  1740. hw->fdt_block_size));
  1741. }
  1742. static void
  1743. qla4_8xxx_get_idc_param(struct scsi_qla_host *ha)
  1744. {
  1745. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  1746. uint32_t *wptr;
  1747. if (!is_qla8022(ha))
  1748. return;
  1749. wptr = (uint32_t *)ha->request_ring;
  1750. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1751. QLA82XX_IDC_PARAM_ADDR , 8);
  1752. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  1753. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  1754. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  1755. } else {
  1756. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  1757. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  1758. }
  1759. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1760. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  1761. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1762. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  1763. return;
  1764. }
  1765. int
  1766. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  1767. {
  1768. int ret;
  1769. uint32_t flt_addr;
  1770. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  1771. if (ret != QLA_SUCCESS)
  1772. return ret;
  1773. qla4_8xxx_get_flt_info(ha, flt_addr);
  1774. qla4_8xxx_get_fdt_info(ha);
  1775. qla4_8xxx_get_idc_param(ha);
  1776. return QLA_SUCCESS;
  1777. }
  1778. /**
  1779. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  1780. * @ha: pointer to host adapter structure.
  1781. *
  1782. * Remarks:
  1783. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  1784. * not be available after successful return. Driver must cleanup potential
  1785. * outstanding I/O's after calling this funcion.
  1786. **/
  1787. int
  1788. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  1789. {
  1790. int status;
  1791. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1792. uint32_t mbox_sts[MBOX_REG_COUNT];
  1793. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1794. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1795. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  1796. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  1797. &mbox_cmd[0], &mbox_sts[0]);
  1798. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  1799. __func__, status));
  1800. return status;
  1801. }
  1802. /**
  1803. * qla4_8xxx_isp_reset - Resets ISP and aborts all outstanding commands.
  1804. * @ha: pointer to host adapter structure.
  1805. **/
  1806. int
  1807. qla4_8xxx_isp_reset(struct scsi_qla_host *ha)
  1808. {
  1809. int rval;
  1810. uint32_t dev_state;
  1811. qla4_8xxx_idc_lock(ha);
  1812. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1813. if (dev_state == QLA82XX_DEV_READY) {
  1814. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  1815. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1816. QLA82XX_DEV_NEED_RESET);
  1817. } else
  1818. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  1819. qla4_8xxx_idc_unlock(ha);
  1820. rval = qla4_8xxx_device_state_handler(ha);
  1821. qla4_8xxx_idc_lock(ha);
  1822. qla4_8xxx_clear_rst_ready(ha);
  1823. qla4_8xxx_idc_unlock(ha);
  1824. if (rval == QLA_SUCCESS)
  1825. clear_bit(AF_FW_RECOVERY, &ha->flags);
  1826. return rval;
  1827. }
  1828. /**
  1829. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  1830. * @ha: pointer to host adapter structure.
  1831. *
  1832. **/
  1833. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  1834. {
  1835. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1836. uint32_t mbox_sts[MBOX_REG_COUNT];
  1837. struct mbx_sys_info *sys_info;
  1838. dma_addr_t sys_info_dma;
  1839. int status = QLA_ERROR;
  1840. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  1841. &sys_info_dma, GFP_KERNEL);
  1842. if (sys_info == NULL) {
  1843. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  1844. ha->host_no, __func__));
  1845. return status;
  1846. }
  1847. memset(sys_info, 0, sizeof(*sys_info));
  1848. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1849. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1850. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  1851. mbox_cmd[1] = LSDW(sys_info_dma);
  1852. mbox_cmd[2] = MSDW(sys_info_dma);
  1853. mbox_cmd[4] = sizeof(*sys_info);
  1854. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  1855. &mbox_sts[0]) != QLA_SUCCESS) {
  1856. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  1857. ha->host_no, __func__));
  1858. goto exit_validate_mac82;
  1859. }
  1860. /* Make sure we receive the minimum required data to cache internally */
  1861. if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
  1862. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  1863. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  1864. goto exit_validate_mac82;
  1865. }
  1866. /* Save M.A.C. address & serial_number */
  1867. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  1868. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  1869. memcpy(ha->serial_number, &sys_info->serial_number,
  1870. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  1871. DEBUG2(printk("scsi%ld: %s: "
  1872. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  1873. "serial %s\n", ha->host_no, __func__,
  1874. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  1875. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  1876. ha->serial_number));
  1877. status = QLA_SUCCESS;
  1878. exit_validate_mac82:
  1879. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  1880. sys_info_dma);
  1881. return status;
  1882. }
  1883. /* Interrupt handling helpers. */
  1884. static int
  1885. qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
  1886. {
  1887. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1888. uint32_t mbox_sts[MBOX_REG_COUNT];
  1889. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1890. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1891. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1892. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1893. mbox_cmd[1] = INTR_ENABLE;
  1894. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  1895. &mbox_sts[0]) != QLA_SUCCESS) {
  1896. DEBUG2(ql4_printk(KERN_INFO, ha,
  1897. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  1898. __func__, mbox_sts[0]));
  1899. return QLA_ERROR;
  1900. }
  1901. return QLA_SUCCESS;
  1902. }
  1903. static int
  1904. qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
  1905. {
  1906. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1907. uint32_t mbox_sts[MBOX_REG_COUNT];
  1908. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1909. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1910. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1911. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1912. mbox_cmd[1] = INTR_DISABLE;
  1913. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  1914. &mbox_sts[0]) != QLA_SUCCESS) {
  1915. DEBUG2(ql4_printk(KERN_INFO, ha,
  1916. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  1917. __func__, mbox_sts[0]));
  1918. return QLA_ERROR;
  1919. }
  1920. return QLA_SUCCESS;
  1921. }
  1922. void
  1923. qla4_8xxx_enable_intrs(struct scsi_qla_host *ha)
  1924. {
  1925. qla4_8xxx_mbx_intr_enable(ha);
  1926. spin_lock_irq(&ha->hardware_lock);
  1927. /* BIT 10 - reset */
  1928. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1929. spin_unlock_irq(&ha->hardware_lock);
  1930. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  1931. }
  1932. void
  1933. qla4_8xxx_disable_intrs(struct scsi_qla_host *ha)
  1934. {
  1935. if (test_bit(AF_INTERRUPTS_ON, &ha->flags))
  1936. qla4_8xxx_mbx_intr_disable(ha);
  1937. spin_lock_irq(&ha->hardware_lock);
  1938. /* BIT 10 - set */
  1939. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1940. spin_unlock_irq(&ha->hardware_lock);
  1941. clear_bit(AF_INTERRUPTS_ON, &ha->flags);
  1942. }
  1943. struct ql4_init_msix_entry {
  1944. uint16_t entry;
  1945. uint16_t index;
  1946. const char *name;
  1947. irq_handler_t handler;
  1948. };
  1949. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  1950. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  1951. "qla4xxx (default)",
  1952. (irq_handler_t)qla4_8xxx_default_intr_handler },
  1953. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  1954. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  1955. };
  1956. void
  1957. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  1958. {
  1959. int i;
  1960. struct ql4_msix_entry *qentry;
  1961. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  1962. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  1963. if (qentry->have_irq) {
  1964. free_irq(qentry->msix_vector, ha);
  1965. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  1966. __func__, qla4_8xxx_msix_entries[i].name));
  1967. }
  1968. }
  1969. pci_disable_msix(ha->pdev);
  1970. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  1971. }
  1972. int
  1973. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  1974. {
  1975. int i, ret;
  1976. struct msix_entry entries[QLA_MSIX_ENTRIES];
  1977. struct ql4_msix_entry *qentry;
  1978. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  1979. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  1980. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  1981. if (ret) {
  1982. ql4_printk(KERN_WARNING, ha,
  1983. "MSI-X: Failed to enable support -- %d/%d\n",
  1984. QLA_MSIX_ENTRIES, ret);
  1985. goto msix_out;
  1986. }
  1987. set_bit(AF_MSIX_ENABLED, &ha->flags);
  1988. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  1989. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  1990. qentry->msix_vector = entries[i].vector;
  1991. qentry->msix_entry = entries[i].entry;
  1992. qentry->have_irq = 0;
  1993. ret = request_irq(qentry->msix_vector,
  1994. qla4_8xxx_msix_entries[i].handler, 0,
  1995. qla4_8xxx_msix_entries[i].name, ha);
  1996. if (ret) {
  1997. ql4_printk(KERN_WARNING, ha,
  1998. "MSI-X: Unable to register handler -- %x/%d.\n",
  1999. qla4_8xxx_msix_entries[i].index, ret);
  2000. qla4_8xxx_disable_msix(ha);
  2001. goto msix_out;
  2002. }
  2003. qentry->have_irq = 1;
  2004. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2005. __func__, qla4_8xxx_msix_entries[i].name));
  2006. }
  2007. msix_out:
  2008. return ret;
  2009. }