exynos_drm_fimd.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/samsung_fimd.h>
  21. #include <drm/exynos_drm.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_iommu.h"
  26. /*
  27. * FIMD is stand for Fully Interactive Mobile Display and
  28. * as a display controller, it transfers contents drawn on memory
  29. * to a LCD Panel through Display Interfaces such as RGB or
  30. * CPU Interface.
  31. */
  32. /* position control register for hardware window 0, 2 ~ 4.*/
  33. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  34. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  35. /* size control register for hardware window 0. */
  36. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  37. /* alpha control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  39. /* size control register for hardware window 1 ~ 4. */
  40. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  41. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  42. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  43. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  44. /* color key control register for hardware window 1 ~ 4. */
  45. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  46. /* color key value register for hardware window 1 ~ 4. */
  47. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  48. /* FIMD has totally five hardware windows. */
  49. #define WINDOWS_NR 5
  50. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  51. struct fimd_driver_data {
  52. unsigned int timing_base;
  53. };
  54. static struct fimd_driver_data exynos4_fimd_driver_data = {
  55. .timing_base = 0x0,
  56. };
  57. static struct fimd_driver_data exynos5_fimd_driver_data = {
  58. .timing_base = 0x20000,
  59. };
  60. struct fimd_win_data {
  61. unsigned int offset_x;
  62. unsigned int offset_y;
  63. unsigned int ovl_width;
  64. unsigned int ovl_height;
  65. unsigned int fb_width;
  66. unsigned int fb_height;
  67. unsigned int bpp;
  68. dma_addr_t dma_addr;
  69. unsigned int buf_offsize;
  70. unsigned int line_size; /* bytes */
  71. bool enabled;
  72. bool resume;
  73. };
  74. struct fimd_context {
  75. struct exynos_drm_subdrv subdrv;
  76. int irq;
  77. struct drm_crtc *crtc;
  78. struct clk *bus_clk;
  79. struct clk *lcd_clk;
  80. void __iomem *regs;
  81. struct fimd_win_data win_data[WINDOWS_NR];
  82. unsigned int clkdiv;
  83. unsigned int default_win;
  84. unsigned long irq_flags;
  85. u32 vidcon0;
  86. u32 vidcon1;
  87. bool suspended;
  88. struct mutex lock;
  89. wait_queue_head_t wait_vsync_queue;
  90. atomic_t wait_vsync_event;
  91. struct exynos_drm_panel_info *panel;
  92. };
  93. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  94. struct platform_device *pdev)
  95. {
  96. return (struct fimd_driver_data *)
  97. platform_get_device_id(pdev)->driver_data;
  98. }
  99. static bool fimd_display_is_connected(struct device *dev)
  100. {
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO. */
  103. return true;
  104. }
  105. static void *fimd_get_panel(struct device *dev)
  106. {
  107. struct fimd_context *ctx = get_fimd_context(dev);
  108. DRM_DEBUG_KMS("%s\n", __FILE__);
  109. return ctx->panel;
  110. }
  111. static int fimd_check_timing(struct device *dev, void *timing)
  112. {
  113. DRM_DEBUG_KMS("%s\n", __FILE__);
  114. /* TODO. */
  115. return 0;
  116. }
  117. static int fimd_display_power_on(struct device *dev, int mode)
  118. {
  119. DRM_DEBUG_KMS("%s\n", __FILE__);
  120. /* TODO */
  121. return 0;
  122. }
  123. static struct exynos_drm_display_ops fimd_display_ops = {
  124. .type = EXYNOS_DISPLAY_TYPE_LCD,
  125. .is_connected = fimd_display_is_connected,
  126. .get_panel = fimd_get_panel,
  127. .check_timing = fimd_check_timing,
  128. .power_on = fimd_display_power_on,
  129. };
  130. static void fimd_dpms(struct device *subdrv_dev, int mode)
  131. {
  132. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  133. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  134. mutex_lock(&ctx->lock);
  135. switch (mode) {
  136. case DRM_MODE_DPMS_ON:
  137. /*
  138. * enable fimd hardware only if suspended status.
  139. *
  140. * P.S. fimd_dpms function would be called at booting time so
  141. * clk_enable could be called double time.
  142. */
  143. if (ctx->suspended)
  144. pm_runtime_get_sync(subdrv_dev);
  145. break;
  146. case DRM_MODE_DPMS_STANDBY:
  147. case DRM_MODE_DPMS_SUSPEND:
  148. case DRM_MODE_DPMS_OFF:
  149. if (!ctx->suspended)
  150. pm_runtime_put_sync(subdrv_dev);
  151. break;
  152. default:
  153. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  154. break;
  155. }
  156. mutex_unlock(&ctx->lock);
  157. }
  158. static void fimd_apply(struct device *subdrv_dev)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  161. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  162. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  163. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  164. struct fimd_win_data *win_data;
  165. int i;
  166. DRM_DEBUG_KMS("%s\n", __FILE__);
  167. for (i = 0; i < WINDOWS_NR; i++) {
  168. win_data = &ctx->win_data[i];
  169. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  170. ovl_ops->commit(subdrv_dev, i);
  171. }
  172. if (mgr_ops && mgr_ops->commit)
  173. mgr_ops->commit(subdrv_dev);
  174. }
  175. static void fimd_commit(struct device *dev)
  176. {
  177. struct fimd_context *ctx = get_fimd_context(dev);
  178. struct exynos_drm_panel_info *panel = ctx->panel;
  179. struct fb_videomode *timing = &panel->timing;
  180. struct fimd_driver_data *driver_data;
  181. struct platform_device *pdev = to_platform_device(dev);
  182. u32 val;
  183. driver_data = drm_fimd_get_driver_data(pdev);
  184. if (ctx->suspended)
  185. return;
  186. DRM_DEBUG_KMS("%s\n", __FILE__);
  187. /* setup polarity values from machine code. */
  188. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  189. /* setup vertical timing values. */
  190. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  191. VIDTCON0_VFPD(timing->lower_margin - 1) |
  192. VIDTCON0_VSPW(timing->vsync_len - 1);
  193. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  194. /* setup horizontal timing values. */
  195. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  196. VIDTCON1_HFPD(timing->right_margin - 1) |
  197. VIDTCON1_HSPW(timing->hsync_len - 1);
  198. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  199. /* setup horizontal and vertical display size. */
  200. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  201. VIDTCON2_HOZVAL(timing->xres - 1);
  202. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  203. /* setup clock source, clock divider, enable dma. */
  204. val = ctx->vidcon0;
  205. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  206. if (ctx->clkdiv > 1)
  207. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  208. else
  209. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  210. /*
  211. * fields of register with prefix '_F' would be updated
  212. * at vsync(same as dma start)
  213. */
  214. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  215. writel(val, ctx->regs + VIDCON0);
  216. }
  217. static int fimd_enable_vblank(struct device *dev)
  218. {
  219. struct fimd_context *ctx = get_fimd_context(dev);
  220. u32 val;
  221. DRM_DEBUG_KMS("%s\n", __FILE__);
  222. if (ctx->suspended)
  223. return -EPERM;
  224. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  225. val = readl(ctx->regs + VIDINTCON0);
  226. val |= VIDINTCON0_INT_ENABLE;
  227. val |= VIDINTCON0_INT_FRAME;
  228. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  229. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  230. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  231. val |= VIDINTCON0_FRAMESEL1_NONE;
  232. writel(val, ctx->regs + VIDINTCON0);
  233. }
  234. return 0;
  235. }
  236. static void fimd_disable_vblank(struct device *dev)
  237. {
  238. struct fimd_context *ctx = get_fimd_context(dev);
  239. u32 val;
  240. DRM_DEBUG_KMS("%s\n", __FILE__);
  241. if (ctx->suspended)
  242. return;
  243. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  244. val = readl(ctx->regs + VIDINTCON0);
  245. val &= ~VIDINTCON0_INT_FRAME;
  246. val &= ~VIDINTCON0_INT_ENABLE;
  247. writel(val, ctx->regs + VIDINTCON0);
  248. }
  249. }
  250. static void fimd_wait_for_vblank(struct device *dev)
  251. {
  252. struct fimd_context *ctx = get_fimd_context(dev);
  253. if (ctx->suspended)
  254. return;
  255. atomic_set(&ctx->wait_vsync_event, 1);
  256. /*
  257. * wait for FIMD to signal VSYNC interrupt or return after
  258. * timeout which is set to 50ms (refresh rate of 20).
  259. */
  260. if (!wait_event_timeout(ctx->wait_vsync_queue,
  261. !atomic_read(&ctx->wait_vsync_event),
  262. DRM_HZ/20))
  263. DRM_DEBUG_KMS("vblank wait timed out.\n");
  264. }
  265. static struct exynos_drm_manager_ops fimd_manager_ops = {
  266. .dpms = fimd_dpms,
  267. .apply = fimd_apply,
  268. .commit = fimd_commit,
  269. .enable_vblank = fimd_enable_vblank,
  270. .disable_vblank = fimd_disable_vblank,
  271. .wait_for_vblank = fimd_wait_for_vblank,
  272. };
  273. static void fimd_win_mode_set(struct device *dev,
  274. struct exynos_drm_overlay *overlay)
  275. {
  276. struct fimd_context *ctx = get_fimd_context(dev);
  277. struct fimd_win_data *win_data;
  278. int win;
  279. unsigned long offset;
  280. DRM_DEBUG_KMS("%s\n", __FILE__);
  281. if (!overlay) {
  282. dev_err(dev, "overlay is NULL\n");
  283. return;
  284. }
  285. win = overlay->zpos;
  286. if (win == DEFAULT_ZPOS)
  287. win = ctx->default_win;
  288. if (win < 0 || win > WINDOWS_NR)
  289. return;
  290. offset = overlay->fb_x * (overlay->bpp >> 3);
  291. offset += overlay->fb_y * overlay->pitch;
  292. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  293. win_data = &ctx->win_data[win];
  294. win_data->offset_x = overlay->crtc_x;
  295. win_data->offset_y = overlay->crtc_y;
  296. win_data->ovl_width = overlay->crtc_width;
  297. win_data->ovl_height = overlay->crtc_height;
  298. win_data->fb_width = overlay->fb_width;
  299. win_data->fb_height = overlay->fb_height;
  300. win_data->dma_addr = overlay->dma_addr[0] + offset;
  301. win_data->bpp = overlay->bpp;
  302. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  303. (overlay->bpp >> 3);
  304. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  305. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  306. win_data->offset_x, win_data->offset_y);
  307. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  308. win_data->ovl_width, win_data->ovl_height);
  309. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  310. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  311. overlay->fb_width, overlay->crtc_width);
  312. }
  313. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  314. {
  315. struct fimd_context *ctx = get_fimd_context(dev);
  316. struct fimd_win_data *win_data = &ctx->win_data[win];
  317. unsigned long val;
  318. DRM_DEBUG_KMS("%s\n", __FILE__);
  319. val = WINCONx_ENWIN;
  320. switch (win_data->bpp) {
  321. case 1:
  322. val |= WINCON0_BPPMODE_1BPP;
  323. val |= WINCONx_BITSWP;
  324. val |= WINCONx_BURSTLEN_4WORD;
  325. break;
  326. case 2:
  327. val |= WINCON0_BPPMODE_2BPP;
  328. val |= WINCONx_BITSWP;
  329. val |= WINCONx_BURSTLEN_8WORD;
  330. break;
  331. case 4:
  332. val |= WINCON0_BPPMODE_4BPP;
  333. val |= WINCONx_BITSWP;
  334. val |= WINCONx_BURSTLEN_8WORD;
  335. break;
  336. case 8:
  337. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  338. val |= WINCONx_BURSTLEN_8WORD;
  339. val |= WINCONx_BYTSWP;
  340. break;
  341. case 16:
  342. val |= WINCON0_BPPMODE_16BPP_565;
  343. val |= WINCONx_HAWSWP;
  344. val |= WINCONx_BURSTLEN_16WORD;
  345. break;
  346. case 24:
  347. val |= WINCON0_BPPMODE_24BPP_888;
  348. val |= WINCONx_WSWP;
  349. val |= WINCONx_BURSTLEN_16WORD;
  350. break;
  351. case 32:
  352. val |= WINCON1_BPPMODE_28BPP_A4888
  353. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  354. val |= WINCONx_WSWP;
  355. val |= WINCONx_BURSTLEN_16WORD;
  356. break;
  357. default:
  358. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  359. val |= WINCON0_BPPMODE_24BPP_888;
  360. val |= WINCONx_WSWP;
  361. val |= WINCONx_BURSTLEN_16WORD;
  362. break;
  363. }
  364. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  365. writel(val, ctx->regs + WINCON(win));
  366. }
  367. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  368. {
  369. struct fimd_context *ctx = get_fimd_context(dev);
  370. unsigned int keycon0 = 0, keycon1 = 0;
  371. DRM_DEBUG_KMS("%s\n", __FILE__);
  372. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  373. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  374. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  375. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  376. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  377. }
  378. static void fimd_win_commit(struct device *dev, int zpos)
  379. {
  380. struct fimd_context *ctx = get_fimd_context(dev);
  381. struct fimd_win_data *win_data;
  382. int win = zpos;
  383. unsigned long val, alpha, size;
  384. unsigned int last_x;
  385. unsigned int last_y;
  386. DRM_DEBUG_KMS("%s\n", __FILE__);
  387. if (ctx->suspended)
  388. return;
  389. if (win == DEFAULT_ZPOS)
  390. win = ctx->default_win;
  391. if (win < 0 || win > WINDOWS_NR)
  392. return;
  393. win_data = &ctx->win_data[win];
  394. /*
  395. * SHADOWCON register is used for enabling timing.
  396. *
  397. * for example, once only width value of a register is set,
  398. * if the dma is started then fimd hardware could malfunction so
  399. * with protect window setting, the register fields with prefix '_F'
  400. * wouldn't be updated at vsync also but updated once unprotect window
  401. * is set.
  402. */
  403. /* protect windows */
  404. val = readl(ctx->regs + SHADOWCON);
  405. val |= SHADOWCON_WINx_PROTECT(win);
  406. writel(val, ctx->regs + SHADOWCON);
  407. /* buffer start address */
  408. val = (unsigned long)win_data->dma_addr;
  409. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  410. /* buffer end address */
  411. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  412. val = (unsigned long)(win_data->dma_addr + size);
  413. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  414. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  415. (unsigned long)win_data->dma_addr, val, size);
  416. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  417. win_data->ovl_width, win_data->ovl_height);
  418. /* buffer size */
  419. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  420. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  421. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  422. /* OSD position */
  423. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  424. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  425. writel(val, ctx->regs + VIDOSD_A(win));
  426. last_x = win_data->offset_x + win_data->ovl_width;
  427. if (last_x)
  428. last_x--;
  429. last_y = win_data->offset_y + win_data->ovl_height;
  430. if (last_y)
  431. last_y--;
  432. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
  433. writel(val, ctx->regs + VIDOSD_B(win));
  434. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  435. win_data->offset_x, win_data->offset_y, last_x, last_y);
  436. /* hardware window 0 doesn't support alpha channel. */
  437. if (win != 0) {
  438. /* OSD alpha */
  439. alpha = VIDISD14C_ALPHA1_R(0xf) |
  440. VIDISD14C_ALPHA1_G(0xf) |
  441. VIDISD14C_ALPHA1_B(0xf);
  442. writel(alpha, ctx->regs + VIDOSD_C(win));
  443. }
  444. /* OSD size */
  445. if (win != 3 && win != 4) {
  446. u32 offset = VIDOSD_D(win);
  447. if (win == 0)
  448. offset = VIDOSD_C_SIZE_W0;
  449. val = win_data->ovl_width * win_data->ovl_height;
  450. writel(val, ctx->regs + offset);
  451. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  452. }
  453. fimd_win_set_pixfmt(dev, win);
  454. /* hardware window 0 doesn't support color key. */
  455. if (win != 0)
  456. fimd_win_set_colkey(dev, win);
  457. /* wincon */
  458. val = readl(ctx->regs + WINCON(win));
  459. val |= WINCONx_ENWIN;
  460. writel(val, ctx->regs + WINCON(win));
  461. /* Enable DMA channel and unprotect windows */
  462. val = readl(ctx->regs + SHADOWCON);
  463. val |= SHADOWCON_CHx_ENABLE(win);
  464. val &= ~SHADOWCON_WINx_PROTECT(win);
  465. writel(val, ctx->regs + SHADOWCON);
  466. win_data->enabled = true;
  467. }
  468. static void fimd_win_disable(struct device *dev, int zpos)
  469. {
  470. struct fimd_context *ctx = get_fimd_context(dev);
  471. struct fimd_win_data *win_data;
  472. int win = zpos;
  473. u32 val;
  474. DRM_DEBUG_KMS("%s\n", __FILE__);
  475. if (win == DEFAULT_ZPOS)
  476. win = ctx->default_win;
  477. if (win < 0 || win > WINDOWS_NR)
  478. return;
  479. win_data = &ctx->win_data[win];
  480. if (ctx->suspended) {
  481. /* do not resume this window*/
  482. win_data->resume = false;
  483. return;
  484. }
  485. /* protect windows */
  486. val = readl(ctx->regs + SHADOWCON);
  487. val |= SHADOWCON_WINx_PROTECT(win);
  488. writel(val, ctx->regs + SHADOWCON);
  489. /* wincon */
  490. val = readl(ctx->regs + WINCON(win));
  491. val &= ~WINCONx_ENWIN;
  492. writel(val, ctx->regs + WINCON(win));
  493. /* unprotect windows */
  494. val = readl(ctx->regs + SHADOWCON);
  495. val &= ~SHADOWCON_CHx_ENABLE(win);
  496. val &= ~SHADOWCON_WINx_PROTECT(win);
  497. writel(val, ctx->regs + SHADOWCON);
  498. win_data->enabled = false;
  499. }
  500. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  501. .mode_set = fimd_win_mode_set,
  502. .commit = fimd_win_commit,
  503. .disable = fimd_win_disable,
  504. };
  505. static struct exynos_drm_manager fimd_manager = {
  506. .pipe = -1,
  507. .ops = &fimd_manager_ops,
  508. .overlay_ops = &fimd_overlay_ops,
  509. .display_ops = &fimd_display_ops,
  510. };
  511. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  512. {
  513. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  514. struct drm_pending_vblank_event *e, *t;
  515. struct timeval now;
  516. unsigned long flags;
  517. spin_lock_irqsave(&drm_dev->event_lock, flags);
  518. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  519. base.link) {
  520. /* if event's pipe isn't same as crtc then ignore it. */
  521. if (crtc != e->pipe)
  522. continue;
  523. do_gettimeofday(&now);
  524. e->event.sequence = 0;
  525. e->event.tv_sec = now.tv_sec;
  526. e->event.tv_usec = now.tv_usec;
  527. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  528. wake_up_interruptible(&e->base.file_priv->event_wait);
  529. drm_vblank_put(drm_dev, crtc);
  530. }
  531. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  532. }
  533. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  534. {
  535. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  536. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  537. struct drm_device *drm_dev = subdrv->drm_dev;
  538. struct exynos_drm_manager *manager = subdrv->manager;
  539. u32 val;
  540. val = readl(ctx->regs + VIDINTCON1);
  541. if (val & VIDINTCON1_INT_FRAME)
  542. /* VSYNC interrupt */
  543. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  544. /* check the crtc is detached already from encoder */
  545. if (manager->pipe < 0)
  546. goto out;
  547. drm_handle_vblank(drm_dev, manager->pipe);
  548. fimd_finish_pageflip(drm_dev, manager->pipe);
  549. /* set wait vsync event to zero and wake up queue. */
  550. if (atomic_read(&ctx->wait_vsync_event)) {
  551. atomic_set(&ctx->wait_vsync_event, 0);
  552. DRM_WAKEUP(&ctx->wait_vsync_queue);
  553. }
  554. out:
  555. return IRQ_HANDLED;
  556. }
  557. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  558. {
  559. DRM_DEBUG_KMS("%s\n", __FILE__);
  560. /*
  561. * enable drm irq mode.
  562. * - with irq_enabled = 1, we can use the vblank feature.
  563. *
  564. * P.S. note that we wouldn't use drm irq handler but
  565. * just specific driver own one instead because
  566. * drm framework supports only one irq handler.
  567. */
  568. drm_dev->irq_enabled = 1;
  569. /*
  570. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  571. * by drm timer once a current process gives up ownership of
  572. * vblank event.(after drm_vblank_put function is called)
  573. */
  574. drm_dev->vblank_disable_allowed = 1;
  575. /* attach this sub driver to iommu mapping if supported. */
  576. if (is_drm_iommu_supported(drm_dev))
  577. drm_iommu_attach_device(drm_dev, dev);
  578. return 0;
  579. }
  580. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  581. {
  582. DRM_DEBUG_KMS("%s\n", __FILE__);
  583. /* detach this sub driver from iommu mapping if supported. */
  584. if (is_drm_iommu_supported(drm_dev))
  585. drm_iommu_detach_device(drm_dev, dev);
  586. }
  587. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  588. struct fb_videomode *timing)
  589. {
  590. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  591. u32 retrace;
  592. u32 clkdiv;
  593. u32 best_framerate = 0;
  594. u32 framerate;
  595. DRM_DEBUG_KMS("%s\n", __FILE__);
  596. retrace = timing->left_margin + timing->hsync_len +
  597. timing->right_margin + timing->xres;
  598. retrace *= timing->upper_margin + timing->vsync_len +
  599. timing->lower_margin + timing->yres;
  600. /* default framerate is 60Hz */
  601. if (!timing->refresh)
  602. timing->refresh = 60;
  603. clk /= retrace;
  604. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  605. int tmp;
  606. /* get best framerate */
  607. framerate = clk / clkdiv;
  608. tmp = timing->refresh - framerate;
  609. if (tmp < 0) {
  610. best_framerate = framerate;
  611. continue;
  612. } else {
  613. if (!best_framerate)
  614. best_framerate = framerate;
  615. else if (tmp < (best_framerate - framerate))
  616. best_framerate = framerate;
  617. break;
  618. }
  619. }
  620. return clkdiv;
  621. }
  622. static void fimd_clear_win(struct fimd_context *ctx, int win)
  623. {
  624. u32 val;
  625. DRM_DEBUG_KMS("%s\n", __FILE__);
  626. writel(0, ctx->regs + WINCON(win));
  627. writel(0, ctx->regs + VIDOSD_A(win));
  628. writel(0, ctx->regs + VIDOSD_B(win));
  629. writel(0, ctx->regs + VIDOSD_C(win));
  630. if (win == 1 || win == 2)
  631. writel(0, ctx->regs + VIDOSD_D(win));
  632. val = readl(ctx->regs + SHADOWCON);
  633. val &= ~SHADOWCON_WINx_PROTECT(win);
  634. writel(val, ctx->regs + SHADOWCON);
  635. }
  636. static int fimd_clock(struct fimd_context *ctx, bool enable)
  637. {
  638. DRM_DEBUG_KMS("%s\n", __FILE__);
  639. if (enable) {
  640. int ret;
  641. ret = clk_enable(ctx->bus_clk);
  642. if (ret < 0)
  643. return ret;
  644. ret = clk_enable(ctx->lcd_clk);
  645. if (ret < 0) {
  646. clk_disable(ctx->bus_clk);
  647. return ret;
  648. }
  649. } else {
  650. clk_disable(ctx->lcd_clk);
  651. clk_disable(ctx->bus_clk);
  652. }
  653. return 0;
  654. }
  655. static void fimd_window_suspend(struct device *dev)
  656. {
  657. struct fimd_context *ctx = get_fimd_context(dev);
  658. struct fimd_win_data *win_data;
  659. int i;
  660. for (i = 0; i < WINDOWS_NR; i++) {
  661. win_data = &ctx->win_data[i];
  662. win_data->resume = win_data->enabled;
  663. fimd_win_disable(dev, i);
  664. }
  665. fimd_wait_for_vblank(dev);
  666. }
  667. static void fimd_window_resume(struct device *dev)
  668. {
  669. struct fimd_context *ctx = get_fimd_context(dev);
  670. struct fimd_win_data *win_data;
  671. int i;
  672. for (i = 0; i < WINDOWS_NR; i++) {
  673. win_data = &ctx->win_data[i];
  674. win_data->enabled = win_data->resume;
  675. win_data->resume = false;
  676. }
  677. }
  678. static int fimd_activate(struct fimd_context *ctx, bool enable)
  679. {
  680. struct device *dev = ctx->subdrv.dev;
  681. if (enable) {
  682. int ret;
  683. ret = fimd_clock(ctx, true);
  684. if (ret < 0)
  685. return ret;
  686. ctx->suspended = false;
  687. /* if vblank was enabled status, enable it again. */
  688. if (test_and_clear_bit(0, &ctx->irq_flags))
  689. fimd_enable_vblank(dev);
  690. fimd_window_resume(dev);
  691. } else {
  692. fimd_window_suspend(dev);
  693. fimd_clock(ctx, false);
  694. ctx->suspended = true;
  695. }
  696. return 0;
  697. }
  698. static int __devinit fimd_probe(struct platform_device *pdev)
  699. {
  700. struct device *dev = &pdev->dev;
  701. struct fimd_context *ctx;
  702. struct exynos_drm_subdrv *subdrv;
  703. struct exynos_drm_fimd_pdata *pdata;
  704. struct exynos_drm_panel_info *panel;
  705. struct resource *res;
  706. int win;
  707. int ret = -EINVAL;
  708. DRM_DEBUG_KMS("%s\n", __FILE__);
  709. pdata = pdev->dev.platform_data;
  710. if (!pdata) {
  711. dev_err(dev, "no platform data specified\n");
  712. return -EINVAL;
  713. }
  714. panel = &pdata->panel;
  715. if (!panel) {
  716. dev_err(dev, "panel is null.\n");
  717. return -EINVAL;
  718. }
  719. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  720. if (!ctx)
  721. return -ENOMEM;
  722. ctx->bus_clk = devm_clk_get(dev, "fimd");
  723. if (IS_ERR(ctx->bus_clk)) {
  724. dev_err(dev, "failed to get bus clock\n");
  725. return PTR_ERR(ctx->bus_clk);
  726. }
  727. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  728. if (IS_ERR(ctx->lcd_clk)) {
  729. dev_err(dev, "failed to get lcd clock\n");
  730. return PTR_ERR(ctx->lcd_clk);
  731. }
  732. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  733. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  734. if (!ctx->regs) {
  735. dev_err(dev, "failed to map registers\n");
  736. return -ENXIO;
  737. }
  738. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  739. if (!res) {
  740. dev_err(dev, "irq request failed.\n");
  741. return -ENXIO;
  742. }
  743. ctx->irq = res->start;
  744. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  745. 0, "drm_fimd", ctx);
  746. if (ret) {
  747. dev_err(dev, "irq request failed.\n");
  748. return ret;
  749. }
  750. ctx->vidcon0 = pdata->vidcon0;
  751. ctx->vidcon1 = pdata->vidcon1;
  752. ctx->default_win = pdata->default_win;
  753. ctx->panel = panel;
  754. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  755. atomic_set(&ctx->wait_vsync_event, 0);
  756. subdrv = &ctx->subdrv;
  757. subdrv->dev = dev;
  758. subdrv->manager = &fimd_manager;
  759. subdrv->probe = fimd_subdrv_probe;
  760. subdrv->remove = fimd_subdrv_remove;
  761. mutex_init(&ctx->lock);
  762. platform_set_drvdata(pdev, ctx);
  763. pm_runtime_enable(dev);
  764. pm_runtime_get_sync(dev);
  765. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  766. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  767. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  768. panel->timing.pixclock, ctx->clkdiv);
  769. for (win = 0; win < WINDOWS_NR; win++)
  770. fimd_clear_win(ctx, win);
  771. exynos_drm_subdrv_register(subdrv);
  772. return 0;
  773. }
  774. static int __devexit fimd_remove(struct platform_device *pdev)
  775. {
  776. struct device *dev = &pdev->dev;
  777. struct fimd_context *ctx = platform_get_drvdata(pdev);
  778. DRM_DEBUG_KMS("%s\n", __FILE__);
  779. exynos_drm_subdrv_unregister(&ctx->subdrv);
  780. if (ctx->suspended)
  781. goto out;
  782. clk_disable(ctx->lcd_clk);
  783. clk_disable(ctx->bus_clk);
  784. pm_runtime_set_suspended(dev);
  785. pm_runtime_put_sync(dev);
  786. out:
  787. pm_runtime_disable(dev);
  788. return 0;
  789. }
  790. #ifdef CONFIG_PM_SLEEP
  791. static int fimd_suspend(struct device *dev)
  792. {
  793. struct fimd_context *ctx = get_fimd_context(dev);
  794. /*
  795. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  796. * called here, an error would be returned by that interface
  797. * because the usage_count of pm runtime is more than 1.
  798. */
  799. if (!pm_runtime_suspended(dev))
  800. return fimd_activate(ctx, false);
  801. return 0;
  802. }
  803. static int fimd_resume(struct device *dev)
  804. {
  805. struct fimd_context *ctx = get_fimd_context(dev);
  806. /*
  807. * if entered to sleep when lcd panel was on, the usage_count
  808. * of pm runtime would still be 1 so in this case, fimd driver
  809. * should be on directly not drawing on pm runtime interface.
  810. */
  811. if (pm_runtime_suspended(dev)) {
  812. int ret;
  813. ret = fimd_activate(ctx, true);
  814. if (ret < 0)
  815. return ret;
  816. /*
  817. * in case of dpms on(standby), fimd_apply function will
  818. * be called by encoder's dpms callback to update fimd's
  819. * registers but in case of sleep wakeup, it's not.
  820. * so fimd_apply function should be called at here.
  821. */
  822. fimd_apply(dev);
  823. }
  824. return 0;
  825. }
  826. #endif
  827. #ifdef CONFIG_PM_RUNTIME
  828. static int fimd_runtime_suspend(struct device *dev)
  829. {
  830. struct fimd_context *ctx = get_fimd_context(dev);
  831. DRM_DEBUG_KMS("%s\n", __FILE__);
  832. return fimd_activate(ctx, false);
  833. }
  834. static int fimd_runtime_resume(struct device *dev)
  835. {
  836. struct fimd_context *ctx = get_fimd_context(dev);
  837. DRM_DEBUG_KMS("%s\n", __FILE__);
  838. return fimd_activate(ctx, true);
  839. }
  840. #endif
  841. static struct platform_device_id fimd_driver_ids[] = {
  842. {
  843. .name = "exynos4-fb",
  844. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  845. }, {
  846. .name = "exynos5-fb",
  847. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  848. },
  849. {},
  850. };
  851. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  852. static const struct dev_pm_ops fimd_pm_ops = {
  853. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  854. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  855. };
  856. struct platform_driver fimd_driver = {
  857. .probe = fimd_probe,
  858. .remove = __devexit_p(fimd_remove),
  859. .id_table = fimd_driver_ids,
  860. .driver = {
  861. .name = "exynos4-fb",
  862. .owner = THIS_MODULE,
  863. .pm = &fimd_pm_ops,
  864. },
  865. };