qla_mbx.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/gfp.h>
  10. /*
  11. * qla2x00_mailbox_command
  12. * Issue mailbox command and waits for completion.
  13. *
  14. * Input:
  15. * ha = adapter block pointer.
  16. * mcp = driver internal mbx struct pointer.
  17. *
  18. * Output:
  19. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  20. *
  21. * Returns:
  22. * 0 : QLA_SUCCESS = cmd performed success
  23. * 1 : QLA_FUNCTION_FAILED (error encountered)
  24. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  25. *
  26. * Context:
  27. * Kernel context.
  28. */
  29. static int
  30. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  31. {
  32. int rval;
  33. unsigned long flags = 0;
  34. device_reg_t __iomem *reg;
  35. uint8_t abort_active;
  36. uint8_t io_lock_on;
  37. uint16_t command = 0;
  38. uint16_t *iptr;
  39. uint16_t __iomem *optr;
  40. uint32_t cnt;
  41. uint32_t mboxes;
  42. unsigned long wait_time;
  43. struct qla_hw_data *ha = vha->hw;
  44. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  45. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  46. if (ha->pdev->error_state > pci_channel_io_frozen) {
  47. ql_log(ql_log_warn, vha, 0x1001,
  48. "error_state is greater than pci_channel_io_frozen, "
  49. "exiting.\n");
  50. return QLA_FUNCTION_TIMEOUT;
  51. }
  52. if (vha->device_flags & DFLG_DEV_FAILED) {
  53. ql_log(ql_log_warn, vha, 0x1002,
  54. "Device in failed state, exiting.\n");
  55. return QLA_FUNCTION_TIMEOUT;
  56. }
  57. reg = ha->iobase;
  58. io_lock_on = base_vha->flags.init_done;
  59. rval = QLA_SUCCESS;
  60. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  61. if (ha->flags.pci_channel_io_perm_failure) {
  62. ql_log(ql_log_warn, vha, 0x1003,
  63. "Perm failure on EEH timeout MBX, exiting.\n");
  64. return QLA_FUNCTION_TIMEOUT;
  65. }
  66. if (ha->flags.isp82xx_fw_hung) {
  67. /* Setting Link-Down error */
  68. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  69. ql_log(ql_log_warn, vha, 0x1004,
  70. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  71. return QLA_FUNCTION_TIMEOUT;
  72. }
  73. /*
  74. * Wait for active mailbox commands to finish by waiting at most tov
  75. * seconds. This is to serialize actual issuing of mailbox cmds during
  76. * non ISP abort time.
  77. */
  78. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  79. /* Timeout occurred. Return error. */
  80. ql_log(ql_log_warn, vha, 0x1005,
  81. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  82. mcp->mb[0]);
  83. return QLA_FUNCTION_TIMEOUT;
  84. }
  85. ha->flags.mbox_busy = 1;
  86. /* Save mailbox command for debug */
  87. ha->mcp = mcp;
  88. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  89. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  90. spin_lock_irqsave(&ha->hardware_lock, flags);
  91. /* Load mailbox registers. */
  92. if (IS_QLA82XX(ha))
  93. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  94. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  95. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  96. else
  97. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  98. iptr = mcp->mb;
  99. command = mcp->mb[0];
  100. mboxes = mcp->out_mb;
  101. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  102. if (IS_QLA2200(ha) && cnt == 8)
  103. optr =
  104. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  105. if (mboxes & BIT_0)
  106. WRT_REG_WORD(optr, *iptr);
  107. mboxes >>= 1;
  108. optr++;
  109. iptr++;
  110. }
  111. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1111,
  112. "Loaded MBX registers (displayed in bytes) =.\n");
  113. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1112,
  114. (uint8_t *)mcp->mb, 16);
  115. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1113,
  116. ".\n");
  117. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1114,
  118. ((uint8_t *)mcp->mb + 0x10), 16);
  119. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1115,
  120. ".\n");
  121. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1116,
  122. ((uint8_t *)mcp->mb + 0x20), 8);
  123. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  124. "I/O Address = %p.\n", optr);
  125. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x100e);
  126. /* Issue set host interrupt command to send cmd out. */
  127. ha->flags.mbox_int = 0;
  128. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  129. /* Unlock mbx registers and wait for interrupt */
  130. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  131. "Going to unlock irq & waiting for interrupts. "
  132. "jiffies=%lx.\n", jiffies);
  133. /* Wait for mbx cmd completion until timeout */
  134. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  135. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  136. if (IS_QLA82XX(ha)) {
  137. if (RD_REG_DWORD(&reg->isp82.hint) &
  138. HINT_MBX_INT_PENDING) {
  139. spin_unlock_irqrestore(&ha->hardware_lock,
  140. flags);
  141. ha->flags.mbox_busy = 0;
  142. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  143. "Pending mailbox timeout, exiting.\n");
  144. rval = QLA_FUNCTION_TIMEOUT;
  145. goto premature_exit;
  146. }
  147. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  148. } else if (IS_FWI2_CAPABLE(ha))
  149. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  150. else
  151. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  152. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  153. wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
  154. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  155. } else {
  156. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  157. "Cmd=%x Polling Mode.\n", command);
  158. if (IS_QLA82XX(ha)) {
  159. if (RD_REG_DWORD(&reg->isp82.hint) &
  160. HINT_MBX_INT_PENDING) {
  161. spin_unlock_irqrestore(&ha->hardware_lock,
  162. flags);
  163. ha->flags.mbox_busy = 0;
  164. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  165. "Pending mailbox timeout, exiting.\n");
  166. rval = QLA_FUNCTION_TIMEOUT;
  167. goto premature_exit;
  168. }
  169. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  170. } else if (IS_FWI2_CAPABLE(ha))
  171. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  172. else
  173. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  174. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  175. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  176. while (!ha->flags.mbox_int) {
  177. if (time_after(jiffies, wait_time))
  178. break;
  179. /* Check for pending interrupts. */
  180. qla2x00_poll(ha->rsp_q_map[0]);
  181. if (!ha->flags.mbox_int &&
  182. !(IS_QLA2200(ha) &&
  183. command == MBC_LOAD_RISC_RAM_EXTENDED))
  184. msleep(10);
  185. } /* while */
  186. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  187. "Waited %d sec.\n",
  188. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  189. }
  190. /* Check whether we timed out */
  191. if (ha->flags.mbox_int) {
  192. uint16_t *iptr2;
  193. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  194. "Cmd=%x completed.\n", command);
  195. /* Got interrupt. Clear the flag. */
  196. ha->flags.mbox_int = 0;
  197. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  198. if (ha->flags.isp82xx_fw_hung) {
  199. ha->flags.mbox_busy = 0;
  200. /* Setting Link-Down error */
  201. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  202. ha->mcp = NULL;
  203. rval = QLA_FUNCTION_FAILED;
  204. ql_log(ql_log_warn, vha, 0x1015,
  205. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  206. goto premature_exit;
  207. }
  208. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  209. rval = QLA_FUNCTION_FAILED;
  210. /* Load return mailbox registers. */
  211. iptr2 = mcp->mb;
  212. iptr = (uint16_t *)&ha->mailbox_out[0];
  213. mboxes = mcp->in_mb;
  214. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  215. if (mboxes & BIT_0)
  216. *iptr2 = *iptr;
  217. mboxes >>= 1;
  218. iptr2++;
  219. iptr++;
  220. }
  221. } else {
  222. uint16_t mb0;
  223. uint32_t ictrl;
  224. if (IS_FWI2_CAPABLE(ha)) {
  225. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  226. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  227. } else {
  228. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  229. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  230. }
  231. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  232. "MBX Command timeout for cmd %x.\n", command);
  233. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111a,
  234. "iocontrol=%x jiffies=%lx.\n", ictrl, jiffies);
  235. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111b,
  236. "mb[0] = 0x%x.\n", mb0);
  237. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  238. /*
  239. * Attempt to capture a firmware dump for further analysis
  240. * of the current firmware state
  241. */
  242. ha->isp_ops->fw_dump(vha, 0);
  243. rval = QLA_FUNCTION_TIMEOUT;
  244. }
  245. ha->flags.mbox_busy = 0;
  246. /* Clean up */
  247. ha->mcp = NULL;
  248. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  249. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  250. "Checking for additional resp interrupt.\n");
  251. /* polling mode for non isp_abort commands. */
  252. qla2x00_poll(ha->rsp_q_map[0]);
  253. }
  254. if (rval == QLA_FUNCTION_TIMEOUT &&
  255. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  256. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  257. ha->flags.eeh_busy) {
  258. /* not in dpc. schedule it for dpc to take over. */
  259. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  260. "Timeout, schedule isp_abort_needed.\n");
  261. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  262. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  263. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  264. if (IS_QLA82XX(ha)) {
  265. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  266. "disabling pause transmit on port "
  267. "0 & 1.\n");
  268. qla82xx_wr_32(ha,
  269. QLA82XX_CRB_NIU + 0x98,
  270. CRB_NIU_XG_PAUSE_CTL_P0|
  271. CRB_NIU_XG_PAUSE_CTL_P1);
  272. }
  273. ql_log(ql_log_info, base_vha, 0x101c,
  274. "Mailbox cmd timeout occured, cmd=0x%x, "
  275. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  276. "abort.\n", command, mcp->mb[0],
  277. ha->flags.eeh_busy);
  278. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  279. qla2xxx_wake_dpc(vha);
  280. }
  281. } else if (!abort_active) {
  282. /* call abort directly since we are in the DPC thread */
  283. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  284. "Timeout, calling abort_isp.\n");
  285. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  286. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  287. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  288. if (IS_QLA82XX(ha)) {
  289. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  290. "disabling pause transmit on port "
  291. "0 & 1.\n");
  292. qla82xx_wr_32(ha,
  293. QLA82XX_CRB_NIU + 0x98,
  294. CRB_NIU_XG_PAUSE_CTL_P0|
  295. CRB_NIU_XG_PAUSE_CTL_P1);
  296. }
  297. ql_log(ql_log_info, base_vha, 0x101e,
  298. "Mailbox cmd timeout occured, cmd=0x%x, "
  299. "mb[0]=0x%x. Scheduling ISP abort ",
  300. command, mcp->mb[0]);
  301. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  302. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  303. /* Allow next mbx cmd to come in. */
  304. complete(&ha->mbx_cmd_comp);
  305. if (ha->isp_ops->abort_isp(vha)) {
  306. /* Failed. retry later. */
  307. set_bit(ISP_ABORT_NEEDED,
  308. &vha->dpc_flags);
  309. }
  310. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  311. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  312. "Finished abort_isp.\n");
  313. goto mbx_done;
  314. }
  315. }
  316. }
  317. premature_exit:
  318. /* Allow next mbx cmd to come in. */
  319. complete(&ha->mbx_cmd_comp);
  320. mbx_done:
  321. if (rval) {
  322. ql_dbg(ql_dbg_mbx, base_vha, 0x1020,
  323. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  324. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  325. } else {
  326. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  327. }
  328. return rval;
  329. }
  330. int
  331. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  332. uint32_t risc_code_size)
  333. {
  334. int rval;
  335. struct qla_hw_data *ha = vha->hw;
  336. mbx_cmd_t mc;
  337. mbx_cmd_t *mcp = &mc;
  338. ql_dbg(ql_dbg_mbx, vha, 0x1022, "Entered %s.\n", __func__);
  339. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  340. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  341. mcp->mb[8] = MSW(risc_addr);
  342. mcp->out_mb = MBX_8|MBX_0;
  343. } else {
  344. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  345. mcp->out_mb = MBX_0;
  346. }
  347. mcp->mb[1] = LSW(risc_addr);
  348. mcp->mb[2] = MSW(req_dma);
  349. mcp->mb[3] = LSW(req_dma);
  350. mcp->mb[6] = MSW(MSD(req_dma));
  351. mcp->mb[7] = LSW(MSD(req_dma));
  352. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  353. if (IS_FWI2_CAPABLE(ha)) {
  354. mcp->mb[4] = MSW(risc_code_size);
  355. mcp->mb[5] = LSW(risc_code_size);
  356. mcp->out_mb |= MBX_5|MBX_4;
  357. } else {
  358. mcp->mb[4] = LSW(risc_code_size);
  359. mcp->out_mb |= MBX_4;
  360. }
  361. mcp->in_mb = MBX_0;
  362. mcp->tov = MBX_TOV_SECONDS;
  363. mcp->flags = 0;
  364. rval = qla2x00_mailbox_command(vha, mcp);
  365. if (rval != QLA_SUCCESS) {
  366. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  367. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  368. } else {
  369. ql_dbg(ql_dbg_mbx, vha, 0x1024, "Done %s.\n", __func__);
  370. }
  371. return rval;
  372. }
  373. #define EXTENDED_BB_CREDITS BIT_0
  374. /*
  375. * qla2x00_execute_fw
  376. * Start adapter firmware.
  377. *
  378. * Input:
  379. * ha = adapter block pointer.
  380. * TARGET_QUEUE_LOCK must be released.
  381. * ADAPTER_STATE_LOCK must be released.
  382. *
  383. * Returns:
  384. * qla2x00 local function return status code.
  385. *
  386. * Context:
  387. * Kernel context.
  388. */
  389. int
  390. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  391. {
  392. int rval;
  393. struct qla_hw_data *ha = vha->hw;
  394. mbx_cmd_t mc;
  395. mbx_cmd_t *mcp = &mc;
  396. ql_dbg(ql_dbg_mbx, vha, 0x1025, "Entered %s.\n", __func__);
  397. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  398. mcp->out_mb = MBX_0;
  399. mcp->in_mb = MBX_0;
  400. if (IS_FWI2_CAPABLE(ha)) {
  401. mcp->mb[1] = MSW(risc_addr);
  402. mcp->mb[2] = LSW(risc_addr);
  403. mcp->mb[3] = 0;
  404. if (IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
  405. struct nvram_81xx *nv = ha->nvram;
  406. mcp->mb[4] = (nv->enhanced_features &
  407. EXTENDED_BB_CREDITS);
  408. } else
  409. mcp->mb[4] = 0;
  410. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  411. mcp->in_mb |= MBX_1;
  412. } else {
  413. mcp->mb[1] = LSW(risc_addr);
  414. mcp->out_mb |= MBX_1;
  415. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  416. mcp->mb[2] = 0;
  417. mcp->out_mb |= MBX_2;
  418. }
  419. }
  420. mcp->tov = MBX_TOV_SECONDS;
  421. mcp->flags = 0;
  422. rval = qla2x00_mailbox_command(vha, mcp);
  423. if (rval != QLA_SUCCESS) {
  424. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  425. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  426. } else {
  427. if (IS_FWI2_CAPABLE(ha)) {
  428. ql_dbg(ql_dbg_mbx, vha, 0x1027,
  429. "Done exchanges=%x.\n", mcp->mb[1]);
  430. } else {
  431. ql_dbg(ql_dbg_mbx, vha, 0x1028, "Done %s.\n", __func__);
  432. }
  433. }
  434. return rval;
  435. }
  436. /*
  437. * qla2x00_get_fw_version
  438. * Get firmware version.
  439. *
  440. * Input:
  441. * ha: adapter state pointer.
  442. * major: pointer for major number.
  443. * minor: pointer for minor number.
  444. * subminor: pointer for subminor number.
  445. *
  446. * Returns:
  447. * qla2x00 local function return status code.
  448. *
  449. * Context:
  450. * Kernel context.
  451. */
  452. int
  453. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  454. {
  455. int rval;
  456. mbx_cmd_t mc;
  457. mbx_cmd_t *mcp = &mc;
  458. struct qla_hw_data *ha = vha->hw;
  459. ql_dbg(ql_dbg_mbx, vha, 0x1029, "Entered %s.\n", __func__);
  460. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  461. mcp->out_mb = MBX_0;
  462. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  463. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha))
  464. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  465. if (IS_QLA83XX(vha->hw))
  466. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  467. mcp->flags = 0;
  468. mcp->tov = MBX_TOV_SECONDS;
  469. rval = qla2x00_mailbox_command(vha, mcp);
  470. if (rval != QLA_SUCCESS)
  471. goto failed;
  472. /* Return mailbox data. */
  473. ha->fw_major_version = mcp->mb[1];
  474. ha->fw_minor_version = mcp->mb[2];
  475. ha->fw_subminor_version = mcp->mb[3];
  476. ha->fw_attributes = mcp->mb[6];
  477. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  478. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  479. else
  480. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  481. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw)) {
  482. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  483. ha->mpi_version[1] = mcp->mb[11] >> 8;
  484. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  485. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  486. ha->phy_version[0] = mcp->mb[8] & 0xff;
  487. ha->phy_version[1] = mcp->mb[9] >> 8;
  488. ha->phy_version[2] = mcp->mb[9] & 0xff;
  489. }
  490. if (IS_QLA83XX(ha)) {
  491. if (mcp->mb[6] & BIT_15) {
  492. ha->fw_attributes_h = mcp->mb[15];
  493. ha->fw_attributes_ext[0] = mcp->mb[16];
  494. ha->fw_attributes_ext[1] = mcp->mb[17];
  495. ql_dbg(ql_dbg_mbx, vha, 0x1139,
  496. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  497. __func__, mcp->mb[15], mcp->mb[6]);
  498. } else
  499. ql_dbg(ql_dbg_mbx, vha, 0x112f,
  500. "%s: FwAttributes [Upper] invalid, MB6:%04x\n",
  501. __func__, mcp->mb[6]);
  502. }
  503. failed:
  504. if (rval != QLA_SUCCESS) {
  505. /*EMPTY*/
  506. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  507. } else {
  508. /*EMPTY*/
  509. ql_dbg(ql_dbg_mbx, vha, 0x102b, "Done %s.\n", __func__);
  510. }
  511. return rval;
  512. }
  513. /*
  514. * qla2x00_get_fw_options
  515. * Set firmware options.
  516. *
  517. * Input:
  518. * ha = adapter block pointer.
  519. * fwopt = pointer for firmware options.
  520. *
  521. * Returns:
  522. * qla2x00 local function return status code.
  523. *
  524. * Context:
  525. * Kernel context.
  526. */
  527. int
  528. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  529. {
  530. int rval;
  531. mbx_cmd_t mc;
  532. mbx_cmd_t *mcp = &mc;
  533. ql_dbg(ql_dbg_mbx, vha, 0x102c, "Entered %s.\n", __func__);
  534. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  535. mcp->out_mb = MBX_0;
  536. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  537. mcp->tov = MBX_TOV_SECONDS;
  538. mcp->flags = 0;
  539. rval = qla2x00_mailbox_command(vha, mcp);
  540. if (rval != QLA_SUCCESS) {
  541. /*EMPTY*/
  542. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  543. } else {
  544. fwopts[0] = mcp->mb[0];
  545. fwopts[1] = mcp->mb[1];
  546. fwopts[2] = mcp->mb[2];
  547. fwopts[3] = mcp->mb[3];
  548. ql_dbg(ql_dbg_mbx, vha, 0x102e, "Done %s.\n", __func__);
  549. }
  550. return rval;
  551. }
  552. /*
  553. * qla2x00_set_fw_options
  554. * Set firmware options.
  555. *
  556. * Input:
  557. * ha = adapter block pointer.
  558. * fwopt = pointer for firmware options.
  559. *
  560. * Returns:
  561. * qla2x00 local function return status code.
  562. *
  563. * Context:
  564. * Kernel context.
  565. */
  566. int
  567. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  568. {
  569. int rval;
  570. mbx_cmd_t mc;
  571. mbx_cmd_t *mcp = &mc;
  572. ql_dbg(ql_dbg_mbx, vha, 0x102f, "Entered %s.\n", __func__);
  573. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  574. mcp->mb[1] = fwopts[1];
  575. mcp->mb[2] = fwopts[2];
  576. mcp->mb[3] = fwopts[3];
  577. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  578. mcp->in_mb = MBX_0;
  579. if (IS_FWI2_CAPABLE(vha->hw)) {
  580. mcp->in_mb |= MBX_1;
  581. } else {
  582. mcp->mb[10] = fwopts[10];
  583. mcp->mb[11] = fwopts[11];
  584. mcp->mb[12] = 0; /* Undocumented, but used */
  585. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  586. }
  587. mcp->tov = MBX_TOV_SECONDS;
  588. mcp->flags = 0;
  589. rval = qla2x00_mailbox_command(vha, mcp);
  590. fwopts[0] = mcp->mb[0];
  591. if (rval != QLA_SUCCESS) {
  592. /*EMPTY*/
  593. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  594. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  595. } else {
  596. /*EMPTY*/
  597. ql_dbg(ql_dbg_mbx, vha, 0x1031, "Done %s.\n", __func__);
  598. }
  599. return rval;
  600. }
  601. /*
  602. * qla2x00_mbx_reg_test
  603. * Mailbox register wrap test.
  604. *
  605. * Input:
  606. * ha = adapter block pointer.
  607. * TARGET_QUEUE_LOCK must be released.
  608. * ADAPTER_STATE_LOCK must be released.
  609. *
  610. * Returns:
  611. * qla2x00 local function return status code.
  612. *
  613. * Context:
  614. * Kernel context.
  615. */
  616. int
  617. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  618. {
  619. int rval;
  620. mbx_cmd_t mc;
  621. mbx_cmd_t *mcp = &mc;
  622. ql_dbg(ql_dbg_mbx, vha, 0x1032, "Entered %s.\n", __func__);
  623. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  624. mcp->mb[1] = 0xAAAA;
  625. mcp->mb[2] = 0x5555;
  626. mcp->mb[3] = 0xAA55;
  627. mcp->mb[4] = 0x55AA;
  628. mcp->mb[5] = 0xA5A5;
  629. mcp->mb[6] = 0x5A5A;
  630. mcp->mb[7] = 0x2525;
  631. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  632. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  633. mcp->tov = MBX_TOV_SECONDS;
  634. mcp->flags = 0;
  635. rval = qla2x00_mailbox_command(vha, mcp);
  636. if (rval == QLA_SUCCESS) {
  637. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  638. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  639. rval = QLA_FUNCTION_FAILED;
  640. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  641. mcp->mb[7] != 0x2525)
  642. rval = QLA_FUNCTION_FAILED;
  643. }
  644. if (rval != QLA_SUCCESS) {
  645. /*EMPTY*/
  646. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  647. } else {
  648. /*EMPTY*/
  649. ql_dbg(ql_dbg_mbx, vha, 0x1034, "Done %s.\n", __func__);
  650. }
  651. return rval;
  652. }
  653. /*
  654. * qla2x00_verify_checksum
  655. * Verify firmware checksum.
  656. *
  657. * Input:
  658. * ha = adapter block pointer.
  659. * TARGET_QUEUE_LOCK must be released.
  660. * ADAPTER_STATE_LOCK must be released.
  661. *
  662. * Returns:
  663. * qla2x00 local function return status code.
  664. *
  665. * Context:
  666. * Kernel context.
  667. */
  668. int
  669. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  670. {
  671. int rval;
  672. mbx_cmd_t mc;
  673. mbx_cmd_t *mcp = &mc;
  674. ql_dbg(ql_dbg_mbx, vha, 0x1035, "Entered %s.\n", __func__);
  675. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  676. mcp->out_mb = MBX_0;
  677. mcp->in_mb = MBX_0;
  678. if (IS_FWI2_CAPABLE(vha->hw)) {
  679. mcp->mb[1] = MSW(risc_addr);
  680. mcp->mb[2] = LSW(risc_addr);
  681. mcp->out_mb |= MBX_2|MBX_1;
  682. mcp->in_mb |= MBX_2|MBX_1;
  683. } else {
  684. mcp->mb[1] = LSW(risc_addr);
  685. mcp->out_mb |= MBX_1;
  686. mcp->in_mb |= MBX_1;
  687. }
  688. mcp->tov = MBX_TOV_SECONDS;
  689. mcp->flags = 0;
  690. rval = qla2x00_mailbox_command(vha, mcp);
  691. if (rval != QLA_SUCCESS) {
  692. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  693. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  694. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  695. } else {
  696. ql_dbg(ql_dbg_mbx, vha, 0x1037, "Done %s.\n", __func__);
  697. }
  698. return rval;
  699. }
  700. /*
  701. * qla2x00_issue_iocb
  702. * Issue IOCB using mailbox command
  703. *
  704. * Input:
  705. * ha = adapter state pointer.
  706. * buffer = buffer pointer.
  707. * phys_addr = physical address of buffer.
  708. * size = size of buffer.
  709. * TARGET_QUEUE_LOCK must be released.
  710. * ADAPTER_STATE_LOCK must be released.
  711. *
  712. * Returns:
  713. * qla2x00 local function return status code.
  714. *
  715. * Context:
  716. * Kernel context.
  717. */
  718. int
  719. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  720. dma_addr_t phys_addr, size_t size, uint32_t tov)
  721. {
  722. int rval;
  723. mbx_cmd_t mc;
  724. mbx_cmd_t *mcp = &mc;
  725. ql_dbg(ql_dbg_mbx, vha, 0x1038, "Entered %s.\n", __func__);
  726. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  727. mcp->mb[1] = 0;
  728. mcp->mb[2] = MSW(phys_addr);
  729. mcp->mb[3] = LSW(phys_addr);
  730. mcp->mb[6] = MSW(MSD(phys_addr));
  731. mcp->mb[7] = LSW(MSD(phys_addr));
  732. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  733. mcp->in_mb = MBX_2|MBX_0;
  734. mcp->tov = tov;
  735. mcp->flags = 0;
  736. rval = qla2x00_mailbox_command(vha, mcp);
  737. if (rval != QLA_SUCCESS) {
  738. /*EMPTY*/
  739. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  740. } else {
  741. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  742. /* Mask reserved bits. */
  743. sts_entry->entry_status &=
  744. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  745. ql_dbg(ql_dbg_mbx, vha, 0x103a, "Done %s.\n", __func__);
  746. }
  747. return rval;
  748. }
  749. int
  750. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  751. size_t size)
  752. {
  753. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  754. MBX_TOV_SECONDS);
  755. }
  756. /*
  757. * qla2x00_abort_command
  758. * Abort command aborts a specified IOCB.
  759. *
  760. * Input:
  761. * ha = adapter block pointer.
  762. * sp = SB structure pointer.
  763. *
  764. * Returns:
  765. * qla2x00 local function return status code.
  766. *
  767. * Context:
  768. * Kernel context.
  769. */
  770. int
  771. qla2x00_abort_command(srb_t *sp)
  772. {
  773. unsigned long flags = 0;
  774. int rval;
  775. uint32_t handle = 0;
  776. mbx_cmd_t mc;
  777. mbx_cmd_t *mcp = &mc;
  778. fc_port_t *fcport = sp->fcport;
  779. scsi_qla_host_t *vha = fcport->vha;
  780. struct qla_hw_data *ha = vha->hw;
  781. struct req_que *req = vha->req;
  782. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  783. ql_dbg(ql_dbg_mbx, vha, 0x103b, "Entered %s.\n", __func__);
  784. spin_lock_irqsave(&ha->hardware_lock, flags);
  785. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  786. if (req->outstanding_cmds[handle] == sp)
  787. break;
  788. }
  789. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  790. if (handle == MAX_OUTSTANDING_COMMANDS) {
  791. /* command not found */
  792. return QLA_FUNCTION_FAILED;
  793. }
  794. mcp->mb[0] = MBC_ABORT_COMMAND;
  795. if (HAS_EXTENDED_IDS(ha))
  796. mcp->mb[1] = fcport->loop_id;
  797. else
  798. mcp->mb[1] = fcport->loop_id << 8;
  799. mcp->mb[2] = (uint16_t)handle;
  800. mcp->mb[3] = (uint16_t)(handle >> 16);
  801. mcp->mb[6] = (uint16_t)cmd->device->lun;
  802. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  803. mcp->in_mb = MBX_0;
  804. mcp->tov = MBX_TOV_SECONDS;
  805. mcp->flags = 0;
  806. rval = qla2x00_mailbox_command(vha, mcp);
  807. if (rval != QLA_SUCCESS) {
  808. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  809. } else {
  810. ql_dbg(ql_dbg_mbx, vha, 0x103d, "Done %s.\n", __func__);
  811. }
  812. return rval;
  813. }
  814. int
  815. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  816. {
  817. int rval, rval2;
  818. mbx_cmd_t mc;
  819. mbx_cmd_t *mcp = &mc;
  820. scsi_qla_host_t *vha;
  821. struct req_que *req;
  822. struct rsp_que *rsp;
  823. l = l;
  824. vha = fcport->vha;
  825. ql_dbg(ql_dbg_mbx, vha, 0x103e, "Entered %s.\n", __func__);
  826. req = vha->hw->req_q_map[0];
  827. rsp = req->rsp;
  828. mcp->mb[0] = MBC_ABORT_TARGET;
  829. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  830. if (HAS_EXTENDED_IDS(vha->hw)) {
  831. mcp->mb[1] = fcport->loop_id;
  832. mcp->mb[10] = 0;
  833. mcp->out_mb |= MBX_10;
  834. } else {
  835. mcp->mb[1] = fcport->loop_id << 8;
  836. }
  837. mcp->mb[2] = vha->hw->loop_reset_delay;
  838. mcp->mb[9] = vha->vp_idx;
  839. mcp->in_mb = MBX_0;
  840. mcp->tov = MBX_TOV_SECONDS;
  841. mcp->flags = 0;
  842. rval = qla2x00_mailbox_command(vha, mcp);
  843. if (rval != QLA_SUCCESS) {
  844. ql_dbg(ql_dbg_mbx, vha, 0x103f, "Failed=%x.\n", rval);
  845. }
  846. /* Issue marker IOCB. */
  847. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  848. MK_SYNC_ID);
  849. if (rval2 != QLA_SUCCESS) {
  850. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  851. "Failed to issue marker IOCB (%x).\n", rval2);
  852. } else {
  853. ql_dbg(ql_dbg_mbx, vha, 0x1041, "Done %s.\n", __func__);
  854. }
  855. return rval;
  856. }
  857. int
  858. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  859. {
  860. int rval, rval2;
  861. mbx_cmd_t mc;
  862. mbx_cmd_t *mcp = &mc;
  863. scsi_qla_host_t *vha;
  864. struct req_que *req;
  865. struct rsp_que *rsp;
  866. vha = fcport->vha;
  867. ql_dbg(ql_dbg_mbx, vha, 0x1042, "Entered %s.\n", __func__);
  868. req = vha->hw->req_q_map[0];
  869. rsp = req->rsp;
  870. mcp->mb[0] = MBC_LUN_RESET;
  871. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  872. if (HAS_EXTENDED_IDS(vha->hw))
  873. mcp->mb[1] = fcport->loop_id;
  874. else
  875. mcp->mb[1] = fcport->loop_id << 8;
  876. mcp->mb[2] = l;
  877. mcp->mb[3] = 0;
  878. mcp->mb[9] = vha->vp_idx;
  879. mcp->in_mb = MBX_0;
  880. mcp->tov = MBX_TOV_SECONDS;
  881. mcp->flags = 0;
  882. rval = qla2x00_mailbox_command(vha, mcp);
  883. if (rval != QLA_SUCCESS) {
  884. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  885. }
  886. /* Issue marker IOCB. */
  887. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  888. MK_SYNC_ID_LUN);
  889. if (rval2 != QLA_SUCCESS) {
  890. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  891. "Failed to issue marker IOCB (%x).\n", rval2);
  892. } else {
  893. ql_dbg(ql_dbg_mbx, vha, 0x1045, "Done %s.\n", __func__);
  894. }
  895. return rval;
  896. }
  897. /*
  898. * qla2x00_get_adapter_id
  899. * Get adapter ID and topology.
  900. *
  901. * Input:
  902. * ha = adapter block pointer.
  903. * id = pointer for loop ID.
  904. * al_pa = pointer for AL_PA.
  905. * area = pointer for area.
  906. * domain = pointer for domain.
  907. * top = pointer for topology.
  908. * TARGET_QUEUE_LOCK must be released.
  909. * ADAPTER_STATE_LOCK must be released.
  910. *
  911. * Returns:
  912. * qla2x00 local function return status code.
  913. *
  914. * Context:
  915. * Kernel context.
  916. */
  917. int
  918. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  919. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  920. {
  921. int rval;
  922. mbx_cmd_t mc;
  923. mbx_cmd_t *mcp = &mc;
  924. ql_dbg(ql_dbg_mbx, vha, 0x1046, "Entered %s.\n", __func__);
  925. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  926. mcp->mb[9] = vha->vp_idx;
  927. mcp->out_mb = MBX_9|MBX_0;
  928. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  929. if (IS_CNA_CAPABLE(vha->hw))
  930. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  931. mcp->tov = MBX_TOV_SECONDS;
  932. mcp->flags = 0;
  933. rval = qla2x00_mailbox_command(vha, mcp);
  934. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  935. rval = QLA_COMMAND_ERROR;
  936. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  937. rval = QLA_INVALID_COMMAND;
  938. /* Return data. */
  939. *id = mcp->mb[1];
  940. *al_pa = LSB(mcp->mb[2]);
  941. *area = MSB(mcp->mb[2]);
  942. *domain = LSB(mcp->mb[3]);
  943. *top = mcp->mb[6];
  944. *sw_cap = mcp->mb[7];
  945. if (rval != QLA_SUCCESS) {
  946. /*EMPTY*/
  947. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  948. } else {
  949. ql_dbg(ql_dbg_mbx, vha, 0x1048, "Done %s.\n", __func__);
  950. if (IS_CNA_CAPABLE(vha->hw)) {
  951. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  952. vha->fcoe_fcf_idx = mcp->mb[10];
  953. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  954. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  955. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  956. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  957. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  958. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  959. }
  960. }
  961. return rval;
  962. }
  963. /*
  964. * qla2x00_get_retry_cnt
  965. * Get current firmware login retry count and delay.
  966. *
  967. * Input:
  968. * ha = adapter block pointer.
  969. * retry_cnt = pointer to login retry count.
  970. * tov = pointer to login timeout value.
  971. *
  972. * Returns:
  973. * qla2x00 local function return status code.
  974. *
  975. * Context:
  976. * Kernel context.
  977. */
  978. int
  979. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  980. uint16_t *r_a_tov)
  981. {
  982. int rval;
  983. uint16_t ratov;
  984. mbx_cmd_t mc;
  985. mbx_cmd_t *mcp = &mc;
  986. ql_dbg(ql_dbg_mbx, vha, 0x1049, "Entered %s.\n", __func__);
  987. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  988. mcp->out_mb = MBX_0;
  989. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  990. mcp->tov = MBX_TOV_SECONDS;
  991. mcp->flags = 0;
  992. rval = qla2x00_mailbox_command(vha, mcp);
  993. if (rval != QLA_SUCCESS) {
  994. /*EMPTY*/
  995. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  996. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  997. } else {
  998. /* Convert returned data and check our values. */
  999. *r_a_tov = mcp->mb[3] / 2;
  1000. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1001. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1002. /* Update to the larger values */
  1003. *retry_cnt = (uint8_t)mcp->mb[1];
  1004. *tov = ratov;
  1005. }
  1006. ql_dbg(ql_dbg_mbx, vha, 0x104b,
  1007. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1008. }
  1009. return rval;
  1010. }
  1011. /*
  1012. * qla2x00_init_firmware
  1013. * Initialize adapter firmware.
  1014. *
  1015. * Input:
  1016. * ha = adapter block pointer.
  1017. * dptr = Initialization control block pointer.
  1018. * size = size of initialization control block.
  1019. * TARGET_QUEUE_LOCK must be released.
  1020. * ADAPTER_STATE_LOCK must be released.
  1021. *
  1022. * Returns:
  1023. * qla2x00 local function return status code.
  1024. *
  1025. * Context:
  1026. * Kernel context.
  1027. */
  1028. int
  1029. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1030. {
  1031. int rval;
  1032. mbx_cmd_t mc;
  1033. mbx_cmd_t *mcp = &mc;
  1034. struct qla_hw_data *ha = vha->hw;
  1035. ql_dbg(ql_dbg_mbx, vha, 0x104c, "Entered %s.\n", __func__);
  1036. if (IS_QLA82XX(ha) && ql2xdbwr)
  1037. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1038. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1039. if (ha->flags.npiv_supported)
  1040. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1041. else
  1042. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1043. mcp->mb[1] = 0;
  1044. mcp->mb[2] = MSW(ha->init_cb_dma);
  1045. mcp->mb[3] = LSW(ha->init_cb_dma);
  1046. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1047. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1048. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1049. if ((IS_QLA81XX(ha) || IS_QLA83XX(ha)) && ha->ex_init_cb->ex_version) {
  1050. mcp->mb[1] = BIT_0;
  1051. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1052. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1053. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1054. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1055. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1056. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1057. }
  1058. /* 1 and 2 should normally be captured. */
  1059. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1060. if (IS_QLA83XX(ha))
  1061. /* mb3 is additional info about the installed SFP. */
  1062. mcp->in_mb |= MBX_3;
  1063. mcp->buf_size = size;
  1064. mcp->flags = MBX_DMA_OUT;
  1065. mcp->tov = MBX_TOV_SECONDS;
  1066. rval = qla2x00_mailbox_command(vha, mcp);
  1067. if (rval != QLA_SUCCESS) {
  1068. /*EMPTY*/
  1069. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1070. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1071. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1072. } else {
  1073. /*EMPTY*/
  1074. ql_dbg(ql_dbg_mbx, vha, 0x104e, "Done %s.\n", __func__);
  1075. }
  1076. return rval;
  1077. }
  1078. /*
  1079. * qla2x00_get_port_database
  1080. * Issue normal/enhanced get port database mailbox command
  1081. * and copy device name as necessary.
  1082. *
  1083. * Input:
  1084. * ha = adapter state pointer.
  1085. * dev = structure pointer.
  1086. * opt = enhanced cmd option byte.
  1087. *
  1088. * Returns:
  1089. * qla2x00 local function return status code.
  1090. *
  1091. * Context:
  1092. * Kernel context.
  1093. */
  1094. int
  1095. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1096. {
  1097. int rval;
  1098. mbx_cmd_t mc;
  1099. mbx_cmd_t *mcp = &mc;
  1100. port_database_t *pd;
  1101. struct port_database_24xx *pd24;
  1102. dma_addr_t pd_dma;
  1103. struct qla_hw_data *ha = vha->hw;
  1104. ql_dbg(ql_dbg_mbx, vha, 0x104f, "Entered %s.\n", __func__);
  1105. pd24 = NULL;
  1106. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1107. if (pd == NULL) {
  1108. ql_log(ql_log_warn, vha, 0x1050,
  1109. "Failed to allocate port database structure.\n");
  1110. return QLA_MEMORY_ALLOC_FAILED;
  1111. }
  1112. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1113. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1114. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1115. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1116. mcp->mb[2] = MSW(pd_dma);
  1117. mcp->mb[3] = LSW(pd_dma);
  1118. mcp->mb[6] = MSW(MSD(pd_dma));
  1119. mcp->mb[7] = LSW(MSD(pd_dma));
  1120. mcp->mb[9] = vha->vp_idx;
  1121. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1122. mcp->in_mb = MBX_0;
  1123. if (IS_FWI2_CAPABLE(ha)) {
  1124. mcp->mb[1] = fcport->loop_id;
  1125. mcp->mb[10] = opt;
  1126. mcp->out_mb |= MBX_10|MBX_1;
  1127. mcp->in_mb |= MBX_1;
  1128. } else if (HAS_EXTENDED_IDS(ha)) {
  1129. mcp->mb[1] = fcport->loop_id;
  1130. mcp->mb[10] = opt;
  1131. mcp->out_mb |= MBX_10|MBX_1;
  1132. } else {
  1133. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1134. mcp->out_mb |= MBX_1;
  1135. }
  1136. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1137. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1138. mcp->flags = MBX_DMA_IN;
  1139. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1140. rval = qla2x00_mailbox_command(vha, mcp);
  1141. if (rval != QLA_SUCCESS)
  1142. goto gpd_error_out;
  1143. if (IS_FWI2_CAPABLE(ha)) {
  1144. pd24 = (struct port_database_24xx *) pd;
  1145. /* Check for logged in state. */
  1146. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1147. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1148. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1149. "Unable to verify login-state (%x/%x) for "
  1150. "loop_id %x.\n", pd24->current_login_state,
  1151. pd24->last_login_state, fcport->loop_id);
  1152. rval = QLA_FUNCTION_FAILED;
  1153. goto gpd_error_out;
  1154. }
  1155. /* Names are little-endian. */
  1156. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1157. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1158. /* Get port_id of device. */
  1159. fcport->d_id.b.domain = pd24->port_id[0];
  1160. fcport->d_id.b.area = pd24->port_id[1];
  1161. fcport->d_id.b.al_pa = pd24->port_id[2];
  1162. fcport->d_id.b.rsvd_1 = 0;
  1163. /* If not target must be initiator or unknown type. */
  1164. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1165. fcport->port_type = FCT_INITIATOR;
  1166. else
  1167. fcport->port_type = FCT_TARGET;
  1168. } else {
  1169. /* Check for logged in state. */
  1170. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1171. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1172. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1173. "Unable to verify login-state (%x/%x) - "
  1174. "portid=%02x%02x%02x.\n", pd->master_state,
  1175. pd->slave_state, fcport->d_id.b.domain,
  1176. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1177. rval = QLA_FUNCTION_FAILED;
  1178. goto gpd_error_out;
  1179. }
  1180. /* Names are little-endian. */
  1181. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1182. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1183. /* Get port_id of device. */
  1184. fcport->d_id.b.domain = pd->port_id[0];
  1185. fcport->d_id.b.area = pd->port_id[3];
  1186. fcport->d_id.b.al_pa = pd->port_id[2];
  1187. fcport->d_id.b.rsvd_1 = 0;
  1188. /* If not target must be initiator or unknown type. */
  1189. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1190. fcport->port_type = FCT_INITIATOR;
  1191. else
  1192. fcport->port_type = FCT_TARGET;
  1193. /* Passback COS information. */
  1194. fcport->supported_classes = (pd->options & BIT_4) ?
  1195. FC_COS_CLASS2: FC_COS_CLASS3;
  1196. }
  1197. gpd_error_out:
  1198. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1199. if (rval != QLA_SUCCESS) {
  1200. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1201. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1202. mcp->mb[0], mcp->mb[1]);
  1203. } else {
  1204. ql_dbg(ql_dbg_mbx, vha, 0x1053, "Done %s.\n", __func__);
  1205. }
  1206. return rval;
  1207. }
  1208. /*
  1209. * qla2x00_get_firmware_state
  1210. * Get adapter firmware state.
  1211. *
  1212. * Input:
  1213. * ha = adapter block pointer.
  1214. * dptr = pointer for firmware state.
  1215. * TARGET_QUEUE_LOCK must be released.
  1216. * ADAPTER_STATE_LOCK must be released.
  1217. *
  1218. * Returns:
  1219. * qla2x00 local function return status code.
  1220. *
  1221. * Context:
  1222. * Kernel context.
  1223. */
  1224. int
  1225. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1226. {
  1227. int rval;
  1228. mbx_cmd_t mc;
  1229. mbx_cmd_t *mcp = &mc;
  1230. ql_dbg(ql_dbg_mbx, vha, 0x1054, "Entered %s.\n", __func__);
  1231. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1232. mcp->out_mb = MBX_0;
  1233. if (IS_FWI2_CAPABLE(vha->hw))
  1234. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1235. else
  1236. mcp->in_mb = MBX_1|MBX_0;
  1237. mcp->tov = MBX_TOV_SECONDS;
  1238. mcp->flags = 0;
  1239. rval = qla2x00_mailbox_command(vha, mcp);
  1240. /* Return firmware states. */
  1241. states[0] = mcp->mb[1];
  1242. if (IS_FWI2_CAPABLE(vha->hw)) {
  1243. states[1] = mcp->mb[2];
  1244. states[2] = mcp->mb[3];
  1245. states[3] = mcp->mb[4];
  1246. states[4] = mcp->mb[5];
  1247. }
  1248. if (rval != QLA_SUCCESS) {
  1249. /*EMPTY*/
  1250. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1251. } else {
  1252. /*EMPTY*/
  1253. ql_dbg(ql_dbg_mbx, vha, 0x1056, "Done %s.\n", __func__);
  1254. }
  1255. return rval;
  1256. }
  1257. /*
  1258. * qla2x00_get_port_name
  1259. * Issue get port name mailbox command.
  1260. * Returned name is in big endian format.
  1261. *
  1262. * Input:
  1263. * ha = adapter block pointer.
  1264. * loop_id = loop ID of device.
  1265. * name = pointer for name.
  1266. * TARGET_QUEUE_LOCK must be released.
  1267. * ADAPTER_STATE_LOCK must be released.
  1268. *
  1269. * Returns:
  1270. * qla2x00 local function return status code.
  1271. *
  1272. * Context:
  1273. * Kernel context.
  1274. */
  1275. int
  1276. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1277. uint8_t opt)
  1278. {
  1279. int rval;
  1280. mbx_cmd_t mc;
  1281. mbx_cmd_t *mcp = &mc;
  1282. ql_dbg(ql_dbg_mbx, vha, 0x1057, "Entered %s.\n", __func__);
  1283. mcp->mb[0] = MBC_GET_PORT_NAME;
  1284. mcp->mb[9] = vha->vp_idx;
  1285. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1286. if (HAS_EXTENDED_IDS(vha->hw)) {
  1287. mcp->mb[1] = loop_id;
  1288. mcp->mb[10] = opt;
  1289. mcp->out_mb |= MBX_10;
  1290. } else {
  1291. mcp->mb[1] = loop_id << 8 | opt;
  1292. }
  1293. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1294. mcp->tov = MBX_TOV_SECONDS;
  1295. mcp->flags = 0;
  1296. rval = qla2x00_mailbox_command(vha, mcp);
  1297. if (rval != QLA_SUCCESS) {
  1298. /*EMPTY*/
  1299. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1300. } else {
  1301. if (name != NULL) {
  1302. /* This function returns name in big endian. */
  1303. name[0] = MSB(mcp->mb[2]);
  1304. name[1] = LSB(mcp->mb[2]);
  1305. name[2] = MSB(mcp->mb[3]);
  1306. name[3] = LSB(mcp->mb[3]);
  1307. name[4] = MSB(mcp->mb[6]);
  1308. name[5] = LSB(mcp->mb[6]);
  1309. name[6] = MSB(mcp->mb[7]);
  1310. name[7] = LSB(mcp->mb[7]);
  1311. }
  1312. ql_dbg(ql_dbg_mbx, vha, 0x1059, "Done %s.\n", __func__);
  1313. }
  1314. return rval;
  1315. }
  1316. /*
  1317. * qla2x00_lip_reset
  1318. * Issue LIP reset mailbox command.
  1319. *
  1320. * Input:
  1321. * ha = adapter block pointer.
  1322. * TARGET_QUEUE_LOCK must be released.
  1323. * ADAPTER_STATE_LOCK must be released.
  1324. *
  1325. * Returns:
  1326. * qla2x00 local function return status code.
  1327. *
  1328. * Context:
  1329. * Kernel context.
  1330. */
  1331. int
  1332. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1333. {
  1334. int rval;
  1335. mbx_cmd_t mc;
  1336. mbx_cmd_t *mcp = &mc;
  1337. ql_dbg(ql_dbg_mbx, vha, 0x105a, "Entered %s.\n", __func__);
  1338. if (IS_CNA_CAPABLE(vha->hw)) {
  1339. /* Logout across all FCFs. */
  1340. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1341. mcp->mb[1] = BIT_1;
  1342. mcp->mb[2] = 0;
  1343. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1344. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1345. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1346. mcp->mb[1] = BIT_6;
  1347. mcp->mb[2] = 0;
  1348. mcp->mb[3] = vha->hw->loop_reset_delay;
  1349. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1350. } else {
  1351. mcp->mb[0] = MBC_LIP_RESET;
  1352. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1353. if (HAS_EXTENDED_IDS(vha->hw)) {
  1354. mcp->mb[1] = 0x00ff;
  1355. mcp->mb[10] = 0;
  1356. mcp->out_mb |= MBX_10;
  1357. } else {
  1358. mcp->mb[1] = 0xff00;
  1359. }
  1360. mcp->mb[2] = vha->hw->loop_reset_delay;
  1361. mcp->mb[3] = 0;
  1362. }
  1363. mcp->in_mb = MBX_0;
  1364. mcp->tov = MBX_TOV_SECONDS;
  1365. mcp->flags = 0;
  1366. rval = qla2x00_mailbox_command(vha, mcp);
  1367. if (rval != QLA_SUCCESS) {
  1368. /*EMPTY*/
  1369. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1370. } else {
  1371. /*EMPTY*/
  1372. ql_dbg(ql_dbg_mbx, vha, 0x105c, "Done %s.\n", __func__);
  1373. }
  1374. return rval;
  1375. }
  1376. /*
  1377. * qla2x00_send_sns
  1378. * Send SNS command.
  1379. *
  1380. * Input:
  1381. * ha = adapter block pointer.
  1382. * sns = pointer for command.
  1383. * cmd_size = command size.
  1384. * buf_size = response/command size.
  1385. * TARGET_QUEUE_LOCK must be released.
  1386. * ADAPTER_STATE_LOCK must be released.
  1387. *
  1388. * Returns:
  1389. * qla2x00 local function return status code.
  1390. *
  1391. * Context:
  1392. * Kernel context.
  1393. */
  1394. int
  1395. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1396. uint16_t cmd_size, size_t buf_size)
  1397. {
  1398. int rval;
  1399. mbx_cmd_t mc;
  1400. mbx_cmd_t *mcp = &mc;
  1401. ql_dbg(ql_dbg_mbx, vha, 0x105d, "Entered %s.\n", __func__);
  1402. ql_dbg(ql_dbg_mbx, vha, 0x105e,
  1403. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1404. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1405. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1406. mcp->mb[1] = cmd_size;
  1407. mcp->mb[2] = MSW(sns_phys_address);
  1408. mcp->mb[3] = LSW(sns_phys_address);
  1409. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1410. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1411. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1412. mcp->in_mb = MBX_0|MBX_1;
  1413. mcp->buf_size = buf_size;
  1414. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1415. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1416. rval = qla2x00_mailbox_command(vha, mcp);
  1417. if (rval != QLA_SUCCESS) {
  1418. /*EMPTY*/
  1419. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1420. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1421. rval, mcp->mb[0], mcp->mb[1]);
  1422. } else {
  1423. /*EMPTY*/
  1424. ql_dbg(ql_dbg_mbx, vha, 0x1060, "Done %s.\n", __func__);
  1425. }
  1426. return rval;
  1427. }
  1428. int
  1429. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1430. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1431. {
  1432. int rval;
  1433. struct logio_entry_24xx *lg;
  1434. dma_addr_t lg_dma;
  1435. uint32_t iop[2];
  1436. struct qla_hw_data *ha = vha->hw;
  1437. struct req_que *req;
  1438. struct rsp_que *rsp;
  1439. ql_dbg(ql_dbg_mbx, vha, 0x1061, "Entered %s.\n", __func__);
  1440. if (ha->flags.cpu_affinity_enabled)
  1441. req = ha->req_q_map[0];
  1442. else
  1443. req = vha->req;
  1444. rsp = req->rsp;
  1445. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1446. if (lg == NULL) {
  1447. ql_log(ql_log_warn, vha, 0x1062,
  1448. "Failed to allocate login IOCB.\n");
  1449. return QLA_MEMORY_ALLOC_FAILED;
  1450. }
  1451. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1452. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1453. lg->entry_count = 1;
  1454. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1455. lg->nport_handle = cpu_to_le16(loop_id);
  1456. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1457. if (opt & BIT_0)
  1458. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1459. if (opt & BIT_1)
  1460. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1461. lg->port_id[0] = al_pa;
  1462. lg->port_id[1] = area;
  1463. lg->port_id[2] = domain;
  1464. lg->vp_index = vha->vp_idx;
  1465. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1466. (ha->r_a_tov / 10 * 2) + 2);
  1467. if (rval != QLA_SUCCESS) {
  1468. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1469. "Failed to issue login IOCB (%x).\n", rval);
  1470. } else if (lg->entry_status != 0) {
  1471. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1472. "Failed to complete IOCB -- error status (%x).\n",
  1473. lg->entry_status);
  1474. rval = QLA_FUNCTION_FAILED;
  1475. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1476. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1477. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1478. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1479. "Failed to complete IOCB -- completion status (%x) "
  1480. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1481. iop[0], iop[1]);
  1482. switch (iop[0]) {
  1483. case LSC_SCODE_PORTID_USED:
  1484. mb[0] = MBS_PORT_ID_USED;
  1485. mb[1] = LSW(iop[1]);
  1486. break;
  1487. case LSC_SCODE_NPORT_USED:
  1488. mb[0] = MBS_LOOP_ID_USED;
  1489. break;
  1490. case LSC_SCODE_NOLINK:
  1491. case LSC_SCODE_NOIOCB:
  1492. case LSC_SCODE_NOXCB:
  1493. case LSC_SCODE_CMD_FAILED:
  1494. case LSC_SCODE_NOFABRIC:
  1495. case LSC_SCODE_FW_NOT_READY:
  1496. case LSC_SCODE_NOT_LOGGED_IN:
  1497. case LSC_SCODE_NOPCB:
  1498. case LSC_SCODE_ELS_REJECT:
  1499. case LSC_SCODE_CMD_PARAM_ERR:
  1500. case LSC_SCODE_NONPORT:
  1501. case LSC_SCODE_LOGGED_IN:
  1502. case LSC_SCODE_NOFLOGI_ACC:
  1503. default:
  1504. mb[0] = MBS_COMMAND_ERROR;
  1505. break;
  1506. }
  1507. } else {
  1508. ql_dbg(ql_dbg_mbx, vha, 0x1066, "Done %s.\n", __func__);
  1509. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1510. mb[0] = MBS_COMMAND_COMPLETE;
  1511. mb[1] = 0;
  1512. if (iop[0] & BIT_4) {
  1513. if (iop[0] & BIT_8)
  1514. mb[1] |= BIT_1;
  1515. } else
  1516. mb[1] = BIT_0;
  1517. /* Passback COS information. */
  1518. mb[10] = 0;
  1519. if (lg->io_parameter[7] || lg->io_parameter[8])
  1520. mb[10] |= BIT_0; /* Class 2. */
  1521. if (lg->io_parameter[9] || lg->io_parameter[10])
  1522. mb[10] |= BIT_1; /* Class 3. */
  1523. }
  1524. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1525. return rval;
  1526. }
  1527. /*
  1528. * qla2x00_login_fabric
  1529. * Issue login fabric port mailbox command.
  1530. *
  1531. * Input:
  1532. * ha = adapter block pointer.
  1533. * loop_id = device loop ID.
  1534. * domain = device domain.
  1535. * area = device area.
  1536. * al_pa = device AL_PA.
  1537. * status = pointer for return status.
  1538. * opt = command options.
  1539. * TARGET_QUEUE_LOCK must be released.
  1540. * ADAPTER_STATE_LOCK must be released.
  1541. *
  1542. * Returns:
  1543. * qla2x00 local function return status code.
  1544. *
  1545. * Context:
  1546. * Kernel context.
  1547. */
  1548. int
  1549. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1550. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1551. {
  1552. int rval;
  1553. mbx_cmd_t mc;
  1554. mbx_cmd_t *mcp = &mc;
  1555. struct qla_hw_data *ha = vha->hw;
  1556. ql_dbg(ql_dbg_mbx, vha, 0x1067, "Entered %s.\n", __func__);
  1557. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1558. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1559. if (HAS_EXTENDED_IDS(ha)) {
  1560. mcp->mb[1] = loop_id;
  1561. mcp->mb[10] = opt;
  1562. mcp->out_mb |= MBX_10;
  1563. } else {
  1564. mcp->mb[1] = (loop_id << 8) | opt;
  1565. }
  1566. mcp->mb[2] = domain;
  1567. mcp->mb[3] = area << 8 | al_pa;
  1568. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1569. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1570. mcp->flags = 0;
  1571. rval = qla2x00_mailbox_command(vha, mcp);
  1572. /* Return mailbox statuses. */
  1573. if (mb != NULL) {
  1574. mb[0] = mcp->mb[0];
  1575. mb[1] = mcp->mb[1];
  1576. mb[2] = mcp->mb[2];
  1577. mb[6] = mcp->mb[6];
  1578. mb[7] = mcp->mb[7];
  1579. /* COS retrieved from Get-Port-Database mailbox command. */
  1580. mb[10] = 0;
  1581. }
  1582. if (rval != QLA_SUCCESS) {
  1583. /* RLU tmp code: need to change main mailbox_command function to
  1584. * return ok even when the mailbox completion value is not
  1585. * SUCCESS. The caller needs to be responsible to interpret
  1586. * the return values of this mailbox command if we're not
  1587. * to change too much of the existing code.
  1588. */
  1589. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1590. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1591. mcp->mb[0] == 0x4006)
  1592. rval = QLA_SUCCESS;
  1593. /*EMPTY*/
  1594. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1595. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1596. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1597. } else {
  1598. /*EMPTY*/
  1599. ql_dbg(ql_dbg_mbx, vha, 0x1069, "Done %s.\n", __func__);
  1600. }
  1601. return rval;
  1602. }
  1603. /*
  1604. * qla2x00_login_local_device
  1605. * Issue login loop port mailbox command.
  1606. *
  1607. * Input:
  1608. * ha = adapter block pointer.
  1609. * loop_id = device loop ID.
  1610. * opt = command options.
  1611. *
  1612. * Returns:
  1613. * Return status code.
  1614. *
  1615. * Context:
  1616. * Kernel context.
  1617. *
  1618. */
  1619. int
  1620. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1621. uint16_t *mb_ret, uint8_t opt)
  1622. {
  1623. int rval;
  1624. mbx_cmd_t mc;
  1625. mbx_cmd_t *mcp = &mc;
  1626. struct qla_hw_data *ha = vha->hw;
  1627. ql_dbg(ql_dbg_mbx, vha, 0x106a, "Entered %s.\n", __func__);
  1628. if (IS_FWI2_CAPABLE(ha))
  1629. return qla24xx_login_fabric(vha, fcport->loop_id,
  1630. fcport->d_id.b.domain, fcport->d_id.b.area,
  1631. fcport->d_id.b.al_pa, mb_ret, opt);
  1632. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1633. if (HAS_EXTENDED_IDS(ha))
  1634. mcp->mb[1] = fcport->loop_id;
  1635. else
  1636. mcp->mb[1] = fcport->loop_id << 8;
  1637. mcp->mb[2] = opt;
  1638. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1639. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1640. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1641. mcp->flags = 0;
  1642. rval = qla2x00_mailbox_command(vha, mcp);
  1643. /* Return mailbox statuses. */
  1644. if (mb_ret != NULL) {
  1645. mb_ret[0] = mcp->mb[0];
  1646. mb_ret[1] = mcp->mb[1];
  1647. mb_ret[6] = mcp->mb[6];
  1648. mb_ret[7] = mcp->mb[7];
  1649. }
  1650. if (rval != QLA_SUCCESS) {
  1651. /* AV tmp code: need to change main mailbox_command function to
  1652. * return ok even when the mailbox completion value is not
  1653. * SUCCESS. The caller needs to be responsible to interpret
  1654. * the return values of this mailbox command if we're not
  1655. * to change too much of the existing code.
  1656. */
  1657. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1658. rval = QLA_SUCCESS;
  1659. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1660. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1661. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1662. } else {
  1663. /*EMPTY*/
  1664. ql_dbg(ql_dbg_mbx, vha, 0x106c, "Done %s.\n", __func__);
  1665. }
  1666. return (rval);
  1667. }
  1668. int
  1669. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1670. uint8_t area, uint8_t al_pa)
  1671. {
  1672. int rval;
  1673. struct logio_entry_24xx *lg;
  1674. dma_addr_t lg_dma;
  1675. struct qla_hw_data *ha = vha->hw;
  1676. struct req_que *req;
  1677. struct rsp_que *rsp;
  1678. ql_dbg(ql_dbg_mbx, vha, 0x106d, "Entered %s.\n", __func__);
  1679. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1680. if (lg == NULL) {
  1681. ql_log(ql_log_warn, vha, 0x106e,
  1682. "Failed to allocate logout IOCB.\n");
  1683. return QLA_MEMORY_ALLOC_FAILED;
  1684. }
  1685. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1686. if (ql2xmaxqueues > 1)
  1687. req = ha->req_q_map[0];
  1688. else
  1689. req = vha->req;
  1690. rsp = req->rsp;
  1691. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1692. lg->entry_count = 1;
  1693. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1694. lg->nport_handle = cpu_to_le16(loop_id);
  1695. lg->control_flags =
  1696. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1697. LCF_FREE_NPORT);
  1698. lg->port_id[0] = al_pa;
  1699. lg->port_id[1] = area;
  1700. lg->port_id[2] = domain;
  1701. lg->vp_index = vha->vp_idx;
  1702. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1703. (ha->r_a_tov / 10 * 2) + 2);
  1704. if (rval != QLA_SUCCESS) {
  1705. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1706. "Failed to issue logout IOCB (%x).\n", rval);
  1707. } else if (lg->entry_status != 0) {
  1708. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1709. "Failed to complete IOCB -- error status (%x).\n",
  1710. lg->entry_status);
  1711. rval = QLA_FUNCTION_FAILED;
  1712. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1713. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1714. "Failed to complete IOCB -- completion status (%x) "
  1715. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1716. le32_to_cpu(lg->io_parameter[0]),
  1717. le32_to_cpu(lg->io_parameter[1]));
  1718. } else {
  1719. /*EMPTY*/
  1720. ql_dbg(ql_dbg_mbx, vha, 0x1072, "Done %s.\n", __func__);
  1721. }
  1722. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1723. return rval;
  1724. }
  1725. /*
  1726. * qla2x00_fabric_logout
  1727. * Issue logout fabric port mailbox command.
  1728. *
  1729. * Input:
  1730. * ha = adapter block pointer.
  1731. * loop_id = device loop ID.
  1732. * TARGET_QUEUE_LOCK must be released.
  1733. * ADAPTER_STATE_LOCK must be released.
  1734. *
  1735. * Returns:
  1736. * qla2x00 local function return status code.
  1737. *
  1738. * Context:
  1739. * Kernel context.
  1740. */
  1741. int
  1742. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1743. uint8_t area, uint8_t al_pa)
  1744. {
  1745. int rval;
  1746. mbx_cmd_t mc;
  1747. mbx_cmd_t *mcp = &mc;
  1748. ql_dbg(ql_dbg_mbx, vha, 0x1073, "Entered %s.\n", __func__);
  1749. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1750. mcp->out_mb = MBX_1|MBX_0;
  1751. if (HAS_EXTENDED_IDS(vha->hw)) {
  1752. mcp->mb[1] = loop_id;
  1753. mcp->mb[10] = 0;
  1754. mcp->out_mb |= MBX_10;
  1755. } else {
  1756. mcp->mb[1] = loop_id << 8;
  1757. }
  1758. mcp->in_mb = MBX_1|MBX_0;
  1759. mcp->tov = MBX_TOV_SECONDS;
  1760. mcp->flags = 0;
  1761. rval = qla2x00_mailbox_command(vha, mcp);
  1762. if (rval != QLA_SUCCESS) {
  1763. /*EMPTY*/
  1764. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1765. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1766. } else {
  1767. /*EMPTY*/
  1768. ql_dbg(ql_dbg_mbx, vha, 0x1075, "Done %s.\n", __func__);
  1769. }
  1770. return rval;
  1771. }
  1772. /*
  1773. * qla2x00_full_login_lip
  1774. * Issue full login LIP mailbox command.
  1775. *
  1776. * Input:
  1777. * ha = adapter block pointer.
  1778. * TARGET_QUEUE_LOCK must be released.
  1779. * ADAPTER_STATE_LOCK must be released.
  1780. *
  1781. * Returns:
  1782. * qla2x00 local function return status code.
  1783. *
  1784. * Context:
  1785. * Kernel context.
  1786. */
  1787. int
  1788. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1789. {
  1790. int rval;
  1791. mbx_cmd_t mc;
  1792. mbx_cmd_t *mcp = &mc;
  1793. ql_dbg(ql_dbg_mbx, vha, 0x1076, "Entered %s.\n", __func__);
  1794. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1795. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1796. mcp->mb[2] = 0;
  1797. mcp->mb[3] = 0;
  1798. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1799. mcp->in_mb = MBX_0;
  1800. mcp->tov = MBX_TOV_SECONDS;
  1801. mcp->flags = 0;
  1802. rval = qla2x00_mailbox_command(vha, mcp);
  1803. if (rval != QLA_SUCCESS) {
  1804. /*EMPTY*/
  1805. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  1806. } else {
  1807. /*EMPTY*/
  1808. ql_dbg(ql_dbg_mbx, vha, 0x1078, "Done %s.\n", __func__);
  1809. }
  1810. return rval;
  1811. }
  1812. /*
  1813. * qla2x00_get_id_list
  1814. *
  1815. * Input:
  1816. * ha = adapter block pointer.
  1817. *
  1818. * Returns:
  1819. * qla2x00 local function return status code.
  1820. *
  1821. * Context:
  1822. * Kernel context.
  1823. */
  1824. int
  1825. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  1826. uint16_t *entries)
  1827. {
  1828. int rval;
  1829. mbx_cmd_t mc;
  1830. mbx_cmd_t *mcp = &mc;
  1831. ql_dbg(ql_dbg_mbx, vha, 0x1079, "Entered %s.\n", __func__);
  1832. if (id_list == NULL)
  1833. return QLA_FUNCTION_FAILED;
  1834. mcp->mb[0] = MBC_GET_ID_LIST;
  1835. mcp->out_mb = MBX_0;
  1836. if (IS_FWI2_CAPABLE(vha->hw)) {
  1837. mcp->mb[2] = MSW(id_list_dma);
  1838. mcp->mb[3] = LSW(id_list_dma);
  1839. mcp->mb[6] = MSW(MSD(id_list_dma));
  1840. mcp->mb[7] = LSW(MSD(id_list_dma));
  1841. mcp->mb[8] = 0;
  1842. mcp->mb[9] = vha->vp_idx;
  1843. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  1844. } else {
  1845. mcp->mb[1] = MSW(id_list_dma);
  1846. mcp->mb[2] = LSW(id_list_dma);
  1847. mcp->mb[3] = MSW(MSD(id_list_dma));
  1848. mcp->mb[6] = LSW(MSD(id_list_dma));
  1849. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  1850. }
  1851. mcp->in_mb = MBX_1|MBX_0;
  1852. mcp->tov = MBX_TOV_SECONDS;
  1853. mcp->flags = 0;
  1854. rval = qla2x00_mailbox_command(vha, mcp);
  1855. if (rval != QLA_SUCCESS) {
  1856. /*EMPTY*/
  1857. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  1858. } else {
  1859. *entries = mcp->mb[1];
  1860. ql_dbg(ql_dbg_mbx, vha, 0x107b, "Done %s.\n", __func__);
  1861. }
  1862. return rval;
  1863. }
  1864. /*
  1865. * qla2x00_get_resource_cnts
  1866. * Get current firmware resource counts.
  1867. *
  1868. * Input:
  1869. * ha = adapter block pointer.
  1870. *
  1871. * Returns:
  1872. * qla2x00 local function return status code.
  1873. *
  1874. * Context:
  1875. * Kernel context.
  1876. */
  1877. int
  1878. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  1879. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  1880. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  1881. {
  1882. int rval;
  1883. mbx_cmd_t mc;
  1884. mbx_cmd_t *mcp = &mc;
  1885. ql_dbg(ql_dbg_mbx, vha, 0x107c, "Entered %s.\n", __func__);
  1886. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  1887. mcp->out_mb = MBX_0;
  1888. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1889. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
  1890. mcp->in_mb |= MBX_12;
  1891. mcp->tov = MBX_TOV_SECONDS;
  1892. mcp->flags = 0;
  1893. rval = qla2x00_mailbox_command(vha, mcp);
  1894. if (rval != QLA_SUCCESS) {
  1895. /*EMPTY*/
  1896. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  1897. "Failed mb[0]=%x.\n", mcp->mb[0]);
  1898. } else {
  1899. ql_dbg(ql_dbg_mbx, vha, 0x107e,
  1900. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  1901. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  1902. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  1903. mcp->mb[11], mcp->mb[12]);
  1904. if (cur_xchg_cnt)
  1905. *cur_xchg_cnt = mcp->mb[3];
  1906. if (orig_xchg_cnt)
  1907. *orig_xchg_cnt = mcp->mb[6];
  1908. if (cur_iocb_cnt)
  1909. *cur_iocb_cnt = mcp->mb[7];
  1910. if (orig_iocb_cnt)
  1911. *orig_iocb_cnt = mcp->mb[10];
  1912. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  1913. *max_npiv_vports = mcp->mb[11];
  1914. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  1915. *max_fcfs = mcp->mb[12];
  1916. }
  1917. return (rval);
  1918. }
  1919. /*
  1920. * qla2x00_get_fcal_position_map
  1921. * Get FCAL (LILP) position map using mailbox command
  1922. *
  1923. * Input:
  1924. * ha = adapter state pointer.
  1925. * pos_map = buffer pointer (can be NULL).
  1926. *
  1927. * Returns:
  1928. * qla2x00 local function return status code.
  1929. *
  1930. * Context:
  1931. * Kernel context.
  1932. */
  1933. int
  1934. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  1935. {
  1936. int rval;
  1937. mbx_cmd_t mc;
  1938. mbx_cmd_t *mcp = &mc;
  1939. char *pmap;
  1940. dma_addr_t pmap_dma;
  1941. struct qla_hw_data *ha = vha->hw;
  1942. ql_dbg(ql_dbg_mbx, vha, 0x107f, "Entered %s.\n", __func__);
  1943. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  1944. if (pmap == NULL) {
  1945. ql_log(ql_log_warn, vha, 0x1080,
  1946. "Memory alloc failed.\n");
  1947. return QLA_MEMORY_ALLOC_FAILED;
  1948. }
  1949. memset(pmap, 0, FCAL_MAP_SIZE);
  1950. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  1951. mcp->mb[2] = MSW(pmap_dma);
  1952. mcp->mb[3] = LSW(pmap_dma);
  1953. mcp->mb[6] = MSW(MSD(pmap_dma));
  1954. mcp->mb[7] = LSW(MSD(pmap_dma));
  1955. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1956. mcp->in_mb = MBX_1|MBX_0;
  1957. mcp->buf_size = FCAL_MAP_SIZE;
  1958. mcp->flags = MBX_DMA_IN;
  1959. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1960. rval = qla2x00_mailbox_command(vha, mcp);
  1961. if (rval == QLA_SUCCESS) {
  1962. ql_dbg(ql_dbg_mbx, vha, 0x1081,
  1963. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  1964. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  1965. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  1966. pmap, pmap[0] + 1);
  1967. if (pos_map)
  1968. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  1969. }
  1970. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  1971. if (rval != QLA_SUCCESS) {
  1972. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  1973. } else {
  1974. ql_dbg(ql_dbg_mbx, vha, 0x1083, "Done %s.\n", __func__);
  1975. }
  1976. return rval;
  1977. }
  1978. /*
  1979. * qla2x00_get_link_status
  1980. *
  1981. * Input:
  1982. * ha = adapter block pointer.
  1983. * loop_id = device loop ID.
  1984. * ret_buf = pointer to link status return buffer.
  1985. *
  1986. * Returns:
  1987. * 0 = success.
  1988. * BIT_0 = mem alloc error.
  1989. * BIT_1 = mailbox error.
  1990. */
  1991. int
  1992. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  1993. struct link_statistics *stats, dma_addr_t stats_dma)
  1994. {
  1995. int rval;
  1996. mbx_cmd_t mc;
  1997. mbx_cmd_t *mcp = &mc;
  1998. uint32_t *siter, *diter, dwords;
  1999. struct qla_hw_data *ha = vha->hw;
  2000. ql_dbg(ql_dbg_mbx, vha, 0x1084, "Entered %s.\n", __func__);
  2001. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2002. mcp->mb[2] = MSW(stats_dma);
  2003. mcp->mb[3] = LSW(stats_dma);
  2004. mcp->mb[6] = MSW(MSD(stats_dma));
  2005. mcp->mb[7] = LSW(MSD(stats_dma));
  2006. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2007. mcp->in_mb = MBX_0;
  2008. if (IS_FWI2_CAPABLE(ha)) {
  2009. mcp->mb[1] = loop_id;
  2010. mcp->mb[4] = 0;
  2011. mcp->mb[10] = 0;
  2012. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2013. mcp->in_mb |= MBX_1;
  2014. } else if (HAS_EXTENDED_IDS(ha)) {
  2015. mcp->mb[1] = loop_id;
  2016. mcp->mb[10] = 0;
  2017. mcp->out_mb |= MBX_10|MBX_1;
  2018. } else {
  2019. mcp->mb[1] = loop_id << 8;
  2020. mcp->out_mb |= MBX_1;
  2021. }
  2022. mcp->tov = MBX_TOV_SECONDS;
  2023. mcp->flags = IOCTL_CMD;
  2024. rval = qla2x00_mailbox_command(vha, mcp);
  2025. if (rval == QLA_SUCCESS) {
  2026. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2027. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2028. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2029. rval = QLA_FUNCTION_FAILED;
  2030. } else {
  2031. /* Copy over data -- firmware data is LE. */
  2032. ql_dbg(ql_dbg_mbx, vha, 0x1086, "Done %s.\n", __func__);
  2033. dwords = offsetof(struct link_statistics, unused1) / 4;
  2034. siter = diter = &stats->link_fail_cnt;
  2035. while (dwords--)
  2036. *diter++ = le32_to_cpu(*siter++);
  2037. }
  2038. } else {
  2039. /* Failed. */
  2040. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2041. }
  2042. return rval;
  2043. }
  2044. int
  2045. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2046. dma_addr_t stats_dma)
  2047. {
  2048. int rval;
  2049. mbx_cmd_t mc;
  2050. mbx_cmd_t *mcp = &mc;
  2051. uint32_t *siter, *diter, dwords;
  2052. ql_dbg(ql_dbg_mbx, vha, 0x1088, "Entered %s.\n", __func__);
  2053. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2054. mcp->mb[2] = MSW(stats_dma);
  2055. mcp->mb[3] = LSW(stats_dma);
  2056. mcp->mb[6] = MSW(MSD(stats_dma));
  2057. mcp->mb[7] = LSW(MSD(stats_dma));
  2058. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2059. mcp->mb[9] = vha->vp_idx;
  2060. mcp->mb[10] = 0;
  2061. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2062. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2063. mcp->tov = MBX_TOV_SECONDS;
  2064. mcp->flags = IOCTL_CMD;
  2065. rval = qla2x00_mailbox_command(vha, mcp);
  2066. if (rval == QLA_SUCCESS) {
  2067. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2068. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2069. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2070. rval = QLA_FUNCTION_FAILED;
  2071. } else {
  2072. ql_dbg(ql_dbg_mbx, vha, 0x108a, "Done %s.\n", __func__);
  2073. /* Copy over data -- firmware data is LE. */
  2074. dwords = sizeof(struct link_statistics) / 4;
  2075. siter = diter = &stats->link_fail_cnt;
  2076. while (dwords--)
  2077. *diter++ = le32_to_cpu(*siter++);
  2078. }
  2079. } else {
  2080. /* Failed. */
  2081. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2082. }
  2083. return rval;
  2084. }
  2085. int
  2086. qla24xx_abort_command(srb_t *sp)
  2087. {
  2088. int rval;
  2089. unsigned long flags = 0;
  2090. struct abort_entry_24xx *abt;
  2091. dma_addr_t abt_dma;
  2092. uint32_t handle;
  2093. fc_port_t *fcport = sp->fcport;
  2094. struct scsi_qla_host *vha = fcport->vha;
  2095. struct qla_hw_data *ha = vha->hw;
  2096. struct req_que *req = vha->req;
  2097. ql_dbg(ql_dbg_mbx, vha, 0x108c, "Entered %s.\n", __func__);
  2098. spin_lock_irqsave(&ha->hardware_lock, flags);
  2099. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  2100. if (req->outstanding_cmds[handle] == sp)
  2101. break;
  2102. }
  2103. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2104. if (handle == MAX_OUTSTANDING_COMMANDS) {
  2105. /* Command not found. */
  2106. return QLA_FUNCTION_FAILED;
  2107. }
  2108. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2109. if (abt == NULL) {
  2110. ql_log(ql_log_warn, vha, 0x108d,
  2111. "Failed to allocate abort IOCB.\n");
  2112. return QLA_MEMORY_ALLOC_FAILED;
  2113. }
  2114. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2115. abt->entry_type = ABORT_IOCB_TYPE;
  2116. abt->entry_count = 1;
  2117. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2118. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2119. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2120. abt->port_id[0] = fcport->d_id.b.al_pa;
  2121. abt->port_id[1] = fcport->d_id.b.area;
  2122. abt->port_id[2] = fcport->d_id.b.domain;
  2123. abt->vp_index = fcport->vp_idx;
  2124. abt->req_que_no = cpu_to_le16(req->id);
  2125. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2126. if (rval != QLA_SUCCESS) {
  2127. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2128. "Failed to issue IOCB (%x).\n", rval);
  2129. } else if (abt->entry_status != 0) {
  2130. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2131. "Failed to complete IOCB -- error status (%x).\n",
  2132. abt->entry_status);
  2133. rval = QLA_FUNCTION_FAILED;
  2134. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2135. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2136. "Failed to complete IOCB -- completion status (%x).\n",
  2137. le16_to_cpu(abt->nport_handle));
  2138. rval = QLA_FUNCTION_FAILED;
  2139. } else {
  2140. ql_dbg(ql_dbg_mbx, vha, 0x1091, "Done %s.\n", __func__);
  2141. }
  2142. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2143. return rval;
  2144. }
  2145. struct tsk_mgmt_cmd {
  2146. union {
  2147. struct tsk_mgmt_entry tsk;
  2148. struct sts_entry_24xx sts;
  2149. } p;
  2150. };
  2151. static int
  2152. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2153. unsigned int l, int tag)
  2154. {
  2155. int rval, rval2;
  2156. struct tsk_mgmt_cmd *tsk;
  2157. struct sts_entry_24xx *sts;
  2158. dma_addr_t tsk_dma;
  2159. scsi_qla_host_t *vha;
  2160. struct qla_hw_data *ha;
  2161. struct req_que *req;
  2162. struct rsp_que *rsp;
  2163. vha = fcport->vha;
  2164. ha = vha->hw;
  2165. req = vha->req;
  2166. ql_dbg(ql_dbg_mbx, vha, 0x1092, "Entered %s.\n", __func__);
  2167. if (ha->flags.cpu_affinity_enabled)
  2168. rsp = ha->rsp_q_map[tag + 1];
  2169. else
  2170. rsp = req->rsp;
  2171. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2172. if (tsk == NULL) {
  2173. ql_log(ql_log_warn, vha, 0x1093,
  2174. "Failed to allocate task management IOCB.\n");
  2175. return QLA_MEMORY_ALLOC_FAILED;
  2176. }
  2177. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2178. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2179. tsk->p.tsk.entry_count = 1;
  2180. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2181. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2182. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2183. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2184. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2185. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2186. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2187. tsk->p.tsk.vp_index = fcport->vp_idx;
  2188. if (type == TCF_LUN_RESET) {
  2189. int_to_scsilun(l, &tsk->p.tsk.lun);
  2190. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2191. sizeof(tsk->p.tsk.lun));
  2192. }
  2193. sts = &tsk->p.sts;
  2194. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2195. if (rval != QLA_SUCCESS) {
  2196. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2197. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2198. } else if (sts->entry_status != 0) {
  2199. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2200. "Failed to complete IOCB -- error status (%x).\n",
  2201. sts->entry_status);
  2202. rval = QLA_FUNCTION_FAILED;
  2203. } else if (sts->comp_status !=
  2204. __constant_cpu_to_le16(CS_COMPLETE)) {
  2205. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2206. "Failed to complete IOCB -- completion status (%x).\n",
  2207. le16_to_cpu(sts->comp_status));
  2208. rval = QLA_FUNCTION_FAILED;
  2209. } else if (le16_to_cpu(sts->scsi_status) &
  2210. SS_RESPONSE_INFO_LEN_VALID) {
  2211. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2212. ql_dbg(ql_dbg_mbx, vha, 0x1097,
  2213. "Ignoring inconsistent data length -- not enough "
  2214. "response info (%d).\n",
  2215. le32_to_cpu(sts->rsp_data_len));
  2216. } else if (sts->data[3]) {
  2217. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2218. "Failed to complete IOCB -- response (%x).\n",
  2219. sts->data[3]);
  2220. rval = QLA_FUNCTION_FAILED;
  2221. }
  2222. }
  2223. /* Issue marker IOCB. */
  2224. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2225. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2226. if (rval2 != QLA_SUCCESS) {
  2227. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2228. "Failed to issue marker IOCB (%x).\n", rval2);
  2229. } else {
  2230. ql_dbg(ql_dbg_mbx, vha, 0x109a, "Done %s.\n", __func__);
  2231. }
  2232. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2233. return rval;
  2234. }
  2235. int
  2236. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2237. {
  2238. struct qla_hw_data *ha = fcport->vha->hw;
  2239. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2240. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2241. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2242. }
  2243. int
  2244. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2245. {
  2246. struct qla_hw_data *ha = fcport->vha->hw;
  2247. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2248. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2249. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2250. }
  2251. int
  2252. qla2x00_system_error(scsi_qla_host_t *vha)
  2253. {
  2254. int rval;
  2255. mbx_cmd_t mc;
  2256. mbx_cmd_t *mcp = &mc;
  2257. struct qla_hw_data *ha = vha->hw;
  2258. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2259. return QLA_FUNCTION_FAILED;
  2260. ql_dbg(ql_dbg_mbx, vha, 0x109b, "Entered %s.\n", __func__);
  2261. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2262. mcp->out_mb = MBX_0;
  2263. mcp->in_mb = MBX_0;
  2264. mcp->tov = 5;
  2265. mcp->flags = 0;
  2266. rval = qla2x00_mailbox_command(vha, mcp);
  2267. if (rval != QLA_SUCCESS) {
  2268. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2269. } else {
  2270. ql_dbg(ql_dbg_mbx, vha, 0x109d, "Done %s.\n", __func__);
  2271. }
  2272. return rval;
  2273. }
  2274. /**
  2275. * qla2x00_set_serdes_params() -
  2276. * @ha: HA context
  2277. *
  2278. * Returns
  2279. */
  2280. int
  2281. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2282. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2283. {
  2284. int rval;
  2285. mbx_cmd_t mc;
  2286. mbx_cmd_t *mcp = &mc;
  2287. ql_dbg(ql_dbg_mbx, vha, 0x109e, "Entered %s.\n", __func__);
  2288. mcp->mb[0] = MBC_SERDES_PARAMS;
  2289. mcp->mb[1] = BIT_0;
  2290. mcp->mb[2] = sw_em_1g | BIT_15;
  2291. mcp->mb[3] = sw_em_2g | BIT_15;
  2292. mcp->mb[4] = sw_em_4g | BIT_15;
  2293. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2294. mcp->in_mb = MBX_0;
  2295. mcp->tov = MBX_TOV_SECONDS;
  2296. mcp->flags = 0;
  2297. rval = qla2x00_mailbox_command(vha, mcp);
  2298. if (rval != QLA_SUCCESS) {
  2299. /*EMPTY*/
  2300. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2301. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2302. } else {
  2303. /*EMPTY*/
  2304. ql_dbg(ql_dbg_mbx, vha, 0x10a0, "Done %s.\n", __func__);
  2305. }
  2306. return rval;
  2307. }
  2308. int
  2309. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2310. {
  2311. int rval;
  2312. mbx_cmd_t mc;
  2313. mbx_cmd_t *mcp = &mc;
  2314. if (!IS_FWI2_CAPABLE(vha->hw))
  2315. return QLA_FUNCTION_FAILED;
  2316. ql_dbg(ql_dbg_mbx, vha, 0x10a1, "Entered %s.\n", __func__);
  2317. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2318. mcp->mb[1] = 0;
  2319. mcp->out_mb = MBX_1|MBX_0;
  2320. mcp->in_mb = MBX_0;
  2321. mcp->tov = 5;
  2322. mcp->flags = 0;
  2323. rval = qla2x00_mailbox_command(vha, mcp);
  2324. if (rval != QLA_SUCCESS) {
  2325. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2326. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2327. rval = QLA_INVALID_COMMAND;
  2328. } else {
  2329. ql_dbg(ql_dbg_mbx, vha, 0x10a3, "Done %s.\n", __func__);
  2330. }
  2331. return rval;
  2332. }
  2333. int
  2334. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2335. uint16_t buffers)
  2336. {
  2337. int rval;
  2338. mbx_cmd_t mc;
  2339. mbx_cmd_t *mcp = &mc;
  2340. ql_dbg(ql_dbg_mbx, vha, 0x10a4, "Entered %s.\n", __func__);
  2341. if (!IS_FWI2_CAPABLE(vha->hw))
  2342. return QLA_FUNCTION_FAILED;
  2343. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2344. return QLA_FUNCTION_FAILED;
  2345. mcp->mb[0] = MBC_TRACE_CONTROL;
  2346. mcp->mb[1] = TC_EFT_ENABLE;
  2347. mcp->mb[2] = LSW(eft_dma);
  2348. mcp->mb[3] = MSW(eft_dma);
  2349. mcp->mb[4] = LSW(MSD(eft_dma));
  2350. mcp->mb[5] = MSW(MSD(eft_dma));
  2351. mcp->mb[6] = buffers;
  2352. mcp->mb[7] = TC_AEN_DISABLE;
  2353. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2354. mcp->in_mb = MBX_1|MBX_0;
  2355. mcp->tov = MBX_TOV_SECONDS;
  2356. mcp->flags = 0;
  2357. rval = qla2x00_mailbox_command(vha, mcp);
  2358. if (rval != QLA_SUCCESS) {
  2359. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2360. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2361. rval, mcp->mb[0], mcp->mb[1]);
  2362. } else {
  2363. ql_dbg(ql_dbg_mbx, vha, 0x10a6, "Done %s.\n", __func__);
  2364. }
  2365. return rval;
  2366. }
  2367. int
  2368. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2369. {
  2370. int rval;
  2371. mbx_cmd_t mc;
  2372. mbx_cmd_t *mcp = &mc;
  2373. ql_dbg(ql_dbg_mbx, vha, 0x10a7, "Entered %s.\n", __func__);
  2374. if (!IS_FWI2_CAPABLE(vha->hw))
  2375. return QLA_FUNCTION_FAILED;
  2376. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2377. return QLA_FUNCTION_FAILED;
  2378. mcp->mb[0] = MBC_TRACE_CONTROL;
  2379. mcp->mb[1] = TC_EFT_DISABLE;
  2380. mcp->out_mb = MBX_1|MBX_0;
  2381. mcp->in_mb = MBX_1|MBX_0;
  2382. mcp->tov = MBX_TOV_SECONDS;
  2383. mcp->flags = 0;
  2384. rval = qla2x00_mailbox_command(vha, mcp);
  2385. if (rval != QLA_SUCCESS) {
  2386. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2387. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2388. rval, mcp->mb[0], mcp->mb[1]);
  2389. } else {
  2390. ql_dbg(ql_dbg_mbx, vha, 0x10a9, "Done %s.\n", __func__);
  2391. }
  2392. return rval;
  2393. }
  2394. int
  2395. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2396. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2397. {
  2398. int rval;
  2399. mbx_cmd_t mc;
  2400. mbx_cmd_t *mcp = &mc;
  2401. ql_dbg(ql_dbg_mbx, vha, 0x10aa, "Entered %s.\n", __func__);
  2402. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2403. !IS_QLA83XX(vha->hw))
  2404. return QLA_FUNCTION_FAILED;
  2405. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2406. return QLA_FUNCTION_FAILED;
  2407. mcp->mb[0] = MBC_TRACE_CONTROL;
  2408. mcp->mb[1] = TC_FCE_ENABLE;
  2409. mcp->mb[2] = LSW(fce_dma);
  2410. mcp->mb[3] = MSW(fce_dma);
  2411. mcp->mb[4] = LSW(MSD(fce_dma));
  2412. mcp->mb[5] = MSW(MSD(fce_dma));
  2413. mcp->mb[6] = buffers;
  2414. mcp->mb[7] = TC_AEN_DISABLE;
  2415. mcp->mb[8] = 0;
  2416. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2417. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2418. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2419. MBX_1|MBX_0;
  2420. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2421. mcp->tov = MBX_TOV_SECONDS;
  2422. mcp->flags = 0;
  2423. rval = qla2x00_mailbox_command(vha, mcp);
  2424. if (rval != QLA_SUCCESS) {
  2425. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2426. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2427. rval, mcp->mb[0], mcp->mb[1]);
  2428. } else {
  2429. ql_dbg(ql_dbg_mbx, vha, 0x10ac, "Done %s.\n", __func__);
  2430. if (mb)
  2431. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2432. if (dwords)
  2433. *dwords = buffers;
  2434. }
  2435. return rval;
  2436. }
  2437. int
  2438. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2439. {
  2440. int rval;
  2441. mbx_cmd_t mc;
  2442. mbx_cmd_t *mcp = &mc;
  2443. ql_dbg(ql_dbg_mbx, vha, 0x10ad, "Entered %s.\n", __func__);
  2444. if (!IS_FWI2_CAPABLE(vha->hw))
  2445. return QLA_FUNCTION_FAILED;
  2446. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2447. return QLA_FUNCTION_FAILED;
  2448. mcp->mb[0] = MBC_TRACE_CONTROL;
  2449. mcp->mb[1] = TC_FCE_DISABLE;
  2450. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2451. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2452. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2453. MBX_1|MBX_0;
  2454. mcp->tov = MBX_TOV_SECONDS;
  2455. mcp->flags = 0;
  2456. rval = qla2x00_mailbox_command(vha, mcp);
  2457. if (rval != QLA_SUCCESS) {
  2458. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2459. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2460. rval, mcp->mb[0], mcp->mb[1]);
  2461. } else {
  2462. ql_dbg(ql_dbg_mbx, vha, 0x10af, "Done %s.\n", __func__);
  2463. if (wr)
  2464. *wr = (uint64_t) mcp->mb[5] << 48 |
  2465. (uint64_t) mcp->mb[4] << 32 |
  2466. (uint64_t) mcp->mb[3] << 16 |
  2467. (uint64_t) mcp->mb[2];
  2468. if (rd)
  2469. *rd = (uint64_t) mcp->mb[9] << 48 |
  2470. (uint64_t) mcp->mb[8] << 32 |
  2471. (uint64_t) mcp->mb[7] << 16 |
  2472. (uint64_t) mcp->mb[6];
  2473. }
  2474. return rval;
  2475. }
  2476. int
  2477. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2478. uint16_t *port_speed, uint16_t *mb)
  2479. {
  2480. int rval;
  2481. mbx_cmd_t mc;
  2482. mbx_cmd_t *mcp = &mc;
  2483. ql_dbg(ql_dbg_mbx, vha, 0x10b0, "Entered %s.\n", __func__);
  2484. if (!IS_IIDMA_CAPABLE(vha->hw))
  2485. return QLA_FUNCTION_FAILED;
  2486. mcp->mb[0] = MBC_PORT_PARAMS;
  2487. mcp->mb[1] = loop_id;
  2488. mcp->mb[2] = mcp->mb[3] = 0;
  2489. mcp->mb[9] = vha->vp_idx;
  2490. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2491. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2492. mcp->tov = MBX_TOV_SECONDS;
  2493. mcp->flags = 0;
  2494. rval = qla2x00_mailbox_command(vha, mcp);
  2495. /* Return mailbox statuses. */
  2496. if (mb != NULL) {
  2497. mb[0] = mcp->mb[0];
  2498. mb[1] = mcp->mb[1];
  2499. mb[3] = mcp->mb[3];
  2500. }
  2501. if (rval != QLA_SUCCESS) {
  2502. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2503. } else {
  2504. ql_dbg(ql_dbg_mbx, vha, 0x10b2, "Done %s.\n", __func__);
  2505. if (port_speed)
  2506. *port_speed = mcp->mb[3];
  2507. }
  2508. return rval;
  2509. }
  2510. int
  2511. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2512. uint16_t port_speed, uint16_t *mb)
  2513. {
  2514. int rval;
  2515. mbx_cmd_t mc;
  2516. mbx_cmd_t *mcp = &mc;
  2517. ql_dbg(ql_dbg_mbx, vha, 0x10b3, "Entered %s.\n", __func__);
  2518. if (!IS_IIDMA_CAPABLE(vha->hw))
  2519. return QLA_FUNCTION_FAILED;
  2520. mcp->mb[0] = MBC_PORT_PARAMS;
  2521. mcp->mb[1] = loop_id;
  2522. mcp->mb[2] = BIT_0;
  2523. if (IS_CNA_CAPABLE(vha->hw))
  2524. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2525. else
  2526. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2527. mcp->mb[9] = vha->vp_idx;
  2528. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2529. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2530. mcp->tov = MBX_TOV_SECONDS;
  2531. mcp->flags = 0;
  2532. rval = qla2x00_mailbox_command(vha, mcp);
  2533. /* Return mailbox statuses. */
  2534. if (mb != NULL) {
  2535. mb[0] = mcp->mb[0];
  2536. mb[1] = mcp->mb[1];
  2537. mb[3] = mcp->mb[3];
  2538. }
  2539. if (rval != QLA_SUCCESS) {
  2540. ql_dbg(ql_dbg_mbx, vha, 0x10b4, "Failed=%x.\n", rval);
  2541. } else {
  2542. ql_dbg(ql_dbg_mbx, vha, 0x10b5, "Done %s.\n", __func__);
  2543. }
  2544. return rval;
  2545. }
  2546. void
  2547. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2548. struct vp_rpt_id_entry_24xx *rptid_entry)
  2549. {
  2550. uint8_t vp_idx;
  2551. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2552. struct qla_hw_data *ha = vha->hw;
  2553. scsi_qla_host_t *vp;
  2554. unsigned long flags;
  2555. ql_dbg(ql_dbg_mbx, vha, 0x10b6, "Entered %s.\n", __func__);
  2556. if (rptid_entry->entry_status != 0)
  2557. return;
  2558. if (rptid_entry->format == 0) {
  2559. ql_dbg(ql_dbg_mbx, vha, 0x10b7,
  2560. "Format 0 : Number of VPs setup %d, number of "
  2561. "VPs acquired %d.\n",
  2562. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2563. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2564. ql_dbg(ql_dbg_mbx, vha, 0x10b8,
  2565. "Primary port id %02x%02x%02x.\n",
  2566. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2567. rptid_entry->port_id[0]);
  2568. } else if (rptid_entry->format == 1) {
  2569. vp_idx = LSB(stat);
  2570. ql_dbg(ql_dbg_mbx, vha, 0x10b9,
  2571. "Format 1: VP[%d] enabled - status %d - with "
  2572. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2573. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2574. rptid_entry->port_id[0]);
  2575. vp = vha;
  2576. if (vp_idx == 0 && (MSB(stat) != 1))
  2577. goto reg_needed;
  2578. if (MSB(stat) != 0) {
  2579. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2580. "Could not acquire ID for VP[%d].\n", vp_idx);
  2581. return;
  2582. }
  2583. spin_lock_irqsave(&ha->vport_slock, flags);
  2584. list_for_each_entry(vp, &ha->vp_list, list)
  2585. if (vp_idx == vp->vp_idx)
  2586. break;
  2587. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2588. if (!vp)
  2589. return;
  2590. vp->d_id.b.domain = rptid_entry->port_id[2];
  2591. vp->d_id.b.area = rptid_entry->port_id[1];
  2592. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2593. /*
  2594. * Cannot configure here as we are still sitting on the
  2595. * response queue. Handle it in dpc context.
  2596. */
  2597. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2598. reg_needed:
  2599. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2600. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2601. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2602. qla2xxx_wake_dpc(vha);
  2603. }
  2604. }
  2605. /*
  2606. * qla24xx_modify_vp_config
  2607. * Change VP configuration for vha
  2608. *
  2609. * Input:
  2610. * vha = adapter block pointer.
  2611. *
  2612. * Returns:
  2613. * qla2xxx local function return status code.
  2614. *
  2615. * Context:
  2616. * Kernel context.
  2617. */
  2618. int
  2619. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2620. {
  2621. int rval;
  2622. struct vp_config_entry_24xx *vpmod;
  2623. dma_addr_t vpmod_dma;
  2624. struct qla_hw_data *ha = vha->hw;
  2625. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2626. /* This can be called by the parent */
  2627. ql_dbg(ql_dbg_mbx, vha, 0x10bb, "Entered %s.\n", __func__);
  2628. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2629. if (!vpmod) {
  2630. ql_log(ql_log_warn, vha, 0x10bc,
  2631. "Failed to allocate modify VP IOCB.\n");
  2632. return QLA_MEMORY_ALLOC_FAILED;
  2633. }
  2634. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2635. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2636. vpmod->entry_count = 1;
  2637. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2638. vpmod->vp_count = 1;
  2639. vpmod->vp_index1 = vha->vp_idx;
  2640. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2641. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2642. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2643. vpmod->entry_count = 1;
  2644. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2645. if (rval != QLA_SUCCESS) {
  2646. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2647. "Failed to issue VP config IOCB (%x).\n", rval);
  2648. } else if (vpmod->comp_status != 0) {
  2649. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2650. "Failed to complete IOCB -- error status (%x).\n",
  2651. vpmod->comp_status);
  2652. rval = QLA_FUNCTION_FAILED;
  2653. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2654. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2655. "Failed to complete IOCB -- completion status (%x).\n",
  2656. le16_to_cpu(vpmod->comp_status));
  2657. rval = QLA_FUNCTION_FAILED;
  2658. } else {
  2659. /* EMPTY */
  2660. ql_dbg(ql_dbg_mbx, vha, 0x10c0, "Done %s.\n", __func__);
  2661. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2662. }
  2663. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2664. return rval;
  2665. }
  2666. /*
  2667. * qla24xx_control_vp
  2668. * Enable a virtual port for given host
  2669. *
  2670. * Input:
  2671. * ha = adapter block pointer.
  2672. * vhba = virtual adapter (unused)
  2673. * index = index number for enabled VP
  2674. *
  2675. * Returns:
  2676. * qla2xxx local function return status code.
  2677. *
  2678. * Context:
  2679. * Kernel context.
  2680. */
  2681. int
  2682. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2683. {
  2684. int rval;
  2685. int map, pos;
  2686. struct vp_ctrl_entry_24xx *vce;
  2687. dma_addr_t vce_dma;
  2688. struct qla_hw_data *ha = vha->hw;
  2689. int vp_index = vha->vp_idx;
  2690. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2691. ql_dbg(ql_dbg_mbx, vha, 0x10c1,
  2692. "Entered %s enabling index %d.\n", __func__, vp_index);
  2693. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2694. return QLA_PARAMETER_ERROR;
  2695. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2696. if (!vce) {
  2697. ql_log(ql_log_warn, vha, 0x10c2,
  2698. "Failed to allocate VP control IOCB.\n");
  2699. return QLA_MEMORY_ALLOC_FAILED;
  2700. }
  2701. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2702. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2703. vce->entry_count = 1;
  2704. vce->command = cpu_to_le16(cmd);
  2705. vce->vp_count = __constant_cpu_to_le16(1);
  2706. /* index map in firmware starts with 1; decrement index
  2707. * this is ok as we never use index 0
  2708. */
  2709. map = (vp_index - 1) / 8;
  2710. pos = (vp_index - 1) & 7;
  2711. mutex_lock(&ha->vport_lock);
  2712. vce->vp_idx_map[map] |= 1 << pos;
  2713. mutex_unlock(&ha->vport_lock);
  2714. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2715. if (rval != QLA_SUCCESS) {
  2716. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2717. "Failed to issue VP control IOCB (%x).\n", rval);
  2718. } else if (vce->entry_status != 0) {
  2719. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2720. "Failed to complete IOCB -- error status (%x).\n",
  2721. vce->entry_status);
  2722. rval = QLA_FUNCTION_FAILED;
  2723. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2724. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2725. "Failed to complet IOCB -- completion status (%x).\n",
  2726. le16_to_cpu(vce->comp_status));
  2727. rval = QLA_FUNCTION_FAILED;
  2728. } else {
  2729. ql_dbg(ql_dbg_mbx, vha, 0x10c6, "Done %s.\n", __func__);
  2730. }
  2731. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2732. return rval;
  2733. }
  2734. /*
  2735. * qla2x00_send_change_request
  2736. * Receive or disable RSCN request from fabric controller
  2737. *
  2738. * Input:
  2739. * ha = adapter block pointer
  2740. * format = registration format:
  2741. * 0 - Reserved
  2742. * 1 - Fabric detected registration
  2743. * 2 - N_port detected registration
  2744. * 3 - Full registration
  2745. * FF - clear registration
  2746. * vp_idx = Virtual port index
  2747. *
  2748. * Returns:
  2749. * qla2x00 local function return status code.
  2750. *
  2751. * Context:
  2752. * Kernel Context
  2753. */
  2754. int
  2755. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2756. uint16_t vp_idx)
  2757. {
  2758. int rval;
  2759. mbx_cmd_t mc;
  2760. mbx_cmd_t *mcp = &mc;
  2761. ql_dbg(ql_dbg_mbx, vha, 0x10c7, "Entered %s.\n", __func__);
  2762. /*
  2763. * This command is implicitly executed by firmware during login for the
  2764. * physical hosts
  2765. */
  2766. if (vp_idx == 0)
  2767. return QLA_FUNCTION_FAILED;
  2768. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  2769. mcp->mb[1] = format;
  2770. mcp->mb[9] = vp_idx;
  2771. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2772. mcp->in_mb = MBX_0|MBX_1;
  2773. mcp->tov = MBX_TOV_SECONDS;
  2774. mcp->flags = 0;
  2775. rval = qla2x00_mailbox_command(vha, mcp);
  2776. if (rval == QLA_SUCCESS) {
  2777. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2778. rval = BIT_1;
  2779. }
  2780. } else
  2781. rval = BIT_1;
  2782. return rval;
  2783. }
  2784. int
  2785. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  2786. uint32_t size)
  2787. {
  2788. int rval;
  2789. mbx_cmd_t mc;
  2790. mbx_cmd_t *mcp = &mc;
  2791. ql_dbg(ql_dbg_mbx, vha, 0x1009, "Entered %s.\n", __func__);
  2792. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  2793. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  2794. mcp->mb[8] = MSW(addr);
  2795. mcp->out_mb = MBX_8|MBX_0;
  2796. } else {
  2797. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  2798. mcp->out_mb = MBX_0;
  2799. }
  2800. mcp->mb[1] = LSW(addr);
  2801. mcp->mb[2] = MSW(req_dma);
  2802. mcp->mb[3] = LSW(req_dma);
  2803. mcp->mb[6] = MSW(MSD(req_dma));
  2804. mcp->mb[7] = LSW(MSD(req_dma));
  2805. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  2806. if (IS_FWI2_CAPABLE(vha->hw)) {
  2807. mcp->mb[4] = MSW(size);
  2808. mcp->mb[5] = LSW(size);
  2809. mcp->out_mb |= MBX_5|MBX_4;
  2810. } else {
  2811. mcp->mb[4] = LSW(size);
  2812. mcp->out_mb |= MBX_4;
  2813. }
  2814. mcp->in_mb = MBX_0;
  2815. mcp->tov = MBX_TOV_SECONDS;
  2816. mcp->flags = 0;
  2817. rval = qla2x00_mailbox_command(vha, mcp);
  2818. if (rval != QLA_SUCCESS) {
  2819. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  2820. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2821. } else {
  2822. ql_dbg(ql_dbg_mbx, vha, 0x1007, "Done %s.\n", __func__);
  2823. }
  2824. return rval;
  2825. }
  2826. /* 84XX Support **************************************************************/
  2827. struct cs84xx_mgmt_cmd {
  2828. union {
  2829. struct verify_chip_entry_84xx req;
  2830. struct verify_chip_rsp_84xx rsp;
  2831. } p;
  2832. };
  2833. int
  2834. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  2835. {
  2836. int rval, retry;
  2837. struct cs84xx_mgmt_cmd *mn;
  2838. dma_addr_t mn_dma;
  2839. uint16_t options;
  2840. unsigned long flags;
  2841. struct qla_hw_data *ha = vha->hw;
  2842. ql_dbg(ql_dbg_mbx, vha, 0x10c8, "Entered %s.\n", __func__);
  2843. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  2844. if (mn == NULL) {
  2845. return QLA_MEMORY_ALLOC_FAILED;
  2846. }
  2847. /* Force Update? */
  2848. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  2849. /* Diagnostic firmware? */
  2850. /* options |= MENLO_DIAG_FW; */
  2851. /* We update the firmware with only one data sequence. */
  2852. options |= VCO_END_OF_DATA;
  2853. do {
  2854. retry = 0;
  2855. memset(mn, 0, sizeof(*mn));
  2856. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  2857. mn->p.req.entry_count = 1;
  2858. mn->p.req.options = cpu_to_le16(options);
  2859. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  2860. "Dump of Verify Request.\n");
  2861. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  2862. (uint8_t *)mn, sizeof(*mn));
  2863. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  2864. if (rval != QLA_SUCCESS) {
  2865. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  2866. "Failed to issue verify IOCB (%x).\n", rval);
  2867. goto verify_done;
  2868. }
  2869. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  2870. "Dump of Verify Response.\n");
  2871. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  2872. (uint8_t *)mn, sizeof(*mn));
  2873. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  2874. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  2875. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  2876. ql_dbg(ql_dbg_mbx, vha, 0x10ce,
  2877. "cs=%x fc=%x.\n", status[0], status[1]);
  2878. if (status[0] != CS_COMPLETE) {
  2879. rval = QLA_FUNCTION_FAILED;
  2880. if (!(options & VCO_DONT_UPDATE_FW)) {
  2881. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  2882. "Firmware update failed. Retrying "
  2883. "without update firmware.\n");
  2884. options |= VCO_DONT_UPDATE_FW;
  2885. options &= ~VCO_FORCE_UPDATE;
  2886. retry = 1;
  2887. }
  2888. } else {
  2889. ql_dbg(ql_dbg_mbx, vha, 0x10d0,
  2890. "Firmware updated to %x.\n",
  2891. le32_to_cpu(mn->p.rsp.fw_ver));
  2892. /* NOTE: we only update OP firmware. */
  2893. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  2894. ha->cs84xx->op_fw_version =
  2895. le32_to_cpu(mn->p.rsp.fw_ver);
  2896. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  2897. flags);
  2898. }
  2899. } while (retry);
  2900. verify_done:
  2901. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  2902. if (rval != QLA_SUCCESS) {
  2903. ql_dbg(ql_dbg_mbx, vha, 0x10d1, "Failed=%x.\n", rval);
  2904. } else {
  2905. ql_dbg(ql_dbg_mbx, vha, 0x10d2, "Done %s.\n", __func__);
  2906. }
  2907. return rval;
  2908. }
  2909. int
  2910. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  2911. {
  2912. int rval;
  2913. unsigned long flags;
  2914. mbx_cmd_t mc;
  2915. mbx_cmd_t *mcp = &mc;
  2916. struct device_reg_25xxmq __iomem *reg;
  2917. struct qla_hw_data *ha = vha->hw;
  2918. ql_dbg(ql_dbg_mbx, vha, 0x10d3, "Entered %s.\n", __func__);
  2919. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2920. mcp->mb[1] = req->options;
  2921. mcp->mb[2] = MSW(LSD(req->dma));
  2922. mcp->mb[3] = LSW(LSD(req->dma));
  2923. mcp->mb[6] = MSW(MSD(req->dma));
  2924. mcp->mb[7] = LSW(MSD(req->dma));
  2925. mcp->mb[5] = req->length;
  2926. if (req->rsp)
  2927. mcp->mb[10] = req->rsp->id;
  2928. mcp->mb[12] = req->qos;
  2929. mcp->mb[11] = req->vp_idx;
  2930. mcp->mb[13] = req->rid;
  2931. if (IS_QLA83XX(ha))
  2932. mcp->mb[15] = 0;
  2933. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2934. QLA_QUE_PAGE * req->id);
  2935. mcp->mb[4] = req->id;
  2936. /* que in ptr index */
  2937. mcp->mb[8] = 0;
  2938. /* que out ptr index */
  2939. mcp->mb[9] = 0;
  2940. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  2941. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2942. mcp->in_mb = MBX_0;
  2943. mcp->flags = MBX_DMA_OUT;
  2944. mcp->tov = MBX_TOV_SECONDS * 2;
  2945. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2946. mcp->in_mb |= MBX_1;
  2947. if (IS_QLA83XX(ha)) {
  2948. mcp->out_mb |= MBX_15;
  2949. /* debug q create issue in SR-IOV */
  2950. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  2951. }
  2952. spin_lock_irqsave(&ha->hardware_lock, flags);
  2953. if (!(req->options & BIT_0)) {
  2954. WRT_REG_DWORD(&reg->req_q_in, 0);
  2955. if (!IS_QLA83XX(ha))
  2956. WRT_REG_DWORD(&reg->req_q_out, 0);
  2957. }
  2958. req->req_q_in = &reg->req_q_in;
  2959. req->req_q_out = &reg->req_q_out;
  2960. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2961. rval = qla2x00_mailbox_command(vha, mcp);
  2962. if (rval != QLA_SUCCESS) {
  2963. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  2964. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2965. } else {
  2966. ql_dbg(ql_dbg_mbx, vha, 0x10d5, "Done %s.\n", __func__);
  2967. }
  2968. return rval;
  2969. }
  2970. int
  2971. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  2972. {
  2973. int rval;
  2974. unsigned long flags;
  2975. mbx_cmd_t mc;
  2976. mbx_cmd_t *mcp = &mc;
  2977. struct device_reg_25xxmq __iomem *reg;
  2978. struct qla_hw_data *ha = vha->hw;
  2979. ql_dbg(ql_dbg_mbx, vha, 0x10d6, "Entered %s.\n", __func__);
  2980. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2981. mcp->mb[1] = rsp->options;
  2982. mcp->mb[2] = MSW(LSD(rsp->dma));
  2983. mcp->mb[3] = LSW(LSD(rsp->dma));
  2984. mcp->mb[6] = MSW(MSD(rsp->dma));
  2985. mcp->mb[7] = LSW(MSD(rsp->dma));
  2986. mcp->mb[5] = rsp->length;
  2987. mcp->mb[14] = rsp->msix->entry;
  2988. mcp->mb[13] = rsp->rid;
  2989. if (IS_QLA83XX(ha))
  2990. mcp->mb[15] = 0;
  2991. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2992. QLA_QUE_PAGE * rsp->id);
  2993. mcp->mb[4] = rsp->id;
  2994. /* que in ptr index */
  2995. mcp->mb[8] = 0;
  2996. /* que out ptr index */
  2997. mcp->mb[9] = 0;
  2998. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  2999. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3000. mcp->in_mb = MBX_0;
  3001. mcp->flags = MBX_DMA_OUT;
  3002. mcp->tov = MBX_TOV_SECONDS * 2;
  3003. if (IS_QLA81XX(ha)) {
  3004. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3005. mcp->in_mb |= MBX_1;
  3006. } else if (IS_QLA83XX(ha)) {
  3007. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3008. mcp->in_mb |= MBX_1;
  3009. /* debug q create issue in SR-IOV */
  3010. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3011. }
  3012. spin_lock_irqsave(&ha->hardware_lock, flags);
  3013. if (!(rsp->options & BIT_0)) {
  3014. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  3015. if (!IS_QLA83XX(ha))
  3016. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  3017. }
  3018. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3019. rval = qla2x00_mailbox_command(vha, mcp);
  3020. if (rval != QLA_SUCCESS) {
  3021. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3022. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3023. } else {
  3024. ql_dbg(ql_dbg_mbx, vha, 0x10d8, "Done %s.\n", __func__);
  3025. }
  3026. return rval;
  3027. }
  3028. int
  3029. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3030. {
  3031. int rval;
  3032. mbx_cmd_t mc;
  3033. mbx_cmd_t *mcp = &mc;
  3034. ql_dbg(ql_dbg_mbx, vha, 0x10d9, "Entered %s.\n", __func__);
  3035. mcp->mb[0] = MBC_IDC_ACK;
  3036. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3037. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3038. mcp->in_mb = MBX_0;
  3039. mcp->tov = MBX_TOV_SECONDS;
  3040. mcp->flags = 0;
  3041. rval = qla2x00_mailbox_command(vha, mcp);
  3042. if (rval != QLA_SUCCESS) {
  3043. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3044. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3045. } else {
  3046. ql_dbg(ql_dbg_mbx, vha, 0x10db, "Done %s.\n", __func__);
  3047. }
  3048. return rval;
  3049. }
  3050. int
  3051. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3052. {
  3053. int rval;
  3054. mbx_cmd_t mc;
  3055. mbx_cmd_t *mcp = &mc;
  3056. ql_dbg(ql_dbg_mbx, vha, 0x10dc, "Entered %s.\n", __func__);
  3057. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3058. return QLA_FUNCTION_FAILED;
  3059. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3060. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3061. mcp->out_mb = MBX_1|MBX_0;
  3062. mcp->in_mb = MBX_1|MBX_0;
  3063. mcp->tov = MBX_TOV_SECONDS;
  3064. mcp->flags = 0;
  3065. rval = qla2x00_mailbox_command(vha, mcp);
  3066. if (rval != QLA_SUCCESS) {
  3067. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3068. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3069. rval, mcp->mb[0], mcp->mb[1]);
  3070. } else {
  3071. ql_dbg(ql_dbg_mbx, vha, 0x10de, "Done %s.\n", __func__);
  3072. *sector_size = mcp->mb[1];
  3073. }
  3074. return rval;
  3075. }
  3076. int
  3077. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3078. {
  3079. int rval;
  3080. mbx_cmd_t mc;
  3081. mbx_cmd_t *mcp = &mc;
  3082. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3083. return QLA_FUNCTION_FAILED;
  3084. ql_dbg(ql_dbg_mbx, vha, 0x10df, "Entered %s.\n", __func__);
  3085. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3086. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3087. FAC_OPT_CMD_WRITE_PROTECT;
  3088. mcp->out_mb = MBX_1|MBX_0;
  3089. mcp->in_mb = MBX_1|MBX_0;
  3090. mcp->tov = MBX_TOV_SECONDS;
  3091. mcp->flags = 0;
  3092. rval = qla2x00_mailbox_command(vha, mcp);
  3093. if (rval != QLA_SUCCESS) {
  3094. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3095. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3096. rval, mcp->mb[0], mcp->mb[1]);
  3097. } else {
  3098. ql_dbg(ql_dbg_mbx, vha, 0x10e1, "Done %s.\n", __func__);
  3099. }
  3100. return rval;
  3101. }
  3102. int
  3103. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3104. {
  3105. int rval;
  3106. mbx_cmd_t mc;
  3107. mbx_cmd_t *mcp = &mc;
  3108. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3109. return QLA_FUNCTION_FAILED;
  3110. ql_dbg(ql_dbg_mbx, vha, 0x10e2, "Entered %s.\n", __func__);
  3111. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3112. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3113. mcp->mb[2] = LSW(start);
  3114. mcp->mb[3] = MSW(start);
  3115. mcp->mb[4] = LSW(finish);
  3116. mcp->mb[5] = MSW(finish);
  3117. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3118. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3119. mcp->tov = MBX_TOV_SECONDS;
  3120. mcp->flags = 0;
  3121. rval = qla2x00_mailbox_command(vha, mcp);
  3122. if (rval != QLA_SUCCESS) {
  3123. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3124. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3125. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3126. } else {
  3127. ql_dbg(ql_dbg_mbx, vha, 0x10e4, "Done %s.\n", __func__);
  3128. }
  3129. return rval;
  3130. }
  3131. int
  3132. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3133. {
  3134. int rval = 0;
  3135. mbx_cmd_t mc;
  3136. mbx_cmd_t *mcp = &mc;
  3137. ql_dbg(ql_dbg_mbx, vha, 0x10e5, "Entered %s.\n", __func__);
  3138. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3139. mcp->out_mb = MBX_0;
  3140. mcp->in_mb = MBX_0|MBX_1;
  3141. mcp->tov = MBX_TOV_SECONDS;
  3142. mcp->flags = 0;
  3143. rval = qla2x00_mailbox_command(vha, mcp);
  3144. if (rval != QLA_SUCCESS) {
  3145. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3146. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3147. rval, mcp->mb[0], mcp->mb[1]);
  3148. } else {
  3149. ql_dbg(ql_dbg_mbx, vha, 0x10e7, "Done %s.\n", __func__);
  3150. }
  3151. return rval;
  3152. }
  3153. int
  3154. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3155. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3156. {
  3157. int rval;
  3158. mbx_cmd_t mc;
  3159. mbx_cmd_t *mcp = &mc;
  3160. struct qla_hw_data *ha = vha->hw;
  3161. ql_dbg(ql_dbg_mbx, vha, 0x10e8, "Entered %s.\n", __func__);
  3162. if (!IS_FWI2_CAPABLE(ha))
  3163. return QLA_FUNCTION_FAILED;
  3164. if (len == 1)
  3165. opt |= BIT_0;
  3166. mcp->mb[0] = MBC_READ_SFP;
  3167. mcp->mb[1] = dev;
  3168. mcp->mb[2] = MSW(sfp_dma);
  3169. mcp->mb[3] = LSW(sfp_dma);
  3170. mcp->mb[6] = MSW(MSD(sfp_dma));
  3171. mcp->mb[7] = LSW(MSD(sfp_dma));
  3172. mcp->mb[8] = len;
  3173. mcp->mb[9] = off;
  3174. mcp->mb[10] = opt;
  3175. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3176. mcp->in_mb = MBX_1|MBX_0;
  3177. mcp->tov = MBX_TOV_SECONDS;
  3178. mcp->flags = 0;
  3179. rval = qla2x00_mailbox_command(vha, mcp);
  3180. if (opt & BIT_0)
  3181. *sfp = mcp->mb[1];
  3182. if (rval != QLA_SUCCESS) {
  3183. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3184. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3185. } else {
  3186. ql_dbg(ql_dbg_mbx, vha, 0x10ea, "Done %s.\n", __func__);
  3187. }
  3188. return rval;
  3189. }
  3190. int
  3191. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3192. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3193. {
  3194. int rval;
  3195. mbx_cmd_t mc;
  3196. mbx_cmd_t *mcp = &mc;
  3197. struct qla_hw_data *ha = vha->hw;
  3198. ql_dbg(ql_dbg_mbx, vha, 0x10eb, "Entered %s.\n", __func__);
  3199. if (!IS_FWI2_CAPABLE(ha))
  3200. return QLA_FUNCTION_FAILED;
  3201. if (len == 1)
  3202. opt |= BIT_0;
  3203. if (opt & BIT_0)
  3204. len = *sfp;
  3205. mcp->mb[0] = MBC_WRITE_SFP;
  3206. mcp->mb[1] = dev;
  3207. mcp->mb[2] = MSW(sfp_dma);
  3208. mcp->mb[3] = LSW(sfp_dma);
  3209. mcp->mb[6] = MSW(MSD(sfp_dma));
  3210. mcp->mb[7] = LSW(MSD(sfp_dma));
  3211. mcp->mb[8] = len;
  3212. mcp->mb[9] = off;
  3213. mcp->mb[10] = opt;
  3214. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3215. mcp->in_mb = MBX_1|MBX_0;
  3216. mcp->tov = MBX_TOV_SECONDS;
  3217. mcp->flags = 0;
  3218. rval = qla2x00_mailbox_command(vha, mcp);
  3219. if (rval != QLA_SUCCESS) {
  3220. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3221. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3222. } else {
  3223. ql_dbg(ql_dbg_mbx, vha, 0x10ed, "Done %s.\n", __func__);
  3224. }
  3225. return rval;
  3226. }
  3227. int
  3228. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3229. uint16_t size_in_bytes, uint16_t *actual_size)
  3230. {
  3231. int rval;
  3232. mbx_cmd_t mc;
  3233. mbx_cmd_t *mcp = &mc;
  3234. ql_dbg(ql_dbg_mbx, vha, 0x10ee, "Entered %s.\n", __func__);
  3235. if (!IS_CNA_CAPABLE(vha->hw))
  3236. return QLA_FUNCTION_FAILED;
  3237. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3238. mcp->mb[2] = MSW(stats_dma);
  3239. mcp->mb[3] = LSW(stats_dma);
  3240. mcp->mb[6] = MSW(MSD(stats_dma));
  3241. mcp->mb[7] = LSW(MSD(stats_dma));
  3242. mcp->mb[8] = size_in_bytes >> 2;
  3243. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3244. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3245. mcp->tov = MBX_TOV_SECONDS;
  3246. mcp->flags = 0;
  3247. rval = qla2x00_mailbox_command(vha, mcp);
  3248. if (rval != QLA_SUCCESS) {
  3249. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3250. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3251. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3252. } else {
  3253. ql_dbg(ql_dbg_mbx, vha, 0x10f0, "Done %s.\n", __func__);
  3254. *actual_size = mcp->mb[2] << 2;
  3255. }
  3256. return rval;
  3257. }
  3258. int
  3259. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3260. uint16_t size)
  3261. {
  3262. int rval;
  3263. mbx_cmd_t mc;
  3264. mbx_cmd_t *mcp = &mc;
  3265. ql_dbg(ql_dbg_mbx, vha, 0x10f1, "Entered %s.\n", __func__);
  3266. if (!IS_CNA_CAPABLE(vha->hw))
  3267. return QLA_FUNCTION_FAILED;
  3268. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3269. mcp->mb[1] = 0;
  3270. mcp->mb[2] = MSW(tlv_dma);
  3271. mcp->mb[3] = LSW(tlv_dma);
  3272. mcp->mb[6] = MSW(MSD(tlv_dma));
  3273. mcp->mb[7] = LSW(MSD(tlv_dma));
  3274. mcp->mb[8] = size;
  3275. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3276. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3277. mcp->tov = MBX_TOV_SECONDS;
  3278. mcp->flags = 0;
  3279. rval = qla2x00_mailbox_command(vha, mcp);
  3280. if (rval != QLA_SUCCESS) {
  3281. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3282. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3283. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3284. } else {
  3285. ql_dbg(ql_dbg_mbx, vha, 0x10f3, "Done %s.\n", __func__);
  3286. }
  3287. return rval;
  3288. }
  3289. int
  3290. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3291. {
  3292. int rval;
  3293. mbx_cmd_t mc;
  3294. mbx_cmd_t *mcp = &mc;
  3295. ql_dbg(ql_dbg_mbx, vha, 0x10f4, "Entered %s.\n", __func__);
  3296. if (!IS_FWI2_CAPABLE(vha->hw))
  3297. return QLA_FUNCTION_FAILED;
  3298. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3299. mcp->mb[1] = LSW(risc_addr);
  3300. mcp->mb[8] = MSW(risc_addr);
  3301. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3302. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3303. mcp->tov = 30;
  3304. mcp->flags = 0;
  3305. rval = qla2x00_mailbox_command(vha, mcp);
  3306. if (rval != QLA_SUCCESS) {
  3307. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3308. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3309. } else {
  3310. ql_dbg(ql_dbg_mbx, vha, 0x10f6, "Done %s.\n", __func__);
  3311. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3312. }
  3313. return rval;
  3314. }
  3315. int
  3316. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3317. uint16_t *mresp)
  3318. {
  3319. int rval;
  3320. mbx_cmd_t mc;
  3321. mbx_cmd_t *mcp = &mc;
  3322. uint32_t iter_cnt = 0x1;
  3323. ql_dbg(ql_dbg_mbx, vha, 0x10f7, "Entered %s.\n", __func__);
  3324. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3325. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3326. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3327. /* transfer count */
  3328. mcp->mb[10] = LSW(mreq->transfer_size);
  3329. mcp->mb[11] = MSW(mreq->transfer_size);
  3330. /* send data address */
  3331. mcp->mb[14] = LSW(mreq->send_dma);
  3332. mcp->mb[15] = MSW(mreq->send_dma);
  3333. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3334. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3335. /* receive data address */
  3336. mcp->mb[16] = LSW(mreq->rcv_dma);
  3337. mcp->mb[17] = MSW(mreq->rcv_dma);
  3338. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3339. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3340. /* Iteration count */
  3341. mcp->mb[18] = LSW(iter_cnt);
  3342. mcp->mb[19] = MSW(iter_cnt);
  3343. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3344. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3345. if (IS_CNA_CAPABLE(vha->hw))
  3346. mcp->out_mb |= MBX_2;
  3347. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3348. mcp->buf_size = mreq->transfer_size;
  3349. mcp->tov = MBX_TOV_SECONDS;
  3350. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3351. rval = qla2x00_mailbox_command(vha, mcp);
  3352. if (rval != QLA_SUCCESS) {
  3353. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3354. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3355. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3356. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3357. } else {
  3358. ql_dbg(ql_dbg_mbx, vha, 0x10f9, "Done %s.\n", __func__);
  3359. }
  3360. /* Copy mailbox information */
  3361. memcpy( mresp, mcp->mb, 64);
  3362. return rval;
  3363. }
  3364. int
  3365. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3366. uint16_t *mresp)
  3367. {
  3368. int rval;
  3369. mbx_cmd_t mc;
  3370. mbx_cmd_t *mcp = &mc;
  3371. struct qla_hw_data *ha = vha->hw;
  3372. ql_dbg(ql_dbg_mbx, vha, 0x10fa, "Entered %s.\n", __func__);
  3373. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3374. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3375. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3376. if (IS_CNA_CAPABLE(ha)) {
  3377. mcp->mb[1] |= BIT_15;
  3378. mcp->mb[2] = vha->fcoe_fcf_idx;
  3379. }
  3380. mcp->mb[16] = LSW(mreq->rcv_dma);
  3381. mcp->mb[17] = MSW(mreq->rcv_dma);
  3382. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3383. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3384. mcp->mb[10] = LSW(mreq->transfer_size);
  3385. mcp->mb[14] = LSW(mreq->send_dma);
  3386. mcp->mb[15] = MSW(mreq->send_dma);
  3387. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3388. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3389. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3390. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3391. if (IS_CNA_CAPABLE(ha))
  3392. mcp->out_mb |= MBX_2;
  3393. mcp->in_mb = MBX_0;
  3394. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3395. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3396. mcp->in_mb |= MBX_1;
  3397. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3398. mcp->in_mb |= MBX_3;
  3399. mcp->tov = MBX_TOV_SECONDS;
  3400. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3401. mcp->buf_size = mreq->transfer_size;
  3402. rval = qla2x00_mailbox_command(vha, mcp);
  3403. if (rval != QLA_SUCCESS) {
  3404. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3405. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3406. rval, mcp->mb[0], mcp->mb[1]);
  3407. } else {
  3408. ql_dbg(ql_dbg_mbx, vha, 0x10fc, "Done %s.\n", __func__);
  3409. }
  3410. /* Copy mailbox information */
  3411. memcpy(mresp, mcp->mb, 64);
  3412. return rval;
  3413. }
  3414. int
  3415. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3416. {
  3417. int rval;
  3418. mbx_cmd_t mc;
  3419. mbx_cmd_t *mcp = &mc;
  3420. ql_dbg(ql_dbg_mbx, vha, 0x10fd,
  3421. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3422. mcp->mb[0] = MBC_ISP84XX_RESET;
  3423. mcp->mb[1] = enable_diagnostic;
  3424. mcp->out_mb = MBX_1|MBX_0;
  3425. mcp->in_mb = MBX_1|MBX_0;
  3426. mcp->tov = MBX_TOV_SECONDS;
  3427. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3428. rval = qla2x00_mailbox_command(vha, mcp);
  3429. if (rval != QLA_SUCCESS)
  3430. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3431. else
  3432. ql_dbg(ql_dbg_mbx, vha, 0x10ff, "Done %s.\n", __func__);
  3433. return rval;
  3434. }
  3435. int
  3436. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3437. {
  3438. int rval;
  3439. mbx_cmd_t mc;
  3440. mbx_cmd_t *mcp = &mc;
  3441. ql_dbg(ql_dbg_mbx, vha, 0x1100, "Entered %s.\n", __func__);
  3442. if (!IS_FWI2_CAPABLE(vha->hw))
  3443. return QLA_FUNCTION_FAILED;
  3444. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3445. mcp->mb[1] = LSW(risc_addr);
  3446. mcp->mb[2] = LSW(data);
  3447. mcp->mb[3] = MSW(data);
  3448. mcp->mb[8] = MSW(risc_addr);
  3449. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3450. mcp->in_mb = MBX_0;
  3451. mcp->tov = 30;
  3452. mcp->flags = 0;
  3453. rval = qla2x00_mailbox_command(vha, mcp);
  3454. if (rval != QLA_SUCCESS) {
  3455. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3456. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3457. } else {
  3458. ql_dbg(ql_dbg_mbx, vha, 0x1102, "Done %s.\n", __func__);
  3459. }
  3460. return rval;
  3461. }
  3462. int
  3463. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3464. {
  3465. int rval;
  3466. uint32_t stat, timer;
  3467. uint16_t mb0 = 0;
  3468. struct qla_hw_data *ha = vha->hw;
  3469. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3470. rval = QLA_SUCCESS;
  3471. ql_dbg(ql_dbg_mbx, vha, 0x1103, "Entered %s.\n", __func__);
  3472. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3473. /* Write the MBC data to the registers */
  3474. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3475. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3476. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3477. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3478. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3479. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3480. /* Poll for MBC interrupt */
  3481. for (timer = 6000000; timer; timer--) {
  3482. /* Check for pending interrupts. */
  3483. stat = RD_REG_DWORD(&reg->host_status);
  3484. if (stat & HSRX_RISC_INT) {
  3485. stat &= 0xff;
  3486. if (stat == 0x1 || stat == 0x2 ||
  3487. stat == 0x10 || stat == 0x11) {
  3488. set_bit(MBX_INTERRUPT,
  3489. &ha->mbx_cmd_flags);
  3490. mb0 = RD_REG_WORD(&reg->mailbox0);
  3491. WRT_REG_DWORD(&reg->hccr,
  3492. HCCRX_CLR_RISC_INT);
  3493. RD_REG_DWORD(&reg->hccr);
  3494. break;
  3495. }
  3496. }
  3497. udelay(5);
  3498. }
  3499. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3500. rval = mb0 & MBS_MASK;
  3501. else
  3502. rval = QLA_FUNCTION_FAILED;
  3503. if (rval != QLA_SUCCESS) {
  3504. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3505. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3506. } else {
  3507. ql_dbg(ql_dbg_mbx, vha, 0x1105, "Done %s.\n", __func__);
  3508. }
  3509. return rval;
  3510. }
  3511. int
  3512. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3513. {
  3514. int rval;
  3515. mbx_cmd_t mc;
  3516. mbx_cmd_t *mcp = &mc;
  3517. struct qla_hw_data *ha = vha->hw;
  3518. ql_dbg(ql_dbg_mbx, vha, 0x1106, "Entered %s.\n", __func__);
  3519. if (!IS_FWI2_CAPABLE(ha))
  3520. return QLA_FUNCTION_FAILED;
  3521. mcp->mb[0] = MBC_DATA_RATE;
  3522. mcp->mb[1] = 0;
  3523. mcp->out_mb = MBX_1|MBX_0;
  3524. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3525. if (IS_QLA83XX(ha))
  3526. mcp->in_mb |= MBX_3;
  3527. mcp->tov = MBX_TOV_SECONDS;
  3528. mcp->flags = 0;
  3529. rval = qla2x00_mailbox_command(vha, mcp);
  3530. if (rval != QLA_SUCCESS) {
  3531. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3532. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3533. } else {
  3534. ql_dbg(ql_dbg_mbx, vha, 0x1108, "Done %s.\n", __func__);
  3535. if (mcp->mb[1] != 0x7)
  3536. ha->link_data_rate = mcp->mb[1];
  3537. }
  3538. return rval;
  3539. }
  3540. int
  3541. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3542. {
  3543. int rval;
  3544. mbx_cmd_t mc;
  3545. mbx_cmd_t *mcp = &mc;
  3546. struct qla_hw_data *ha = vha->hw;
  3547. ql_dbg(ql_dbg_mbx, vha, 0x1109, "Entered %s.\n", __func__);
  3548. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  3549. return QLA_FUNCTION_FAILED;
  3550. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3551. mcp->out_mb = MBX_0;
  3552. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3553. mcp->tov = MBX_TOV_SECONDS;
  3554. mcp->flags = 0;
  3555. rval = qla2x00_mailbox_command(vha, mcp);
  3556. if (rval != QLA_SUCCESS) {
  3557. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3558. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3559. } else {
  3560. /* Copy all bits to preserve original value */
  3561. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3562. ql_dbg(ql_dbg_mbx, vha, 0x110b, "Done %s.\n", __func__);
  3563. }
  3564. return rval;
  3565. }
  3566. int
  3567. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3568. {
  3569. int rval;
  3570. mbx_cmd_t mc;
  3571. mbx_cmd_t *mcp = &mc;
  3572. ql_dbg(ql_dbg_mbx, vha, 0x110c, "Entered %s.\n", __func__);
  3573. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3574. /* Copy all bits to preserve original setting */
  3575. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3576. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3577. mcp->in_mb = MBX_0;
  3578. mcp->tov = MBX_TOV_SECONDS;
  3579. mcp->flags = 0;
  3580. rval = qla2x00_mailbox_command(vha, mcp);
  3581. if (rval != QLA_SUCCESS) {
  3582. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3583. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3584. } else
  3585. ql_dbg(ql_dbg_mbx, vha, 0x110e, "Done %s.\n", __func__);
  3586. return rval;
  3587. }
  3588. int
  3589. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3590. uint16_t *mb)
  3591. {
  3592. int rval;
  3593. mbx_cmd_t mc;
  3594. mbx_cmd_t *mcp = &mc;
  3595. struct qla_hw_data *ha = vha->hw;
  3596. ql_dbg(ql_dbg_mbx, vha, 0x110f, "Entered %s.\n", __func__);
  3597. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3598. return QLA_FUNCTION_FAILED;
  3599. mcp->mb[0] = MBC_PORT_PARAMS;
  3600. mcp->mb[1] = loop_id;
  3601. if (ha->flags.fcp_prio_enabled)
  3602. mcp->mb[2] = BIT_1;
  3603. else
  3604. mcp->mb[2] = BIT_2;
  3605. mcp->mb[4] = priority & 0xf;
  3606. mcp->mb[9] = vha->vp_idx;
  3607. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3608. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3609. mcp->tov = 30;
  3610. mcp->flags = 0;
  3611. rval = qla2x00_mailbox_command(vha, mcp);
  3612. if (mb != NULL) {
  3613. mb[0] = mcp->mb[0];
  3614. mb[1] = mcp->mb[1];
  3615. mb[3] = mcp->mb[3];
  3616. mb[4] = mcp->mb[4];
  3617. }
  3618. if (rval != QLA_SUCCESS) {
  3619. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3620. } else {
  3621. ql_dbg(ql_dbg_mbx, vha, 0x10cc, "Done %s.\n", __func__);
  3622. }
  3623. return rval;
  3624. }
  3625. int
  3626. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp, uint16_t *frac)
  3627. {
  3628. int rval;
  3629. uint8_t byte;
  3630. struct qla_hw_data *ha = vha->hw;
  3631. ql_dbg(ql_dbg_mbx, vha, 0x10ca, "Entered %s.\n", __func__);
  3632. /* Integer part */
  3633. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x01, 1, BIT_13|BIT_0);
  3634. if (rval != QLA_SUCCESS) {
  3635. ql_dbg(ql_dbg_mbx, vha, 0x10c9, "Failed=%x.\n", rval);
  3636. ha->flags.thermal_supported = 0;
  3637. goto fail;
  3638. }
  3639. *temp = byte;
  3640. /* Fraction part */
  3641. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x10, 1, BIT_13|BIT_0);
  3642. if (rval != QLA_SUCCESS) {
  3643. ql_dbg(ql_dbg_mbx, vha, 0x1019, "Failed=%x.\n", rval);
  3644. ha->flags.thermal_supported = 0;
  3645. goto fail;
  3646. }
  3647. *frac = (byte >> 6) * 25;
  3648. ql_dbg(ql_dbg_mbx, vha, 0x1018, "Done %s.\n", __func__);
  3649. fail:
  3650. return rval;
  3651. }
  3652. int
  3653. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3654. {
  3655. int rval;
  3656. struct qla_hw_data *ha = vha->hw;
  3657. mbx_cmd_t mc;
  3658. mbx_cmd_t *mcp = &mc;
  3659. ql_dbg(ql_dbg_mbx, vha, 0x1017, "Entered %s.\n", __func__);
  3660. if (!IS_FWI2_CAPABLE(ha))
  3661. return QLA_FUNCTION_FAILED;
  3662. memset(mcp, 0, sizeof(mbx_cmd_t));
  3663. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3664. mcp->mb[1] = 1;
  3665. mcp->out_mb = MBX_1|MBX_0;
  3666. mcp->in_mb = MBX_0;
  3667. mcp->tov = 30;
  3668. mcp->flags = 0;
  3669. rval = qla2x00_mailbox_command(vha, mcp);
  3670. if (rval != QLA_SUCCESS) {
  3671. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3672. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3673. } else {
  3674. ql_dbg(ql_dbg_mbx, vha, 0x100e, "Done %s.\n", __func__);
  3675. }
  3676. return rval;
  3677. }
  3678. int
  3679. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3680. {
  3681. int rval;
  3682. struct qla_hw_data *ha = vha->hw;
  3683. mbx_cmd_t mc;
  3684. mbx_cmd_t *mcp = &mc;
  3685. ql_dbg(ql_dbg_mbx, vha, 0x100d, "Entered %s.\n", __func__);
  3686. if (!IS_QLA82XX(ha))
  3687. return QLA_FUNCTION_FAILED;
  3688. memset(mcp, 0, sizeof(mbx_cmd_t));
  3689. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3690. mcp->mb[1] = 0;
  3691. mcp->out_mb = MBX_1|MBX_0;
  3692. mcp->in_mb = MBX_0;
  3693. mcp->tov = 30;
  3694. mcp->flags = 0;
  3695. rval = qla2x00_mailbox_command(vha, mcp);
  3696. if (rval != QLA_SUCCESS) {
  3697. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  3698. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3699. } else {
  3700. ql_dbg(ql_dbg_mbx, vha, 0x100b, "Done %s.\n", __func__);
  3701. }
  3702. return rval;
  3703. }
  3704. int
  3705. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  3706. {
  3707. struct qla_hw_data *ha = vha->hw;
  3708. mbx_cmd_t mc;
  3709. mbx_cmd_t *mcp = &mc;
  3710. int rval = QLA_FUNCTION_FAILED;
  3711. ql_dbg(ql_dbg_mbx, vha, 0x111f, "Entered %s.\n", __func__);
  3712. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3713. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3714. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3715. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  3716. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  3717. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3718. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  3719. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3720. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3721. mcp->tov = MBX_TOV_SECONDS;
  3722. rval = qla2x00_mailbox_command(vha, mcp);
  3723. /* Always copy back return mailbox values. */
  3724. if (rval != QLA_SUCCESS) {
  3725. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  3726. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3727. (mcp->mb[1] << 16) | mcp->mb[0],
  3728. (mcp->mb[3] << 16) | mcp->mb[2]);
  3729. } else {
  3730. ql_dbg(ql_dbg_mbx, vha, 0x1121, "Done %s.\n", __func__);
  3731. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  3732. if (!ha->md_template_size) {
  3733. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  3734. "Null template size obtained.\n");
  3735. rval = QLA_FUNCTION_FAILED;
  3736. }
  3737. }
  3738. return rval;
  3739. }
  3740. int
  3741. qla82xx_md_get_template(scsi_qla_host_t *vha)
  3742. {
  3743. struct qla_hw_data *ha = vha->hw;
  3744. mbx_cmd_t mc;
  3745. mbx_cmd_t *mcp = &mc;
  3746. int rval = QLA_FUNCTION_FAILED;
  3747. ql_dbg(ql_dbg_mbx, vha, 0x1123, "Entered %s.\n", __func__);
  3748. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  3749. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  3750. if (!ha->md_tmplt_hdr) {
  3751. ql_log(ql_log_warn, vha, 0x1124,
  3752. "Unable to allocate memory for Minidump template.\n");
  3753. return rval;
  3754. }
  3755. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3756. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3757. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3758. mcp->mb[2] = LSW(RQST_TMPLT);
  3759. mcp->mb[3] = MSW(RQST_TMPLT);
  3760. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  3761. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  3762. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  3763. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  3764. mcp->mb[8] = LSW(ha->md_template_size);
  3765. mcp->mb[9] = MSW(ha->md_template_size);
  3766. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3767. mcp->tov = MBX_TOV_SECONDS;
  3768. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  3769. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3770. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3771. rval = qla2x00_mailbox_command(vha, mcp);
  3772. if (rval != QLA_SUCCESS) {
  3773. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  3774. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3775. ((mcp->mb[1] << 16) | mcp->mb[0]),
  3776. ((mcp->mb[3] << 16) | mcp->mb[2]));
  3777. } else
  3778. ql_dbg(ql_dbg_mbx, vha, 0x1126, "Done %s.\n", __func__);
  3779. return rval;
  3780. }
  3781. int
  3782. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  3783. {
  3784. int rval;
  3785. struct qla_hw_data *ha = vha->hw;
  3786. mbx_cmd_t mc;
  3787. mbx_cmd_t *mcp = &mc;
  3788. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  3789. return QLA_FUNCTION_FAILED;
  3790. ql_dbg(ql_dbg_mbx, vha, 0x1133, "Entered %s.\n", __func__);
  3791. memset(mcp, 0, sizeof(mbx_cmd_t));
  3792. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3793. mcp->mb[1] = led_cfg[0];
  3794. mcp->mb[2] = led_cfg[1];
  3795. if (IS_QLA8031(ha)) {
  3796. mcp->mb[3] = led_cfg[2];
  3797. mcp->mb[4] = led_cfg[3];
  3798. mcp->mb[5] = led_cfg[4];
  3799. mcp->mb[6] = led_cfg[5];
  3800. }
  3801. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  3802. if (IS_QLA8031(ha))
  3803. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  3804. mcp->in_mb = MBX_0;
  3805. mcp->tov = 30;
  3806. mcp->flags = 0;
  3807. rval = qla2x00_mailbox_command(vha, mcp);
  3808. if (rval != QLA_SUCCESS) {
  3809. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  3810. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3811. } else {
  3812. ql_dbg(ql_dbg_mbx, vha, 0x1135, "Done %s.\n", __func__);
  3813. }
  3814. return rval;
  3815. }
  3816. int
  3817. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  3818. {
  3819. int rval;
  3820. struct qla_hw_data *ha = vha->hw;
  3821. mbx_cmd_t mc;
  3822. mbx_cmd_t *mcp = &mc;
  3823. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  3824. return QLA_FUNCTION_FAILED;
  3825. ql_dbg(ql_dbg_mbx, vha, 0x1136, "Entered %s.\n", __func__);
  3826. memset(mcp, 0, sizeof(mbx_cmd_t));
  3827. mcp->mb[0] = MBC_GET_LED_CONFIG;
  3828. mcp->out_mb = MBX_0;
  3829. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3830. if (IS_QLA8031(ha))
  3831. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  3832. mcp->tov = 30;
  3833. mcp->flags = 0;
  3834. rval = qla2x00_mailbox_command(vha, mcp);
  3835. if (rval != QLA_SUCCESS) {
  3836. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  3837. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3838. } else {
  3839. led_cfg[0] = mcp->mb[1];
  3840. led_cfg[1] = mcp->mb[2];
  3841. if (IS_QLA8031(ha)) {
  3842. led_cfg[2] = mcp->mb[3];
  3843. led_cfg[3] = mcp->mb[4];
  3844. led_cfg[4] = mcp->mb[5];
  3845. led_cfg[5] = mcp->mb[6];
  3846. }
  3847. ql_dbg(ql_dbg_mbx, vha, 0x1138, "Done %s.\n", __func__);
  3848. }
  3849. return rval;
  3850. }
  3851. int
  3852. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  3853. {
  3854. int rval;
  3855. struct qla_hw_data *ha = vha->hw;
  3856. mbx_cmd_t mc;
  3857. mbx_cmd_t *mcp = &mc;
  3858. if (!IS_QLA82XX(ha))
  3859. return QLA_FUNCTION_FAILED;
  3860. ql_dbg(ql_dbg_mbx, vha, 0x1127,
  3861. "Entered %s.\n", __func__);
  3862. memset(mcp, 0, sizeof(mbx_cmd_t));
  3863. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3864. if (enable)
  3865. mcp->mb[7] = 0xE;
  3866. else
  3867. mcp->mb[7] = 0xD;
  3868. mcp->out_mb = MBX_7|MBX_0;
  3869. mcp->in_mb = MBX_0;
  3870. mcp->tov = MBX_TOV_SECONDS;
  3871. mcp->flags = 0;
  3872. rval = qla2x00_mailbox_command(vha, mcp);
  3873. if (rval != QLA_SUCCESS) {
  3874. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  3875. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3876. } else {
  3877. ql_dbg(ql_dbg_mbx, vha, 0x1129,
  3878. "Done %s.\n", __func__);
  3879. }
  3880. return rval;
  3881. }
  3882. int
  3883. qla83xx_write_remote_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  3884. {
  3885. int rval;
  3886. struct qla_hw_data *ha = vha->hw;
  3887. mbx_cmd_t mc;
  3888. mbx_cmd_t *mcp = &mc;
  3889. if (!IS_QLA83XX(ha))
  3890. return QLA_FUNCTION_FAILED;
  3891. ql_dbg(ql_dbg_mbx, vha, 0x1130, "Entered %s.\n", __func__);
  3892. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  3893. mcp->mb[1] = LSW(reg);
  3894. mcp->mb[2] = MSW(reg);
  3895. mcp->mb[3] = LSW(data);
  3896. mcp->mb[4] = MSW(data);
  3897. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3898. mcp->in_mb = MBX_1|MBX_0;
  3899. mcp->tov = MBX_TOV_SECONDS;
  3900. mcp->flags = 0;
  3901. rval = qla2x00_mailbox_command(vha, mcp);
  3902. if (rval != QLA_SUCCESS) {
  3903. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  3904. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3905. } else {
  3906. ql_dbg(ql_dbg_mbx, vha, 0x1132,
  3907. "Done %s.\n", __func__);
  3908. }
  3909. return rval;
  3910. }
  3911. int
  3912. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  3913. {
  3914. int rval;
  3915. struct qla_hw_data *ha = vha->hw;
  3916. mbx_cmd_t mc;
  3917. mbx_cmd_t *mcp = &mc;
  3918. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  3919. ql_dbg(ql_dbg_mbx, vha, 0x113b,
  3920. "Implicit LOGO Unsupported.\n");
  3921. return QLA_FUNCTION_FAILED;
  3922. }
  3923. ql_dbg(ql_dbg_mbx, vha, 0x113c, "Done %s.\n", __func__);
  3924. /* Perform Implicit LOGO. */
  3925. mcp->mb[0] = MBC_PORT_LOGOUT;
  3926. mcp->mb[1] = fcport->loop_id;
  3927. mcp->mb[10] = BIT_15;
  3928. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  3929. mcp->in_mb = MBX_0;
  3930. mcp->tov = MBX_TOV_SECONDS;
  3931. mcp->flags = 0;
  3932. rval = qla2x00_mailbox_command(vha, mcp);
  3933. if (rval != QLA_SUCCESS)
  3934. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  3935. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3936. else
  3937. ql_dbg(ql_dbg_mbx, vha, 0x113e, "Done %s.\n", __func__);
  3938. return rval;
  3939. }