sky2.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/config.h>
  26. #include <linux/crc32.h>
  27. #include <linux/kernel.h>
  28. #include <linux/version.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.2"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3. A transmit can require several elements;
  55. * a receive requires one (or two if using 64 bit dma).
  56. */
  57. #define RX_LE_SIZE 512
  58. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  59. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  60. #define RX_DEF_PENDING RX_MAX_PENDING
  61. #define RX_SKB_ALIGN 8
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define ETH_JUMBO_MTU 9000
  69. #define TX_WATCHDOG (5 * HZ)
  70. #define NAPI_WEIGHT 64
  71. #define PHY_RETRIES 1000
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 256;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  88. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  89. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  103. { 0 }
  104. };
  105. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  106. /* Avoid conditionals by using array */
  107. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  108. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  109. /* This driver supports yukon2 chipset only */
  110. static const char *yukon2_name[] = {
  111. "XL", /* 0xb3 */
  112. "EC Ultra", /* 0xb4 */
  113. "UNKNOWN", /* 0xb5 */
  114. "EC", /* 0xb6 */
  115. "FE", /* 0xb7 */
  116. };
  117. /* Access to external PHY */
  118. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  119. {
  120. int i;
  121. gma_write16(hw, port, GM_SMI_DATA, val);
  122. gma_write16(hw, port, GM_SMI_CTRL,
  123. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  124. for (i = 0; i < PHY_RETRIES; i++) {
  125. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  126. return 0;
  127. udelay(1);
  128. }
  129. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  130. return -ETIMEDOUT;
  131. }
  132. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  136. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  137. for (i = 0; i < PHY_RETRIES; i++) {
  138. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  139. *val = gma_read16(hw, port, GM_SMI_DATA);
  140. return 0;
  141. }
  142. udelay(1);
  143. }
  144. return -ETIMEDOUT;
  145. }
  146. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  147. {
  148. u16 v;
  149. if (__gm_phy_read(hw, port, reg, &v) != 0)
  150. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  151. return v;
  152. }
  153. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  154. {
  155. u16 power_control;
  156. u32 reg1;
  157. int vaux;
  158. int ret = 0;
  159. pr_debug("sky2_set_power_state %d\n", state);
  160. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  161. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
  162. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  163. (power_control & PCI_PM_CAP_PME_D3cold);
  164. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  165. power_control |= PCI_PM_CTRL_PME_STATUS;
  166. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  167. switch (state) {
  168. case PCI_D0:
  169. /* switch power to VCC (WA for VAUX problem) */
  170. sky2_write8(hw, B0_POWER_CTRL,
  171. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  172. /* disable Core Clock Division, */
  173. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  174. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  175. /* enable bits are inverted */
  176. sky2_write8(hw, B2_Y2_CLK_GATE,
  177. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  178. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  179. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  180. else
  181. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  182. /* Turn off phy power saving */
  183. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  184. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  185. /* looks like this XL is back asswards .. */
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  187. reg1 |= PCI_Y2_PHY1_COMA;
  188. if (hw->ports > 1)
  189. reg1 |= PCI_Y2_PHY2_COMA;
  190. }
  191. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  192. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  193. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  194. reg1 &= P_ASPM_CONTROL_MSK;
  195. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  196. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  197. }
  198. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  199. break;
  200. case PCI_D3hot:
  201. case PCI_D3cold:
  202. /* Turn on phy power saving */
  203. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  204. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  205. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  206. else
  207. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  208. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  209. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  210. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  211. else
  212. /* enable bits are inverted */
  213. sky2_write8(hw, B2_Y2_CLK_GATE,
  214. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  215. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  216. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  217. /* switch power to VAUX */
  218. if (vaux && state != PCI_D3cold)
  219. sky2_write8(hw, B0_POWER_CTRL,
  220. (PC_VAUX_ENA | PC_VCC_ENA |
  221. PC_VAUX_ON | PC_VCC_OFF));
  222. break;
  223. default:
  224. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  225. ret = -1;
  226. }
  227. sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  228. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  229. return ret;
  230. }
  231. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  232. {
  233. u16 reg;
  234. /* disable all GMAC IRQ's */
  235. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  236. /* disable PHY IRQs */
  237. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  239. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  242. reg = gma_read16(hw, port, GM_RX_CTRL);
  243. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  244. gma_write16(hw, port, GM_RX_CTRL, reg);
  245. }
  246. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  247. {
  248. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  249. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  250. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  251. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  252. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  253. PHY_M_EC_MAC_S_MSK);
  254. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  255. if (hw->chip_id == CHIP_ID_YUKON_EC)
  256. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  257. else
  258. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  259. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  260. }
  261. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  262. if (hw->copper) {
  263. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  264. /* enable automatic crossover */
  265. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  266. } else {
  267. /* disable energy detect */
  268. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  269. /* enable automatic crossover */
  270. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  271. if (sky2->autoneg == AUTONEG_ENABLE &&
  272. hw->chip_id == CHIP_ID_YUKON_XL) {
  273. ctrl &= ~PHY_M_PC_DSC_MSK;
  274. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  275. }
  276. }
  277. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  278. } else {
  279. /* workaround for deviation #4.88 (CRC errors) */
  280. /* disable Automatic Crossover */
  281. ctrl &= ~PHY_M_PC_MDIX_MSK;
  282. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  283. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  284. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  285. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  286. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  287. ctrl &= ~PHY_M_MAC_MD_MSK;
  288. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  289. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  290. /* select page 1 to access Fiber registers */
  291. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  292. }
  293. }
  294. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  295. if (sky2->autoneg == AUTONEG_DISABLE)
  296. ctrl &= ~PHY_CT_ANE;
  297. else
  298. ctrl |= PHY_CT_ANE;
  299. ctrl |= PHY_CT_RESET;
  300. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  301. ctrl = 0;
  302. ct1000 = 0;
  303. adv = PHY_AN_CSMA;
  304. if (sky2->autoneg == AUTONEG_ENABLE) {
  305. if (hw->copper) {
  306. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  307. ct1000 |= PHY_M_1000C_AFD;
  308. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  309. ct1000 |= PHY_M_1000C_AHD;
  310. if (sky2->advertising & ADVERTISED_100baseT_Full)
  311. adv |= PHY_M_AN_100_FD;
  312. if (sky2->advertising & ADVERTISED_100baseT_Half)
  313. adv |= PHY_M_AN_100_HD;
  314. if (sky2->advertising & ADVERTISED_10baseT_Full)
  315. adv |= PHY_M_AN_10_FD;
  316. if (sky2->advertising & ADVERTISED_10baseT_Half)
  317. adv |= PHY_M_AN_10_HD;
  318. } else /* special defines for FIBER (88E1011S only) */
  319. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  320. /* Set Flow-control capabilities */
  321. if (sky2->tx_pause && sky2->rx_pause)
  322. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  323. else if (sky2->rx_pause && !sky2->tx_pause)
  324. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  325. else if (!sky2->rx_pause && sky2->tx_pause)
  326. adv |= PHY_AN_PAUSE_ASYM; /* local */
  327. /* Restart Auto-negotiation */
  328. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  329. } else {
  330. /* forced speed/duplex settings */
  331. ct1000 = PHY_M_1000C_MSE;
  332. if (sky2->duplex == DUPLEX_FULL)
  333. ctrl |= PHY_CT_DUP_MD;
  334. switch (sky2->speed) {
  335. case SPEED_1000:
  336. ctrl |= PHY_CT_SP1000;
  337. break;
  338. case SPEED_100:
  339. ctrl |= PHY_CT_SP100;
  340. break;
  341. }
  342. ctrl |= PHY_CT_RESET;
  343. }
  344. if (hw->chip_id != CHIP_ID_YUKON_FE)
  345. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  346. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  347. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  348. /* Setup Phy LED's */
  349. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  350. ledover = 0;
  351. switch (hw->chip_id) {
  352. case CHIP_ID_YUKON_FE:
  353. /* on 88E3082 these bits are at 11..9 (shifted left) */
  354. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  355. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  356. /* delete ACT LED control bits */
  357. ctrl &= ~PHY_M_FELP_LED1_MSK;
  358. /* change ACT LED control to blink mode */
  359. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  360. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  361. break;
  362. case CHIP_ID_YUKON_XL:
  363. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  364. /* select page 3 to access LED control register */
  365. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  366. /* set LED Function Control register */
  367. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  368. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  369. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  370. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  371. /* set Polarity Control register */
  372. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  373. (PHY_M_POLC_LS1_P_MIX(4) |
  374. PHY_M_POLC_IS0_P_MIX(4) |
  375. PHY_M_POLC_LOS_CTRL(2) |
  376. PHY_M_POLC_INIT_CTRL(2) |
  377. PHY_M_POLC_STA1_CTRL(2) |
  378. PHY_M_POLC_STA0_CTRL(2)));
  379. /* restore page register */
  380. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  381. break;
  382. default:
  383. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  384. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  385. /* turn off the Rx LED (LED_RX) */
  386. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  387. }
  388. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  389. /* apply fixes in PHY AFE */
  390. gm_phy_write(hw, port, 22, 255);
  391. /* increase differential signal amplitude in 10BASE-T */
  392. gm_phy_write(hw, port, 24, 0xaa99);
  393. gm_phy_write(hw, port, 23, 0x2011);
  394. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  395. gm_phy_write(hw, port, 24, 0xa204);
  396. gm_phy_write(hw, port, 23, 0x2002);
  397. /* set page register to 0 */
  398. gm_phy_write(hw, port, 22, 0);
  399. } else {
  400. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  401. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  402. /* turn on 100 Mbps LED (LED_LINK100) */
  403. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  404. }
  405. if (ledover)
  406. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  407. }
  408. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  409. if (sky2->autoneg == AUTONEG_ENABLE)
  410. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  411. else
  412. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  413. }
  414. /* Force a renegotiation */
  415. static void sky2_phy_reinit(struct sky2_port *sky2)
  416. {
  417. spin_lock_bh(&sky2->phy_lock);
  418. sky2_phy_init(sky2->hw, sky2->port);
  419. spin_unlock_bh(&sky2->phy_lock);
  420. }
  421. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  422. {
  423. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  424. u16 reg;
  425. int i;
  426. const u8 *addr = hw->dev[port]->dev_addr;
  427. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  428. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  429. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  430. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  431. /* WA DEV_472 -- looks like crossed wires on port 2 */
  432. /* clear GMAC 1 Control reset */
  433. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  434. do {
  435. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  436. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  437. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  438. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  439. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  440. }
  441. if (sky2->autoneg == AUTONEG_DISABLE) {
  442. reg = gma_read16(hw, port, GM_GP_CTRL);
  443. reg |= GM_GPCR_AU_ALL_DIS;
  444. gma_write16(hw, port, GM_GP_CTRL, reg);
  445. gma_read16(hw, port, GM_GP_CTRL);
  446. switch (sky2->speed) {
  447. case SPEED_1000:
  448. reg &= ~GM_GPCR_SPEED_100;
  449. reg |= GM_GPCR_SPEED_1000;
  450. break;
  451. case SPEED_100:
  452. reg &= ~GM_GPCR_SPEED_1000;
  453. reg |= GM_GPCR_SPEED_100;
  454. break;
  455. case SPEED_10:
  456. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  457. break;
  458. }
  459. if (sky2->duplex == DUPLEX_FULL)
  460. reg |= GM_GPCR_DUP_FULL;
  461. } else
  462. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  463. if (!sky2->tx_pause && !sky2->rx_pause) {
  464. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  465. reg |=
  466. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  467. } else if (sky2->tx_pause && !sky2->rx_pause) {
  468. /* disable Rx flow-control */
  469. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  470. }
  471. gma_write16(hw, port, GM_GP_CTRL, reg);
  472. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  473. spin_lock_bh(&sky2->phy_lock);
  474. sky2_phy_init(hw, port);
  475. spin_unlock_bh(&sky2->phy_lock);
  476. /* MIB clear */
  477. reg = gma_read16(hw, port, GM_PHY_ADDR);
  478. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  479. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  480. gma_read16(hw, port, i);
  481. gma_write16(hw, port, GM_PHY_ADDR, reg);
  482. /* transmit control */
  483. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  484. /* receive control reg: unicast + multicast + no FCS */
  485. gma_write16(hw, port, GM_RX_CTRL,
  486. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  487. /* transmit flow control */
  488. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  489. /* transmit parameter */
  490. gma_write16(hw, port, GM_TX_PARAM,
  491. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  492. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  493. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  494. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  495. /* serial mode register */
  496. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  497. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  498. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  499. reg |= GM_SMOD_JUMBO_ENA;
  500. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  501. /* virtual address for data */
  502. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  503. /* physical address: used for pause frames */
  504. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  505. /* ignore counter overflows */
  506. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  507. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  508. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  509. /* Configure Rx MAC FIFO */
  510. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  511. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  512. GMF_OPER_ON | GMF_RX_F_FL_ON);
  513. /* Flush Rx MAC FIFO on any flow control or error */
  514. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  515. /* Set threshold to 0xa (64 bytes)
  516. * ASF disabled so no need to do WA dev #4.30
  517. */
  518. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  519. /* Configure Tx MAC FIFO */
  520. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  521. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  522. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  523. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  524. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  525. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  526. /* set Tx GMAC FIFO Almost Empty Threshold */
  527. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  528. /* Disable Store & Forward mode for TX */
  529. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  530. }
  531. }
  532. }
  533. /* Assign Ram Buffer allocation.
  534. * start and end are in units of 4k bytes
  535. * ram registers are in units of 64bit words
  536. */
  537. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  538. {
  539. u32 start, end;
  540. start = startk * 4096/8;
  541. end = (endk * 4096/8) - 1;
  542. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  543. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  544. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  545. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  546. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  547. if (q == Q_R1 || q == Q_R2) {
  548. u32 space = (endk - startk) * 4096/8;
  549. u32 tp = space - space/4;
  550. /* On receive queue's set the thresholds
  551. * give receiver priority when > 3/4 full
  552. * send pause when down to 2K
  553. */
  554. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  555. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  556. tp = space - 2048/8;
  557. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  558. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  559. } else {
  560. /* Enable store & forward on Tx queue's because
  561. * Tx FIFO is only 1K on Yukon
  562. */
  563. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  564. }
  565. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  566. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  567. }
  568. /* Setup Bus Memory Interface */
  569. static void sky2_qset(struct sky2_hw *hw, u16 q)
  570. {
  571. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  572. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  573. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  574. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  575. }
  576. /* Setup prefetch unit registers. This is the interface between
  577. * hardware and driver list elements
  578. */
  579. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  580. u64 addr, u32 last)
  581. {
  582. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  583. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  584. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  585. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  586. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  587. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  588. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  589. }
  590. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  591. {
  592. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  593. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  594. return le;
  595. }
  596. /* Update chip's next pointer */
  597. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  598. {
  599. wmb();
  600. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  601. mmiowb();
  602. }
  603. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  604. {
  605. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  606. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  607. return le;
  608. }
  609. /* Return high part of DMA address (could be 32 or 64 bit) */
  610. static inline u32 high32(dma_addr_t a)
  611. {
  612. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  613. }
  614. /* Build description to hardware about buffer */
  615. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  616. {
  617. struct sky2_rx_le *le;
  618. u32 hi = high32(map);
  619. u16 len = sky2->rx_bufsize;
  620. if (sky2->rx_addr64 != hi) {
  621. le = sky2_next_rx(sky2);
  622. le->addr = cpu_to_le32(hi);
  623. le->ctrl = 0;
  624. le->opcode = OP_ADDR64 | HW_OWNER;
  625. sky2->rx_addr64 = high32(map + len);
  626. }
  627. le = sky2_next_rx(sky2);
  628. le->addr = cpu_to_le32((u32) map);
  629. le->length = cpu_to_le16(len);
  630. le->ctrl = 0;
  631. le->opcode = OP_PACKET | HW_OWNER;
  632. }
  633. /* Tell chip where to start receive checksum.
  634. * Actually has two checksums, but set both same to avoid possible byte
  635. * order problems.
  636. */
  637. static void rx_set_checksum(struct sky2_port *sky2)
  638. {
  639. struct sky2_rx_le *le;
  640. le = sky2_next_rx(sky2);
  641. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  642. le->ctrl = 0;
  643. le->opcode = OP_TCPSTART | HW_OWNER;
  644. sky2_write32(sky2->hw,
  645. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  646. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  647. }
  648. /*
  649. * The RX Stop command will not work for Yukon-2 if the BMU does not
  650. * reach the end of packet and since we can't make sure that we have
  651. * incoming data, we must reset the BMU while it is not doing a DMA
  652. * transfer. Since it is possible that the RX path is still active,
  653. * the RX RAM buffer will be stopped first, so any possible incoming
  654. * data will not trigger a DMA. After the RAM buffer is stopped, the
  655. * BMU is polled until any DMA in progress is ended and only then it
  656. * will be reset.
  657. */
  658. static void sky2_rx_stop(struct sky2_port *sky2)
  659. {
  660. struct sky2_hw *hw = sky2->hw;
  661. unsigned rxq = rxqaddr[sky2->port];
  662. int i;
  663. /* disable the RAM Buffer receive queue */
  664. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  665. for (i = 0; i < 0xffff; i++)
  666. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  667. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  668. goto stopped;
  669. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  670. sky2->netdev->name);
  671. stopped:
  672. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  673. /* reset the Rx prefetch unit */
  674. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  675. }
  676. /* Clean out receive buffer area, assumes receiver hardware stopped */
  677. static void sky2_rx_clean(struct sky2_port *sky2)
  678. {
  679. unsigned i;
  680. memset(sky2->rx_le, 0, RX_LE_BYTES);
  681. for (i = 0; i < sky2->rx_pending; i++) {
  682. struct ring_info *re = sky2->rx_ring + i;
  683. if (re->skb) {
  684. pci_unmap_single(sky2->hw->pdev,
  685. re->mapaddr, sky2->rx_bufsize,
  686. PCI_DMA_FROMDEVICE);
  687. kfree_skb(re->skb);
  688. re->skb = NULL;
  689. }
  690. }
  691. }
  692. /* Basic MII support */
  693. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  694. {
  695. struct mii_ioctl_data *data = if_mii(ifr);
  696. struct sky2_port *sky2 = netdev_priv(dev);
  697. struct sky2_hw *hw = sky2->hw;
  698. int err = -EOPNOTSUPP;
  699. if (!netif_running(dev))
  700. return -ENODEV; /* Phy still in reset */
  701. switch (cmd) {
  702. case SIOCGMIIPHY:
  703. data->phy_id = PHY_ADDR_MARV;
  704. /* fallthru */
  705. case SIOCGMIIREG: {
  706. u16 val = 0;
  707. spin_lock_bh(&sky2->phy_lock);
  708. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  709. spin_unlock_bh(&sky2->phy_lock);
  710. data->val_out = val;
  711. break;
  712. }
  713. case SIOCSMIIREG:
  714. if (!capable(CAP_NET_ADMIN))
  715. return -EPERM;
  716. spin_lock_bh(&sky2->phy_lock);
  717. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  718. data->val_in);
  719. spin_unlock_bh(&sky2->phy_lock);
  720. break;
  721. }
  722. return err;
  723. }
  724. #ifdef SKY2_VLAN_TAG_USED
  725. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  726. {
  727. struct sky2_port *sky2 = netdev_priv(dev);
  728. struct sky2_hw *hw = sky2->hw;
  729. u16 port = sky2->port;
  730. spin_lock_bh(&sky2->tx_lock);
  731. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  732. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  733. sky2->vlgrp = grp;
  734. spin_unlock_bh(&sky2->tx_lock);
  735. }
  736. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  737. {
  738. struct sky2_port *sky2 = netdev_priv(dev);
  739. struct sky2_hw *hw = sky2->hw;
  740. u16 port = sky2->port;
  741. spin_lock_bh(&sky2->tx_lock);
  742. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  743. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  744. if (sky2->vlgrp)
  745. sky2->vlgrp->vlan_devices[vid] = NULL;
  746. spin_unlock_bh(&sky2->tx_lock);
  747. }
  748. #endif
  749. /*
  750. * It appears the hardware has a bug in the FIFO logic that
  751. * cause it to hang if the FIFO gets overrun and the receive buffer
  752. * is not aligned. ALso alloc_skb() won't align properly if slab
  753. * debugging is enabled.
  754. */
  755. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  756. {
  757. struct sk_buff *skb;
  758. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  759. if (likely(skb)) {
  760. unsigned long p = (unsigned long) skb->data;
  761. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  762. }
  763. return skb;
  764. }
  765. /*
  766. * Allocate and setup receiver buffer pool.
  767. * In case of 64 bit dma, there are 2X as many list elements
  768. * available as ring entries
  769. * and need to reserve one list element so we don't wrap around.
  770. */
  771. static int sky2_rx_start(struct sky2_port *sky2)
  772. {
  773. struct sky2_hw *hw = sky2->hw;
  774. unsigned rxq = rxqaddr[sky2->port];
  775. int i;
  776. sky2->rx_put = sky2->rx_next = 0;
  777. sky2_qset(hw, rxq);
  778. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  779. /* MAC Rx RAM Read is controlled by hardware */
  780. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  781. }
  782. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  783. rx_set_checksum(sky2);
  784. for (i = 0; i < sky2->rx_pending; i++) {
  785. struct ring_info *re = sky2->rx_ring + i;
  786. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  787. if (!re->skb)
  788. goto nomem;
  789. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  790. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  791. sky2_rx_add(sky2, re->mapaddr);
  792. }
  793. /* Truncate oversize frames */
  794. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
  795. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  796. /* Tell chip about available buffers */
  797. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  798. return 0;
  799. nomem:
  800. sky2_rx_clean(sky2);
  801. return -ENOMEM;
  802. }
  803. /* Bring up network interface. */
  804. static int sky2_up(struct net_device *dev)
  805. {
  806. struct sky2_port *sky2 = netdev_priv(dev);
  807. struct sky2_hw *hw = sky2->hw;
  808. unsigned port = sky2->port;
  809. u32 ramsize, rxspace, imask;
  810. int err = -ENOMEM;
  811. if (netif_msg_ifup(sky2))
  812. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  813. /* must be power of 2 */
  814. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  815. TX_RING_SIZE *
  816. sizeof(struct sky2_tx_le),
  817. &sky2->tx_le_map);
  818. if (!sky2->tx_le)
  819. goto err_out;
  820. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  821. GFP_KERNEL);
  822. if (!sky2->tx_ring)
  823. goto err_out;
  824. sky2->tx_prod = sky2->tx_cons = 0;
  825. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  826. &sky2->rx_le_map);
  827. if (!sky2->rx_le)
  828. goto err_out;
  829. memset(sky2->rx_le, 0, RX_LE_BYTES);
  830. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  831. GFP_KERNEL);
  832. if (!sky2->rx_ring)
  833. goto err_out;
  834. sky2_mac_init(hw, port);
  835. /* Determine available ram buffer space (in 4K blocks).
  836. * Note: not sure about the FE setting below yet
  837. */
  838. if (hw->chip_id == CHIP_ID_YUKON_FE)
  839. ramsize = 4;
  840. else
  841. ramsize = sky2_read8(hw, B2_E_0);
  842. /* Give transmitter one third (rounded up) */
  843. rxspace = ramsize - (ramsize + 2) / 3;
  844. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  845. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  846. /* Make sure SyncQ is disabled */
  847. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  848. RB_RST_SET);
  849. sky2_qset(hw, txqaddr[port]);
  850. /* Set almost empty threshold */
  851. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
  852. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  853. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  854. TX_RING_SIZE - 1);
  855. err = sky2_rx_start(sky2);
  856. if (err)
  857. goto err_out;
  858. /* Enable interrupts from phy/mac for port */
  859. imask = sky2_read32(hw, B0_IMSK);
  860. imask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  861. sky2_write32(hw, B0_IMSK, imask);
  862. return 0;
  863. err_out:
  864. if (sky2->rx_le) {
  865. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  866. sky2->rx_le, sky2->rx_le_map);
  867. sky2->rx_le = NULL;
  868. }
  869. if (sky2->tx_le) {
  870. pci_free_consistent(hw->pdev,
  871. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  872. sky2->tx_le, sky2->tx_le_map);
  873. sky2->tx_le = NULL;
  874. }
  875. kfree(sky2->tx_ring);
  876. kfree(sky2->rx_ring);
  877. sky2->tx_ring = NULL;
  878. sky2->rx_ring = NULL;
  879. return err;
  880. }
  881. /* Modular subtraction in ring */
  882. static inline int tx_dist(unsigned tail, unsigned head)
  883. {
  884. return (head - tail) % TX_RING_SIZE;
  885. }
  886. /* Number of list elements available for next tx */
  887. static inline int tx_avail(const struct sky2_port *sky2)
  888. {
  889. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  890. }
  891. /* Estimate of number of transmit list elements required */
  892. static unsigned tx_le_req(const struct sk_buff *skb)
  893. {
  894. unsigned count;
  895. count = sizeof(dma_addr_t) / sizeof(u32);
  896. count += skb_shinfo(skb)->nr_frags * count;
  897. if (skb_shinfo(skb)->tso_size)
  898. ++count;
  899. if (skb->ip_summed == CHECKSUM_HW)
  900. ++count;
  901. return count;
  902. }
  903. /*
  904. * Put one packet in ring for transmit.
  905. * A single packet can generate multiple list elements, and
  906. * the number of ring elements will probably be less than the number
  907. * of list elements used.
  908. *
  909. * No BH disabling for tx_lock here (like tg3)
  910. */
  911. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  912. {
  913. struct sky2_port *sky2 = netdev_priv(dev);
  914. struct sky2_hw *hw = sky2->hw;
  915. struct sky2_tx_le *le = NULL;
  916. struct tx_ring_info *re;
  917. unsigned i, len;
  918. int avail;
  919. dma_addr_t mapping;
  920. u32 addr64;
  921. u16 mss;
  922. u8 ctrl;
  923. /* No BH disabling for tx_lock here. We are running in BH disabled
  924. * context and TX reclaim runs via poll inside of a software
  925. * interrupt, and no related locks in IRQ processing.
  926. */
  927. if (!spin_trylock(&sky2->tx_lock))
  928. return NETDEV_TX_LOCKED;
  929. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  930. /* There is a known but harmless race with lockless tx
  931. * and netif_stop_queue.
  932. */
  933. if (!netif_queue_stopped(dev)) {
  934. netif_stop_queue(dev);
  935. if (net_ratelimit())
  936. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  937. dev->name);
  938. }
  939. spin_unlock(&sky2->tx_lock);
  940. return NETDEV_TX_BUSY;
  941. }
  942. if (unlikely(netif_msg_tx_queued(sky2)))
  943. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  944. dev->name, sky2->tx_prod, skb->len);
  945. len = skb_headlen(skb);
  946. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  947. addr64 = high32(mapping);
  948. re = sky2->tx_ring + sky2->tx_prod;
  949. /* Send high bits if changed or crosses boundary */
  950. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  951. le = get_tx_le(sky2);
  952. le->tx.addr = cpu_to_le32(addr64);
  953. le->ctrl = 0;
  954. le->opcode = OP_ADDR64 | HW_OWNER;
  955. sky2->tx_addr64 = high32(mapping + len);
  956. }
  957. /* Check for TCP Segmentation Offload */
  958. mss = skb_shinfo(skb)->tso_size;
  959. if (mss != 0) {
  960. /* just drop the packet if non-linear expansion fails */
  961. if (skb_header_cloned(skb) &&
  962. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  963. dev_kfree_skb(skb);
  964. goto out_unlock;
  965. }
  966. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  967. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  968. mss += ETH_HLEN;
  969. }
  970. if (mss != sky2->tx_last_mss) {
  971. le = get_tx_le(sky2);
  972. le->tx.tso.size = cpu_to_le16(mss);
  973. le->tx.tso.rsvd = 0;
  974. le->opcode = OP_LRGLEN | HW_OWNER;
  975. le->ctrl = 0;
  976. sky2->tx_last_mss = mss;
  977. }
  978. ctrl = 0;
  979. #ifdef SKY2_VLAN_TAG_USED
  980. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  981. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  982. if (!le) {
  983. le = get_tx_le(sky2);
  984. le->tx.addr = 0;
  985. le->opcode = OP_VLAN|HW_OWNER;
  986. le->ctrl = 0;
  987. } else
  988. le->opcode |= OP_VLAN;
  989. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  990. ctrl |= INS_VLAN;
  991. }
  992. #endif
  993. /* Handle TCP checksum offload */
  994. if (skb->ip_summed == CHECKSUM_HW) {
  995. u16 hdr = skb->h.raw - skb->data;
  996. u16 offset = hdr + skb->csum;
  997. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  998. if (skb->nh.iph->protocol == IPPROTO_UDP)
  999. ctrl |= UDPTCP;
  1000. le = get_tx_le(sky2);
  1001. le->tx.csum.start = cpu_to_le16(hdr);
  1002. le->tx.csum.offset = cpu_to_le16(offset);
  1003. le->length = 0; /* initial checksum value */
  1004. le->ctrl = 1; /* one packet */
  1005. le->opcode = OP_TCPLISW | HW_OWNER;
  1006. }
  1007. le = get_tx_le(sky2);
  1008. le->tx.addr = cpu_to_le32((u32) mapping);
  1009. le->length = cpu_to_le16(len);
  1010. le->ctrl = ctrl;
  1011. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1012. /* Record the transmit mapping info */
  1013. re->skb = skb;
  1014. pci_unmap_addr_set(re, mapaddr, mapping);
  1015. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1016. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1017. struct tx_ring_info *fre;
  1018. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1019. frag->size, PCI_DMA_TODEVICE);
  1020. addr64 = high32(mapping);
  1021. if (addr64 != sky2->tx_addr64) {
  1022. le = get_tx_le(sky2);
  1023. le->tx.addr = cpu_to_le32(addr64);
  1024. le->ctrl = 0;
  1025. le->opcode = OP_ADDR64 | HW_OWNER;
  1026. sky2->tx_addr64 = addr64;
  1027. }
  1028. le = get_tx_le(sky2);
  1029. le->tx.addr = cpu_to_le32((u32) mapping);
  1030. le->length = cpu_to_le16(frag->size);
  1031. le->ctrl = ctrl;
  1032. le->opcode = OP_BUFFER | HW_OWNER;
  1033. fre = sky2->tx_ring
  1034. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  1035. pci_unmap_addr_set(fre, mapaddr, mapping);
  1036. }
  1037. re->idx = sky2->tx_prod;
  1038. le->ctrl |= EOP;
  1039. avail = tx_avail(sky2);
  1040. if (mss != 0 || avail < TX_MIN_PENDING) {
  1041. le->ctrl |= FRC_STAT;
  1042. if (avail <= MAX_SKB_TX_LE)
  1043. netif_stop_queue(dev);
  1044. }
  1045. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1046. out_unlock:
  1047. spin_unlock(&sky2->tx_lock);
  1048. dev->trans_start = jiffies;
  1049. return NETDEV_TX_OK;
  1050. }
  1051. /*
  1052. * Free ring elements from starting at tx_cons until "done"
  1053. *
  1054. * NB: the hardware will tell us about partial completion of multi-part
  1055. * buffers; these are deferred until completion.
  1056. */
  1057. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1058. {
  1059. struct net_device *dev = sky2->netdev;
  1060. struct pci_dev *pdev = sky2->hw->pdev;
  1061. u16 nxt, put;
  1062. unsigned i;
  1063. BUG_ON(done >= TX_RING_SIZE);
  1064. if (unlikely(netif_msg_tx_done(sky2)))
  1065. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1066. dev->name, done);
  1067. for (put = sky2->tx_cons; put != done; put = nxt) {
  1068. struct tx_ring_info *re = sky2->tx_ring + put;
  1069. struct sk_buff *skb = re->skb;
  1070. nxt = re->idx;
  1071. BUG_ON(nxt >= TX_RING_SIZE);
  1072. prefetch(sky2->tx_ring + nxt);
  1073. /* Check for partial status */
  1074. if (tx_dist(put, done) < tx_dist(put, nxt))
  1075. break;
  1076. skb = re->skb;
  1077. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1078. skb_headlen(skb), PCI_DMA_TODEVICE);
  1079. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1080. struct tx_ring_info *fre;
  1081. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1082. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1083. skb_shinfo(skb)->frags[i].size,
  1084. PCI_DMA_TODEVICE);
  1085. }
  1086. dev_kfree_skb(skb);
  1087. }
  1088. sky2->tx_cons = put;
  1089. if (tx_avail(sky2) > MAX_SKB_TX_LE)
  1090. netif_wake_queue(dev);
  1091. }
  1092. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1093. static void sky2_tx_clean(struct sky2_port *sky2)
  1094. {
  1095. spin_lock_bh(&sky2->tx_lock);
  1096. sky2_tx_complete(sky2, sky2->tx_prod);
  1097. spin_unlock_bh(&sky2->tx_lock);
  1098. }
  1099. /* Network shutdown */
  1100. static int sky2_down(struct net_device *dev)
  1101. {
  1102. struct sky2_port *sky2 = netdev_priv(dev);
  1103. struct sky2_hw *hw = sky2->hw;
  1104. unsigned port = sky2->port;
  1105. u16 ctrl;
  1106. u32 imask;
  1107. /* Never really got started! */
  1108. if (!sky2->tx_le)
  1109. return 0;
  1110. if (netif_msg_ifdown(sky2))
  1111. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1112. /* Stop more packets from being queued */
  1113. netif_stop_queue(dev);
  1114. sky2_phy_reset(hw, port);
  1115. /* Stop transmitter */
  1116. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1117. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1118. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1119. RB_RST_SET | RB_DIS_OP_MD);
  1120. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1121. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1122. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1123. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1124. /* Workaround shared GMAC reset */
  1125. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1126. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1127. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1128. /* Disable Force Sync bit and Enable Alloc bit */
  1129. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1130. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1131. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1132. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1133. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1134. /* Reset the PCI FIFO of the async Tx queue */
  1135. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1136. BMU_RST_SET | BMU_FIFO_RST);
  1137. /* Reset the Tx prefetch units */
  1138. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1139. PREF_UNIT_RST_SET);
  1140. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1141. sky2_rx_stop(sky2);
  1142. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1143. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1144. /* Disable port IRQ */
  1145. imask = sky2_read32(hw, B0_IMSK);
  1146. imask &= ~(sky2->port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  1147. sky2_write32(hw, B0_IMSK, imask);
  1148. /* turn off LED's */
  1149. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1150. synchronize_irq(hw->pdev->irq);
  1151. sky2_tx_clean(sky2);
  1152. sky2_rx_clean(sky2);
  1153. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1154. sky2->rx_le, sky2->rx_le_map);
  1155. kfree(sky2->rx_ring);
  1156. pci_free_consistent(hw->pdev,
  1157. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1158. sky2->tx_le, sky2->tx_le_map);
  1159. kfree(sky2->tx_ring);
  1160. sky2->tx_le = NULL;
  1161. sky2->rx_le = NULL;
  1162. sky2->rx_ring = NULL;
  1163. sky2->tx_ring = NULL;
  1164. return 0;
  1165. }
  1166. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1167. {
  1168. if (!hw->copper)
  1169. return SPEED_1000;
  1170. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1171. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1172. switch (aux & PHY_M_PS_SPEED_MSK) {
  1173. case PHY_M_PS_SPEED_1000:
  1174. return SPEED_1000;
  1175. case PHY_M_PS_SPEED_100:
  1176. return SPEED_100;
  1177. default:
  1178. return SPEED_10;
  1179. }
  1180. }
  1181. static void sky2_link_up(struct sky2_port *sky2)
  1182. {
  1183. struct sky2_hw *hw = sky2->hw;
  1184. unsigned port = sky2->port;
  1185. u16 reg;
  1186. /* Enable Transmit FIFO Underrun */
  1187. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1188. reg = gma_read16(hw, port, GM_GP_CTRL);
  1189. if (sky2->autoneg == AUTONEG_DISABLE) {
  1190. reg |= GM_GPCR_AU_ALL_DIS;
  1191. /* Is write/read necessary? Copied from sky2_mac_init */
  1192. gma_write16(hw, port, GM_GP_CTRL, reg);
  1193. gma_read16(hw, port, GM_GP_CTRL);
  1194. switch (sky2->speed) {
  1195. case SPEED_1000:
  1196. reg &= ~GM_GPCR_SPEED_100;
  1197. reg |= GM_GPCR_SPEED_1000;
  1198. break;
  1199. case SPEED_100:
  1200. reg &= ~GM_GPCR_SPEED_1000;
  1201. reg |= GM_GPCR_SPEED_100;
  1202. break;
  1203. case SPEED_10:
  1204. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1205. break;
  1206. }
  1207. } else
  1208. reg &= ~GM_GPCR_AU_ALL_DIS;
  1209. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1210. reg |= GM_GPCR_DUP_FULL;
  1211. /* enable Rx/Tx */
  1212. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1213. gma_write16(hw, port, GM_GP_CTRL, reg);
  1214. gma_read16(hw, port, GM_GP_CTRL);
  1215. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1216. netif_carrier_on(sky2->netdev);
  1217. netif_wake_queue(sky2->netdev);
  1218. /* Turn on link LED */
  1219. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1220. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1221. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1222. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1223. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1224. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1225. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1226. SPEED_10 ? 7 : 0) |
  1227. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1228. SPEED_100 ? 7 : 0) |
  1229. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1230. SPEED_1000 ? 7 : 0));
  1231. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1232. }
  1233. if (netif_msg_link(sky2))
  1234. printk(KERN_INFO PFX
  1235. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1236. sky2->netdev->name, sky2->speed,
  1237. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1238. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1239. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1240. }
  1241. static void sky2_link_down(struct sky2_port *sky2)
  1242. {
  1243. struct sky2_hw *hw = sky2->hw;
  1244. unsigned port = sky2->port;
  1245. u16 reg;
  1246. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1247. reg = gma_read16(hw, port, GM_GP_CTRL);
  1248. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1249. gma_write16(hw, port, GM_GP_CTRL, reg);
  1250. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1251. if (sky2->rx_pause && !sky2->tx_pause) {
  1252. /* restore Asymmetric Pause bit */
  1253. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1254. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1255. | PHY_M_AN_ASP);
  1256. }
  1257. netif_carrier_off(sky2->netdev);
  1258. netif_stop_queue(sky2->netdev);
  1259. /* Turn on link LED */
  1260. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1261. if (netif_msg_link(sky2))
  1262. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1263. sky2_phy_init(hw, port);
  1264. }
  1265. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1266. {
  1267. struct sky2_hw *hw = sky2->hw;
  1268. unsigned port = sky2->port;
  1269. u16 lpa;
  1270. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1271. if (lpa & PHY_M_AN_RF) {
  1272. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1273. return -1;
  1274. }
  1275. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1276. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1277. printk(KERN_ERR PFX "%s: master/slave fault",
  1278. sky2->netdev->name);
  1279. return -1;
  1280. }
  1281. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1282. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1283. sky2->netdev->name);
  1284. return -1;
  1285. }
  1286. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1287. sky2->speed = sky2_phy_speed(hw, aux);
  1288. /* Pause bits are offset (9..8) */
  1289. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1290. aux >>= 6;
  1291. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1292. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1293. if ((sky2->tx_pause || sky2->rx_pause)
  1294. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1295. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1296. else
  1297. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1298. return 0;
  1299. }
  1300. /* Interrupt from PHY */
  1301. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1302. {
  1303. struct net_device *dev = hw->dev[port];
  1304. struct sky2_port *sky2 = netdev_priv(dev);
  1305. u16 istatus, phystat;
  1306. spin_lock(&sky2->phy_lock);
  1307. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1308. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1309. if (!netif_running(dev))
  1310. goto out;
  1311. if (netif_msg_intr(sky2))
  1312. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1313. sky2->netdev->name, istatus, phystat);
  1314. if (istatus & PHY_M_IS_AN_COMPL) {
  1315. if (sky2_autoneg_done(sky2, phystat) == 0)
  1316. sky2_link_up(sky2);
  1317. goto out;
  1318. }
  1319. if (istatus & PHY_M_IS_LSP_CHANGE)
  1320. sky2->speed = sky2_phy_speed(hw, phystat);
  1321. if (istatus & PHY_M_IS_DUP_CHANGE)
  1322. sky2->duplex =
  1323. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1324. if (istatus & PHY_M_IS_LST_CHANGE) {
  1325. if (phystat & PHY_M_PS_LINK_UP)
  1326. sky2_link_up(sky2);
  1327. else
  1328. sky2_link_down(sky2);
  1329. }
  1330. out:
  1331. spin_unlock(&sky2->phy_lock);
  1332. }
  1333. /* Transmit timeout is only called if we are running, carries is up
  1334. * and tx queue is full (stopped).
  1335. */
  1336. static void sky2_tx_timeout(struct net_device *dev)
  1337. {
  1338. struct sky2_port *sky2 = netdev_priv(dev);
  1339. struct sky2_hw *hw = sky2->hw;
  1340. unsigned txq = txqaddr[sky2->port];
  1341. u16 report, done;
  1342. if (netif_msg_timer(sky2))
  1343. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1344. report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1345. done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
  1346. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1347. dev->name,
  1348. sky2->tx_cons, sky2->tx_prod, report, done);
  1349. if (report != done) {
  1350. printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
  1351. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1352. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1353. } else if (report != sky2->tx_cons) {
  1354. printk(KERN_INFO PFX "status report lost?\n");
  1355. spin_lock_bh(&sky2->tx_lock);
  1356. sky2_tx_complete(sky2, report);
  1357. spin_unlock_bh(&sky2->tx_lock);
  1358. } else {
  1359. printk(KERN_INFO PFX "hardware hung? flushing\n");
  1360. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1361. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1362. sky2_tx_clean(sky2);
  1363. sky2_qset(hw, txq);
  1364. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1365. }
  1366. }
  1367. /* Want receive buffer size to be multiple of 64 bits
  1368. * and incl room for vlan and truncation
  1369. */
  1370. static inline unsigned sky2_buf_size(int mtu)
  1371. {
  1372. return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
  1373. }
  1374. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1375. {
  1376. struct sky2_port *sky2 = netdev_priv(dev);
  1377. struct sky2_hw *hw = sky2->hw;
  1378. int err;
  1379. u16 ctl, mode;
  1380. u32 imask;
  1381. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1382. return -EINVAL;
  1383. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1384. return -EINVAL;
  1385. if (!netif_running(dev)) {
  1386. dev->mtu = new_mtu;
  1387. return 0;
  1388. }
  1389. imask = sky2_read32(hw, B0_IMSK);
  1390. sky2_write32(hw, B0_IMSK, 0);
  1391. dev->trans_start = jiffies; /* prevent tx timeout */
  1392. netif_stop_queue(dev);
  1393. netif_poll_disable(hw->dev[0]);
  1394. synchronize_irq(hw->pdev->irq);
  1395. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1396. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1397. sky2_rx_stop(sky2);
  1398. sky2_rx_clean(sky2);
  1399. dev->mtu = new_mtu;
  1400. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1401. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1402. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1403. if (dev->mtu > ETH_DATA_LEN)
  1404. mode |= GM_SMOD_JUMBO_ENA;
  1405. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1406. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1407. err = sky2_rx_start(sky2);
  1408. sky2_write32(hw, B0_IMSK, imask);
  1409. if (err)
  1410. dev_close(dev);
  1411. else {
  1412. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1413. netif_poll_enable(hw->dev[0]);
  1414. netif_wake_queue(dev);
  1415. }
  1416. return err;
  1417. }
  1418. /*
  1419. * Receive one packet.
  1420. * For small packets or errors, just reuse existing skb.
  1421. * For larger packets, get new buffer.
  1422. */
  1423. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1424. u16 length, u32 status)
  1425. {
  1426. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1427. struct sk_buff *skb = NULL;
  1428. if (unlikely(netif_msg_rx_status(sky2)))
  1429. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1430. sky2->netdev->name, sky2->rx_next, status, length);
  1431. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1432. prefetch(sky2->rx_ring + sky2->rx_next);
  1433. if (status & GMR_FS_ANY_ERR)
  1434. goto error;
  1435. if (!(status & GMR_FS_RX_OK))
  1436. goto resubmit;
  1437. if (length > sky2->netdev->mtu + ETH_HLEN)
  1438. goto oversize;
  1439. if (length < copybreak) {
  1440. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1441. if (!skb)
  1442. goto resubmit;
  1443. skb_reserve(skb, 2);
  1444. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1445. length, PCI_DMA_FROMDEVICE);
  1446. memcpy(skb->data, re->skb->data, length);
  1447. skb->ip_summed = re->skb->ip_summed;
  1448. skb->csum = re->skb->csum;
  1449. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1450. length, PCI_DMA_FROMDEVICE);
  1451. } else {
  1452. struct sk_buff *nskb;
  1453. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1454. if (!nskb)
  1455. goto resubmit;
  1456. skb = re->skb;
  1457. re->skb = nskb;
  1458. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1459. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1460. prefetch(skb->data);
  1461. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1462. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1463. }
  1464. skb_put(skb, length);
  1465. resubmit:
  1466. re->skb->ip_summed = CHECKSUM_NONE;
  1467. sky2_rx_add(sky2, re->mapaddr);
  1468. /* Tell receiver about new buffers. */
  1469. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put);
  1470. return skb;
  1471. oversize:
  1472. ++sky2->net_stats.rx_over_errors;
  1473. goto resubmit;
  1474. error:
  1475. ++sky2->net_stats.rx_errors;
  1476. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1477. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1478. sky2->netdev->name, status, length);
  1479. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1480. sky2->net_stats.rx_length_errors++;
  1481. if (status & GMR_FS_FRAGMENT)
  1482. sky2->net_stats.rx_frame_errors++;
  1483. if (status & GMR_FS_CRC_ERR)
  1484. sky2->net_stats.rx_crc_errors++;
  1485. if (status & GMR_FS_RX_FF_OV)
  1486. sky2->net_stats.rx_fifo_errors++;
  1487. goto resubmit;
  1488. }
  1489. /* Transmit complete */
  1490. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1491. {
  1492. struct sky2_port *sky2 = netdev_priv(dev);
  1493. if (netif_running(dev)) {
  1494. spin_lock(&sky2->tx_lock);
  1495. sky2_tx_complete(sky2, last);
  1496. spin_unlock(&sky2->tx_lock);
  1497. }
  1498. }
  1499. /* Process status response ring */
  1500. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1501. {
  1502. int work_done = 0;
  1503. rmb();
  1504. for(;;) {
  1505. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1506. struct net_device *dev;
  1507. struct sky2_port *sky2;
  1508. struct sk_buff *skb;
  1509. u32 status;
  1510. u16 length;
  1511. u8 link, opcode;
  1512. opcode = le->opcode;
  1513. if (!opcode)
  1514. break;
  1515. opcode &= ~HW_OWNER;
  1516. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1517. le->opcode = 0;
  1518. link = le->link;
  1519. BUG_ON(link >= 2);
  1520. dev = hw->dev[link];
  1521. sky2 = netdev_priv(dev);
  1522. length = le->length;
  1523. status = le->status;
  1524. switch (opcode) {
  1525. case OP_RXSTAT:
  1526. skb = sky2_receive(sky2, length, status);
  1527. if (!skb)
  1528. break;
  1529. skb->dev = dev;
  1530. skb->protocol = eth_type_trans(skb, dev);
  1531. dev->last_rx = jiffies;
  1532. #ifdef SKY2_VLAN_TAG_USED
  1533. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1534. vlan_hwaccel_receive_skb(skb,
  1535. sky2->vlgrp,
  1536. be16_to_cpu(sky2->rx_tag));
  1537. } else
  1538. #endif
  1539. netif_receive_skb(skb);
  1540. if (++work_done >= to_do)
  1541. goto exit_loop;
  1542. break;
  1543. #ifdef SKY2_VLAN_TAG_USED
  1544. case OP_RXVLAN:
  1545. sky2->rx_tag = length;
  1546. break;
  1547. case OP_RXCHKSVLAN:
  1548. sky2->rx_tag = length;
  1549. /* fall through */
  1550. #endif
  1551. case OP_RXCHKS:
  1552. skb = sky2->rx_ring[sky2->rx_next].skb;
  1553. skb->ip_summed = CHECKSUM_HW;
  1554. skb->csum = le16_to_cpu(status);
  1555. break;
  1556. case OP_TXINDEXLE:
  1557. /* TX index reports status for both ports */
  1558. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1559. sky2_tx_done(hw->dev[0], status & 0xfff);
  1560. if (hw->dev[1])
  1561. sky2_tx_done(hw->dev[1],
  1562. ((status >> 24) & 0xff)
  1563. | (u16)(length & 0xf) << 8);
  1564. break;
  1565. default:
  1566. if (net_ratelimit())
  1567. printk(KERN_WARNING PFX
  1568. "unknown status opcode 0x%x\n", opcode);
  1569. break;
  1570. }
  1571. }
  1572. exit_loop:
  1573. return work_done;
  1574. }
  1575. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1576. {
  1577. struct net_device *dev = hw->dev[port];
  1578. if (net_ratelimit())
  1579. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1580. dev->name, status);
  1581. if (status & Y2_IS_PAR_RD1) {
  1582. if (net_ratelimit())
  1583. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1584. dev->name);
  1585. /* Clear IRQ */
  1586. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1587. }
  1588. if (status & Y2_IS_PAR_WR1) {
  1589. if (net_ratelimit())
  1590. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1591. dev->name);
  1592. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1593. }
  1594. if (status & Y2_IS_PAR_MAC1) {
  1595. if (net_ratelimit())
  1596. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1597. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1598. }
  1599. if (status & Y2_IS_PAR_RX1) {
  1600. if (net_ratelimit())
  1601. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1602. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1603. }
  1604. if (status & Y2_IS_TCP_TXA1) {
  1605. if (net_ratelimit())
  1606. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1607. dev->name);
  1608. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1609. }
  1610. }
  1611. static void sky2_hw_intr(struct sky2_hw *hw)
  1612. {
  1613. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1614. if (status & Y2_IS_TIST_OV)
  1615. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1616. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1617. u16 pci_err;
  1618. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1619. if (net_ratelimit())
  1620. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1621. pci_name(hw->pdev), pci_err);
  1622. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1623. sky2_pci_write16(hw, PCI_STATUS,
  1624. pci_err | PCI_STATUS_ERROR_BITS);
  1625. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1626. }
  1627. if (status & Y2_IS_PCI_EXP) {
  1628. /* PCI-Express uncorrectable Error occurred */
  1629. u32 pex_err;
  1630. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1631. if (net_ratelimit())
  1632. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1633. pci_name(hw->pdev), pex_err);
  1634. /* clear the interrupt */
  1635. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1636. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1637. 0xffffffffUL);
  1638. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1639. if (pex_err & PEX_FATAL_ERRORS) {
  1640. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1641. hwmsk &= ~Y2_IS_PCI_EXP;
  1642. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1643. }
  1644. }
  1645. if (status & Y2_HWE_L1_MASK)
  1646. sky2_hw_error(hw, 0, status);
  1647. status >>= 8;
  1648. if (status & Y2_HWE_L1_MASK)
  1649. sky2_hw_error(hw, 1, status);
  1650. }
  1651. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1652. {
  1653. struct net_device *dev = hw->dev[port];
  1654. struct sky2_port *sky2 = netdev_priv(dev);
  1655. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1656. if (netif_msg_intr(sky2))
  1657. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1658. dev->name, status);
  1659. if (status & GM_IS_RX_FF_OR) {
  1660. ++sky2->net_stats.rx_fifo_errors;
  1661. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1662. }
  1663. if (status & GM_IS_TX_FF_UR) {
  1664. ++sky2->net_stats.tx_fifo_errors;
  1665. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1666. }
  1667. }
  1668. /* This should never happen it is a fatal situation */
  1669. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1670. const char *rxtx, u32 mask)
  1671. {
  1672. struct net_device *dev = hw->dev[port];
  1673. struct sky2_port *sky2 = netdev_priv(dev);
  1674. u32 imask;
  1675. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1676. dev ? dev->name : "<not registered>", rxtx);
  1677. imask = sky2_read32(hw, B0_IMSK);
  1678. imask &= ~mask;
  1679. sky2_write32(hw, B0_IMSK, imask);
  1680. if (dev) {
  1681. spin_lock(&sky2->phy_lock);
  1682. sky2_link_down(sky2);
  1683. spin_unlock(&sky2->phy_lock);
  1684. }
  1685. }
  1686. /* If idle then force a fake soft NAPI poll once a second
  1687. * to work around cases where sharing an edge triggered interrupt.
  1688. */
  1689. static void sky2_idle(unsigned long arg)
  1690. {
  1691. struct net_device *dev = (struct net_device *) arg;
  1692. local_irq_disable();
  1693. if (__netif_rx_schedule_prep(dev))
  1694. __netif_rx_schedule(dev);
  1695. local_irq_enable();
  1696. }
  1697. static int sky2_poll(struct net_device *dev0, int *budget)
  1698. {
  1699. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1700. int work_limit = min(dev0->quota, *budget);
  1701. int work_done = 0;
  1702. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1703. if (status & Y2_IS_HW_ERR)
  1704. sky2_hw_intr(hw);
  1705. if (status & Y2_IS_IRQ_PHY1)
  1706. sky2_phy_intr(hw, 0);
  1707. if (status & Y2_IS_IRQ_PHY2)
  1708. sky2_phy_intr(hw, 1);
  1709. if (status & Y2_IS_IRQ_MAC1)
  1710. sky2_mac_intr(hw, 0);
  1711. if (status & Y2_IS_IRQ_MAC2)
  1712. sky2_mac_intr(hw, 1);
  1713. if (status & Y2_IS_CHK_RX1)
  1714. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1715. if (status & Y2_IS_CHK_RX2)
  1716. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1717. if (status & Y2_IS_CHK_TXA1)
  1718. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1719. if (status & Y2_IS_CHK_TXA2)
  1720. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1721. if (status & Y2_IS_STAT_BMU)
  1722. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1723. work_done = sky2_status_intr(hw, work_limit);
  1724. *budget -= work_done;
  1725. dev0->quota -= work_done;
  1726. if (work_done >= work_limit)
  1727. return 1;
  1728. mod_timer(&hw->idle_timer, jiffies + HZ);
  1729. netif_rx_complete(dev0);
  1730. status = sky2_read32(hw, B0_Y2_SP_LISR);
  1731. return 0;
  1732. }
  1733. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1734. {
  1735. struct sky2_hw *hw = dev_id;
  1736. struct net_device *dev0 = hw->dev[0];
  1737. u32 status;
  1738. /* Reading this mask interrupts as side effect */
  1739. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1740. if (status == 0 || status == ~0)
  1741. return IRQ_NONE;
  1742. prefetch(&hw->st_le[hw->st_idx]);
  1743. if (likely(__netif_rx_schedule_prep(dev0)))
  1744. __netif_rx_schedule(dev0);
  1745. else
  1746. printk(KERN_DEBUG PFX "irq race detected\n");
  1747. return IRQ_HANDLED;
  1748. }
  1749. #ifdef CONFIG_NET_POLL_CONTROLLER
  1750. static void sky2_netpoll(struct net_device *dev)
  1751. {
  1752. struct sky2_port *sky2 = netdev_priv(dev);
  1753. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1754. }
  1755. #endif
  1756. /* Chip internal frequency for clock calculations */
  1757. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1758. {
  1759. switch (hw->chip_id) {
  1760. case CHIP_ID_YUKON_EC:
  1761. case CHIP_ID_YUKON_EC_U:
  1762. return 125; /* 125 Mhz */
  1763. case CHIP_ID_YUKON_FE:
  1764. return 100; /* 100 Mhz */
  1765. default: /* YUKON_XL */
  1766. return 156; /* 156 Mhz */
  1767. }
  1768. }
  1769. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1770. {
  1771. return sky2_mhz(hw) * us;
  1772. }
  1773. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1774. {
  1775. return clk / sky2_mhz(hw);
  1776. }
  1777. static int __devinit sky2_reset(struct sky2_hw *hw)
  1778. {
  1779. u16 status;
  1780. u8 t8, pmd_type;
  1781. int i;
  1782. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1783. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1784. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1785. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1786. pci_name(hw->pdev), hw->chip_id);
  1787. return -EOPNOTSUPP;
  1788. }
  1789. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1790. /* This rev is really old, and requires untested workarounds */
  1791. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  1792. printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
  1793. pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  1794. hw->chip_id, hw->chip_rev);
  1795. return -EOPNOTSUPP;
  1796. }
  1797. /* This chip is new and not tested yet */
  1798. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  1799. pr_info(PFX "%s: is a version of Yukon 2 chipset that has not been tested yet.\n",
  1800. pci_name(hw->pdev));
  1801. pr_info("Please report success/failure to maintainer <shemminger@osdl.org>\n");
  1802. }
  1803. /* disable ASF */
  1804. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1805. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1806. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1807. }
  1808. /* do a SW reset */
  1809. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1810. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1811. /* clear PCI errors, if any */
  1812. status = sky2_pci_read16(hw, PCI_STATUS);
  1813. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1814. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1815. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1816. /* clear any PEX errors */
  1817. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1818. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1819. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1820. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1821. hw->ports = 1;
  1822. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1823. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1824. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1825. ++hw->ports;
  1826. }
  1827. sky2_set_power_state(hw, PCI_D0);
  1828. for (i = 0; i < hw->ports; i++) {
  1829. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1830. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1831. }
  1832. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1833. /* Clear I2C IRQ noise */
  1834. sky2_write32(hw, B2_I2C_IRQ, 1);
  1835. /* turn off hardware timer (unused) */
  1836. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1837. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1838. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1839. /* Turn off descriptor polling */
  1840. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1841. /* Turn off receive timestamp */
  1842. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1843. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1844. /* enable the Tx Arbiters */
  1845. for (i = 0; i < hw->ports; i++)
  1846. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1847. /* Initialize ram interface */
  1848. for (i = 0; i < hw->ports; i++) {
  1849. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1850. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1851. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1852. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1853. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1854. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1855. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1856. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1857. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1858. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1859. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1860. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1861. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1862. }
  1863. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1864. for (i = 0; i < hw->ports; i++)
  1865. sky2_phy_reset(hw, i);
  1866. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1867. hw->st_idx = 0;
  1868. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1869. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1870. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1871. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1872. /* Set the list last index */
  1873. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1874. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1875. sky2_write8(hw, STAT_FIFO_WM, 16);
  1876. /* set Status-FIFO ISR watermark */
  1877. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1878. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1879. else
  1880. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1881. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1882. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1883. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1884. /* enable status unit */
  1885. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1886. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1887. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1888. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1889. return 0;
  1890. }
  1891. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1892. {
  1893. u32 modes;
  1894. if (hw->copper) {
  1895. modes = SUPPORTED_10baseT_Half
  1896. | SUPPORTED_10baseT_Full
  1897. | SUPPORTED_100baseT_Half
  1898. | SUPPORTED_100baseT_Full
  1899. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1900. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1901. modes |= SUPPORTED_1000baseT_Half
  1902. | SUPPORTED_1000baseT_Full;
  1903. } else
  1904. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1905. | SUPPORTED_Autoneg;
  1906. return modes;
  1907. }
  1908. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1909. {
  1910. struct sky2_port *sky2 = netdev_priv(dev);
  1911. struct sky2_hw *hw = sky2->hw;
  1912. ecmd->transceiver = XCVR_INTERNAL;
  1913. ecmd->supported = sky2_supported_modes(hw);
  1914. ecmd->phy_address = PHY_ADDR_MARV;
  1915. if (hw->copper) {
  1916. ecmd->supported = SUPPORTED_10baseT_Half
  1917. | SUPPORTED_10baseT_Full
  1918. | SUPPORTED_100baseT_Half
  1919. | SUPPORTED_100baseT_Full
  1920. | SUPPORTED_1000baseT_Half
  1921. | SUPPORTED_1000baseT_Full
  1922. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1923. ecmd->port = PORT_TP;
  1924. } else
  1925. ecmd->port = PORT_FIBRE;
  1926. ecmd->advertising = sky2->advertising;
  1927. ecmd->autoneg = sky2->autoneg;
  1928. ecmd->speed = sky2->speed;
  1929. ecmd->duplex = sky2->duplex;
  1930. return 0;
  1931. }
  1932. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1933. {
  1934. struct sky2_port *sky2 = netdev_priv(dev);
  1935. const struct sky2_hw *hw = sky2->hw;
  1936. u32 supported = sky2_supported_modes(hw);
  1937. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1938. ecmd->advertising = supported;
  1939. sky2->duplex = -1;
  1940. sky2->speed = -1;
  1941. } else {
  1942. u32 setting;
  1943. switch (ecmd->speed) {
  1944. case SPEED_1000:
  1945. if (ecmd->duplex == DUPLEX_FULL)
  1946. setting = SUPPORTED_1000baseT_Full;
  1947. else if (ecmd->duplex == DUPLEX_HALF)
  1948. setting = SUPPORTED_1000baseT_Half;
  1949. else
  1950. return -EINVAL;
  1951. break;
  1952. case SPEED_100:
  1953. if (ecmd->duplex == DUPLEX_FULL)
  1954. setting = SUPPORTED_100baseT_Full;
  1955. else if (ecmd->duplex == DUPLEX_HALF)
  1956. setting = SUPPORTED_100baseT_Half;
  1957. else
  1958. return -EINVAL;
  1959. break;
  1960. case SPEED_10:
  1961. if (ecmd->duplex == DUPLEX_FULL)
  1962. setting = SUPPORTED_10baseT_Full;
  1963. else if (ecmd->duplex == DUPLEX_HALF)
  1964. setting = SUPPORTED_10baseT_Half;
  1965. else
  1966. return -EINVAL;
  1967. break;
  1968. default:
  1969. return -EINVAL;
  1970. }
  1971. if ((setting & supported) == 0)
  1972. return -EINVAL;
  1973. sky2->speed = ecmd->speed;
  1974. sky2->duplex = ecmd->duplex;
  1975. }
  1976. sky2->autoneg = ecmd->autoneg;
  1977. sky2->advertising = ecmd->advertising;
  1978. if (netif_running(dev))
  1979. sky2_phy_reinit(sky2);
  1980. return 0;
  1981. }
  1982. static void sky2_get_drvinfo(struct net_device *dev,
  1983. struct ethtool_drvinfo *info)
  1984. {
  1985. struct sky2_port *sky2 = netdev_priv(dev);
  1986. strcpy(info->driver, DRV_NAME);
  1987. strcpy(info->version, DRV_VERSION);
  1988. strcpy(info->fw_version, "N/A");
  1989. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1990. }
  1991. static const struct sky2_stat {
  1992. char name[ETH_GSTRING_LEN];
  1993. u16 offset;
  1994. } sky2_stats[] = {
  1995. { "tx_bytes", GM_TXO_OK_HI },
  1996. { "rx_bytes", GM_RXO_OK_HI },
  1997. { "tx_broadcast", GM_TXF_BC_OK },
  1998. { "rx_broadcast", GM_RXF_BC_OK },
  1999. { "tx_multicast", GM_TXF_MC_OK },
  2000. { "rx_multicast", GM_RXF_MC_OK },
  2001. { "tx_unicast", GM_TXF_UC_OK },
  2002. { "rx_unicast", GM_RXF_UC_OK },
  2003. { "tx_mac_pause", GM_TXF_MPAUSE },
  2004. { "rx_mac_pause", GM_RXF_MPAUSE },
  2005. { "collisions", GM_TXF_COL },
  2006. { "late_collision",GM_TXF_LAT_COL },
  2007. { "aborted", GM_TXF_ABO_COL },
  2008. { "single_collisions", GM_TXF_SNG_COL },
  2009. { "multi_collisions", GM_TXF_MUL_COL },
  2010. { "rx_short", GM_RXF_SHT },
  2011. { "rx_runt", GM_RXE_FRAG },
  2012. { "rx_64_byte_packets", GM_RXF_64B },
  2013. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2014. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2015. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2016. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2017. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2018. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2019. { "rx_too_long", GM_RXF_LNG_ERR },
  2020. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2021. { "rx_jabber", GM_RXF_JAB_PKT },
  2022. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2023. { "tx_64_byte_packets", GM_TXF_64B },
  2024. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2025. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2026. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2027. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2028. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2029. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2030. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2031. };
  2032. static u32 sky2_get_rx_csum(struct net_device *dev)
  2033. {
  2034. struct sky2_port *sky2 = netdev_priv(dev);
  2035. return sky2->rx_csum;
  2036. }
  2037. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2038. {
  2039. struct sky2_port *sky2 = netdev_priv(dev);
  2040. sky2->rx_csum = data;
  2041. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2042. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2043. return 0;
  2044. }
  2045. static u32 sky2_get_msglevel(struct net_device *netdev)
  2046. {
  2047. struct sky2_port *sky2 = netdev_priv(netdev);
  2048. return sky2->msg_enable;
  2049. }
  2050. static int sky2_nway_reset(struct net_device *dev)
  2051. {
  2052. struct sky2_port *sky2 = netdev_priv(dev);
  2053. if (sky2->autoneg != AUTONEG_ENABLE)
  2054. return -EINVAL;
  2055. sky2_phy_reinit(sky2);
  2056. return 0;
  2057. }
  2058. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2059. {
  2060. struct sky2_hw *hw = sky2->hw;
  2061. unsigned port = sky2->port;
  2062. int i;
  2063. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2064. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2065. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2066. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2067. for (i = 2; i < count; i++)
  2068. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2069. }
  2070. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2071. {
  2072. struct sky2_port *sky2 = netdev_priv(netdev);
  2073. sky2->msg_enable = value;
  2074. }
  2075. static int sky2_get_stats_count(struct net_device *dev)
  2076. {
  2077. return ARRAY_SIZE(sky2_stats);
  2078. }
  2079. static void sky2_get_ethtool_stats(struct net_device *dev,
  2080. struct ethtool_stats *stats, u64 * data)
  2081. {
  2082. struct sky2_port *sky2 = netdev_priv(dev);
  2083. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2084. }
  2085. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2086. {
  2087. int i;
  2088. switch (stringset) {
  2089. case ETH_SS_STATS:
  2090. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2091. memcpy(data + i * ETH_GSTRING_LEN,
  2092. sky2_stats[i].name, ETH_GSTRING_LEN);
  2093. break;
  2094. }
  2095. }
  2096. /* Use hardware MIB variables for critical path statistics and
  2097. * transmit feedback not reported at interrupt.
  2098. * Other errors are accounted for in interrupt handler.
  2099. */
  2100. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2101. {
  2102. struct sky2_port *sky2 = netdev_priv(dev);
  2103. u64 data[13];
  2104. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2105. sky2->net_stats.tx_bytes = data[0];
  2106. sky2->net_stats.rx_bytes = data[1];
  2107. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2108. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2109. sky2->net_stats.multicast = data[3] + data[5];
  2110. sky2->net_stats.collisions = data[10];
  2111. sky2->net_stats.tx_aborted_errors = data[12];
  2112. return &sky2->net_stats;
  2113. }
  2114. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2115. {
  2116. struct sky2_port *sky2 = netdev_priv(dev);
  2117. struct sky2_hw *hw = sky2->hw;
  2118. unsigned port = sky2->port;
  2119. const struct sockaddr *addr = p;
  2120. if (!is_valid_ether_addr(addr->sa_data))
  2121. return -EADDRNOTAVAIL;
  2122. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2123. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2124. dev->dev_addr, ETH_ALEN);
  2125. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2126. dev->dev_addr, ETH_ALEN);
  2127. /* virtual address for data */
  2128. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2129. /* physical address: used for pause frames */
  2130. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2131. return 0;
  2132. }
  2133. static void sky2_set_multicast(struct net_device *dev)
  2134. {
  2135. struct sky2_port *sky2 = netdev_priv(dev);
  2136. struct sky2_hw *hw = sky2->hw;
  2137. unsigned port = sky2->port;
  2138. struct dev_mc_list *list = dev->mc_list;
  2139. u16 reg;
  2140. u8 filter[8];
  2141. memset(filter, 0, sizeof(filter));
  2142. reg = gma_read16(hw, port, GM_RX_CTRL);
  2143. reg |= GM_RXCR_UCF_ENA;
  2144. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2145. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2146. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2147. memset(filter, 0xff, sizeof(filter));
  2148. else if (dev->mc_count == 0) /* no multicast */
  2149. reg &= ~GM_RXCR_MCF_ENA;
  2150. else {
  2151. int i;
  2152. reg |= GM_RXCR_MCF_ENA;
  2153. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2154. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2155. filter[bit / 8] |= 1 << (bit % 8);
  2156. }
  2157. }
  2158. gma_write16(hw, port, GM_MC_ADDR_H1,
  2159. (u16) filter[0] | ((u16) filter[1] << 8));
  2160. gma_write16(hw, port, GM_MC_ADDR_H2,
  2161. (u16) filter[2] | ((u16) filter[3] << 8));
  2162. gma_write16(hw, port, GM_MC_ADDR_H3,
  2163. (u16) filter[4] | ((u16) filter[5] << 8));
  2164. gma_write16(hw, port, GM_MC_ADDR_H4,
  2165. (u16) filter[6] | ((u16) filter[7] << 8));
  2166. gma_write16(hw, port, GM_RX_CTRL, reg);
  2167. }
  2168. /* Can have one global because blinking is controlled by
  2169. * ethtool and that is always under RTNL mutex
  2170. */
  2171. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2172. {
  2173. u16 pg;
  2174. switch (hw->chip_id) {
  2175. case CHIP_ID_YUKON_XL:
  2176. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2177. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2178. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2179. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2180. PHY_M_LEDC_INIT_CTRL(7) |
  2181. PHY_M_LEDC_STA1_CTRL(7) |
  2182. PHY_M_LEDC_STA0_CTRL(7))
  2183. : 0);
  2184. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2185. break;
  2186. default:
  2187. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2188. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2189. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2190. PHY_M_LED_MO_10(MO_LED_ON) |
  2191. PHY_M_LED_MO_100(MO_LED_ON) |
  2192. PHY_M_LED_MO_1000(MO_LED_ON) |
  2193. PHY_M_LED_MO_RX(MO_LED_ON)
  2194. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2195. PHY_M_LED_MO_10(MO_LED_OFF) |
  2196. PHY_M_LED_MO_100(MO_LED_OFF) |
  2197. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2198. PHY_M_LED_MO_RX(MO_LED_OFF));
  2199. }
  2200. }
  2201. /* blink LED's for finding board */
  2202. static int sky2_phys_id(struct net_device *dev, u32 data)
  2203. {
  2204. struct sky2_port *sky2 = netdev_priv(dev);
  2205. struct sky2_hw *hw = sky2->hw;
  2206. unsigned port = sky2->port;
  2207. u16 ledctrl, ledover = 0;
  2208. long ms;
  2209. int interrupted;
  2210. int onoff = 1;
  2211. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2212. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2213. else
  2214. ms = data * 1000;
  2215. /* save initial values */
  2216. spin_lock_bh(&sky2->phy_lock);
  2217. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2218. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2219. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2220. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2221. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2222. } else {
  2223. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2224. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2225. }
  2226. interrupted = 0;
  2227. while (!interrupted && ms > 0) {
  2228. sky2_led(hw, port, onoff);
  2229. onoff = !onoff;
  2230. spin_unlock_bh(&sky2->phy_lock);
  2231. interrupted = msleep_interruptible(250);
  2232. spin_lock_bh(&sky2->phy_lock);
  2233. ms -= 250;
  2234. }
  2235. /* resume regularly scheduled programming */
  2236. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2237. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2238. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2239. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2240. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2241. } else {
  2242. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2243. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2244. }
  2245. spin_unlock_bh(&sky2->phy_lock);
  2246. return 0;
  2247. }
  2248. static void sky2_get_pauseparam(struct net_device *dev,
  2249. struct ethtool_pauseparam *ecmd)
  2250. {
  2251. struct sky2_port *sky2 = netdev_priv(dev);
  2252. ecmd->tx_pause = sky2->tx_pause;
  2253. ecmd->rx_pause = sky2->rx_pause;
  2254. ecmd->autoneg = sky2->autoneg;
  2255. }
  2256. static int sky2_set_pauseparam(struct net_device *dev,
  2257. struct ethtool_pauseparam *ecmd)
  2258. {
  2259. struct sky2_port *sky2 = netdev_priv(dev);
  2260. int err = 0;
  2261. sky2->autoneg = ecmd->autoneg;
  2262. sky2->tx_pause = ecmd->tx_pause != 0;
  2263. sky2->rx_pause = ecmd->rx_pause != 0;
  2264. sky2_phy_reinit(sky2);
  2265. return err;
  2266. }
  2267. static int sky2_get_coalesce(struct net_device *dev,
  2268. struct ethtool_coalesce *ecmd)
  2269. {
  2270. struct sky2_port *sky2 = netdev_priv(dev);
  2271. struct sky2_hw *hw = sky2->hw;
  2272. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2273. ecmd->tx_coalesce_usecs = 0;
  2274. else {
  2275. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2276. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2277. }
  2278. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2279. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2280. ecmd->rx_coalesce_usecs = 0;
  2281. else {
  2282. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2283. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2284. }
  2285. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2286. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2287. ecmd->rx_coalesce_usecs_irq = 0;
  2288. else {
  2289. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2290. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2291. }
  2292. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2293. return 0;
  2294. }
  2295. /* Note: this affect both ports */
  2296. static int sky2_set_coalesce(struct net_device *dev,
  2297. struct ethtool_coalesce *ecmd)
  2298. {
  2299. struct sky2_port *sky2 = netdev_priv(dev);
  2300. struct sky2_hw *hw = sky2->hw;
  2301. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2302. if (ecmd->tx_coalesce_usecs > tmax ||
  2303. ecmd->rx_coalesce_usecs > tmax ||
  2304. ecmd->rx_coalesce_usecs_irq > tmax)
  2305. return -EINVAL;
  2306. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2307. return -EINVAL;
  2308. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2309. return -EINVAL;
  2310. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2311. return -EINVAL;
  2312. if (ecmd->tx_coalesce_usecs == 0)
  2313. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2314. else {
  2315. sky2_write32(hw, STAT_TX_TIMER_INI,
  2316. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2317. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2318. }
  2319. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2320. if (ecmd->rx_coalesce_usecs == 0)
  2321. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2322. else {
  2323. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2324. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2325. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2326. }
  2327. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2328. if (ecmd->rx_coalesce_usecs_irq == 0)
  2329. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2330. else {
  2331. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2332. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2333. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2334. }
  2335. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2336. return 0;
  2337. }
  2338. static void sky2_get_ringparam(struct net_device *dev,
  2339. struct ethtool_ringparam *ering)
  2340. {
  2341. struct sky2_port *sky2 = netdev_priv(dev);
  2342. ering->rx_max_pending = RX_MAX_PENDING;
  2343. ering->rx_mini_max_pending = 0;
  2344. ering->rx_jumbo_max_pending = 0;
  2345. ering->tx_max_pending = TX_RING_SIZE - 1;
  2346. ering->rx_pending = sky2->rx_pending;
  2347. ering->rx_mini_pending = 0;
  2348. ering->rx_jumbo_pending = 0;
  2349. ering->tx_pending = sky2->tx_pending;
  2350. }
  2351. static int sky2_set_ringparam(struct net_device *dev,
  2352. struct ethtool_ringparam *ering)
  2353. {
  2354. struct sky2_port *sky2 = netdev_priv(dev);
  2355. int err = 0;
  2356. if (ering->rx_pending > RX_MAX_PENDING ||
  2357. ering->rx_pending < 8 ||
  2358. ering->tx_pending < MAX_SKB_TX_LE ||
  2359. ering->tx_pending > TX_RING_SIZE - 1)
  2360. return -EINVAL;
  2361. if (netif_running(dev))
  2362. sky2_down(dev);
  2363. sky2->rx_pending = ering->rx_pending;
  2364. sky2->tx_pending = ering->tx_pending;
  2365. if (netif_running(dev)) {
  2366. err = sky2_up(dev);
  2367. if (err)
  2368. dev_close(dev);
  2369. else
  2370. sky2_set_multicast(dev);
  2371. }
  2372. return err;
  2373. }
  2374. static int sky2_get_regs_len(struct net_device *dev)
  2375. {
  2376. return 0x4000;
  2377. }
  2378. /*
  2379. * Returns copy of control register region
  2380. * Note: access to the RAM address register set will cause timeouts.
  2381. */
  2382. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2383. void *p)
  2384. {
  2385. const struct sky2_port *sky2 = netdev_priv(dev);
  2386. const void __iomem *io = sky2->hw->regs;
  2387. BUG_ON(regs->len < B3_RI_WTO_R1);
  2388. regs->version = 1;
  2389. memset(p, 0, regs->len);
  2390. memcpy_fromio(p, io, B3_RAM_ADDR);
  2391. memcpy_fromio(p + B3_RI_WTO_R1,
  2392. io + B3_RI_WTO_R1,
  2393. regs->len - B3_RI_WTO_R1);
  2394. }
  2395. static struct ethtool_ops sky2_ethtool_ops = {
  2396. .get_settings = sky2_get_settings,
  2397. .set_settings = sky2_set_settings,
  2398. .get_drvinfo = sky2_get_drvinfo,
  2399. .get_msglevel = sky2_get_msglevel,
  2400. .set_msglevel = sky2_set_msglevel,
  2401. .nway_reset = sky2_nway_reset,
  2402. .get_regs_len = sky2_get_regs_len,
  2403. .get_regs = sky2_get_regs,
  2404. .get_link = ethtool_op_get_link,
  2405. .get_sg = ethtool_op_get_sg,
  2406. .set_sg = ethtool_op_set_sg,
  2407. .get_tx_csum = ethtool_op_get_tx_csum,
  2408. .set_tx_csum = ethtool_op_set_tx_csum,
  2409. .get_tso = ethtool_op_get_tso,
  2410. .set_tso = ethtool_op_set_tso,
  2411. .get_rx_csum = sky2_get_rx_csum,
  2412. .set_rx_csum = sky2_set_rx_csum,
  2413. .get_strings = sky2_get_strings,
  2414. .get_coalesce = sky2_get_coalesce,
  2415. .set_coalesce = sky2_set_coalesce,
  2416. .get_ringparam = sky2_get_ringparam,
  2417. .set_ringparam = sky2_set_ringparam,
  2418. .get_pauseparam = sky2_get_pauseparam,
  2419. .set_pauseparam = sky2_set_pauseparam,
  2420. .phys_id = sky2_phys_id,
  2421. .get_stats_count = sky2_get_stats_count,
  2422. .get_ethtool_stats = sky2_get_ethtool_stats,
  2423. .get_perm_addr = ethtool_op_get_perm_addr,
  2424. };
  2425. /* Initialize network device */
  2426. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2427. unsigned port, int highmem)
  2428. {
  2429. struct sky2_port *sky2;
  2430. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2431. if (!dev) {
  2432. printk(KERN_ERR "sky2 etherdev alloc failed");
  2433. return NULL;
  2434. }
  2435. SET_MODULE_OWNER(dev);
  2436. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2437. dev->irq = hw->pdev->irq;
  2438. dev->open = sky2_up;
  2439. dev->stop = sky2_down;
  2440. dev->do_ioctl = sky2_ioctl;
  2441. dev->hard_start_xmit = sky2_xmit_frame;
  2442. dev->get_stats = sky2_get_stats;
  2443. dev->set_multicast_list = sky2_set_multicast;
  2444. dev->set_mac_address = sky2_set_mac_address;
  2445. dev->change_mtu = sky2_change_mtu;
  2446. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2447. dev->tx_timeout = sky2_tx_timeout;
  2448. dev->watchdog_timeo = TX_WATCHDOG;
  2449. if (port == 0)
  2450. dev->poll = sky2_poll;
  2451. dev->weight = NAPI_WEIGHT;
  2452. #ifdef CONFIG_NET_POLL_CONTROLLER
  2453. dev->poll_controller = sky2_netpoll;
  2454. #endif
  2455. sky2 = netdev_priv(dev);
  2456. sky2->netdev = dev;
  2457. sky2->hw = hw;
  2458. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2459. spin_lock_init(&sky2->tx_lock);
  2460. /* Auto speed and flow control */
  2461. sky2->autoneg = AUTONEG_ENABLE;
  2462. sky2->tx_pause = 1;
  2463. sky2->rx_pause = 1;
  2464. sky2->duplex = -1;
  2465. sky2->speed = -1;
  2466. sky2->advertising = sky2_supported_modes(hw);
  2467. /* Receive checksum disabled for Yukon XL
  2468. * because of observed problems with incorrect
  2469. * values when multiple packets are received in one interrupt
  2470. */
  2471. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  2472. spin_lock_init(&sky2->phy_lock);
  2473. sky2->tx_pending = TX_DEF_PENDING;
  2474. sky2->rx_pending = RX_DEF_PENDING;
  2475. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2476. hw->dev[port] = dev;
  2477. sky2->port = port;
  2478. dev->features |= NETIF_F_LLTX;
  2479. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2480. dev->features |= NETIF_F_TSO;
  2481. if (highmem)
  2482. dev->features |= NETIF_F_HIGHDMA;
  2483. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2484. #ifdef SKY2_VLAN_TAG_USED
  2485. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2486. dev->vlan_rx_register = sky2_vlan_rx_register;
  2487. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2488. #endif
  2489. /* read the mac address */
  2490. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2491. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2492. /* device is off until link detection */
  2493. netif_carrier_off(dev);
  2494. netif_stop_queue(dev);
  2495. return dev;
  2496. }
  2497. static void __devinit sky2_show_addr(struct net_device *dev)
  2498. {
  2499. const struct sky2_port *sky2 = netdev_priv(dev);
  2500. if (netif_msg_probe(sky2))
  2501. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2502. dev->name,
  2503. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2504. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2505. }
  2506. /* Handle software interrupt used during MSI test */
  2507. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
  2508. struct pt_regs *regs)
  2509. {
  2510. struct sky2_hw *hw = dev_id;
  2511. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2512. if (status == 0)
  2513. return IRQ_NONE;
  2514. if (status & Y2_IS_IRQ_SW) {
  2515. hw->msi_detected = 1;
  2516. wake_up(&hw->msi_wait);
  2517. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2518. }
  2519. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2520. return IRQ_HANDLED;
  2521. }
  2522. /* Test interrupt path by forcing a a software IRQ */
  2523. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2524. {
  2525. struct pci_dev *pdev = hw->pdev;
  2526. int err;
  2527. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2528. err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
  2529. if (err) {
  2530. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2531. pci_name(pdev), pdev->irq);
  2532. return err;
  2533. }
  2534. init_waitqueue_head (&hw->msi_wait);
  2535. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2536. wmb();
  2537. wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
  2538. if (!hw->msi_detected) {
  2539. /* MSI test failed, go back to INTx mode */
  2540. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  2541. "switching to INTx mode. Please report this failure to "
  2542. "the PCI maintainer and include system chipset information.\n",
  2543. pci_name(pdev));
  2544. err = -EOPNOTSUPP;
  2545. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2546. }
  2547. sky2_write32(hw, B0_IMSK, 0);
  2548. free_irq(pdev->irq, hw);
  2549. return err;
  2550. }
  2551. static int __devinit sky2_probe(struct pci_dev *pdev,
  2552. const struct pci_device_id *ent)
  2553. {
  2554. struct net_device *dev, *dev1 = NULL;
  2555. struct sky2_hw *hw;
  2556. int err, pm_cap, using_dac = 0;
  2557. err = pci_enable_device(pdev);
  2558. if (err) {
  2559. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2560. pci_name(pdev));
  2561. goto err_out;
  2562. }
  2563. err = pci_request_regions(pdev, DRV_NAME);
  2564. if (err) {
  2565. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2566. pci_name(pdev));
  2567. goto err_out;
  2568. }
  2569. pci_set_master(pdev);
  2570. /* Find power-management capability. */
  2571. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2572. if (pm_cap == 0) {
  2573. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2574. "aborting.\n");
  2575. err = -EIO;
  2576. goto err_out_free_regions;
  2577. }
  2578. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2579. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2580. using_dac = 1;
  2581. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2582. if (err < 0) {
  2583. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2584. "for consistent allocations\n", pci_name(pdev));
  2585. goto err_out_free_regions;
  2586. }
  2587. } else {
  2588. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2589. if (err) {
  2590. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2591. pci_name(pdev));
  2592. goto err_out_free_regions;
  2593. }
  2594. }
  2595. err = -ENOMEM;
  2596. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2597. if (!hw) {
  2598. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2599. pci_name(pdev));
  2600. goto err_out_free_regions;
  2601. }
  2602. hw->pdev = pdev;
  2603. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2604. if (!hw->regs) {
  2605. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2606. pci_name(pdev));
  2607. goto err_out_free_hw;
  2608. }
  2609. hw->pm_cap = pm_cap;
  2610. #ifdef __BIG_ENDIAN
  2611. /* byte swap descriptors in hardware */
  2612. {
  2613. u32 reg;
  2614. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2615. reg |= PCI_REV_DESC;
  2616. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2617. }
  2618. #endif
  2619. /* ring for status responses */
  2620. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2621. &hw->st_dma);
  2622. if (!hw->st_le)
  2623. goto err_out_iounmap;
  2624. err = sky2_reset(hw);
  2625. if (err)
  2626. goto err_out_iounmap;
  2627. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2628. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2629. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2630. hw->chip_id, hw->chip_rev);
  2631. dev = sky2_init_netdev(hw, 0, using_dac);
  2632. if (!dev)
  2633. goto err_out_free_pci;
  2634. err = register_netdev(dev);
  2635. if (err) {
  2636. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2637. pci_name(pdev));
  2638. goto err_out_free_netdev;
  2639. }
  2640. sky2_show_addr(dev);
  2641. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2642. if (register_netdev(dev1) == 0)
  2643. sky2_show_addr(dev1);
  2644. else {
  2645. /* Failure to register second port need not be fatal */
  2646. printk(KERN_WARNING PFX
  2647. "register of second port failed\n");
  2648. hw->dev[1] = NULL;
  2649. free_netdev(dev1);
  2650. }
  2651. }
  2652. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2653. err = sky2_test_msi(hw);
  2654. if (err == -EOPNOTSUPP)
  2655. pci_disable_msi(pdev);
  2656. else if (err)
  2657. goto err_out_unregister;
  2658. }
  2659. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2660. if (err) {
  2661. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2662. pci_name(pdev), pdev->irq);
  2663. goto err_out_unregister;
  2664. }
  2665. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2666. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) dev);
  2667. pci_set_drvdata(pdev, hw);
  2668. return 0;
  2669. err_out_unregister:
  2670. pci_disable_msi(pdev);
  2671. if (dev1) {
  2672. unregister_netdev(dev1);
  2673. free_netdev(dev1);
  2674. }
  2675. unregister_netdev(dev);
  2676. err_out_free_netdev:
  2677. free_netdev(dev);
  2678. err_out_free_pci:
  2679. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2680. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2681. err_out_iounmap:
  2682. iounmap(hw->regs);
  2683. err_out_free_hw:
  2684. kfree(hw);
  2685. err_out_free_regions:
  2686. pci_release_regions(pdev);
  2687. pci_disable_device(pdev);
  2688. err_out:
  2689. return err;
  2690. }
  2691. static void __devexit sky2_remove(struct pci_dev *pdev)
  2692. {
  2693. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2694. struct net_device *dev0, *dev1;
  2695. if (!hw)
  2696. return;
  2697. del_timer_sync(&hw->idle_timer);
  2698. sky2_write32(hw, B0_IMSK, 0);
  2699. dev0 = hw->dev[0];
  2700. dev1 = hw->dev[1];
  2701. if (dev1)
  2702. unregister_netdev(dev1);
  2703. unregister_netdev(dev0);
  2704. sky2_set_power_state(hw, PCI_D3hot);
  2705. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2706. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2707. sky2_read8(hw, B0_CTST);
  2708. free_irq(pdev->irq, hw);
  2709. pci_disable_msi(pdev);
  2710. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2711. pci_release_regions(pdev);
  2712. pci_disable_device(pdev);
  2713. if (dev1)
  2714. free_netdev(dev1);
  2715. free_netdev(dev0);
  2716. iounmap(hw->regs);
  2717. kfree(hw);
  2718. pci_set_drvdata(pdev, NULL);
  2719. }
  2720. #ifdef CONFIG_PM
  2721. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2722. {
  2723. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2724. int i;
  2725. for (i = 0; i < 2; i++) {
  2726. struct net_device *dev = hw->dev[i];
  2727. if (dev) {
  2728. if (!netif_running(dev))
  2729. continue;
  2730. sky2_down(dev);
  2731. netif_device_detach(dev);
  2732. }
  2733. }
  2734. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2735. }
  2736. static int sky2_resume(struct pci_dev *pdev)
  2737. {
  2738. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2739. int i, err;
  2740. pci_restore_state(pdev);
  2741. pci_enable_wake(pdev, PCI_D0, 0);
  2742. err = sky2_set_power_state(hw, PCI_D0);
  2743. if (err)
  2744. goto out;
  2745. err = sky2_reset(hw);
  2746. if (err)
  2747. goto out;
  2748. for (i = 0; i < 2; i++) {
  2749. struct net_device *dev = hw->dev[i];
  2750. if (dev && netif_running(dev)) {
  2751. netif_device_attach(dev);
  2752. err = sky2_up(dev);
  2753. if (err) {
  2754. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2755. dev->name, err);
  2756. dev_close(dev);
  2757. break;
  2758. }
  2759. }
  2760. }
  2761. out:
  2762. return err;
  2763. }
  2764. #endif
  2765. static struct pci_driver sky2_driver = {
  2766. .name = DRV_NAME,
  2767. .id_table = sky2_id_table,
  2768. .probe = sky2_probe,
  2769. .remove = __devexit_p(sky2_remove),
  2770. #ifdef CONFIG_PM
  2771. .suspend = sky2_suspend,
  2772. .resume = sky2_resume,
  2773. #endif
  2774. };
  2775. static int __init sky2_init_module(void)
  2776. {
  2777. return pci_register_driver(&sky2_driver);
  2778. }
  2779. static void __exit sky2_cleanup_module(void)
  2780. {
  2781. pci_unregister_driver(&sky2_driver);
  2782. }
  2783. module_init(sky2_init_module);
  2784. module_exit(sky2_cleanup_module);
  2785. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2786. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2787. MODULE_LICENSE("GPL");
  2788. MODULE_VERSION(DRV_VERSION);