iwl-agn-lib.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. #include "iwl-sta.h"
  41. static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
  42. {
  43. return le32_to_cpup((__le32 *)&tx_resp->status +
  44. tx_resp->frame_count) & MAX_SN;
  45. }
  46. static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
  47. {
  48. status &= TX_STATUS_MSK;
  49. switch (status) {
  50. case TX_STATUS_POSTPONE_DELAY:
  51. priv->_agn.reply_tx_stats.pp_delay++;
  52. break;
  53. case TX_STATUS_POSTPONE_FEW_BYTES:
  54. priv->_agn.reply_tx_stats.pp_few_bytes++;
  55. break;
  56. case TX_STATUS_POSTPONE_BT_PRIO:
  57. priv->_agn.reply_tx_stats.pp_bt_prio++;
  58. break;
  59. case TX_STATUS_POSTPONE_QUIET_PERIOD:
  60. priv->_agn.reply_tx_stats.pp_quiet_period++;
  61. break;
  62. case TX_STATUS_POSTPONE_CALC_TTAK:
  63. priv->_agn.reply_tx_stats.pp_calc_ttak++;
  64. break;
  65. case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
  66. priv->_agn.reply_tx_stats.int_crossed_retry++;
  67. break;
  68. case TX_STATUS_FAIL_SHORT_LIMIT:
  69. priv->_agn.reply_tx_stats.short_limit++;
  70. break;
  71. case TX_STATUS_FAIL_LONG_LIMIT:
  72. priv->_agn.reply_tx_stats.long_limit++;
  73. break;
  74. case TX_STATUS_FAIL_FIFO_UNDERRUN:
  75. priv->_agn.reply_tx_stats.fifo_underrun++;
  76. break;
  77. case TX_STATUS_FAIL_DRAIN_FLOW:
  78. priv->_agn.reply_tx_stats.drain_flow++;
  79. break;
  80. case TX_STATUS_FAIL_RFKILL_FLUSH:
  81. priv->_agn.reply_tx_stats.rfkill_flush++;
  82. break;
  83. case TX_STATUS_FAIL_LIFE_EXPIRE:
  84. priv->_agn.reply_tx_stats.life_expire++;
  85. break;
  86. case TX_STATUS_FAIL_DEST_PS:
  87. priv->_agn.reply_tx_stats.dest_ps++;
  88. break;
  89. case TX_STATUS_FAIL_HOST_ABORTED:
  90. priv->_agn.reply_tx_stats.host_abort++;
  91. break;
  92. case TX_STATUS_FAIL_BT_RETRY:
  93. priv->_agn.reply_tx_stats.bt_retry++;
  94. break;
  95. case TX_STATUS_FAIL_STA_INVALID:
  96. priv->_agn.reply_tx_stats.sta_invalid++;
  97. break;
  98. case TX_STATUS_FAIL_FRAG_DROPPED:
  99. priv->_agn.reply_tx_stats.frag_drop++;
  100. break;
  101. case TX_STATUS_FAIL_TID_DISABLE:
  102. priv->_agn.reply_tx_stats.tid_disable++;
  103. break;
  104. case TX_STATUS_FAIL_FIFO_FLUSHED:
  105. priv->_agn.reply_tx_stats.fifo_flush++;
  106. break;
  107. case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
  108. priv->_agn.reply_tx_stats.insuff_cf_poll++;
  109. break;
  110. case TX_STATUS_FAIL_PASSIVE_NO_RX:
  111. priv->_agn.reply_tx_stats.fail_hw_drop++;
  112. break;
  113. case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
  114. priv->_agn.reply_tx_stats.sta_color_mismatch++;
  115. break;
  116. default:
  117. priv->_agn.reply_tx_stats.unknown++;
  118. break;
  119. }
  120. }
  121. static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
  122. {
  123. status &= AGG_TX_STATUS_MSK;
  124. switch (status) {
  125. case AGG_TX_STATE_UNDERRUN_MSK:
  126. priv->_agn.reply_agg_tx_stats.underrun++;
  127. break;
  128. case AGG_TX_STATE_BT_PRIO_MSK:
  129. priv->_agn.reply_agg_tx_stats.bt_prio++;
  130. break;
  131. case AGG_TX_STATE_FEW_BYTES_MSK:
  132. priv->_agn.reply_agg_tx_stats.few_bytes++;
  133. break;
  134. case AGG_TX_STATE_ABORT_MSK:
  135. priv->_agn.reply_agg_tx_stats.abort++;
  136. break;
  137. case AGG_TX_STATE_LAST_SENT_TTL_MSK:
  138. priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
  139. break;
  140. case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
  141. priv->_agn.reply_agg_tx_stats.last_sent_try++;
  142. break;
  143. case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
  144. priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
  145. break;
  146. case AGG_TX_STATE_SCD_QUERY_MSK:
  147. priv->_agn.reply_agg_tx_stats.scd_query++;
  148. break;
  149. case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
  150. priv->_agn.reply_agg_tx_stats.bad_crc32++;
  151. break;
  152. case AGG_TX_STATE_RESPONSE_MSK:
  153. priv->_agn.reply_agg_tx_stats.response++;
  154. break;
  155. case AGG_TX_STATE_DUMP_TX_MSK:
  156. priv->_agn.reply_agg_tx_stats.dump_tx++;
  157. break;
  158. case AGG_TX_STATE_DELAY_TX_MSK:
  159. priv->_agn.reply_agg_tx_stats.delay_tx++;
  160. break;
  161. default:
  162. priv->_agn.reply_agg_tx_stats.unknown++;
  163. break;
  164. }
  165. }
  166. static void iwlagn_set_tx_status(struct iwl_priv *priv,
  167. struct ieee80211_tx_info *info,
  168. struct iwlagn_tx_resp *tx_resp,
  169. int txq_id, bool is_agg)
  170. {
  171. u16 status = le16_to_cpu(tx_resp->status.status);
  172. info->status.rates[0].count = tx_resp->failure_frame + 1;
  173. if (is_agg)
  174. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  175. info->flags |= iwl_tx_status_to_mac80211(status);
  176. iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
  177. info);
  178. if (!iwl_is_tx_success(status))
  179. iwlagn_count_tx_err_status(priv, status);
  180. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  181. "0x%x retries %d\n",
  182. txq_id,
  183. iwl_get_tx_fail_reason(status), status,
  184. le32_to_cpu(tx_resp->rate_n_flags),
  185. tx_resp->failure_frame);
  186. }
  187. #ifdef CONFIG_IWLWIFI_DEBUG
  188. #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
  189. const char *iwl_get_agg_tx_fail_reason(u16 status)
  190. {
  191. status &= AGG_TX_STATUS_MSK;
  192. switch (status) {
  193. case AGG_TX_STATE_TRANSMITTED:
  194. return "SUCCESS";
  195. AGG_TX_STATE_FAIL(UNDERRUN_MSK);
  196. AGG_TX_STATE_FAIL(BT_PRIO_MSK);
  197. AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
  198. AGG_TX_STATE_FAIL(ABORT_MSK);
  199. AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
  200. AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
  201. AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
  202. AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
  203. AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
  204. AGG_TX_STATE_FAIL(RESPONSE_MSK);
  205. AGG_TX_STATE_FAIL(DUMP_TX_MSK);
  206. AGG_TX_STATE_FAIL(DELAY_TX_MSK);
  207. }
  208. return "UNKNOWN";
  209. }
  210. #endif /* CONFIG_IWLWIFI_DEBUG */
  211. static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
  212. struct iwl_ht_agg *agg,
  213. struct iwlagn_tx_resp *tx_resp,
  214. int txq_id, u16 start_idx)
  215. {
  216. u16 status;
  217. struct agg_tx_status *frame_status = &tx_resp->status;
  218. struct ieee80211_hdr *hdr = NULL;
  219. int i, sh, idx;
  220. u16 seq;
  221. if (agg->wait_for_ba)
  222. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  223. agg->frame_count = tx_resp->frame_count;
  224. agg->start_idx = start_idx;
  225. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  226. agg->bitmap = 0;
  227. /* # frames attempted by Tx command */
  228. if (agg->frame_count == 1) {
  229. /* Only one frame was attempted; no block-ack will arrive */
  230. idx = start_idx;
  231. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  232. agg->frame_count, agg->start_idx, idx);
  233. iwlagn_set_tx_status(priv,
  234. IEEE80211_SKB_CB(
  235. priv->txq[txq_id].txb[idx].skb),
  236. tx_resp, txq_id, true);
  237. agg->wait_for_ba = 0;
  238. } else {
  239. /* Two or more frames were attempted; expect block-ack */
  240. u64 bitmap = 0;
  241. /*
  242. * Start is the lowest frame sent. It may not be the first
  243. * frame in the batch; we figure this out dynamically during
  244. * the following loop.
  245. */
  246. int start = agg->start_idx;
  247. /* Construct bit-map of pending frames within Tx window */
  248. for (i = 0; i < agg->frame_count; i++) {
  249. u16 sc;
  250. status = le16_to_cpu(frame_status[i].status);
  251. seq = le16_to_cpu(frame_status[i].sequence);
  252. idx = SEQ_TO_INDEX(seq);
  253. txq_id = SEQ_TO_QUEUE(seq);
  254. if (status & AGG_TX_STATUS_MSK)
  255. iwlagn_count_agg_tx_err_status(priv, status);
  256. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  257. AGG_TX_STATE_ABORT_MSK))
  258. continue;
  259. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  260. agg->frame_count, txq_id, idx);
  261. IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
  262. "try-count (0x%08x)\n",
  263. iwl_get_agg_tx_fail_reason(status),
  264. status & AGG_TX_STATUS_MSK,
  265. status & AGG_TX_TRY_MSK);
  266. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  267. if (!hdr) {
  268. IWL_ERR(priv,
  269. "BUG_ON idx doesn't point to valid skb"
  270. " idx=%d, txq_id=%d\n", idx, txq_id);
  271. return -1;
  272. }
  273. sc = le16_to_cpu(hdr->seq_ctrl);
  274. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  275. IWL_ERR(priv,
  276. "BUG_ON idx doesn't match seq control"
  277. " idx=%d, seq_idx=%d, seq=%d\n",
  278. idx, SEQ_TO_SN(sc),
  279. hdr->seq_ctrl);
  280. return -1;
  281. }
  282. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  283. i, idx, SEQ_TO_SN(sc));
  284. /*
  285. * sh -> how many frames ahead of the starting frame is
  286. * the current one?
  287. *
  288. * Note that all frames sent in the batch must be in a
  289. * 64-frame window, so this number should be in [0,63].
  290. * If outside of this window, then we've found a new
  291. * "first" frame in the batch and need to change start.
  292. */
  293. sh = idx - start;
  294. /*
  295. * If >= 64, out of window. start must be at the front
  296. * of the circular buffer, idx must be near the end of
  297. * the buffer, and idx is the new "first" frame. Shift
  298. * the indices around.
  299. */
  300. if (sh >= 64) {
  301. /* Shift bitmap by start - idx, wrapped */
  302. sh = 0x100 - idx + start;
  303. bitmap = bitmap << sh;
  304. /* Now idx is the new start so sh = 0 */
  305. sh = 0;
  306. start = idx;
  307. /*
  308. * If <= -64 then wraps the 256-pkt circular buffer
  309. * (e.g., start = 255 and idx = 0, sh should be 1)
  310. */
  311. } else if (sh <= -64) {
  312. sh = 0x100 - start + idx;
  313. /*
  314. * If < 0 but > -64, out of window. idx is before start
  315. * but not wrapped. Shift the indices around.
  316. */
  317. } else if (sh < 0) {
  318. /* Shift by how far start is ahead of idx */
  319. sh = start - idx;
  320. bitmap = bitmap << sh;
  321. /* Now idx is the new start so sh = 0 */
  322. start = idx;
  323. sh = 0;
  324. }
  325. /* Sequence number start + sh was sent in this batch */
  326. bitmap |= 1ULL << sh;
  327. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  328. start, (unsigned long long)bitmap);
  329. }
  330. /*
  331. * Store the bitmap and possibly the new start, if we wrapped
  332. * the buffer above
  333. */
  334. agg->bitmap = bitmap;
  335. agg->start_idx = start;
  336. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  337. agg->frame_count, agg->start_idx,
  338. (unsigned long long)agg->bitmap);
  339. if (bitmap)
  340. agg->wait_for_ba = 1;
  341. }
  342. return 0;
  343. }
  344. void iwl_check_abort_status(struct iwl_priv *priv,
  345. u8 frame_count, u32 status)
  346. {
  347. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  348. IWL_ERR(priv, "Tx flush command to flush out all frames\n");
  349. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  350. queue_work(priv->workqueue, &priv->tx_flush);
  351. }
  352. }
  353. static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
  354. struct iwl_rx_mem_buffer *rxb)
  355. {
  356. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  357. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  358. int txq_id = SEQ_TO_QUEUE(sequence);
  359. int index = SEQ_TO_INDEX(sequence);
  360. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  361. struct ieee80211_tx_info *info;
  362. struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  363. u32 status = le16_to_cpu(tx_resp->status.status);
  364. int tid;
  365. int sta_id;
  366. int freed;
  367. unsigned long flags;
  368. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  369. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  370. "is out of range [0-%d] %d %d\n", txq_id,
  371. index, txq->q.n_bd, txq->q.write_ptr,
  372. txq->q.read_ptr);
  373. return;
  374. }
  375. txq->time_stamp = jiffies;
  376. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  377. memset(&info->status, 0, sizeof(info->status));
  378. tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
  379. IWLAGN_TX_RES_TID_POS;
  380. sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
  381. IWLAGN_TX_RES_RA_POS;
  382. spin_lock_irqsave(&priv->sta_lock, flags);
  383. if (txq->sched_retry) {
  384. const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
  385. struct iwl_ht_agg *agg;
  386. agg = &priv->stations[sta_id].tid[tid].agg;
  387. /*
  388. * If the BT kill count is non-zero, we'll get this
  389. * notification again.
  390. */
  391. if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
  392. priv->cfg->bt_params &&
  393. priv->cfg->bt_params->advanced_bt_coexist) {
  394. IWL_WARN(priv, "receive reply tx with bt_kill\n");
  395. }
  396. iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  397. /* check if BAR is needed */
  398. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  399. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  400. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  401. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  402. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  403. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  404. scd_ssn , index, txq_id, txq->swq_id);
  405. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  406. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  407. if (priv->mac80211_registered &&
  408. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  409. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  410. iwl_wake_queue(priv, txq);
  411. }
  412. } else {
  413. iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
  414. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  415. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  416. if (priv->mac80211_registered &&
  417. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  418. iwl_wake_queue(priv, txq);
  419. }
  420. iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
  421. iwl_check_abort_status(priv, tx_resp->frame_count, status);
  422. spin_unlock_irqrestore(&priv->sta_lock, flags);
  423. }
  424. void iwlagn_rx_handler_setup(struct iwl_priv *priv)
  425. {
  426. /* init calibration handlers */
  427. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  428. iwlagn_rx_calib_result;
  429. priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
  430. iwlagn_rx_calib_complete;
  431. priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
  432. /* set up notification wait support */
  433. spin_lock_init(&priv->_agn.notif_wait_lock);
  434. INIT_LIST_HEAD(&priv->_agn.notif_waits);
  435. init_waitqueue_head(&priv->_agn.notif_waitq);
  436. }
  437. void iwlagn_setup_deferred_work(struct iwl_priv *priv)
  438. {
  439. /* in agn, the tx power calibration is done in uCode */
  440. priv->disable_tx_power_cal = 1;
  441. }
  442. int iwlagn_hw_valid_rtc_data_addr(u32 addr)
  443. {
  444. return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
  445. (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
  446. }
  447. int iwlagn_send_tx_power(struct iwl_priv *priv)
  448. {
  449. struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
  450. u8 tx_ant_cfg_cmd;
  451. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  452. "TX Power requested while scanning!\n"))
  453. return -EAGAIN;
  454. /* half dBm need to multiply */
  455. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  456. if (priv->tx_power_lmt_in_half_dbm &&
  457. priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
  458. /*
  459. * For the newer devices which using enhanced/extend tx power
  460. * table in EEPROM, the format is in half dBm. driver need to
  461. * convert to dBm format before report to mac80211.
  462. * By doing so, there is a possibility of 1/2 dBm resolution
  463. * lost. driver will perform "round-up" operation before
  464. * reporting, but it will cause 1/2 dBm tx power over the
  465. * regulatory limit. Perform the checking here, if the
  466. * "tx_power_user_lmt" is higher than EEPROM value (in
  467. * half-dBm format), lower the tx power based on EEPROM
  468. */
  469. tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
  470. }
  471. tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
  472. tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
  473. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  474. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  475. else
  476. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  477. return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
  478. &tx_power_cmd);
  479. }
  480. void iwlagn_temperature(struct iwl_priv *priv)
  481. {
  482. /* store temperature from statistics (in Celsius) */
  483. priv->temperature =
  484. le32_to_cpu(priv->_agn.statistics.general.common.temperature);
  485. iwl_tt_handler(priv);
  486. }
  487. u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
  488. {
  489. struct iwl_eeprom_calib_hdr {
  490. u8 version;
  491. u8 pa_type;
  492. u16 voltage;
  493. } *hdr;
  494. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  495. EEPROM_CALIB_ALL);
  496. return hdr->version;
  497. }
  498. /*
  499. * EEPROM
  500. */
  501. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  502. {
  503. u16 offset = 0;
  504. if ((address & INDIRECT_ADDRESS) == 0)
  505. return address;
  506. switch (address & INDIRECT_TYPE_MSK) {
  507. case INDIRECT_HOST:
  508. offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
  509. break;
  510. case INDIRECT_GENERAL:
  511. offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
  512. break;
  513. case INDIRECT_REGULATORY:
  514. offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
  515. break;
  516. case INDIRECT_TXP_LIMIT:
  517. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
  518. break;
  519. case INDIRECT_TXP_LIMIT_SIZE:
  520. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
  521. break;
  522. case INDIRECT_CALIBRATION:
  523. offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
  524. break;
  525. case INDIRECT_PROCESS_ADJST:
  526. offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
  527. break;
  528. case INDIRECT_OTHERS:
  529. offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
  530. break;
  531. default:
  532. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  533. address & INDIRECT_TYPE_MSK);
  534. break;
  535. }
  536. /* translate the offset from words to byte */
  537. return (address & ADDRESS_MSK) + (offset << 1);
  538. }
  539. const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
  540. size_t offset)
  541. {
  542. u32 address = eeprom_indirect_address(priv, offset);
  543. BUG_ON(address >= priv->cfg->base_params->eeprom_size);
  544. return &priv->eeprom[address];
  545. }
  546. struct iwl_mod_params iwlagn_mod_params = {
  547. .amsdu_size_8K = 1,
  548. .restart_fw = 1,
  549. /* the rest are 0 by default */
  550. };
  551. void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  552. {
  553. unsigned long flags;
  554. int i;
  555. spin_lock_irqsave(&rxq->lock, flags);
  556. INIT_LIST_HEAD(&rxq->rx_free);
  557. INIT_LIST_HEAD(&rxq->rx_used);
  558. /* Fill the rx_used queue with _all_ of the Rx buffers */
  559. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  560. /* In the reset function, these buffers may have been allocated
  561. * to an SKB, so we need to unmap and free potential storage */
  562. if (rxq->pool[i].page != NULL) {
  563. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  564. PAGE_SIZE << priv->hw_params.rx_page_order,
  565. PCI_DMA_FROMDEVICE);
  566. __iwl_free_pages(priv, rxq->pool[i].page);
  567. rxq->pool[i].page = NULL;
  568. }
  569. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  570. }
  571. for (i = 0; i < RX_QUEUE_SIZE; i++)
  572. rxq->queue[i] = NULL;
  573. /* Set us so that we have processed and used all buffers, but have
  574. * not restocked the Rx queue with fresh buffers */
  575. rxq->read = rxq->write = 0;
  576. rxq->write_actual = 0;
  577. rxq->free_count = 0;
  578. spin_unlock_irqrestore(&rxq->lock, flags);
  579. }
  580. int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  581. {
  582. u32 rb_size;
  583. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  584. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  585. if (!priv->cfg->base_params->use_isr_legacy)
  586. rb_timeout = RX_RB_TIMEOUT;
  587. if (priv->cfg->mod_params->amsdu_size_8K)
  588. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  589. else
  590. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  591. /* Stop Rx DMA */
  592. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  593. /* Reset driver's Rx queue write index */
  594. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  595. /* Tell device where to find RBD circular buffer in DRAM */
  596. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  597. (u32)(rxq->bd_dma >> 8));
  598. /* Tell device where in DRAM to update its Rx status */
  599. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  600. rxq->rb_stts_dma >> 4);
  601. /* Enable Rx DMA
  602. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  603. * the credit mechanism in 5000 HW RX FIFO
  604. * Direct rx interrupts to hosts
  605. * Rx buffer size 4 or 8k
  606. * RB timeout 0x10
  607. * 256 RBDs
  608. */
  609. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  610. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  611. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  612. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  613. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  614. rb_size|
  615. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  616. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  617. /* Set interrupt coalescing timer to default (2048 usecs) */
  618. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  619. return 0;
  620. }
  621. static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
  622. {
  623. /*
  624. * (for documentation purposes)
  625. * to set power to V_AUX, do:
  626. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  627. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  628. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  629. ~APMG_PS_CTRL_MSK_PWR_SRC);
  630. */
  631. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  632. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  633. ~APMG_PS_CTRL_MSK_PWR_SRC);
  634. }
  635. int iwlagn_hw_nic_init(struct iwl_priv *priv)
  636. {
  637. unsigned long flags;
  638. struct iwl_rx_queue *rxq = &priv->rxq;
  639. int ret;
  640. /* nic_init */
  641. spin_lock_irqsave(&priv->lock, flags);
  642. priv->cfg->ops->lib->apm_ops.init(priv);
  643. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  644. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  645. spin_unlock_irqrestore(&priv->lock, flags);
  646. iwlagn_set_pwr_vmain(priv);
  647. priv->cfg->ops->lib->apm_ops.config(priv);
  648. /* Allocate the RX queue, or reset if it is already allocated */
  649. if (!rxq->bd) {
  650. ret = iwl_rx_queue_alloc(priv);
  651. if (ret) {
  652. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  653. return -ENOMEM;
  654. }
  655. } else
  656. iwlagn_rx_queue_reset(priv, rxq);
  657. iwlagn_rx_replenish(priv);
  658. iwlagn_rx_init(priv, rxq);
  659. spin_lock_irqsave(&priv->lock, flags);
  660. rxq->need_update = 1;
  661. iwl_rx_queue_update_write_ptr(priv, rxq);
  662. spin_unlock_irqrestore(&priv->lock, flags);
  663. /* Allocate or reset and init all Tx and Command queues */
  664. if (!priv->txq) {
  665. ret = iwlagn_txq_ctx_alloc(priv);
  666. if (ret)
  667. return ret;
  668. } else
  669. iwlagn_txq_ctx_reset(priv);
  670. if (priv->cfg->base_params->shadow_reg_enable) {
  671. /* enable shadow regs in HW */
  672. iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
  673. 0x800FFFFF);
  674. }
  675. set_bit(STATUS_INIT, &priv->status);
  676. return 0;
  677. }
  678. /**
  679. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  680. */
  681. static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
  682. dma_addr_t dma_addr)
  683. {
  684. return cpu_to_le32((u32)(dma_addr >> 8));
  685. }
  686. /**
  687. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  688. *
  689. * If there are slots in the RX queue that need to be restocked,
  690. * and we have free pre-allocated buffers, fill the ranks as much
  691. * as we can, pulling from rx_free.
  692. *
  693. * This moves the 'write' index forward to catch up with 'processed', and
  694. * also updates the memory address in the firmware to reference the new
  695. * target buffer.
  696. */
  697. void iwlagn_rx_queue_restock(struct iwl_priv *priv)
  698. {
  699. struct iwl_rx_queue *rxq = &priv->rxq;
  700. struct list_head *element;
  701. struct iwl_rx_mem_buffer *rxb;
  702. unsigned long flags;
  703. spin_lock_irqsave(&rxq->lock, flags);
  704. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  705. /* The overwritten rxb must be a used one */
  706. rxb = rxq->queue[rxq->write];
  707. BUG_ON(rxb && rxb->page);
  708. /* Get next free Rx buffer, remove from free list */
  709. element = rxq->rx_free.next;
  710. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  711. list_del(element);
  712. /* Point to Rx buffer via next RBD in circular buffer */
  713. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
  714. rxb->page_dma);
  715. rxq->queue[rxq->write] = rxb;
  716. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  717. rxq->free_count--;
  718. }
  719. spin_unlock_irqrestore(&rxq->lock, flags);
  720. /* If the pre-allocated buffer pool is dropping low, schedule to
  721. * refill it */
  722. if (rxq->free_count <= RX_LOW_WATERMARK)
  723. queue_work(priv->workqueue, &priv->rx_replenish);
  724. /* If we've added more space for the firmware to place data, tell it.
  725. * Increment device's write pointer in multiples of 8. */
  726. if (rxq->write_actual != (rxq->write & ~0x7)) {
  727. spin_lock_irqsave(&rxq->lock, flags);
  728. rxq->need_update = 1;
  729. spin_unlock_irqrestore(&rxq->lock, flags);
  730. iwl_rx_queue_update_write_ptr(priv, rxq);
  731. }
  732. }
  733. /**
  734. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  735. *
  736. * When moving to rx_free an SKB is allocated for the slot.
  737. *
  738. * Also restock the Rx queue via iwl_rx_queue_restock.
  739. * This is called as a scheduled work item (except for during initialization)
  740. */
  741. void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  742. {
  743. struct iwl_rx_queue *rxq = &priv->rxq;
  744. struct list_head *element;
  745. struct iwl_rx_mem_buffer *rxb;
  746. struct page *page;
  747. unsigned long flags;
  748. gfp_t gfp_mask = priority;
  749. while (1) {
  750. spin_lock_irqsave(&rxq->lock, flags);
  751. if (list_empty(&rxq->rx_used)) {
  752. spin_unlock_irqrestore(&rxq->lock, flags);
  753. return;
  754. }
  755. spin_unlock_irqrestore(&rxq->lock, flags);
  756. if (rxq->free_count > RX_LOW_WATERMARK)
  757. gfp_mask |= __GFP_NOWARN;
  758. if (priv->hw_params.rx_page_order > 0)
  759. gfp_mask |= __GFP_COMP;
  760. /* Alloc a new receive buffer */
  761. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  762. if (!page) {
  763. if (net_ratelimit())
  764. IWL_DEBUG_INFO(priv, "alloc_pages failed, "
  765. "order: %d\n",
  766. priv->hw_params.rx_page_order);
  767. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  768. net_ratelimit())
  769. IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
  770. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  771. rxq->free_count);
  772. /* We don't reschedule replenish work here -- we will
  773. * call the restock method and if it still needs
  774. * more buffers it will schedule replenish */
  775. return;
  776. }
  777. spin_lock_irqsave(&rxq->lock, flags);
  778. if (list_empty(&rxq->rx_used)) {
  779. spin_unlock_irqrestore(&rxq->lock, flags);
  780. __free_pages(page, priv->hw_params.rx_page_order);
  781. return;
  782. }
  783. element = rxq->rx_used.next;
  784. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  785. list_del(element);
  786. spin_unlock_irqrestore(&rxq->lock, flags);
  787. BUG_ON(rxb->page);
  788. rxb->page = page;
  789. /* Get physical address of the RB */
  790. rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
  791. PAGE_SIZE << priv->hw_params.rx_page_order,
  792. PCI_DMA_FROMDEVICE);
  793. /* dma address must be no more than 36 bits */
  794. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  795. /* and also 256 byte aligned! */
  796. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  797. spin_lock_irqsave(&rxq->lock, flags);
  798. list_add_tail(&rxb->list, &rxq->rx_free);
  799. rxq->free_count++;
  800. priv->alloc_rxb_page++;
  801. spin_unlock_irqrestore(&rxq->lock, flags);
  802. }
  803. }
  804. void iwlagn_rx_replenish(struct iwl_priv *priv)
  805. {
  806. unsigned long flags;
  807. iwlagn_rx_allocate(priv, GFP_KERNEL);
  808. spin_lock_irqsave(&priv->lock, flags);
  809. iwlagn_rx_queue_restock(priv);
  810. spin_unlock_irqrestore(&priv->lock, flags);
  811. }
  812. void iwlagn_rx_replenish_now(struct iwl_priv *priv)
  813. {
  814. iwlagn_rx_allocate(priv, GFP_ATOMIC);
  815. iwlagn_rx_queue_restock(priv);
  816. }
  817. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  818. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  819. * This free routine walks the list of POOL entries and if SKB is set to
  820. * non NULL it is unmapped and freed
  821. */
  822. void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  823. {
  824. int i;
  825. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  826. if (rxq->pool[i].page != NULL) {
  827. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  828. PAGE_SIZE << priv->hw_params.rx_page_order,
  829. PCI_DMA_FROMDEVICE);
  830. __iwl_free_pages(priv, rxq->pool[i].page);
  831. rxq->pool[i].page = NULL;
  832. }
  833. }
  834. dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  835. rxq->bd_dma);
  836. dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
  837. rxq->rb_stts, rxq->rb_stts_dma);
  838. rxq->bd = NULL;
  839. rxq->rb_stts = NULL;
  840. }
  841. int iwlagn_rxq_stop(struct iwl_priv *priv)
  842. {
  843. /* stop Rx DMA */
  844. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  845. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  846. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  847. return 0;
  848. }
  849. int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  850. {
  851. int idx = 0;
  852. int band_offset = 0;
  853. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  854. if (rate_n_flags & RATE_MCS_HT_MSK) {
  855. idx = (rate_n_flags & 0xff);
  856. return idx;
  857. /* Legacy rate format, search for match in table */
  858. } else {
  859. if (band == IEEE80211_BAND_5GHZ)
  860. band_offset = IWL_FIRST_OFDM_RATE;
  861. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  862. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  863. return idx - band_offset;
  864. }
  865. return -1;
  866. }
  867. /* Calc max signal level (dBm) among 3 possible receivers */
  868. static inline int iwlagn_calc_rssi(struct iwl_priv *priv,
  869. struct iwl_rx_phy_res *rx_resp)
  870. {
  871. return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
  872. }
  873. static u32 iwlagn_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
  874. {
  875. u32 decrypt_out = 0;
  876. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  877. RX_RES_STATUS_STATION_FOUND)
  878. decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
  879. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  880. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  881. /* packet was not encrypted */
  882. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  883. RX_RES_STATUS_SEC_TYPE_NONE)
  884. return decrypt_out;
  885. /* packet was encrypted with unknown alg */
  886. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  887. RX_RES_STATUS_SEC_TYPE_ERR)
  888. return decrypt_out;
  889. /* decryption was not done in HW */
  890. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  891. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  892. return decrypt_out;
  893. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  894. case RX_RES_STATUS_SEC_TYPE_CCMP:
  895. /* alg is CCM: check MIC only */
  896. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  897. /* Bad MIC */
  898. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  899. else
  900. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  901. break;
  902. case RX_RES_STATUS_SEC_TYPE_TKIP:
  903. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  904. /* Bad TTAK */
  905. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  906. break;
  907. }
  908. /* fall through if TTAK OK */
  909. default:
  910. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  911. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  912. else
  913. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  914. break;
  915. }
  916. IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
  917. decrypt_in, decrypt_out);
  918. return decrypt_out;
  919. }
  920. static void iwlagn_pass_packet_to_mac80211(struct iwl_priv *priv,
  921. struct ieee80211_hdr *hdr,
  922. u16 len,
  923. u32 ampdu_status,
  924. struct iwl_rx_mem_buffer *rxb,
  925. struct ieee80211_rx_status *stats)
  926. {
  927. struct sk_buff *skb;
  928. __le16 fc = hdr->frame_control;
  929. /* We only process data packets if the interface is open */
  930. if (unlikely(!priv->is_open)) {
  931. IWL_DEBUG_DROP_LIMIT(priv,
  932. "Dropping packet while interface is not open.\n");
  933. return;
  934. }
  935. /* In case of HW accelerated crypto and bad decryption, drop */
  936. if (!priv->cfg->mod_params->sw_crypto &&
  937. iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
  938. return;
  939. skb = dev_alloc_skb(128);
  940. if (!skb) {
  941. IWL_ERR(priv, "dev_alloc_skb failed\n");
  942. return;
  943. }
  944. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
  945. iwl_update_stats(priv, false, fc, len);
  946. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  947. ieee80211_rx(priv->hw, skb);
  948. priv->alloc_rxb_page--;
  949. rxb->page = NULL;
  950. }
  951. /* Called for REPLY_RX (legacy ABG frames), or
  952. * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
  953. void iwlagn_rx_reply_rx(struct iwl_priv *priv,
  954. struct iwl_rx_mem_buffer *rxb)
  955. {
  956. struct ieee80211_hdr *header;
  957. struct ieee80211_rx_status rx_status;
  958. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  959. struct iwl_rx_phy_res *phy_res;
  960. __le32 rx_pkt_status;
  961. struct iwl_rx_mpdu_res_start *amsdu;
  962. u32 len;
  963. u32 ampdu_status;
  964. u32 rate_n_flags;
  965. /**
  966. * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
  967. * REPLY_RX: physical layer info is in this buffer
  968. * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
  969. * command and cached in priv->last_phy_res
  970. *
  971. * Here we set up local variables depending on which command is
  972. * received.
  973. */
  974. if (pkt->hdr.cmd == REPLY_RX) {
  975. phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
  976. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
  977. + phy_res->cfg_phy_cnt);
  978. len = le16_to_cpu(phy_res->byte_count);
  979. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
  980. phy_res->cfg_phy_cnt + len);
  981. ampdu_status = le32_to_cpu(rx_pkt_status);
  982. } else {
  983. if (!priv->_agn.last_phy_res_valid) {
  984. IWL_ERR(priv, "MPDU frame without cached PHY data\n");
  985. return;
  986. }
  987. phy_res = &priv->_agn.last_phy_res;
  988. amsdu = (struct iwl_rx_mpdu_res_start *)pkt->u.raw;
  989. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  990. len = le16_to_cpu(amsdu->byte_count);
  991. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
  992. ampdu_status = iwlagn_translate_rx_status(priv,
  993. le32_to_cpu(rx_pkt_status));
  994. }
  995. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  996. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  997. phy_res->cfg_phy_cnt);
  998. return;
  999. }
  1000. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  1001. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  1002. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
  1003. le32_to_cpu(rx_pkt_status));
  1004. return;
  1005. }
  1006. /* This will be used in several places later */
  1007. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  1008. /* rx_status carries information about the packet to mac80211 */
  1009. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  1010. rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  1011. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  1012. rx_status.freq =
  1013. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
  1014. rx_status.band);
  1015. rx_status.rate_idx =
  1016. iwlagn_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  1017. rx_status.flag = 0;
  1018. /* TSF isn't reliable. In order to allow smooth user experience,
  1019. * this W/A doesn't propagate it to the mac80211 */
  1020. /*rx_status.flag |= RX_FLAG_MACTIME_MPDU;*/
  1021. priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  1022. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  1023. rx_status.signal = iwlagn_calc_rssi(priv, phy_res);
  1024. iwl_dbg_log_rx_data_frame(priv, len, header);
  1025. IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, TSF %llu\n",
  1026. rx_status.signal, (unsigned long long)rx_status.mactime);
  1027. /*
  1028. * "antenna number"
  1029. *
  1030. * It seems that the antenna field in the phy flags value
  1031. * is actually a bit field. This is undefined by radiotap,
  1032. * it wants an actual antenna number but I always get "7"
  1033. * for most legacy frames I receive indicating that the
  1034. * same frame was received on all three RX chains.
  1035. *
  1036. * I think this field should be removed in favor of a
  1037. * new 802.11n radiotap field "RX chains" that is defined
  1038. * as a bitmask.
  1039. */
  1040. rx_status.antenna =
  1041. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
  1042. >> RX_RES_PHY_FLAGS_ANTENNA_POS;
  1043. /* set the preamble flag if appropriate */
  1044. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  1045. rx_status.flag |= RX_FLAG_SHORTPRE;
  1046. /* Set up the HT phy flags */
  1047. if (rate_n_flags & RATE_MCS_HT_MSK)
  1048. rx_status.flag |= RX_FLAG_HT;
  1049. if (rate_n_flags & RATE_MCS_HT40_MSK)
  1050. rx_status.flag |= RX_FLAG_40MHZ;
  1051. if (rate_n_flags & RATE_MCS_SGI_MSK)
  1052. rx_status.flag |= RX_FLAG_SHORT_GI;
  1053. iwlagn_pass_packet_to_mac80211(priv, header, len, ampdu_status,
  1054. rxb, &rx_status);
  1055. }
  1056. /* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
  1057. * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
  1058. void iwlagn_rx_reply_rx_phy(struct iwl_priv *priv,
  1059. struct iwl_rx_mem_buffer *rxb)
  1060. {
  1061. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1062. priv->_agn.last_phy_res_valid = true;
  1063. memcpy(&priv->_agn.last_phy_res, pkt->u.raw,
  1064. sizeof(struct iwl_rx_phy_res));
  1065. }
  1066. static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
  1067. struct ieee80211_vif *vif,
  1068. enum ieee80211_band band,
  1069. struct iwl_scan_channel *scan_ch)
  1070. {
  1071. const struct ieee80211_supported_band *sband;
  1072. u16 passive_dwell = 0;
  1073. u16 active_dwell = 0;
  1074. int added = 0;
  1075. u16 channel = 0;
  1076. sband = iwl_get_hw_mode(priv, band);
  1077. if (!sband) {
  1078. IWL_ERR(priv, "invalid band\n");
  1079. return added;
  1080. }
  1081. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  1082. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1083. if (passive_dwell <= active_dwell)
  1084. passive_dwell = active_dwell + 1;
  1085. channel = iwl_get_single_channel_number(priv, band);
  1086. if (channel) {
  1087. scan_ch->channel = cpu_to_le16(channel);
  1088. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  1089. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1090. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1091. /* Set txpower levels to defaults */
  1092. scan_ch->dsp_atten = 110;
  1093. if (band == IEEE80211_BAND_5GHZ)
  1094. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1095. else
  1096. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1097. added++;
  1098. } else
  1099. IWL_ERR(priv, "no valid channel found\n");
  1100. return added;
  1101. }
  1102. static int iwl_get_channels_for_scan(struct iwl_priv *priv,
  1103. struct ieee80211_vif *vif,
  1104. enum ieee80211_band band,
  1105. u8 is_active, u8 n_probes,
  1106. struct iwl_scan_channel *scan_ch)
  1107. {
  1108. struct ieee80211_channel *chan;
  1109. const struct ieee80211_supported_band *sband;
  1110. const struct iwl_channel_info *ch_info;
  1111. u16 passive_dwell = 0;
  1112. u16 active_dwell = 0;
  1113. int added, i;
  1114. u16 channel;
  1115. sband = iwl_get_hw_mode(priv, band);
  1116. if (!sband)
  1117. return 0;
  1118. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  1119. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  1120. if (passive_dwell <= active_dwell)
  1121. passive_dwell = active_dwell + 1;
  1122. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  1123. chan = priv->scan_request->channels[i];
  1124. if (chan->band != band)
  1125. continue;
  1126. channel = chan->hw_value;
  1127. scan_ch->channel = cpu_to_le16(channel);
  1128. ch_info = iwl_get_channel_info(priv, band, channel);
  1129. if (!is_channel_valid(ch_info)) {
  1130. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  1131. channel);
  1132. continue;
  1133. }
  1134. if (!is_active || is_channel_passive(ch_info) ||
  1135. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  1136. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  1137. else
  1138. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  1139. if (n_probes)
  1140. scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
  1141. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  1142. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  1143. /* Set txpower levels to defaults */
  1144. scan_ch->dsp_atten = 110;
  1145. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1146. * power level:
  1147. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1148. */
  1149. if (band == IEEE80211_BAND_5GHZ)
  1150. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1151. else
  1152. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1153. IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
  1154. channel, le32_to_cpu(scan_ch->type),
  1155. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  1156. "ACTIVE" : "PASSIVE",
  1157. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  1158. active_dwell : passive_dwell);
  1159. scan_ch++;
  1160. added++;
  1161. }
  1162. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  1163. return added;
  1164. }
  1165. int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  1166. {
  1167. struct iwl_host_cmd cmd = {
  1168. .id = REPLY_SCAN_CMD,
  1169. .len = sizeof(struct iwl_scan_cmd),
  1170. .flags = CMD_SIZE_HUGE,
  1171. };
  1172. struct iwl_scan_cmd *scan;
  1173. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1174. u32 rate_flags = 0;
  1175. u16 cmd_len;
  1176. u16 rx_chain = 0;
  1177. enum ieee80211_band band;
  1178. u8 n_probes = 0;
  1179. u8 rx_ant = priv->hw_params.valid_rx_ant;
  1180. u8 rate;
  1181. bool is_active = false;
  1182. int chan_mod;
  1183. u8 active_chains;
  1184. u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
  1185. int ret;
  1186. lockdep_assert_held(&priv->mutex);
  1187. if (vif)
  1188. ctx = iwl_rxon_ctx_from_vif(vif);
  1189. if (!priv->scan_cmd) {
  1190. priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
  1191. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  1192. if (!priv->scan_cmd) {
  1193. IWL_DEBUG_SCAN(priv,
  1194. "fail to allocate memory for scan\n");
  1195. return -ENOMEM;
  1196. }
  1197. }
  1198. scan = priv->scan_cmd;
  1199. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  1200. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  1201. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  1202. if (iwl_is_any_associated(priv)) {
  1203. u16 interval = 0;
  1204. u32 extra;
  1205. u32 suspend_time = 100;
  1206. u32 scan_suspend_time = 100;
  1207. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  1208. if (priv->is_internal_short_scan)
  1209. interval = 0;
  1210. else
  1211. interval = vif->bss_conf.beacon_int;
  1212. scan->suspend_time = 0;
  1213. scan->max_out_time = cpu_to_le32(200 * 1024);
  1214. if (!interval)
  1215. interval = suspend_time;
  1216. extra = (suspend_time / interval) << 22;
  1217. scan_suspend_time = (extra |
  1218. ((suspend_time % interval) * 1024));
  1219. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  1220. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  1221. scan_suspend_time, interval);
  1222. }
  1223. if (priv->is_internal_short_scan) {
  1224. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  1225. } else if (priv->scan_request->n_ssids) {
  1226. int i, p = 0;
  1227. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  1228. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  1229. /* always does wildcard anyway */
  1230. if (!priv->scan_request->ssids[i].ssid_len)
  1231. continue;
  1232. scan->direct_scan[p].id = WLAN_EID_SSID;
  1233. scan->direct_scan[p].len =
  1234. priv->scan_request->ssids[i].ssid_len;
  1235. memcpy(scan->direct_scan[p].ssid,
  1236. priv->scan_request->ssids[i].ssid,
  1237. priv->scan_request->ssids[i].ssid_len);
  1238. n_probes++;
  1239. p++;
  1240. }
  1241. is_active = true;
  1242. } else
  1243. IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
  1244. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  1245. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  1246. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1247. switch (priv->scan_band) {
  1248. case IEEE80211_BAND_2GHZ:
  1249. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  1250. chan_mod = le32_to_cpu(
  1251. priv->contexts[IWL_RXON_CTX_BSS].active.flags &
  1252. RXON_FLG_CHANNEL_MODE_MSK)
  1253. >> RXON_FLG_CHANNEL_MODE_POS;
  1254. if (chan_mod == CHANNEL_MODE_PURE_40) {
  1255. rate = IWL_RATE_6M_PLCP;
  1256. } else {
  1257. rate = IWL_RATE_1M_PLCP;
  1258. rate_flags = RATE_MCS_CCK_MSK;
  1259. }
  1260. /*
  1261. * Internal scans are passive, so we can indiscriminately set
  1262. * the BT ignore flag on 2.4 GHz since it applies to TX only.
  1263. */
  1264. if (priv->cfg->bt_params &&
  1265. priv->cfg->bt_params->advanced_bt_coexist)
  1266. scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
  1267. break;
  1268. case IEEE80211_BAND_5GHZ:
  1269. rate = IWL_RATE_6M_PLCP;
  1270. break;
  1271. default:
  1272. IWL_WARN(priv, "Invalid scan band\n");
  1273. return -EIO;
  1274. }
  1275. /*
  1276. * If active scanning is requested but a certain channel is
  1277. * marked passive, we can do active scanning if we detect
  1278. * transmissions.
  1279. *
  1280. * There is an issue with some firmware versions that triggers
  1281. * a sysassert on a "good CRC threshold" of zero (== disabled),
  1282. * on a radar channel even though this means that we should NOT
  1283. * send probes.
  1284. *
  1285. * The "good CRC threshold" is the number of frames that we
  1286. * need to receive during our dwell time on a channel before
  1287. * sending out probes -- setting this to a huge value will
  1288. * mean we never reach it, but at the same time work around
  1289. * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
  1290. * here instead of IWL_GOOD_CRC_TH_DISABLED.
  1291. */
  1292. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1293. IWL_GOOD_CRC_TH_NEVER;
  1294. band = priv->scan_band;
  1295. if (priv->cfg->scan_rx_antennas[band])
  1296. rx_ant = priv->cfg->scan_rx_antennas[band];
  1297. if (band == IEEE80211_BAND_2GHZ &&
  1298. priv->cfg->bt_params &&
  1299. priv->cfg->bt_params->advanced_bt_coexist) {
  1300. /* transmit 2.4 GHz probes only on first antenna */
  1301. scan_tx_antennas = first_antenna(scan_tx_antennas);
  1302. }
  1303. priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
  1304. scan_tx_antennas);
  1305. rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
  1306. scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
  1307. /* In power save mode use one chain, otherwise use all chains */
  1308. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  1309. /* rx_ant has been set to all valid chains previously */
  1310. active_chains = rx_ant &
  1311. ((u8)(priv->chain_noise_data.active_chains));
  1312. if (!active_chains)
  1313. active_chains = rx_ant;
  1314. IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
  1315. priv->chain_noise_data.active_chains);
  1316. rx_ant = first_antenna(active_chains);
  1317. }
  1318. if (priv->cfg->bt_params &&
  1319. priv->cfg->bt_params->advanced_bt_coexist &&
  1320. priv->bt_full_concurrent) {
  1321. /* operated as 1x1 in full concurrency mode */
  1322. rx_ant = first_antenna(rx_ant);
  1323. }
  1324. /* MIMO is not used here, but value is required */
  1325. rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  1326. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  1327. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  1328. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  1329. scan->rx_chain = cpu_to_le16(rx_chain);
  1330. if (!priv->is_internal_short_scan) {
  1331. cmd_len = iwl_fill_probe_req(priv,
  1332. (struct ieee80211_mgmt *)scan->data,
  1333. vif->addr,
  1334. priv->scan_request->ie,
  1335. priv->scan_request->ie_len,
  1336. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1337. } else {
  1338. /* use bcast addr, will not be transmitted but must be valid */
  1339. cmd_len = iwl_fill_probe_req(priv,
  1340. (struct ieee80211_mgmt *)scan->data,
  1341. iwl_bcast_addr, NULL, 0,
  1342. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1343. }
  1344. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  1345. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  1346. RXON_FILTER_BCON_AWARE_MSK);
  1347. if (priv->is_internal_short_scan) {
  1348. scan->channel_count =
  1349. iwl_get_single_channel_for_scan(priv, vif, band,
  1350. (void *)&scan->data[le16_to_cpu(
  1351. scan->tx_cmd.len)]);
  1352. } else {
  1353. scan->channel_count =
  1354. iwl_get_channels_for_scan(priv, vif, band,
  1355. is_active, n_probes,
  1356. (void *)&scan->data[le16_to_cpu(
  1357. scan->tx_cmd.len)]);
  1358. }
  1359. if (scan->channel_count == 0) {
  1360. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  1361. return -EIO;
  1362. }
  1363. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  1364. scan->channel_count * sizeof(struct iwl_scan_channel);
  1365. cmd.data = scan;
  1366. scan->len = cpu_to_le16(cmd.len);
  1367. /* set scan bit here for PAN params */
  1368. set_bit(STATUS_SCAN_HW, &priv->status);
  1369. if (priv->cfg->ops->hcmd->set_pan_params) {
  1370. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  1371. if (ret)
  1372. return ret;
  1373. }
  1374. ret = iwl_send_cmd_sync(priv, &cmd);
  1375. if (ret) {
  1376. clear_bit(STATUS_SCAN_HW, &priv->status);
  1377. if (priv->cfg->ops->hcmd->set_pan_params)
  1378. priv->cfg->ops->hcmd->set_pan_params(priv);
  1379. }
  1380. return ret;
  1381. }
  1382. int iwlagn_manage_ibss_station(struct iwl_priv *priv,
  1383. struct ieee80211_vif *vif, bool add)
  1384. {
  1385. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1386. if (add)
  1387. return iwlagn_add_bssid_station(priv, vif_priv->ctx,
  1388. vif->bss_conf.bssid,
  1389. &vif_priv->ibss_bssid_sta_id);
  1390. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1391. vif->bss_conf.bssid);
  1392. }
  1393. void iwl_free_tfds_in_queue(struct iwl_priv *priv,
  1394. int sta_id, int tid, int freed)
  1395. {
  1396. lockdep_assert_held(&priv->sta_lock);
  1397. if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  1398. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1399. else {
  1400. IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
  1401. priv->stations[sta_id].tid[tid].tfds_in_queue,
  1402. freed);
  1403. priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
  1404. }
  1405. }
  1406. #define IWL_FLUSH_WAIT_MS 2000
  1407. int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
  1408. {
  1409. struct iwl_tx_queue *txq;
  1410. struct iwl_queue *q;
  1411. int cnt;
  1412. unsigned long now = jiffies;
  1413. int ret = 0;
  1414. /* waiting for all the tx frames complete might take a while */
  1415. for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
  1416. if (cnt == priv->cmd_queue)
  1417. continue;
  1418. txq = &priv->txq[cnt];
  1419. q = &txq->q;
  1420. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1421. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1422. msleep(1);
  1423. if (q->read_ptr != q->write_ptr) {
  1424. IWL_ERR(priv, "fail to flush all tx fifo queues\n");
  1425. ret = -ETIMEDOUT;
  1426. break;
  1427. }
  1428. }
  1429. return ret;
  1430. }
  1431. #define IWL_TX_QUEUE_MSK 0xfffff
  1432. /**
  1433. * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
  1434. *
  1435. * pre-requirements:
  1436. * 1. acquire mutex before calling
  1437. * 2. make sure rf is on and not in exit state
  1438. */
  1439. int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1440. {
  1441. struct iwl_txfifo_flush_cmd flush_cmd;
  1442. struct iwl_host_cmd cmd = {
  1443. .id = REPLY_TXFIFO_FLUSH,
  1444. .len = sizeof(struct iwl_txfifo_flush_cmd),
  1445. .flags = CMD_SYNC,
  1446. .data = &flush_cmd,
  1447. };
  1448. might_sleep();
  1449. memset(&flush_cmd, 0, sizeof(flush_cmd));
  1450. flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
  1451. IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
  1452. if (priv->cfg->sku & IWL_SKU_N)
  1453. flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
  1454. IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
  1455. flush_cmd.fifo_control);
  1456. flush_cmd.flush_control = cpu_to_le16(flush_control);
  1457. return iwl_send_cmd(priv, &cmd);
  1458. }
  1459. void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1460. {
  1461. mutex_lock(&priv->mutex);
  1462. ieee80211_stop_queues(priv->hw);
  1463. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  1464. IWL_ERR(priv, "flush request fail\n");
  1465. goto done;
  1466. }
  1467. IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
  1468. iwlagn_wait_tx_queue_empty(priv);
  1469. done:
  1470. ieee80211_wake_queues(priv->hw);
  1471. mutex_unlock(&priv->mutex);
  1472. }
  1473. /*
  1474. * BT coex
  1475. */
  1476. /*
  1477. * Macros to access the lookup table.
  1478. *
  1479. * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
  1480. * wifi_prio, wifi_txrx and wifi_sh_ant_req.
  1481. *
  1482. * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
  1483. *
  1484. * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
  1485. * one after another in 32-bit registers, and "registers" 0 through 7 contain
  1486. * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
  1487. *
  1488. * These macros encode that format.
  1489. */
  1490. #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
  1491. wifi_txrx, wifi_sh_ant_req) \
  1492. (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
  1493. (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
  1494. #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
  1495. lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
  1496. #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1497. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1498. (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
  1499. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1500. wifi_sh_ant_req))))
  1501. #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1502. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1503. LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
  1504. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1505. wifi_sh_ant_req))
  1506. #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
  1507. wifi_req, wifi_prio, wifi_txrx, \
  1508. wifi_sh_ant_req) \
  1509. LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
  1510. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1511. wifi_sh_ant_req))
  1512. #define LUT_WLAN_KILL_OP(lut, op, val) \
  1513. lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
  1514. #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1515. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1516. (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1517. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
  1518. #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1519. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1520. LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1521. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1522. #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1523. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1524. LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1525. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1526. #define LUT_ANT_SWITCH_OP(lut, op, val) \
  1527. lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
  1528. #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1529. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1530. (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1531. wifi_req, wifi_prio, wifi_txrx, \
  1532. wifi_sh_ant_req))))
  1533. #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1534. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1535. LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1536. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1537. #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1538. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1539. LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1540. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1541. static const __le32 iwlagn_def_3w_lookup[12] = {
  1542. cpu_to_le32(0xaaaaaaaa),
  1543. cpu_to_le32(0xaaaaaaaa),
  1544. cpu_to_le32(0xaeaaaaaa),
  1545. cpu_to_le32(0xaaaaaaaa),
  1546. cpu_to_le32(0xcc00ff28),
  1547. cpu_to_le32(0x0000aaaa),
  1548. cpu_to_le32(0xcc00aaaa),
  1549. cpu_to_le32(0x0000aaaa),
  1550. cpu_to_le32(0xc0004000),
  1551. cpu_to_le32(0x00004000),
  1552. cpu_to_le32(0xf0005000),
  1553. cpu_to_le32(0xf0005000),
  1554. };
  1555. static const __le32 iwlagn_concurrent_lookup[12] = {
  1556. cpu_to_le32(0xaaaaaaaa),
  1557. cpu_to_le32(0xaaaaaaaa),
  1558. cpu_to_le32(0xaaaaaaaa),
  1559. cpu_to_le32(0xaaaaaaaa),
  1560. cpu_to_le32(0xaaaaaaaa),
  1561. cpu_to_le32(0xaaaaaaaa),
  1562. cpu_to_le32(0xaaaaaaaa),
  1563. cpu_to_le32(0xaaaaaaaa),
  1564. cpu_to_le32(0x00000000),
  1565. cpu_to_le32(0x00000000),
  1566. cpu_to_le32(0x00000000),
  1567. cpu_to_le32(0x00000000),
  1568. };
  1569. void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
  1570. {
  1571. struct iwl_basic_bt_cmd basic = {
  1572. .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
  1573. .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
  1574. .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
  1575. .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
  1576. };
  1577. struct iwl6000_bt_cmd bt_cmd_6000;
  1578. struct iwl2000_bt_cmd bt_cmd_2000;
  1579. int ret;
  1580. BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
  1581. sizeof(basic.bt3_lookup_table));
  1582. if (priv->cfg->bt_params) {
  1583. if (priv->cfg->bt_params->bt_session_2) {
  1584. bt_cmd_2000.prio_boost = cpu_to_le32(
  1585. priv->cfg->bt_params->bt_prio_boost);
  1586. bt_cmd_2000.tx_prio_boost = 0;
  1587. bt_cmd_2000.rx_prio_boost = 0;
  1588. } else {
  1589. bt_cmd_6000.prio_boost =
  1590. priv->cfg->bt_params->bt_prio_boost;
  1591. bt_cmd_6000.tx_prio_boost = 0;
  1592. bt_cmd_6000.rx_prio_boost = 0;
  1593. }
  1594. } else {
  1595. IWL_ERR(priv, "failed to construct BT Coex Config\n");
  1596. return;
  1597. }
  1598. basic.kill_ack_mask = priv->kill_ack_mask;
  1599. basic.kill_cts_mask = priv->kill_cts_mask;
  1600. basic.valid = priv->bt_valid;
  1601. /*
  1602. * Configure BT coex mode to "no coexistence" when the
  1603. * user disabled BT coexistence, we have no interface
  1604. * (might be in monitor mode), or the interface is in
  1605. * IBSS mode (no proper uCode support for coex then).
  1606. */
  1607. if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  1608. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_DISABLED;
  1609. } else {
  1610. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
  1611. IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
  1612. if (priv->cfg->bt_params &&
  1613. priv->cfg->bt_params->bt_sco_disable)
  1614. basic.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
  1615. if (priv->bt_ch_announce)
  1616. basic.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
  1617. IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", basic.flags);
  1618. }
  1619. priv->bt_enable_flag = basic.flags;
  1620. if (priv->bt_full_concurrent)
  1621. memcpy(basic.bt3_lookup_table, iwlagn_concurrent_lookup,
  1622. sizeof(iwlagn_concurrent_lookup));
  1623. else
  1624. memcpy(basic.bt3_lookup_table, iwlagn_def_3w_lookup,
  1625. sizeof(iwlagn_def_3w_lookup));
  1626. IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
  1627. basic.flags ? "active" : "disabled",
  1628. priv->bt_full_concurrent ?
  1629. "full concurrency" : "3-wire");
  1630. if (priv->cfg->bt_params->bt_session_2) {
  1631. memcpy(&bt_cmd_2000.basic, &basic,
  1632. sizeof(basic));
  1633. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1634. sizeof(bt_cmd_2000), &bt_cmd_2000);
  1635. } else {
  1636. memcpy(&bt_cmd_6000.basic, &basic,
  1637. sizeof(basic));
  1638. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1639. sizeof(bt_cmd_6000), &bt_cmd_6000);
  1640. }
  1641. if (ret)
  1642. IWL_ERR(priv, "failed to send BT Coex Config\n");
  1643. }
  1644. static void iwlagn_bt_traffic_change_work(struct work_struct *work)
  1645. {
  1646. struct iwl_priv *priv =
  1647. container_of(work, struct iwl_priv, bt_traffic_change_work);
  1648. struct iwl_rxon_context *ctx;
  1649. int smps_request = -1;
  1650. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1651. /* bt coex disabled */
  1652. return;
  1653. }
  1654. /*
  1655. * Note: bt_traffic_load can be overridden by scan complete and
  1656. * coex profile notifications. Ignore that since only bad consequence
  1657. * can be not matching debug print with actual state.
  1658. */
  1659. IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
  1660. priv->bt_traffic_load);
  1661. switch (priv->bt_traffic_load) {
  1662. case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
  1663. if (priv->bt_status)
  1664. smps_request = IEEE80211_SMPS_DYNAMIC;
  1665. else
  1666. smps_request = IEEE80211_SMPS_AUTOMATIC;
  1667. break;
  1668. case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
  1669. smps_request = IEEE80211_SMPS_DYNAMIC;
  1670. break;
  1671. case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
  1672. case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
  1673. smps_request = IEEE80211_SMPS_STATIC;
  1674. break;
  1675. default:
  1676. IWL_ERR(priv, "Invalid BT traffic load: %d\n",
  1677. priv->bt_traffic_load);
  1678. break;
  1679. }
  1680. mutex_lock(&priv->mutex);
  1681. /*
  1682. * We can not send command to firmware while scanning. When the scan
  1683. * complete we will schedule this work again. We do check with mutex
  1684. * locked to prevent new scan request to arrive. We do not check
  1685. * STATUS_SCANNING to avoid race when queue_work two times from
  1686. * different notifications, but quit and not perform any work at all.
  1687. */
  1688. if (test_bit(STATUS_SCAN_HW, &priv->status))
  1689. goto out;
  1690. if (priv->cfg->ops->lib->update_chain_flags)
  1691. priv->cfg->ops->lib->update_chain_flags(priv);
  1692. if (smps_request != -1) {
  1693. for_each_context(priv, ctx) {
  1694. if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
  1695. ieee80211_request_smps(ctx->vif, smps_request);
  1696. }
  1697. }
  1698. out:
  1699. mutex_unlock(&priv->mutex);
  1700. }
  1701. static void iwlagn_print_uartmsg(struct iwl_priv *priv,
  1702. struct iwl_bt_uart_msg *uart_msg)
  1703. {
  1704. IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
  1705. "Update Req = 0x%X",
  1706. (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
  1707. BT_UART_MSG_FRAME1MSGTYPE_POS,
  1708. (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
  1709. BT_UART_MSG_FRAME1SSN_POS,
  1710. (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
  1711. BT_UART_MSG_FRAME1UPDATEREQ_POS);
  1712. IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
  1713. "Chl_SeqN = 0x%X, In band = 0x%X",
  1714. (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
  1715. BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
  1716. (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
  1717. BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
  1718. (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
  1719. BT_UART_MSG_FRAME2CHLSEQN_POS,
  1720. (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
  1721. BT_UART_MSG_FRAME2INBAND_POS);
  1722. IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
  1723. "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
  1724. (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
  1725. BT_UART_MSG_FRAME3SCOESCO_POS,
  1726. (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
  1727. BT_UART_MSG_FRAME3SNIFF_POS,
  1728. (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
  1729. BT_UART_MSG_FRAME3A2DP_POS,
  1730. (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
  1731. BT_UART_MSG_FRAME3ACL_POS,
  1732. (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
  1733. BT_UART_MSG_FRAME3MASTER_POS,
  1734. (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
  1735. BT_UART_MSG_FRAME3OBEX_POS);
  1736. IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
  1737. (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
  1738. BT_UART_MSG_FRAME4IDLEDURATION_POS);
  1739. IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
  1740. "eSCO Retransmissions = 0x%X",
  1741. (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
  1742. BT_UART_MSG_FRAME5TXACTIVITY_POS,
  1743. (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
  1744. BT_UART_MSG_FRAME5RXACTIVITY_POS,
  1745. (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
  1746. BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
  1747. IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
  1748. (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
  1749. BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
  1750. (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
  1751. BT_UART_MSG_FRAME6DISCOVERABLE_POS);
  1752. IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Page = "
  1753. "0x%X, Inquiry = 0x%X, Connectable = 0x%X",
  1754. (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
  1755. BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
  1756. (BT_UART_MSG_FRAME7PAGE_MSK & uart_msg->frame7) >>
  1757. BT_UART_MSG_FRAME7PAGE_POS,
  1758. (BT_UART_MSG_FRAME7INQUIRY_MSK & uart_msg->frame7) >>
  1759. BT_UART_MSG_FRAME7INQUIRY_POS,
  1760. (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
  1761. BT_UART_MSG_FRAME7CONNECTABLE_POS);
  1762. }
  1763. static void iwlagn_set_kill_msk(struct iwl_priv *priv,
  1764. struct iwl_bt_uart_msg *uart_msg)
  1765. {
  1766. u8 kill_msk;
  1767. static const __le32 bt_kill_ack_msg[2] = {
  1768. IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
  1769. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1770. static const __le32 bt_kill_cts_msg[2] = {
  1771. IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
  1772. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1773. kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
  1774. ? 1 : 0;
  1775. if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
  1776. priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
  1777. priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
  1778. priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
  1779. priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
  1780. priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
  1781. /* schedule to send runtime bt_config */
  1782. queue_work(priv->workqueue, &priv->bt_runtime_config);
  1783. }
  1784. }
  1785. void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
  1786. struct iwl_rx_mem_buffer *rxb)
  1787. {
  1788. unsigned long flags;
  1789. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1790. struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
  1791. struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
  1792. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1793. /* bt coex disabled */
  1794. return;
  1795. }
  1796. IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
  1797. IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
  1798. IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
  1799. IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
  1800. coex->bt_ci_compliance);
  1801. iwlagn_print_uartmsg(priv, uart_msg);
  1802. priv->last_bt_traffic_load = priv->bt_traffic_load;
  1803. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  1804. if (priv->bt_status != coex->bt_status ||
  1805. priv->last_bt_traffic_load != coex->bt_traffic_load) {
  1806. if (coex->bt_status) {
  1807. /* BT on */
  1808. if (!priv->bt_ch_announce)
  1809. priv->bt_traffic_load =
  1810. IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
  1811. else
  1812. priv->bt_traffic_load =
  1813. coex->bt_traffic_load;
  1814. } else {
  1815. /* BT off */
  1816. priv->bt_traffic_load =
  1817. IWL_BT_COEX_TRAFFIC_LOAD_NONE;
  1818. }
  1819. priv->bt_status = coex->bt_status;
  1820. queue_work(priv->workqueue,
  1821. &priv->bt_traffic_change_work);
  1822. }
  1823. }
  1824. iwlagn_set_kill_msk(priv, uart_msg);
  1825. /* FIXME: based on notification, adjust the prio_boost */
  1826. spin_lock_irqsave(&priv->lock, flags);
  1827. priv->bt_ci_compliance = coex->bt_ci_compliance;
  1828. spin_unlock_irqrestore(&priv->lock, flags);
  1829. }
  1830. void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
  1831. {
  1832. iwlagn_rx_handler_setup(priv);
  1833. priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
  1834. iwlagn_bt_coex_profile_notif;
  1835. }
  1836. void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
  1837. {
  1838. iwlagn_setup_deferred_work(priv);
  1839. INIT_WORK(&priv->bt_traffic_change_work,
  1840. iwlagn_bt_traffic_change_work);
  1841. }
  1842. void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
  1843. {
  1844. cancel_work_sync(&priv->bt_traffic_change_work);
  1845. }
  1846. static bool is_single_rx_stream(struct iwl_priv *priv)
  1847. {
  1848. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  1849. priv->current_ht_config.single_chain_sufficient;
  1850. }
  1851. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  1852. #define IWL_NUM_RX_CHAINS_SINGLE 2
  1853. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  1854. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  1855. /*
  1856. * Determine how many receiver/antenna chains to use.
  1857. *
  1858. * More provides better reception via diversity. Fewer saves power
  1859. * at the expense of throughput, but only when not in powersave to
  1860. * start with.
  1861. *
  1862. * MIMO (dual stream) requires at least 2, but works better with 3.
  1863. * This does not determine *which* chains to use, just how many.
  1864. */
  1865. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  1866. {
  1867. if (priv->cfg->bt_params &&
  1868. priv->cfg->bt_params->advanced_bt_coexist &&
  1869. (priv->bt_full_concurrent ||
  1870. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1871. /*
  1872. * only use chain 'A' in bt high traffic load or
  1873. * full concurrency mode
  1874. */
  1875. return IWL_NUM_RX_CHAINS_SINGLE;
  1876. }
  1877. /* # of Rx chains to use when expecting MIMO. */
  1878. if (is_single_rx_stream(priv))
  1879. return IWL_NUM_RX_CHAINS_SINGLE;
  1880. else
  1881. return IWL_NUM_RX_CHAINS_MULTIPLE;
  1882. }
  1883. /*
  1884. * When we are in power saving mode, unless device support spatial
  1885. * multiplexing power save, use the active count for rx chain count.
  1886. */
  1887. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  1888. {
  1889. /* # Rx chains when idling, depending on SMPS mode */
  1890. switch (priv->current_ht_config.smps) {
  1891. case IEEE80211_SMPS_STATIC:
  1892. case IEEE80211_SMPS_DYNAMIC:
  1893. return IWL_NUM_IDLE_CHAINS_SINGLE;
  1894. case IEEE80211_SMPS_OFF:
  1895. return active_cnt;
  1896. default:
  1897. WARN(1, "invalid SMPS mode %d",
  1898. priv->current_ht_config.smps);
  1899. return active_cnt;
  1900. }
  1901. }
  1902. /* up to 4 chains */
  1903. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  1904. {
  1905. u8 res;
  1906. res = (chain_bitmap & BIT(0)) >> 0;
  1907. res += (chain_bitmap & BIT(1)) >> 1;
  1908. res += (chain_bitmap & BIT(2)) >> 2;
  1909. res += (chain_bitmap & BIT(3)) >> 3;
  1910. return res;
  1911. }
  1912. /**
  1913. * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  1914. *
  1915. * Selects how many and which Rx receivers/antennas/chains to use.
  1916. * This should not be used for scan command ... it puts data in wrong place.
  1917. */
  1918. void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1919. {
  1920. bool is_single = is_single_rx_stream(priv);
  1921. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  1922. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  1923. u32 active_chains;
  1924. u16 rx_chain;
  1925. /* Tell uCode which antennas are actually connected.
  1926. * Before first association, we assume all antennas are connected.
  1927. * Just after first association, iwl_chain_noise_calibration()
  1928. * checks which antennas actually *are* connected. */
  1929. if (priv->chain_noise_data.active_chains)
  1930. active_chains = priv->chain_noise_data.active_chains;
  1931. else
  1932. active_chains = priv->hw_params.valid_rx_ant;
  1933. if (priv->cfg->bt_params &&
  1934. priv->cfg->bt_params->advanced_bt_coexist &&
  1935. (priv->bt_full_concurrent ||
  1936. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1937. /*
  1938. * only use chain 'A' in bt high traffic load or
  1939. * full concurrency mode
  1940. */
  1941. active_chains = first_antenna(active_chains);
  1942. }
  1943. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  1944. /* How many receivers should we use? */
  1945. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  1946. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  1947. /* correct rx chain count according hw settings
  1948. * and chain noise calibration
  1949. */
  1950. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  1951. if (valid_rx_cnt < active_rx_cnt)
  1952. active_rx_cnt = valid_rx_cnt;
  1953. if (valid_rx_cnt < idle_rx_cnt)
  1954. idle_rx_cnt = valid_rx_cnt;
  1955. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  1956. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  1957. ctx->staging.rx_chain = cpu_to_le16(rx_chain);
  1958. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  1959. ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1960. else
  1961. ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1962. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  1963. ctx->staging.rx_chain,
  1964. active_rx_cnt, idle_rx_cnt);
  1965. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  1966. active_rx_cnt < idle_rx_cnt);
  1967. }
  1968. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
  1969. {
  1970. int i;
  1971. u8 ind = ant;
  1972. if (priv->band == IEEE80211_BAND_2GHZ &&
  1973. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
  1974. return 0;
  1975. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  1976. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  1977. if (valid & BIT(ind))
  1978. return ind;
  1979. }
  1980. return ant;
  1981. }
  1982. static const char *get_csr_string(int cmd)
  1983. {
  1984. switch (cmd) {
  1985. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1986. IWL_CMD(CSR_INT_COALESCING);
  1987. IWL_CMD(CSR_INT);
  1988. IWL_CMD(CSR_INT_MASK);
  1989. IWL_CMD(CSR_FH_INT_STATUS);
  1990. IWL_CMD(CSR_GPIO_IN);
  1991. IWL_CMD(CSR_RESET);
  1992. IWL_CMD(CSR_GP_CNTRL);
  1993. IWL_CMD(CSR_HW_REV);
  1994. IWL_CMD(CSR_EEPROM_REG);
  1995. IWL_CMD(CSR_EEPROM_GP);
  1996. IWL_CMD(CSR_OTP_GP_REG);
  1997. IWL_CMD(CSR_GIO_REG);
  1998. IWL_CMD(CSR_GP_UCODE_REG);
  1999. IWL_CMD(CSR_GP_DRIVER_REG);
  2000. IWL_CMD(CSR_UCODE_DRV_GP1);
  2001. IWL_CMD(CSR_UCODE_DRV_GP2);
  2002. IWL_CMD(CSR_LED_REG);
  2003. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  2004. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  2005. IWL_CMD(CSR_ANA_PLL_CFG);
  2006. IWL_CMD(CSR_HW_REV_WA_REG);
  2007. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  2008. default:
  2009. return "UNKNOWN";
  2010. }
  2011. }
  2012. void iwl_dump_csr(struct iwl_priv *priv)
  2013. {
  2014. int i;
  2015. static const u32 csr_tbl[] = {
  2016. CSR_HW_IF_CONFIG_REG,
  2017. CSR_INT_COALESCING,
  2018. CSR_INT,
  2019. CSR_INT_MASK,
  2020. CSR_FH_INT_STATUS,
  2021. CSR_GPIO_IN,
  2022. CSR_RESET,
  2023. CSR_GP_CNTRL,
  2024. CSR_HW_REV,
  2025. CSR_EEPROM_REG,
  2026. CSR_EEPROM_GP,
  2027. CSR_OTP_GP_REG,
  2028. CSR_GIO_REG,
  2029. CSR_GP_UCODE_REG,
  2030. CSR_GP_DRIVER_REG,
  2031. CSR_UCODE_DRV_GP1,
  2032. CSR_UCODE_DRV_GP2,
  2033. CSR_LED_REG,
  2034. CSR_DRAM_INT_TBL_REG,
  2035. CSR_GIO_CHICKEN_BITS,
  2036. CSR_ANA_PLL_CFG,
  2037. CSR_HW_REV_WA_REG,
  2038. CSR_DBG_HPET_MEM_REG
  2039. };
  2040. IWL_ERR(priv, "CSR values:\n");
  2041. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  2042. "CSR_INT_PERIODIC_REG)\n");
  2043. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  2044. IWL_ERR(priv, " %25s: 0X%08x\n",
  2045. get_csr_string(csr_tbl[i]),
  2046. iwl_read32(priv, csr_tbl[i]));
  2047. }
  2048. }
  2049. static const char *get_fh_string(int cmd)
  2050. {
  2051. switch (cmd) {
  2052. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  2053. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  2054. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  2055. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  2056. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  2057. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  2058. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  2059. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  2060. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  2061. default:
  2062. return "UNKNOWN";
  2063. }
  2064. }
  2065. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  2066. {
  2067. int i;
  2068. #ifdef CONFIG_IWLWIFI_DEBUG
  2069. int pos = 0;
  2070. size_t bufsz = 0;
  2071. #endif
  2072. static const u32 fh_tbl[] = {
  2073. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  2074. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  2075. FH_RSCSR_CHNL0_WPTR,
  2076. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  2077. FH_MEM_RSSR_SHARED_CTRL_REG,
  2078. FH_MEM_RSSR_RX_STATUS_REG,
  2079. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  2080. FH_TSSR_TX_STATUS_REG,
  2081. FH_TSSR_TX_ERROR_REG
  2082. };
  2083. #ifdef CONFIG_IWLWIFI_DEBUG
  2084. if (display) {
  2085. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  2086. *buf = kmalloc(bufsz, GFP_KERNEL);
  2087. if (!*buf)
  2088. return -ENOMEM;
  2089. pos += scnprintf(*buf + pos, bufsz - pos,
  2090. "FH register values:\n");
  2091. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2092. pos += scnprintf(*buf + pos, bufsz - pos,
  2093. " %34s: 0X%08x\n",
  2094. get_fh_string(fh_tbl[i]),
  2095. iwl_read_direct32(priv, fh_tbl[i]));
  2096. }
  2097. return pos;
  2098. }
  2099. #endif
  2100. IWL_ERR(priv, "FH register values:\n");
  2101. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2102. IWL_ERR(priv, " %34s: 0X%08x\n",
  2103. get_fh_string(fh_tbl[i]),
  2104. iwl_read_direct32(priv, fh_tbl[i]));
  2105. }
  2106. return 0;
  2107. }
  2108. /* notification wait support */
  2109. void iwlagn_init_notification_wait(struct iwl_priv *priv,
  2110. struct iwl_notification_wait *wait_entry,
  2111. void (*fn)(struct iwl_priv *priv,
  2112. struct iwl_rx_packet *pkt),
  2113. u8 cmd)
  2114. {
  2115. wait_entry->fn = fn;
  2116. wait_entry->cmd = cmd;
  2117. wait_entry->triggered = false;
  2118. spin_lock_bh(&priv->_agn.notif_wait_lock);
  2119. list_add(&wait_entry->list, &priv->_agn.notif_waits);
  2120. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  2121. }
  2122. signed long iwlagn_wait_notification(struct iwl_priv *priv,
  2123. struct iwl_notification_wait *wait_entry,
  2124. unsigned long timeout)
  2125. {
  2126. int ret;
  2127. ret = wait_event_timeout(priv->_agn.notif_waitq,
  2128. &wait_entry->triggered,
  2129. timeout);
  2130. spin_lock_bh(&priv->_agn.notif_wait_lock);
  2131. list_del(&wait_entry->list);
  2132. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  2133. return ret;
  2134. }
  2135. void iwlagn_remove_notification(struct iwl_priv *priv,
  2136. struct iwl_notification_wait *wait_entry)
  2137. {
  2138. spin_lock_bh(&priv->_agn.notif_wait_lock);
  2139. list_del(&wait_entry->list);
  2140. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  2141. }