sccnxp.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * NXP (Philips) SCC+++(SCN+++) serial driver
  3. *
  4. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  14. #define SUPPORT_SYSRQ
  15. #endif
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/console.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/serial.h>
  21. #include <linux/io.h>
  22. #include <linux/tty.h>
  23. #include <linux/tty_flip.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/platform_data/serial-sccnxp.h>
  27. #define SCCNXP_NAME "uart-sccnxp"
  28. #define SCCNXP_MAJOR 204
  29. #define SCCNXP_MINOR 205
  30. #define SCCNXP_MR_REG (0x00)
  31. # define MR0_BAUD_NORMAL (0 << 0)
  32. # define MR0_BAUD_EXT1 (1 << 0)
  33. # define MR0_BAUD_EXT2 (5 << 0)
  34. # define MR0_FIFO (1 << 3)
  35. # define MR0_TXLVL (1 << 4)
  36. # define MR1_BITS_5 (0 << 0)
  37. # define MR1_BITS_6 (1 << 0)
  38. # define MR1_BITS_7 (2 << 0)
  39. # define MR1_BITS_8 (3 << 0)
  40. # define MR1_PAR_EVN (0 << 2)
  41. # define MR1_PAR_ODD (1 << 2)
  42. # define MR1_PAR_NO (4 << 2)
  43. # define MR2_STOP1 (7 << 0)
  44. # define MR2_STOP2 (0xf << 0)
  45. #define SCCNXP_SR_REG (0x01)
  46. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  47. # define SR_RXRDY (1 << 0)
  48. # define SR_FULL (1 << 1)
  49. # define SR_TXRDY (1 << 2)
  50. # define SR_TXEMT (1 << 3)
  51. # define SR_OVR (1 << 4)
  52. # define SR_PE (1 << 5)
  53. # define SR_FE (1 << 6)
  54. # define SR_BRK (1 << 7)
  55. #define SCCNXP_CR_REG (0x02)
  56. # define CR_RX_ENABLE (1 << 0)
  57. # define CR_RX_DISABLE (1 << 1)
  58. # define CR_TX_ENABLE (1 << 2)
  59. # define CR_TX_DISABLE (1 << 3)
  60. # define CR_CMD_MRPTR1 (0x01 << 4)
  61. # define CR_CMD_RX_RESET (0x02 << 4)
  62. # define CR_CMD_TX_RESET (0x03 << 4)
  63. # define CR_CMD_STATUS_RESET (0x04 << 4)
  64. # define CR_CMD_BREAK_RESET (0x05 << 4)
  65. # define CR_CMD_START_BREAK (0x06 << 4)
  66. # define CR_CMD_STOP_BREAK (0x07 << 4)
  67. # define CR_CMD_MRPTR0 (0x0b << 4)
  68. #define SCCNXP_RHR_REG (0x03)
  69. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  70. #define SCCNXP_IPCR_REG (0x04)
  71. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  72. # define ACR_BAUD0 (0 << 7)
  73. # define ACR_BAUD1 (1 << 7)
  74. # define ACR_TIMER_MODE (6 << 4)
  75. #define SCCNXP_ISR_REG (0x05)
  76. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  77. # define IMR_TXRDY (1 << 0)
  78. # define IMR_RXRDY (1 << 1)
  79. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  80. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  81. #define SCCNXP_IPR_REG (0x0d)
  82. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  83. #define SCCNXP_SOP_REG (0x0e)
  84. #define SCCNXP_ROP_REG (0x0f)
  85. /* Route helpers */
  86. #define MCTRL_MASK(sig) (0xf << (sig))
  87. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  88. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  89. /* Supported chip types */
  90. enum {
  91. SCCNXP_TYPE_SC2681 = 2681,
  92. SCCNXP_TYPE_SC2691 = 2691,
  93. SCCNXP_TYPE_SC2692 = 2692,
  94. SCCNXP_TYPE_SC2891 = 2891,
  95. SCCNXP_TYPE_SC2892 = 2892,
  96. SCCNXP_TYPE_SC28202 = 28202,
  97. SCCNXP_TYPE_SC68681 = 68681,
  98. SCCNXP_TYPE_SC68692 = 68692,
  99. };
  100. struct sccnxp_port {
  101. struct uart_driver uart;
  102. struct uart_port port[SCCNXP_MAX_UARTS];
  103. bool opened[SCCNXP_MAX_UARTS];
  104. const char *name;
  105. int irq;
  106. u8 imr;
  107. u8 addr_mask;
  108. int freq_std;
  109. int flags;
  110. #define SCCNXP_HAVE_IO 0x00000001
  111. #define SCCNXP_HAVE_MR0 0x00000002
  112. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  113. struct console console;
  114. #endif
  115. spinlock_t lock;
  116. bool poll;
  117. struct timer_list timer;
  118. struct sccnxp_pdata pdata;
  119. };
  120. static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
  121. {
  122. return readb(base + (reg << shift));
  123. }
  124. static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
  125. {
  126. writeb(v, base + (reg << shift));
  127. }
  128. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  129. {
  130. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  131. return sccnxp_raw_read(port->membase, reg & s->addr_mask,
  132. port->regshift);
  133. }
  134. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  135. {
  136. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  137. sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
  138. }
  139. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  140. {
  141. return sccnxp_read(port, (port->line << 3) + reg);
  142. }
  143. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  144. {
  145. sccnxp_write(port, (port->line << 3) + reg, v);
  146. }
  147. static int sccnxp_update_best_err(int a, int b, int *besterr)
  148. {
  149. int err = abs(a - b);
  150. if ((*besterr < 0) || (*besterr > err)) {
  151. *besterr = err;
  152. return 0;
  153. }
  154. return 1;
  155. }
  156. struct baud_table {
  157. u8 csr;
  158. u8 acr;
  159. u8 mr0;
  160. int baud;
  161. };
  162. const struct baud_table baud_std[] = {
  163. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  164. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  165. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  166. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  167. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  168. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  169. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  170. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  171. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  172. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  173. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  174. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  175. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  176. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  177. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  178. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  179. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  180. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  181. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  182. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  183. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  184. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  185. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  186. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  187. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  188. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  189. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  190. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  191. { 0, 0, 0, 0 }
  192. };
  193. static int sccnxp_set_baud(struct uart_port *port, int baud)
  194. {
  195. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  196. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  197. u8 i, acr = 0, csr = 0, mr0 = 0;
  198. /* Find best baud from table */
  199. for (i = 0; baud_std[i].baud && besterr; i++) {
  200. if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
  201. continue;
  202. div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
  203. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  204. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  205. acr = baud_std[i].acr;
  206. csr = baud_std[i].csr;
  207. mr0 = baud_std[i].mr0;
  208. bestbaud = tmp_baud;
  209. }
  210. }
  211. if (s->flags & SCCNXP_HAVE_MR0) {
  212. /* Enable FIFO, set half level for TX */
  213. mr0 |= MR0_FIFO | MR0_TXLVL;
  214. /* Update MR0 */
  215. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  216. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  217. }
  218. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  219. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  220. if (baud != bestbaud)
  221. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  222. baud, bestbaud);
  223. return bestbaud;
  224. }
  225. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  226. {
  227. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  228. s->imr |= mask << (port->line * 4);
  229. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  230. }
  231. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  232. {
  233. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  234. s->imr &= ~(mask << (port->line * 4));
  235. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  236. }
  237. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  238. {
  239. u8 bitmask;
  240. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  241. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  242. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  243. if (state)
  244. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  245. else
  246. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  247. }
  248. }
  249. static void sccnxp_handle_rx(struct uart_port *port)
  250. {
  251. u8 sr;
  252. unsigned int ch, flag;
  253. for (;;) {
  254. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  255. if (!(sr & SR_RXRDY))
  256. break;
  257. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  258. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  259. port->icount.rx++;
  260. flag = TTY_NORMAL;
  261. if (unlikely(sr)) {
  262. if (sr & SR_BRK) {
  263. port->icount.brk++;
  264. sccnxp_port_write(port, SCCNXP_CR_REG,
  265. CR_CMD_BREAK_RESET);
  266. if (uart_handle_break(port))
  267. continue;
  268. } else if (sr & SR_PE)
  269. port->icount.parity++;
  270. else if (sr & SR_FE)
  271. port->icount.frame++;
  272. else if (sr & SR_OVR) {
  273. port->icount.overrun++;
  274. sccnxp_port_write(port, SCCNXP_CR_REG,
  275. CR_CMD_STATUS_RESET);
  276. }
  277. sr &= port->read_status_mask;
  278. if (sr & SR_BRK)
  279. flag = TTY_BREAK;
  280. else if (sr & SR_PE)
  281. flag = TTY_PARITY;
  282. else if (sr & SR_FE)
  283. flag = TTY_FRAME;
  284. else if (sr & SR_OVR)
  285. flag = TTY_OVERRUN;
  286. }
  287. if (uart_handle_sysrq_char(port, ch))
  288. continue;
  289. if (sr & port->ignore_status_mask)
  290. continue;
  291. uart_insert_char(port, sr, SR_OVR, ch, flag);
  292. }
  293. tty_flip_buffer_push(&port->state->port);
  294. }
  295. static void sccnxp_handle_tx(struct uart_port *port)
  296. {
  297. u8 sr;
  298. struct circ_buf *xmit = &port->state->xmit;
  299. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  300. if (unlikely(port->x_char)) {
  301. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  302. port->icount.tx++;
  303. port->x_char = 0;
  304. return;
  305. }
  306. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  307. /* Disable TX if FIFO is empty */
  308. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  309. sccnxp_disable_irq(port, IMR_TXRDY);
  310. /* Set direction to input */
  311. if (s->flags & SCCNXP_HAVE_IO)
  312. sccnxp_set_bit(port, DIR_OP, 0);
  313. }
  314. return;
  315. }
  316. while (!uart_circ_empty(xmit)) {
  317. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  318. if (!(sr & SR_TXRDY))
  319. break;
  320. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  321. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  322. port->icount.tx++;
  323. }
  324. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  325. uart_write_wakeup(port);
  326. }
  327. static void sccnxp_handle_events(struct sccnxp_port *s)
  328. {
  329. int i;
  330. u8 isr;
  331. do {
  332. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  333. isr &= s->imr;
  334. if (!isr)
  335. break;
  336. for (i = 0; i < s->uart.nr; i++) {
  337. if (s->opened[i] && (isr & ISR_RXRDY(i)))
  338. sccnxp_handle_rx(&s->port[i]);
  339. if (s->opened[i] && (isr & ISR_TXRDY(i)))
  340. sccnxp_handle_tx(&s->port[i]);
  341. }
  342. } while (1);
  343. }
  344. static void sccnxp_timer(unsigned long data)
  345. {
  346. struct sccnxp_port *s = (struct sccnxp_port *)data;
  347. unsigned long flags;
  348. spin_lock_irqsave(&s->lock, flags);
  349. sccnxp_handle_events(s);
  350. spin_unlock_irqrestore(&s->lock, flags);
  351. if (!timer_pending(&s->timer))
  352. mod_timer(&s->timer, jiffies +
  353. usecs_to_jiffies(s->pdata.poll_time_us));
  354. }
  355. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  356. {
  357. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  358. unsigned long flags;
  359. spin_lock_irqsave(&s->lock, flags);
  360. sccnxp_handle_events(s);
  361. spin_unlock_irqrestore(&s->lock, flags);
  362. return IRQ_HANDLED;
  363. }
  364. static void sccnxp_start_tx(struct uart_port *port)
  365. {
  366. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  367. unsigned long flags;
  368. spin_lock_irqsave(&s->lock, flags);
  369. /* Set direction to output */
  370. if (s->flags & SCCNXP_HAVE_IO)
  371. sccnxp_set_bit(port, DIR_OP, 1);
  372. sccnxp_enable_irq(port, IMR_TXRDY);
  373. spin_unlock_irqrestore(&s->lock, flags);
  374. }
  375. static void sccnxp_stop_tx(struct uart_port *port)
  376. {
  377. /* Do nothing */
  378. }
  379. static void sccnxp_stop_rx(struct uart_port *port)
  380. {
  381. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  382. unsigned long flags;
  383. spin_lock_irqsave(&s->lock, flags);
  384. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  385. spin_unlock_irqrestore(&s->lock, flags);
  386. }
  387. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  388. {
  389. u8 val;
  390. unsigned long flags;
  391. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  392. spin_lock_irqsave(&s->lock, flags);
  393. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  394. spin_unlock_irqrestore(&s->lock, flags);
  395. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  396. }
  397. static void sccnxp_enable_ms(struct uart_port *port)
  398. {
  399. /* Do nothing */
  400. }
  401. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  402. {
  403. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  404. unsigned long flags;
  405. if (!(s->flags & SCCNXP_HAVE_IO))
  406. return;
  407. spin_lock_irqsave(&s->lock, flags);
  408. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  409. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  410. spin_unlock_irqrestore(&s->lock, flags);
  411. }
  412. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  413. {
  414. u8 bitmask, ipr;
  415. unsigned long flags;
  416. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  417. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  418. if (!(s->flags & SCCNXP_HAVE_IO))
  419. return mctrl;
  420. spin_lock_irqsave(&s->lock, flags);
  421. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  422. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  423. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  424. DSR_IP);
  425. mctrl &= ~TIOCM_DSR;
  426. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  427. }
  428. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  429. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  430. CTS_IP);
  431. mctrl &= ~TIOCM_CTS;
  432. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  433. }
  434. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  435. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  436. DCD_IP);
  437. mctrl &= ~TIOCM_CAR;
  438. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  439. }
  440. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  441. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  442. RNG_IP);
  443. mctrl &= ~TIOCM_RNG;
  444. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  445. }
  446. spin_unlock_irqrestore(&s->lock, flags);
  447. return mctrl;
  448. }
  449. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  450. {
  451. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  452. unsigned long flags;
  453. spin_lock_irqsave(&s->lock, flags);
  454. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  455. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  456. spin_unlock_irqrestore(&s->lock, flags);
  457. }
  458. static void sccnxp_set_termios(struct uart_port *port,
  459. struct ktermios *termios, struct ktermios *old)
  460. {
  461. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  462. unsigned long flags;
  463. u8 mr1, mr2;
  464. int baud;
  465. spin_lock_irqsave(&s->lock, flags);
  466. /* Mask termios capabilities we don't support */
  467. termios->c_cflag &= ~CMSPAR;
  468. /* Disable RX & TX, reset break condition, status and FIFOs */
  469. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  470. CR_RX_DISABLE | CR_TX_DISABLE);
  471. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  472. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  473. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  474. /* Word size */
  475. switch (termios->c_cflag & CSIZE) {
  476. case CS5:
  477. mr1 = MR1_BITS_5;
  478. break;
  479. case CS6:
  480. mr1 = MR1_BITS_6;
  481. break;
  482. case CS7:
  483. mr1 = MR1_BITS_7;
  484. break;
  485. case CS8:
  486. default:
  487. mr1 = MR1_BITS_8;
  488. break;
  489. }
  490. /* Parity */
  491. if (termios->c_cflag & PARENB) {
  492. if (termios->c_cflag & PARODD)
  493. mr1 |= MR1_PAR_ODD;
  494. } else
  495. mr1 |= MR1_PAR_NO;
  496. /* Stop bits */
  497. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  498. /* Update desired format */
  499. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  500. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  501. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  502. /* Set read status mask */
  503. port->read_status_mask = SR_OVR;
  504. if (termios->c_iflag & INPCK)
  505. port->read_status_mask |= SR_PE | SR_FE;
  506. if (termios->c_iflag & (BRKINT | PARMRK))
  507. port->read_status_mask |= SR_BRK;
  508. /* Set status ignore mask */
  509. port->ignore_status_mask = 0;
  510. if (termios->c_iflag & IGNBRK)
  511. port->ignore_status_mask |= SR_BRK;
  512. if (!(termios->c_cflag & CREAD))
  513. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  514. /* Setup baudrate */
  515. baud = uart_get_baud_rate(port, termios, old, 50,
  516. (s->flags & SCCNXP_HAVE_MR0) ?
  517. 230400 : 38400);
  518. baud = sccnxp_set_baud(port, baud);
  519. /* Update timeout according to new baud rate */
  520. uart_update_timeout(port, termios->c_cflag, baud);
  521. /* Report actual baudrate back to core */
  522. if (tty_termios_baud_rate(termios))
  523. tty_termios_encode_baud_rate(termios, baud, baud);
  524. /* Enable RX & TX */
  525. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  526. spin_unlock_irqrestore(&s->lock, flags);
  527. }
  528. static int sccnxp_startup(struct uart_port *port)
  529. {
  530. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  531. unsigned long flags;
  532. spin_lock_irqsave(&s->lock, flags);
  533. if (s->flags & SCCNXP_HAVE_IO) {
  534. /* Outputs are controlled manually */
  535. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  536. }
  537. /* Reset break condition, status and FIFOs */
  538. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  539. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  540. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  541. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  542. /* Enable RX & TX */
  543. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  544. /* Enable RX interrupt */
  545. sccnxp_enable_irq(port, IMR_RXRDY);
  546. s->opened[port->line] = 1;
  547. spin_unlock_irqrestore(&s->lock, flags);
  548. return 0;
  549. }
  550. static void sccnxp_shutdown(struct uart_port *port)
  551. {
  552. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  553. unsigned long flags;
  554. spin_lock_irqsave(&s->lock, flags);
  555. s->opened[port->line] = 0;
  556. /* Disable interrupts */
  557. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  558. /* Disable TX & RX */
  559. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  560. /* Leave direction to input */
  561. if (s->flags & SCCNXP_HAVE_IO)
  562. sccnxp_set_bit(port, DIR_OP, 0);
  563. spin_unlock_irqrestore(&s->lock, flags);
  564. }
  565. static const char *sccnxp_type(struct uart_port *port)
  566. {
  567. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  568. return (port->type == PORT_SC26XX) ? s->name : NULL;
  569. }
  570. static void sccnxp_release_port(struct uart_port *port)
  571. {
  572. /* Do nothing */
  573. }
  574. static int sccnxp_request_port(struct uart_port *port)
  575. {
  576. /* Do nothing */
  577. return 0;
  578. }
  579. static void sccnxp_config_port(struct uart_port *port, int flags)
  580. {
  581. if (flags & UART_CONFIG_TYPE)
  582. port->type = PORT_SC26XX;
  583. }
  584. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  585. {
  586. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  587. return 0;
  588. if (s->irq == port->irq)
  589. return 0;
  590. return -EINVAL;
  591. }
  592. static const struct uart_ops sccnxp_ops = {
  593. .tx_empty = sccnxp_tx_empty,
  594. .set_mctrl = sccnxp_set_mctrl,
  595. .get_mctrl = sccnxp_get_mctrl,
  596. .stop_tx = sccnxp_stop_tx,
  597. .start_tx = sccnxp_start_tx,
  598. .stop_rx = sccnxp_stop_rx,
  599. .enable_ms = sccnxp_enable_ms,
  600. .break_ctl = sccnxp_break_ctl,
  601. .startup = sccnxp_startup,
  602. .shutdown = sccnxp_shutdown,
  603. .set_termios = sccnxp_set_termios,
  604. .type = sccnxp_type,
  605. .release_port = sccnxp_release_port,
  606. .request_port = sccnxp_request_port,
  607. .config_port = sccnxp_config_port,
  608. .verify_port = sccnxp_verify_port,
  609. };
  610. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  611. static void sccnxp_console_putchar(struct uart_port *port, int c)
  612. {
  613. int tryes = 100000;
  614. while (tryes--) {
  615. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  616. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  617. break;
  618. }
  619. barrier();
  620. }
  621. }
  622. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  623. {
  624. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  625. struct uart_port *port = &s->port[co->index];
  626. unsigned long flags;
  627. spin_lock_irqsave(&s->lock, flags);
  628. uart_console_write(port, c, n, sccnxp_console_putchar);
  629. spin_unlock_irqrestore(&s->lock, flags);
  630. }
  631. static int sccnxp_console_setup(struct console *co, char *options)
  632. {
  633. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  634. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  635. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  636. if (options)
  637. uart_parse_options(options, &baud, &parity, &bits, &flow);
  638. return uart_set_options(port, co, baud, parity, bits, flow);
  639. }
  640. #endif
  641. static int sccnxp_probe(struct platform_device *pdev)
  642. {
  643. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  644. int chiptype = pdev->id_entry->driver_data;
  645. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  646. int i, ret, fifosize, freq_min, freq_max;
  647. struct sccnxp_port *s;
  648. void __iomem *membase;
  649. if (!res) {
  650. dev_err(&pdev->dev, "Missing memory resource data\n");
  651. return -EADDRNOTAVAIL;
  652. }
  653. dev_set_name(&pdev->dev, SCCNXP_NAME);
  654. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  655. if (!s) {
  656. dev_err(&pdev->dev, "Error allocating port structure\n");
  657. return -ENOMEM;
  658. }
  659. platform_set_drvdata(pdev, s);
  660. spin_lock_init(&s->lock);
  661. /* Individual chip settings */
  662. switch (chiptype) {
  663. case SCCNXP_TYPE_SC2681:
  664. s->name = "SC2681";
  665. s->uart.nr = 2;
  666. s->freq_std = 3686400;
  667. s->addr_mask = 0x0f;
  668. s->flags = SCCNXP_HAVE_IO;
  669. fifosize = 3;
  670. freq_min = 1000000;
  671. freq_max = 4000000;
  672. break;
  673. case SCCNXP_TYPE_SC2691:
  674. s->name = "SC2691";
  675. s->uart.nr = 1;
  676. s->freq_std = 3686400;
  677. s->addr_mask = 0x07;
  678. s->flags = 0;
  679. fifosize = 3;
  680. freq_min = 1000000;
  681. freq_max = 4000000;
  682. break;
  683. case SCCNXP_TYPE_SC2692:
  684. s->name = "SC2692";
  685. s->uart.nr = 2;
  686. s->freq_std = 3686400;
  687. s->addr_mask = 0x0f;
  688. s->flags = SCCNXP_HAVE_IO;
  689. fifosize = 3;
  690. freq_min = 1000000;
  691. freq_max = 4000000;
  692. break;
  693. case SCCNXP_TYPE_SC2891:
  694. s->name = "SC2891";
  695. s->uart.nr = 1;
  696. s->freq_std = 3686400;
  697. s->addr_mask = 0x0f;
  698. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  699. fifosize = 16;
  700. freq_min = 100000;
  701. freq_max = 8000000;
  702. break;
  703. case SCCNXP_TYPE_SC2892:
  704. s->name = "SC2892";
  705. s->uart.nr = 2;
  706. s->freq_std = 3686400;
  707. s->addr_mask = 0x0f;
  708. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  709. fifosize = 16;
  710. freq_min = 100000;
  711. freq_max = 8000000;
  712. break;
  713. case SCCNXP_TYPE_SC28202:
  714. s->name = "SC28202";
  715. s->uart.nr = 2;
  716. s->freq_std = 14745600;
  717. s->addr_mask = 0x7f;
  718. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  719. fifosize = 256;
  720. freq_min = 1000000;
  721. freq_max = 50000000;
  722. break;
  723. case SCCNXP_TYPE_SC68681:
  724. s->name = "SC68681";
  725. s->uart.nr = 2;
  726. s->freq_std = 3686400;
  727. s->addr_mask = 0x0f;
  728. s->flags = SCCNXP_HAVE_IO;
  729. fifosize = 3;
  730. freq_min = 1000000;
  731. freq_max = 4000000;
  732. break;
  733. case SCCNXP_TYPE_SC68692:
  734. s->name = "SC68692";
  735. s->uart.nr = 2;
  736. s->freq_std = 3686400;
  737. s->addr_mask = 0x0f;
  738. s->flags = SCCNXP_HAVE_IO;
  739. fifosize = 3;
  740. freq_min = 1000000;
  741. freq_max = 4000000;
  742. break;
  743. default:
  744. dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
  745. ret = -ENOTSUPP;
  746. goto err_out;
  747. }
  748. if (!pdata) {
  749. dev_warn(&pdev->dev,
  750. "No platform data supplied, using defaults\n");
  751. s->pdata.frequency = s->freq_std;
  752. } else
  753. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  754. if (s->pdata.poll_time_us) {
  755. dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
  756. s->pdata.poll_time_us);
  757. s->poll = 1;
  758. }
  759. if (!s->poll) {
  760. s->irq = platform_get_irq(pdev, 0);
  761. if (s->irq < 0) {
  762. dev_err(&pdev->dev, "Missing irq resource data\n");
  763. ret = -ENXIO;
  764. goto err_out;
  765. }
  766. }
  767. /* Check input frequency */
  768. if ((s->pdata.frequency < freq_min) ||
  769. (s->pdata.frequency > freq_max)) {
  770. dev_err(&pdev->dev, "Frequency out of bounds\n");
  771. ret = -EINVAL;
  772. goto err_out;
  773. }
  774. membase = devm_request_and_ioremap(&pdev->dev, res);
  775. if (!membase) {
  776. dev_err(&pdev->dev, "Failed to ioremap\n");
  777. ret = -EIO;
  778. goto err_out;
  779. }
  780. s->uart.owner = THIS_MODULE;
  781. s->uart.dev_name = "ttySC";
  782. s->uart.major = SCCNXP_MAJOR;
  783. s->uart.minor = SCCNXP_MINOR;
  784. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  785. s->uart.cons = &s->console;
  786. s->uart.cons->device = uart_console_device;
  787. s->uart.cons->write = sccnxp_console_write;
  788. s->uart.cons->setup = sccnxp_console_setup;
  789. s->uart.cons->flags = CON_PRINTBUFFER;
  790. s->uart.cons->index = -1;
  791. s->uart.cons->data = s;
  792. strcpy(s->uart.cons->name, "ttySC");
  793. #endif
  794. ret = uart_register_driver(&s->uart);
  795. if (ret) {
  796. dev_err(&pdev->dev, "Registering UART driver failed\n");
  797. goto err_out;
  798. }
  799. for (i = 0; i < s->uart.nr; i++) {
  800. s->port[i].line = i;
  801. s->port[i].dev = &pdev->dev;
  802. s->port[i].irq = s->irq;
  803. s->port[i].type = PORT_SC26XX;
  804. s->port[i].fifosize = fifosize;
  805. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  806. s->port[i].iotype = UPIO_MEM;
  807. s->port[i].mapbase = res->start;
  808. s->port[i].membase = membase;
  809. s->port[i].regshift = s->pdata.reg_shift;
  810. s->port[i].uartclk = s->pdata.frequency;
  811. s->port[i].ops = &sccnxp_ops;
  812. uart_add_one_port(&s->uart, &s->port[i]);
  813. /* Set direction to input */
  814. if (s->flags & SCCNXP_HAVE_IO)
  815. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  816. }
  817. /* Disable interrupts */
  818. s->imr = 0;
  819. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  820. /* Board specific configure */
  821. if (s->pdata.init)
  822. s->pdata.init();
  823. if (!s->poll) {
  824. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
  825. sccnxp_ist,
  826. IRQF_TRIGGER_FALLING |
  827. IRQF_ONESHOT,
  828. dev_name(&pdev->dev), s);
  829. if (!ret)
  830. return 0;
  831. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  832. } else {
  833. init_timer(&s->timer);
  834. setup_timer(&s->timer, sccnxp_timer, (unsigned long)s);
  835. mod_timer(&s->timer, jiffies +
  836. usecs_to_jiffies(s->pdata.poll_time_us));
  837. return 0;
  838. }
  839. err_out:
  840. platform_set_drvdata(pdev, NULL);
  841. return ret;
  842. }
  843. static int sccnxp_remove(struct platform_device *pdev)
  844. {
  845. int i;
  846. struct sccnxp_port *s = platform_get_drvdata(pdev);
  847. if (!s->poll)
  848. devm_free_irq(&pdev->dev, s->irq, s);
  849. else
  850. del_timer_sync(&s->timer);
  851. for (i = 0; i < s->uart.nr; i++)
  852. uart_remove_one_port(&s->uart, &s->port[i]);
  853. uart_unregister_driver(&s->uart);
  854. platform_set_drvdata(pdev, NULL);
  855. if (s->pdata.exit)
  856. s->pdata.exit();
  857. return 0;
  858. }
  859. static const struct platform_device_id sccnxp_id_table[] = {
  860. { "sc2681", SCCNXP_TYPE_SC2681 },
  861. { "sc2691", SCCNXP_TYPE_SC2691 },
  862. { "sc2692", SCCNXP_TYPE_SC2692 },
  863. { "sc2891", SCCNXP_TYPE_SC2891 },
  864. { "sc2892", SCCNXP_TYPE_SC2892 },
  865. { "sc28202", SCCNXP_TYPE_SC28202 },
  866. { "sc68681", SCCNXP_TYPE_SC68681 },
  867. { "sc68692", SCCNXP_TYPE_SC68692 },
  868. { },
  869. };
  870. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  871. static struct platform_driver sccnxp_uart_driver = {
  872. .driver = {
  873. .name = SCCNXP_NAME,
  874. .owner = THIS_MODULE,
  875. },
  876. .probe = sccnxp_probe,
  877. .remove = sccnxp_remove,
  878. .id_table = sccnxp_id_table,
  879. };
  880. module_platform_driver(sccnxp_uart_driver);
  881. MODULE_LICENSE("GPL v2");
  882. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  883. MODULE_DESCRIPTION("SCCNXP serial driver");