i8259.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include "irq.h"
  30. #include <linux/kvm_host.h>
  31. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  32. {
  33. s->isr &= ~(1 << irq);
  34. }
  35. /*
  36. * set irq level. If an edge is detected, then the IRR is set to 1
  37. */
  38. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  39. {
  40. int mask;
  41. mask = 1 << irq;
  42. if (s->elcr & mask) /* level triggered */
  43. if (level) {
  44. s->irr |= mask;
  45. s->last_irr |= mask;
  46. } else {
  47. s->irr &= ~mask;
  48. s->last_irr &= ~mask;
  49. }
  50. else /* edge triggered */
  51. if (level) {
  52. if ((s->last_irr & mask) == 0)
  53. s->irr |= mask;
  54. s->last_irr |= mask;
  55. } else
  56. s->last_irr &= ~mask;
  57. }
  58. /*
  59. * return the highest priority found in mask (highest = smallest
  60. * number). Return 8 if no irq
  61. */
  62. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  63. {
  64. int priority;
  65. if (mask == 0)
  66. return 8;
  67. priority = 0;
  68. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  69. priority++;
  70. return priority;
  71. }
  72. /*
  73. * return the pic wanted interrupt. return -1 if none
  74. */
  75. static int pic_get_irq(struct kvm_kpic_state *s)
  76. {
  77. int mask, cur_priority, priority;
  78. mask = s->irr & ~s->imr;
  79. priority = get_priority(s, mask);
  80. if (priority == 8)
  81. return -1;
  82. /*
  83. * compute current priority. If special fully nested mode on the
  84. * master, the IRQ coming from the slave is not taken into account
  85. * for the priority computation.
  86. */
  87. mask = s->isr;
  88. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  89. mask &= ~(1 << 2);
  90. cur_priority = get_priority(s, mask);
  91. if (priority < cur_priority)
  92. /*
  93. * higher priority found: an irq should be generated
  94. */
  95. return (priority + s->priority_add) & 7;
  96. else
  97. return -1;
  98. }
  99. /*
  100. * raise irq to CPU if necessary. must be called every time the active
  101. * irq may change
  102. */
  103. static void pic_update_irq(struct kvm_pic *s)
  104. {
  105. int irq2, irq;
  106. irq2 = pic_get_irq(&s->pics[1]);
  107. if (irq2 >= 0) {
  108. /*
  109. * if irq request by slave pic, signal master PIC
  110. */
  111. pic_set_irq1(&s->pics[0], 2, 1);
  112. pic_set_irq1(&s->pics[0], 2, 0);
  113. }
  114. irq = pic_get_irq(&s->pics[0]);
  115. if (irq >= 0)
  116. s->irq_request(s->irq_request_opaque, 1);
  117. else
  118. s->irq_request(s->irq_request_opaque, 0);
  119. }
  120. void kvm_pic_update_irq(struct kvm_pic *s)
  121. {
  122. pic_update_irq(s);
  123. }
  124. void kvm_pic_set_irq(void *opaque, int irq, int level)
  125. {
  126. struct kvm_pic *s = opaque;
  127. if (irq >= 0 && irq < PIC_NUM_PINS) {
  128. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  129. pic_update_irq(s);
  130. }
  131. }
  132. /*
  133. * acknowledge interrupt 'irq'
  134. */
  135. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  136. {
  137. s->isr |= 1 << irq;
  138. if (s->auto_eoi) {
  139. if (s->rotate_on_auto_eoi)
  140. s->priority_add = (irq + 1) & 7;
  141. pic_clear_isr(s, irq);
  142. }
  143. /*
  144. * We don't clear a level sensitive interrupt here
  145. */
  146. if (!(s->elcr & (1 << irq)))
  147. s->irr &= ~(1 << irq);
  148. }
  149. int kvm_pic_read_irq(struct kvm *kvm)
  150. {
  151. int irq, irq2, intno;
  152. struct kvm_pic *s = pic_irqchip(kvm);
  153. irq = pic_get_irq(&s->pics[0]);
  154. if (irq >= 0) {
  155. pic_intack(&s->pics[0], irq);
  156. if (irq == 2) {
  157. irq2 = pic_get_irq(&s->pics[1]);
  158. if (irq2 >= 0)
  159. pic_intack(&s->pics[1], irq2);
  160. else
  161. /*
  162. * spurious IRQ on slave controller
  163. */
  164. irq2 = 7;
  165. intno = s->pics[1].irq_base + irq2;
  166. irq = irq2 + 8;
  167. } else
  168. intno = s->pics[0].irq_base + irq;
  169. } else {
  170. /*
  171. * spurious IRQ on host controller
  172. */
  173. irq = 7;
  174. intno = s->pics[0].irq_base + irq;
  175. }
  176. pic_update_irq(s);
  177. kvm_notify_acked_irq(kvm, irq);
  178. return intno;
  179. }
  180. void kvm_pic_reset(struct kvm_kpic_state *s)
  181. {
  182. int irq;
  183. struct kvm *kvm = s->pics_state->irq_request_opaque;
  184. for (irq = 0; irq < PIC_NUM_PINS; irq++) {
  185. if (!(s->imr & (1 << irq)) && (s->irr & (1 << irq) ||
  186. s->isr & (1 << irq)))
  187. kvm_notify_acked_irq(kvm, irq);
  188. }
  189. s->last_irr = 0;
  190. s->irr = 0;
  191. s->imr = 0;
  192. s->isr = 0;
  193. s->priority_add = 0;
  194. s->irq_base = 0;
  195. s->read_reg_select = 0;
  196. s->poll = 0;
  197. s->special_mask = 0;
  198. s->init_state = 0;
  199. s->auto_eoi = 0;
  200. s->rotate_on_auto_eoi = 0;
  201. s->special_fully_nested_mode = 0;
  202. s->init4 = 0;
  203. }
  204. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  205. {
  206. struct kvm_kpic_state *s = opaque;
  207. int priority, cmd, irq;
  208. addr &= 1;
  209. if (addr == 0) {
  210. if (val & 0x10) {
  211. kvm_pic_reset(s); /* init */
  212. /*
  213. * deassert a pending interrupt
  214. */
  215. s->pics_state->irq_request(s->pics_state->
  216. irq_request_opaque, 0);
  217. s->init_state = 1;
  218. s->init4 = val & 1;
  219. if (val & 0x02)
  220. printk(KERN_ERR "single mode not supported");
  221. if (val & 0x08)
  222. printk(KERN_ERR
  223. "level sensitive irq not supported");
  224. } else if (val & 0x08) {
  225. if (val & 0x04)
  226. s->poll = 1;
  227. if (val & 0x02)
  228. s->read_reg_select = val & 1;
  229. if (val & 0x40)
  230. s->special_mask = (val >> 5) & 1;
  231. } else {
  232. cmd = val >> 5;
  233. switch (cmd) {
  234. case 0:
  235. case 4:
  236. s->rotate_on_auto_eoi = cmd >> 2;
  237. break;
  238. case 1: /* end of interrupt */
  239. case 5:
  240. priority = get_priority(s, s->isr);
  241. if (priority != 8) {
  242. irq = (priority + s->priority_add) & 7;
  243. pic_clear_isr(s, irq);
  244. if (cmd == 5)
  245. s->priority_add = (irq + 1) & 7;
  246. pic_update_irq(s->pics_state);
  247. }
  248. break;
  249. case 3:
  250. irq = val & 7;
  251. pic_clear_isr(s, irq);
  252. pic_update_irq(s->pics_state);
  253. break;
  254. case 6:
  255. s->priority_add = (val + 1) & 7;
  256. pic_update_irq(s->pics_state);
  257. break;
  258. case 7:
  259. irq = val & 7;
  260. s->priority_add = (irq + 1) & 7;
  261. pic_clear_isr(s, irq);
  262. pic_update_irq(s->pics_state);
  263. break;
  264. default:
  265. break; /* no operation */
  266. }
  267. }
  268. } else
  269. switch (s->init_state) {
  270. case 0: /* normal mode */
  271. s->imr = val;
  272. pic_update_irq(s->pics_state);
  273. break;
  274. case 1:
  275. s->irq_base = val & 0xf8;
  276. s->init_state = 2;
  277. break;
  278. case 2:
  279. if (s->init4)
  280. s->init_state = 3;
  281. else
  282. s->init_state = 0;
  283. break;
  284. case 3:
  285. s->special_fully_nested_mode = (val >> 4) & 1;
  286. s->auto_eoi = (val >> 1) & 1;
  287. s->init_state = 0;
  288. break;
  289. }
  290. }
  291. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  292. {
  293. int ret;
  294. ret = pic_get_irq(s);
  295. if (ret >= 0) {
  296. if (addr1 >> 7) {
  297. s->pics_state->pics[0].isr &= ~(1 << 2);
  298. s->pics_state->pics[0].irr &= ~(1 << 2);
  299. }
  300. s->irr &= ~(1 << ret);
  301. pic_clear_isr(s, ret);
  302. if (addr1 >> 7 || ret != 2)
  303. pic_update_irq(s->pics_state);
  304. } else {
  305. ret = 0x07;
  306. pic_update_irq(s->pics_state);
  307. }
  308. return ret;
  309. }
  310. static u32 pic_ioport_read(void *opaque, u32 addr1)
  311. {
  312. struct kvm_kpic_state *s = opaque;
  313. unsigned int addr;
  314. int ret;
  315. addr = addr1;
  316. addr &= 1;
  317. if (s->poll) {
  318. ret = pic_poll_read(s, addr1);
  319. s->poll = 0;
  320. } else
  321. if (addr == 0)
  322. if (s->read_reg_select)
  323. ret = s->isr;
  324. else
  325. ret = s->irr;
  326. else
  327. ret = s->imr;
  328. return ret;
  329. }
  330. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  331. {
  332. struct kvm_kpic_state *s = opaque;
  333. s->elcr = val & s->elcr_mask;
  334. }
  335. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  336. {
  337. struct kvm_kpic_state *s = opaque;
  338. return s->elcr;
  339. }
  340. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr,
  341. int len, int is_write)
  342. {
  343. switch (addr) {
  344. case 0x20:
  345. case 0x21:
  346. case 0xa0:
  347. case 0xa1:
  348. case 0x4d0:
  349. case 0x4d1:
  350. return 1;
  351. default:
  352. return 0;
  353. }
  354. }
  355. static void picdev_write(struct kvm_io_device *this,
  356. gpa_t addr, int len, const void *val)
  357. {
  358. struct kvm_pic *s = this->private;
  359. unsigned char data = *(unsigned char *)val;
  360. if (len != 1) {
  361. if (printk_ratelimit())
  362. printk(KERN_ERR "PIC: non byte write\n");
  363. return;
  364. }
  365. switch (addr) {
  366. case 0x20:
  367. case 0x21:
  368. case 0xa0:
  369. case 0xa1:
  370. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  371. break;
  372. case 0x4d0:
  373. case 0x4d1:
  374. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  375. break;
  376. }
  377. }
  378. static void picdev_read(struct kvm_io_device *this,
  379. gpa_t addr, int len, void *val)
  380. {
  381. struct kvm_pic *s = this->private;
  382. unsigned char data = 0;
  383. if (len != 1) {
  384. if (printk_ratelimit())
  385. printk(KERN_ERR "PIC: non byte read\n");
  386. return;
  387. }
  388. switch (addr) {
  389. case 0x20:
  390. case 0x21:
  391. case 0xa0:
  392. case 0xa1:
  393. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  394. break;
  395. case 0x4d0:
  396. case 0x4d1:
  397. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  398. break;
  399. }
  400. *(unsigned char *)val = data;
  401. }
  402. /*
  403. * callback when PIC0 irq status changed
  404. */
  405. static void pic_irq_request(void *opaque, int level)
  406. {
  407. struct kvm *kvm = opaque;
  408. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  409. pic_irqchip(kvm)->output = level;
  410. if (vcpu)
  411. kvm_vcpu_kick(vcpu);
  412. }
  413. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  414. {
  415. struct kvm_pic *s;
  416. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  417. if (!s)
  418. return NULL;
  419. s->pics[0].elcr_mask = 0xf8;
  420. s->pics[1].elcr_mask = 0xde;
  421. s->irq_request = pic_irq_request;
  422. s->irq_request_opaque = kvm;
  423. s->pics[0].pics_state = s;
  424. s->pics[1].pics_state = s;
  425. /*
  426. * Initialize PIO device
  427. */
  428. s->dev.read = picdev_read;
  429. s->dev.write = picdev_write;
  430. s->dev.in_range = picdev_in_range;
  431. s->dev.private = s;
  432. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  433. return s;
  434. }