asic3.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * include/linux/mfd/asic3.h
  3. *
  4. * Compaq ASIC3 headers.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2007-2008 OpenedHand Ltd.
  12. */
  13. #ifndef __ASIC3_H__
  14. #define __ASIC3_H__
  15. #include <linux/types.h>
  16. struct asic3_platform_data {
  17. u16 *gpio_config;
  18. unsigned int gpio_config_num;
  19. unsigned int irq_base;
  20. unsigned int gpio_base;
  21. };
  22. #define ASIC3_NUM_GPIO_BANKS 4
  23. #define ASIC3_GPIOS_PER_BANK 16
  24. #define ASIC3_NUM_GPIOS 64
  25. #define ASIC3_NR_IRQS ASIC3_NUM_GPIOS + 6
  26. #define ASIC3_TO_GPIO(gpio) (NR_BUILTIN_GPIO + (gpio))
  27. #define ASIC3_GPIO_BANK_A 0
  28. #define ASIC3_GPIO_BANK_B 1
  29. #define ASIC3_GPIO_BANK_C 2
  30. #define ASIC3_GPIO_BANK_D 3
  31. #define ASIC3_GPIO(bank, gpio) \
  32. ((ASIC3_GPIOS_PER_BANK * ASIC3_GPIO_BANK_##bank) + (gpio))
  33. #define ASIC3_GPIO_bit(gpio) (1 << (gpio & 0xf))
  34. /* All offsets below are specified with this address bus shift */
  35. #define ASIC3_DEFAULT_ADDR_SHIFT 2
  36. #define ASIC3_OFFSET(base, reg) (ASIC3_##base##_BASE + ASIC3_##base##_##reg)
  37. #define ASIC3_GPIO_OFFSET(base, reg) \
  38. (ASIC3_GPIO_##base##_BASE + ASIC3_GPIO_##reg)
  39. #define ASIC3_GPIO_A_BASE 0x0000
  40. #define ASIC3_GPIO_B_BASE 0x0100
  41. #define ASIC3_GPIO_C_BASE 0x0200
  42. #define ASIC3_GPIO_D_BASE 0x0300
  43. #define ASIC3_GPIO_TO_BANK(gpio) ((gpio) >> 4)
  44. #define ASIC3_GPIO_TO_BIT(gpio) ((gpio) - \
  45. (ASIC3_GPIOS_PER_BANK * ((gpio) >> 4)))
  46. #define ASIC3_GPIO_TO_MASK(gpio) (1 << ASIC3_GPIO_TO_BIT(gpio))
  47. #define ASIC3_GPIO_TO_BASE(gpio) (ASIC3_GPIO_A_BASE + (((gpio) >> 4) * 0x0100))
  48. #define ASIC3_BANK_TO_BASE(bank) (ASIC3_GPIO_A_BASE + ((bank) * 0x100))
  49. #define ASIC3_GPIO_MASK 0x00 /* R/W 0:don't mask */
  50. #define ASIC3_GPIO_DIRECTION 0x04 /* R/W 0:input */
  51. #define ASIC3_GPIO_OUT 0x08 /* R/W 0:output low */
  52. #define ASIC3_GPIO_TRIGGER_TYPE 0x0c /* R/W 0:level */
  53. #define ASIC3_GPIO_EDGE_TRIGGER 0x10 /* R/W 0:falling */
  54. #define ASIC3_GPIO_LEVEL_TRIGGER 0x14 /* R/W 0:low level detect */
  55. #define ASIC3_GPIO_SLEEP_MASK 0x18 /* R/W 0:don't mask in sleep mode */
  56. #define ASIC3_GPIO_SLEEP_OUT 0x1c /* R/W level 0:low in sleep mode */
  57. #define ASIC3_GPIO_BAT_FAULT_OUT 0x20 /* R/W level 0:low in batt_fault */
  58. #define ASIC3_GPIO_INT_STATUS 0x24 /* R/W 0:none, 1:detect */
  59. #define ASIC3_GPIO_ALT_FUNCTION 0x28 /* R/W 1:LED register control */
  60. #define ASIC3_GPIO_SLEEP_CONF 0x2c /*
  61. * R/W bit 1: autosleep
  62. * 0: disable gposlpout in normal mode,
  63. * enable gposlpout in sleep mode.
  64. */
  65. #define ASIC3_GPIO_STATUS 0x30 /* R Pin status */
  66. /*
  67. * ASIC3 GPIO config
  68. *
  69. * Bits 0..6 gpio number
  70. * Bits 7..13 Alternate function
  71. * Bit 14 Direction
  72. * Bit 15 Initial value
  73. *
  74. */
  75. #define ASIC3_CONFIG_GPIO_PIN(config) ((config) & 0x7f)
  76. #define ASIC3_CONFIG_GPIO_ALT(config) (((config) & (0x7f << 7)) >> 7)
  77. #define ASIC3_CONFIG_GPIO_DIR(config) ((config & (1 << 14)) >> 14)
  78. #define ASIC3_CONFIG_GPIO_INIT(config) ((config & (1 << 15)) >> 15)
  79. #define ASIC3_CONFIG_GPIO(gpio, alt, dir, init) (((gpio) & 0x7f) \
  80. | (((alt) & 0x7f) << 7) | (((dir) & 0x1) << 14) \
  81. | (((init) & 0x1) << 15))
  82. #define ASIC3_CONFIG_GPIO_DEFAULT(gpio, dir, init) \
  83. ASIC3_CONFIG_GPIO((gpio), 0, (dir), (init))
  84. #define ASIC3_CONFIG_GPIO_DEFAULT_OUT(gpio, init) \
  85. ASIC3_CONFIG_GPIO((gpio), 0, 1, (init))
  86. /*
  87. * Alternate functions
  88. */
  89. #define ASIC3_GPIOA11_PWM0 ASIC3_CONFIG_GPIO(11, 1, 1, 0)
  90. #define ASIC3_GPIOA12_PWM1 ASIC3_CONFIG_GPIO(12, 1, 1, 0)
  91. #define ASIC3_GPIOA15_CONTROL_CX ASIC3_CONFIG_GPIO(15, 1, 1, 0)
  92. #define ASIC3_GPIOC0_LED0 ASIC3_CONFIG_GPIO(32, 1, 1, 0)
  93. #define ASIC3_GPIOC1_LED1 ASIC3_CONFIG_GPIO(33, 1, 1, 0)
  94. #define ASIC3_GPIOC2_LED2 ASIC3_CONFIG_GPIO(34, 1, 1, 0)
  95. #define ASIC3_GPIOC3_SPI_RXD ASIC3_CONFIG_GPIO(35, 1, 0, 0)
  96. #define ASIC3_GPIOC4_CF_nCD ASIC3_CONFIG_GPIO(36, 1, 0, 0)
  97. #define ASIC3_GPIOC4_SPI_TXD ASIC3_CONFIG_GPIO(36, 1, 1, 0)
  98. #define ASIC3_GPIOC5_SPI_CLK ASIC3_CONFIG_GPIO(37, 1, 1, 0)
  99. #define ASIC3_GPIOC5_nCIOW ASIC3_CONFIG_GPIO(37, 1, 1, 0)
  100. #define ASIC3_GPIOC6_nCIOR ASIC3_CONFIG_GPIO(38, 1, 1, 0)
  101. #define ASIC3_GPIOC7_nPCE_1 ASIC3_CONFIG_GPIO(39, 1, 0, 0)
  102. #define ASIC3_GPIOC8_nPCE_2 ASIC3_CONFIG_GPIO(40, 1, 0, 0)
  103. #define ASIC3_GPIOC9_nPOE ASIC3_CONFIG_GPIO(41, 1, 0, 0)
  104. #define ASIC3_GPIOC10_nPWE ASIC3_CONFIG_GPIO(42, 1, 0, 0)
  105. #define ASIC3_GPIOC11_PSKTSEL ASIC3_CONFIG_GPIO(43, 1, 0, 0)
  106. #define ASIC3_GPIOC12_nPREG ASIC3_CONFIG_GPIO(44, 1, 0, 0)
  107. #define ASIC3_GPIOC13_nPWAIT ASIC3_CONFIG_GPIO(45, 1, 1, 0)
  108. #define ASIC3_GPIOC14_nPIOIS16 ASIC3_CONFIG_GPIO(46, 1, 1, 0)
  109. #define ASIC3_GPIOC15_nPIOR ASIC3_CONFIG_GPIO(47, 1, 0, 0)
  110. #define ASIC3_GPIOD11_nCIOIS16 ASIC3_CONFIG_GPIO(59, 1, 0, 0)
  111. #define ASIC3_GPIOD12_nCWAIT ASIC3_CONFIG_GPIO(60, 1, 0, 0)
  112. #define ASIC3_GPIOD15_nPIOW ASIC3_CONFIG_GPIO(63, 1, 0, 0)
  113. #define ASIC3_SPI_Base 0x0400
  114. #define ASIC3_SPI_Control 0x0000
  115. #define ASIC3_SPI_TxData 0x0004
  116. #define ASIC3_SPI_RxData 0x0008
  117. #define ASIC3_SPI_Int 0x000c
  118. #define ASIC3_SPI_Status 0x0010
  119. #define SPI_CONTROL_SPR(clk) ((clk) & 0x0f) /* Clock rate */
  120. #define ASIC3_PWM_0_Base 0x0500
  121. #define ASIC3_PWM_1_Base 0x0600
  122. #define ASIC3_PWM_TimeBase 0x0000
  123. #define ASIC3_PWM_PeriodTime 0x0004
  124. #define ASIC3_PWM_DutyTime 0x0008
  125. #define PWM_TIMEBASE_VALUE(x) ((x)&0xf) /* Low 4 bits sets time base */
  126. #define PWM_TIMEBASE_ENABLE (1 << 4) /* Enable clock */
  127. #define ASIC3_LED_0_Base 0x0700
  128. #define ASIC3_LED_1_Base 0x0800
  129. #define ASIC3_LED_2_Base 0x0900
  130. #define ASIC3_LED_TimeBase 0x0000 /* R/W 7 bits */
  131. #define ASIC3_LED_PeriodTime 0x0004 /* R/W 12 bits */
  132. #define ASIC3_LED_DutyTime 0x0008 /* R/W 12 bits */
  133. #define ASIC3_LED_AutoStopCount 0x000c /* R/W 16 bits */
  134. /* LED TimeBase bits - match ASIC2 */
  135. #define LED_TBS 0x0f /* Low 4 bits sets time base, max = 13 */
  136. /* Note: max = 5 on hx4700 */
  137. /* 0: maximum time base */
  138. /* 1: maximum time base / 2 */
  139. /* n: maximum time base / 2^n */
  140. #define LED_EN (1 << 4) /* LED ON/OFF 0:off, 1:on */
  141. #define LED_AUTOSTOP (1 << 5) /* LED ON/OFF auto stop 0:disable, 1:enable */
  142. #define LED_ALWAYS (1 << 6) /* LED Interrupt Mask 0:No mask, 1:mask */
  143. #define ASIC3_CLOCK_BASE 0x0A00
  144. #define ASIC3_CLOCK_CDEX 0x00
  145. #define ASIC3_CLOCK_SEL 0x04
  146. #define CLOCK_CDEX_SOURCE (1 << 0) /* 2 bits */
  147. #define CLOCK_CDEX_SOURCE0 (1 << 0)
  148. #define CLOCK_CDEX_SOURCE1 (1 << 1)
  149. #define CLOCK_CDEX_SPI (1 << 2)
  150. #define CLOCK_CDEX_OWM (1 << 3)
  151. #define CLOCK_CDEX_PWM0 (1 << 4)
  152. #define CLOCK_CDEX_PWM1 (1 << 5)
  153. #define CLOCK_CDEX_LED0 (1 << 6)
  154. #define CLOCK_CDEX_LED1 (1 << 7)
  155. #define CLOCK_CDEX_LED2 (1 << 8)
  156. /* Clocks settings: 1 for 24.576 MHz, 0 for 12.288Mhz */
  157. #define CLOCK_CDEX_SD_HOST (1 << 9) /* R/W: SD host clock source */
  158. #define CLOCK_CDEX_SD_BUS (1 << 10) /* R/W: SD bus clock source ctrl */
  159. #define CLOCK_CDEX_SMBUS (1 << 11)
  160. #define CLOCK_CDEX_CONTROL_CX (1 << 12)
  161. #define CLOCK_CDEX_EX0 (1 << 13) /* R/W: 32.768 kHz crystal */
  162. #define CLOCK_CDEX_EX1 (1 << 14) /* R/W: 24.576 MHz crystal */
  163. #define CLOCK_SEL_SD_HCLK_SEL (1 << 0) /* R/W: SDIO host clock select */
  164. #define CLOCK_SEL_SD_BCLK_SEL (1 << 1) /* R/W: SDIO bus clock select */
  165. /* R/W: INT clock source control (32.768 kHz) */
  166. #define CLOCK_SEL_CX (1 << 2)
  167. #define ASIC3_INTR_BASE 0x0B00
  168. #define ASIC3_INTR_INT_MASK 0x00 /* Interrupt mask control */
  169. #define ASIC3_INTR_P_INT_STAT 0x04 /* Peripheral interrupt status */
  170. #define ASIC3_INTR_INT_CPS 0x08 /* Interrupt timer clock pre-scale */
  171. #define ASIC3_INTR_INT_TBS 0x0c /* Interrupt timer set */
  172. #define ASIC3_INTMASK_GINTMASK (1 << 0) /* Global INTs mask 1:enable */
  173. #define ASIC3_INTMASK_GINTEL (1 << 1) /* 1: rising edge, 0: hi level */
  174. #define ASIC3_INTMASK_MASK0 (1 << 2)
  175. #define ASIC3_INTMASK_MASK1 (1 << 3)
  176. #define ASIC3_INTMASK_MASK2 (1 << 4)
  177. #define ASIC3_INTMASK_MASK3 (1 << 5)
  178. #define ASIC3_INTMASK_MASK4 (1 << 6)
  179. #define ASIC3_INTMASK_MASK5 (1 << 7)
  180. #define ASIC3_INTR_PERIPHERAL_A (1 << 0)
  181. #define ASIC3_INTR_PERIPHERAL_B (1 << 1)
  182. #define ASIC3_INTR_PERIPHERAL_C (1 << 2)
  183. #define ASIC3_INTR_PERIPHERAL_D (1 << 3)
  184. #define ASIC3_INTR_LED0 (1 << 4)
  185. #define ASIC3_INTR_LED1 (1 << 5)
  186. #define ASIC3_INTR_LED2 (1 << 6)
  187. #define ASIC3_INTR_SPI (1 << 7)
  188. #define ASIC3_INTR_SMBUS (1 << 8)
  189. #define ASIC3_INTR_OWM (1 << 9)
  190. #define ASIC3_INTR_CPS(x) ((x)&0x0f) /* 4 bits, max 14 */
  191. #define ASIC3_INTR_CPS_SET (1 << 4) /* Time base enable */
  192. /* Basic control of the SD ASIC */
  193. #define ASIC3_SDHWCTRL_Base 0x0E00
  194. #define ASIC3_SDHWCTRL_SDConf 0x00
  195. #define ASIC3_SDHWCTRL_SUSPEND (1 << 0) /* 1=suspend all SD operations */
  196. #define ASIC3_SDHWCTRL_CLKSEL (1 << 1) /* 1=SDICK, 0=HCLK */
  197. #define ASIC3_SDHWCTRL_PCLR (1 << 2) /* All registers of SDIO cleared */
  198. #define ASIC3_SDHWCTRL_LEVCD (1 << 3) /* SD card detection: 0:low */
  199. /* SD card write protection: 0=high */
  200. #define ASIC3_SDHWCTRL_LEVWP (1 << 4)
  201. #define ASIC3_SDHWCTRL_SDLED (1 << 5) /* SD card LED signal 0=disable */
  202. /* SD card power supply ctrl 1=enable */
  203. #define ASIC3_SDHWCTRL_SDPWR (1 << 6)
  204. #define ASIC3_EXTCF_Base 0x1100
  205. #define ASIC3_EXTCF_Select 0x00
  206. #define ASIC3_EXTCF_Reset 0x04
  207. #define ASIC3_EXTCF_SMOD0 (1 << 0) /* slot number of mode 0 */
  208. #define ASIC3_EXTCF_SMOD1 (1 << 1) /* slot number of mode 1 */
  209. #define ASIC3_EXTCF_SMOD2 (1 << 2) /* slot number of mode 2 */
  210. #define ASIC3_EXTCF_OWM_EN (1 << 4) /* enable onewire module */
  211. #define ASIC3_EXTCF_OWM_SMB (1 << 5) /* OWM bus selection */
  212. #define ASIC3_EXTCF_OWM_RESET (1 << 6) /* ?? used by OWM and CF */
  213. #define ASIC3_EXTCF_CF0_SLEEP_MODE (1 << 7) /* CF0 sleep state */
  214. #define ASIC3_EXTCF_CF1_SLEEP_MODE (1 << 8) /* CF1 sleep state */
  215. #define ASIC3_EXTCF_CF0_PWAIT_EN (1 << 10) /* CF0 PWAIT_n control */
  216. #define ASIC3_EXTCF_CF1_PWAIT_EN (1 << 11) /* CF1 PWAIT_n control */
  217. #define ASIC3_EXTCF_CF0_BUF_EN (1 << 12) /* CF0 buffer control */
  218. #define ASIC3_EXTCF_CF1_BUF_EN (1 << 13) /* CF1 buffer control */
  219. #define ASIC3_EXTCF_SD_MEM_ENABLE (1 << 14)
  220. #define ASIC3_EXTCF_CF_SLEEP (1 << 15) /* CF sleep mode control */
  221. /*********************************************
  222. * The Onewire interface (DS1WM) is handled
  223. * by the ds1wm driver.
  224. *
  225. *********************************************/
  226. #define ASIC3_OWM_BASE 0xC00
  227. /*****************************************************************************
  228. * The SD configuration registers are at a completely different location
  229. * in memory. They are divided into three sets of registers:
  230. *
  231. * SD_CONFIG Core configuration register
  232. * SD_CTRL Control registers for SD operations
  233. * SDIO_CTRL Control registers for SDIO operations
  234. *
  235. *****************************************************************************/
  236. #define ASIC3_SD_CONFIG_Base 0x0400 /* Assumes 32 bit addressing */
  237. #define ASIC3_SD_CONFIG_Command 0x08 /* R/W: Command */
  238. /* [0:8] SD Control Register Base Address */
  239. #define ASIC3_SD_CONFIG_Addr0 0x20
  240. /* [9:31] SD Control Register Base Address */
  241. #define ASIC3_SD_CONFIG_Addr1 0x24
  242. /* R/O: interrupt assigned to pin */
  243. #define ASIC3_SD_CONFIG_IntPin 0x78
  244. /*
  245. * Set to 0x1f to clock SD controller, 0 otherwise.
  246. * At 0x82 - Gated Clock Ctrl
  247. */
  248. #define ASIC3_SD_CONFIG_ClkStop 0x80
  249. /* Control clock of SD controller */
  250. #define ASIC3_SD_CONFIG_ClockMode 0x84
  251. #define ASIC3_SD_CONFIG_SDHC_PinStatus 0x88 /* R/0: SD pins status */
  252. #define ASIC3_SD_CONFIG_SDHC_Power1 0x90 /* Power1 - manual pwr ctrl */
  253. /* auto power up after card inserted */
  254. #define ASIC3_SD_CONFIG_SDHC_Power2 0x92
  255. /* auto power down when card removed */
  256. #define ASIC3_SD_CONFIG_SDHC_Power3 0x94
  257. #define ASIC3_SD_CONFIG_SDHC_CardDetect 0x98
  258. #define ASIC3_SD_CONFIG_SDHC_Slot 0xA0 /* R/O: support slot number */
  259. #define ASIC3_SD_CONFIG_SDHC_ExtGateClk1 0x1E0 /* Not used */
  260. #define ASIC3_SD_CONFIG_SDHC_ExtGateClk2 0x1E2 /* Not used*/
  261. /* GPIO Output Reg. , at 0x1EA - GPIO Output Enable Reg. */
  262. #define ASIC3_SD_CONFIG_SDHC_GPIO_OutAndEnable 0x1E8
  263. #define ASIC3_SD_CONFIG_SDHC_GPIO_Status 0x1EC /* GPIO Status Reg. */
  264. /* Bit 1: double buffer/single buffer */
  265. #define ASIC3_SD_CONFIG_SDHC_ExtGateClk3 0x1F0
  266. /* Memory access enable (set to 1 to access SD Controller) */
  267. #define SD_CONFIG_COMMAND_MAE (1<<1)
  268. #define SD_CONFIG_CLK_ENABLE_ALL 0x1f
  269. #define SD_CONFIG_POWER1_PC_33V 0x0200 /* Set for 3.3 volts */
  270. #define SD_CONFIG_POWER1_PC_OFF 0x0000 /* Turn off power */
  271. /* two bits - number of cycles for card detection */
  272. #define SD_CONFIG_CARDDETECTMODE_CLK ((x) & 0x3)
  273. #define ASIC3_SD_CTRL_Base 0x1000
  274. #define ASIC3_SD_CTRL_Cmd 0x00
  275. #define ASIC3_SD_CTRL_Arg0 0x08
  276. #define ASIC3_SD_CTRL_Arg1 0x0C
  277. #define ASIC3_SD_CTRL_StopInternal 0x10
  278. #define ASIC3_SD_CTRL_TransferSectorCount 0x14
  279. #define ASIC3_SD_CTRL_Response0 0x18
  280. #define ASIC3_SD_CTRL_Response1 0x1C
  281. #define ASIC3_SD_CTRL_Response2 0x20
  282. #define ASIC3_SD_CTRL_Response3 0x24
  283. #define ASIC3_SD_CTRL_Response4 0x28
  284. #define ASIC3_SD_CTRL_Response5 0x2C
  285. #define ASIC3_SD_CTRL_Response6 0x30
  286. #define ASIC3_SD_CTRL_Response7 0x34
  287. #define ASIC3_SD_CTRL_CardStatus 0x38
  288. #define ASIC3_SD_CTRL_BufferCtrl 0x3C
  289. #define ASIC3_SD_CTRL_IntMaskCard 0x40
  290. #define ASIC3_SD_CTRL_IntMaskBuffer 0x44
  291. #define ASIC3_SD_CTRL_CardClockCtrl 0x48
  292. #define ASIC3_SD_CTRL_MemCardXferDataLen 0x4C
  293. #define ASIC3_SD_CTRL_MemCardOptionSetup 0x50
  294. #define ASIC3_SD_CTRL_ErrorStatus0 0x58
  295. #define ASIC3_SD_CTRL_ErrorStatus1 0x5C
  296. #define ASIC3_SD_CTRL_DataPort 0x60
  297. #define ASIC3_SD_CTRL_TransactionCtrl 0x68
  298. #define ASIC3_SD_CTRL_SoftwareReset 0x1C0
  299. #define SD_CTRL_SOFTWARE_RESET_CLEAR (1<<0)
  300. #define SD_CTRL_TRANSACTIONCONTROL_SET (1<<8)
  301. #define SD_CTRL_CARDCLOCKCONTROL_FOR_SD_CARD (1<<15)
  302. #define SD_CTRL_CARDCLOCKCONTROL_ENABLE_CLOCK (1<<8)
  303. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_512 (1<<7)
  304. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_256 (1<<6)
  305. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_128 (1<<5)
  306. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_64 (1<<4)
  307. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_32 (1<<3)
  308. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_16 (1<<2)
  309. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_8 (1<<1)
  310. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_4 (1<<0)
  311. #define SD_CTRL_CARDCLOCKCONTROL_CLK_DIV_2 (0<<0)
  312. #define MEM_CARD_OPTION_REQUIRED 0x000e
  313. #define MEM_CARD_OPTION_DATA_RESPONSE_TIMEOUT(x) (((x) & 0x0f) << 4)
  314. #define MEM_CARD_OPTION_C2_MODULE_NOT_PRESENT (1<<14)
  315. #define MEM_CARD_OPTION_DATA_XFR_WIDTH_1 (1<<15)
  316. #define MEM_CARD_OPTION_DATA_XFR_WIDTH_4 0
  317. #define SD_CTRL_COMMAND_INDEX(x) ((x) & 0x3f)
  318. #define SD_CTRL_COMMAND_TYPE_CMD (0 << 6)
  319. #define SD_CTRL_COMMAND_TYPE_ACMD (1 << 6)
  320. #define SD_CTRL_COMMAND_TYPE_AUTHENTICATION (2 << 6)
  321. #define SD_CTRL_COMMAND_RESPONSE_TYPE_NORMAL (0 << 8)
  322. #define SD_CTRL_COMMAND_RESPONSE_TYPE_EXT_R1 (4 << 8)
  323. #define SD_CTRL_COMMAND_RESPONSE_TYPE_EXT_R1B (5 << 8)
  324. #define SD_CTRL_COMMAND_RESPONSE_TYPE_EXT_R2 (6 << 8)
  325. #define SD_CTRL_COMMAND_RESPONSE_TYPE_EXT_R3 (7 << 8)
  326. #define SD_CTRL_COMMAND_DATA_PRESENT (1 << 11)
  327. #define SD_CTRL_COMMAND_TRANSFER_READ (1 << 12)
  328. #define SD_CTRL_COMMAND_TRANSFER_WRITE (0 << 12)
  329. #define SD_CTRL_COMMAND_MULTI_BLOCK (1 << 13)
  330. #define SD_CTRL_COMMAND_SECURITY_CMD (1 << 14)
  331. #define SD_CTRL_STOP_INTERNAL_ISSSUE_CMD12 (1 << 0)
  332. #define SD_CTRL_STOP_INTERNAL_AUTO_ISSUE_CMD12 (1 << 8)
  333. #define SD_CTRL_CARDSTATUS_RESPONSE_END (1 << 0)
  334. #define SD_CTRL_CARDSTATUS_RW_END (1 << 2)
  335. #define SD_CTRL_CARDSTATUS_CARD_REMOVED_0 (1 << 3)
  336. #define SD_CTRL_CARDSTATUS_CARD_INSERTED_0 (1 << 4)
  337. #define SD_CTRL_CARDSTATUS_SIGNAL_STATE_PRESENT_0 (1 << 5)
  338. #define SD_CTRL_CARDSTATUS_WRITE_PROTECT (1 << 7)
  339. #define SD_CTRL_CARDSTATUS_CARD_REMOVED_3 (1 << 8)
  340. #define SD_CTRL_CARDSTATUS_CARD_INSERTED_3 (1 << 9)
  341. #define SD_CTRL_CARDSTATUS_SIGNAL_STATE_PRESENT_3 (1 << 10)
  342. #define SD_CTRL_BUFFERSTATUS_CMD_INDEX_ERROR (1 << 0)
  343. #define SD_CTRL_BUFFERSTATUS_CRC_ERROR (1 << 1)
  344. #define SD_CTRL_BUFFERSTATUS_STOP_BIT_END_ERROR (1 << 2)
  345. #define SD_CTRL_BUFFERSTATUS_DATA_TIMEOUT (1 << 3)
  346. #define SD_CTRL_BUFFERSTATUS_BUFFER_OVERFLOW (1 << 4)
  347. #define SD_CTRL_BUFFERSTATUS_BUFFER_UNDERFLOW (1 << 5)
  348. #define SD_CTRL_BUFFERSTATUS_CMD_TIMEOUT (1 << 6)
  349. #define SD_CTRL_BUFFERSTATUS_UNK7 (1 << 7)
  350. #define SD_CTRL_BUFFERSTATUS_BUFFER_READ_ENABLE (1 << 8)
  351. #define SD_CTRL_BUFFERSTATUS_BUFFER_WRITE_ENABLE (1 << 9)
  352. #define SD_CTRL_BUFFERSTATUS_ILLEGAL_FUNCTION (1 << 13)
  353. #define SD_CTRL_BUFFERSTATUS_CMD_BUSY (1 << 14)
  354. #define SD_CTRL_BUFFERSTATUS_ILLEGAL_ACCESS (1 << 15)
  355. #define SD_CTRL_INTMASKCARD_RESPONSE_END (1 << 0)
  356. #define SD_CTRL_INTMASKCARD_RW_END (1 << 2)
  357. #define SD_CTRL_INTMASKCARD_CARD_REMOVED_0 (1 << 3)
  358. #define SD_CTRL_INTMASKCARD_CARD_INSERTED_0 (1 << 4)
  359. #define SD_CTRL_INTMASKCARD_SIGNAL_STATE_PRESENT_0 (1 << 5)
  360. #define SD_CTRL_INTMASKCARD_UNK6 (1 << 6)
  361. #define SD_CTRL_INTMASKCARD_WRITE_PROTECT (1 << 7)
  362. #define SD_CTRL_INTMASKCARD_CARD_REMOVED_3 (1 << 8)
  363. #define SD_CTRL_INTMASKCARD_CARD_INSERTED_3 (1 << 9)
  364. #define SD_CTRL_INTMASKCARD_SIGNAL_STATE_PRESENT_3 (1 << 10)
  365. #define SD_CTRL_INTMASKBUFFER_CMD_INDEX_ERROR (1 << 0)
  366. #define SD_CTRL_INTMASKBUFFER_CRC_ERROR (1 << 1)
  367. #define SD_CTRL_INTMASKBUFFER_STOP_BIT_END_ERROR (1 << 2)
  368. #define SD_CTRL_INTMASKBUFFER_DATA_TIMEOUT (1 << 3)
  369. #define SD_CTRL_INTMASKBUFFER_BUFFER_OVERFLOW (1 << 4)
  370. #define SD_CTRL_INTMASKBUFFER_BUFFER_UNDERFLOW (1 << 5)
  371. #define SD_CTRL_INTMASKBUFFER_CMD_TIMEOUT (1 << 6)
  372. #define SD_CTRL_INTMASKBUFFER_UNK7 (1 << 7)
  373. #define SD_CTRL_INTMASKBUFFER_BUFFER_READ_ENABLE (1 << 8)
  374. #define SD_CTRL_INTMASKBUFFER_BUFFER_WRITE_ENABLE (1 << 9)
  375. #define SD_CTRL_INTMASKBUFFER_ILLEGAL_FUNCTION (1 << 13)
  376. #define SD_CTRL_INTMASKBUFFER_CMD_BUSY (1 << 14)
  377. #define SD_CTRL_INTMASKBUFFER_ILLEGAL_ACCESS (1 << 15)
  378. #define SD_CTRL_DETAIL0_RESPONSE_CMD_ERROR (1 << 0)
  379. #define SD_CTRL_DETAIL0_END_BIT_ERROR_FOR_RESPONSE_NON_CMD12 (1 << 2)
  380. #define SD_CTRL_DETAIL0_END_BIT_ERROR_FOR_RESPONSE_CMD12 (1 << 3)
  381. #define SD_CTRL_DETAIL0_END_BIT_ERROR_FOR_READ_DATA (1 << 4)
  382. #define SD_CTRL_DETAIL0_END_BIT_ERROR_FOR_WRITE_CRC_STATUS (1 << 5)
  383. #define SD_CTRL_DETAIL0_CRC_ERROR_FOR_RESPONSE_NON_CMD12 (1 << 8)
  384. #define SD_CTRL_DETAIL0_CRC_ERROR_FOR_RESPONSE_CMD12 (1 << 9)
  385. #define SD_CTRL_DETAIL0_CRC_ERROR_FOR_READ_DATA (1 << 10)
  386. #define SD_CTRL_DETAIL0_CRC_ERROR_FOR_WRITE_CMD (1 << 11)
  387. #define SD_CTRL_DETAIL1_NO_CMD_RESPONSE (1 << 0)
  388. #define SD_CTRL_DETAIL1_TIMEOUT_READ_DATA (1 << 4)
  389. #define SD_CTRL_DETAIL1_TIMEOUT_CRS_STATUS (1 << 5)
  390. #define SD_CTRL_DETAIL1_TIMEOUT_CRC_BUSY (1 << 6)
  391. #define ASIC3_SDIO_CTRL_Base 0x1200
  392. #define ASIC3_SDIO_CTRL_Cmd 0x00
  393. #define ASIC3_SDIO_CTRL_CardPortSel 0x04
  394. #define ASIC3_SDIO_CTRL_Arg0 0x08
  395. #define ASIC3_SDIO_CTRL_Arg1 0x0C
  396. #define ASIC3_SDIO_CTRL_TransferBlockCount 0x14
  397. #define ASIC3_SDIO_CTRL_Response0 0x18
  398. #define ASIC3_SDIO_CTRL_Response1 0x1C
  399. #define ASIC3_SDIO_CTRL_Response2 0x20
  400. #define ASIC3_SDIO_CTRL_Response3 0x24
  401. #define ASIC3_SDIO_CTRL_Response4 0x28
  402. #define ASIC3_SDIO_CTRL_Response5 0x2C
  403. #define ASIC3_SDIO_CTRL_Response6 0x30
  404. #define ASIC3_SDIO_CTRL_Response7 0x34
  405. #define ASIC3_SDIO_CTRL_CardStatus 0x38
  406. #define ASIC3_SDIO_CTRL_BufferCtrl 0x3C
  407. #define ASIC3_SDIO_CTRL_IntMaskCard 0x40
  408. #define ASIC3_SDIO_CTRL_IntMaskBuffer 0x44
  409. #define ASIC3_SDIO_CTRL_CardXferDataLen 0x4C
  410. #define ASIC3_SDIO_CTRL_CardOptionSetup 0x50
  411. #define ASIC3_SDIO_CTRL_ErrorStatus0 0x54
  412. #define ASIC3_SDIO_CTRL_ErrorStatus1 0x58
  413. #define ASIC3_SDIO_CTRL_DataPort 0x60
  414. #define ASIC3_SDIO_CTRL_TransactionCtrl 0x68
  415. #define ASIC3_SDIO_CTRL_CardIntCtrl 0x6C
  416. #define ASIC3_SDIO_CTRL_ClocknWaitCtrl 0x70
  417. #define ASIC3_SDIO_CTRL_HostInformation 0x74
  418. #define ASIC3_SDIO_CTRL_ErrorCtrl 0x78
  419. #define ASIC3_SDIO_CTRL_LEDCtrl 0x7C
  420. #define ASIC3_SDIO_CTRL_SoftwareReset 0x1C0
  421. #define ASIC3_MAP_SIZE_32BIT 0x2000
  422. #define ASIC3_MAP_SIZE_16BIT 0x1000
  423. #endif /* __ASIC3_H__ */