intel-gtt.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. /*
  18. * If we have Intel graphics, we're not going to have anything other than
  19. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  20. * on the Intel IOMMU support (CONFIG_DMAR).
  21. * Only newer chipsets need to bother with this, of course.
  22. */
  23. #ifdef CONFIG_DMAR
  24. #define USE_PCI_DMA_API 1
  25. #endif
  26. static const struct aper_size_info_fixed intel_i810_sizes[] =
  27. {
  28. {64, 16384, 4},
  29. /* The 32M mode still requires a 64k gatt */
  30. {32, 8192, 4}
  31. };
  32. #define AGP_DCACHE_MEMORY 1
  33. #define AGP_PHYS_MEMORY 2
  34. #define INTEL_AGP_CACHED_MEMORY 3
  35. static struct gatt_mask intel_i810_masks[] =
  36. {
  37. {.mask = I810_PTE_VALID, .type = 0},
  38. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  39. {.mask = I810_PTE_VALID, .type = 0},
  40. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  41. .type = INTEL_AGP_CACHED_MEMORY}
  42. };
  43. static struct _intel_private {
  44. struct pci_dev *pcidev; /* device one */
  45. u8 __iomem *registers;
  46. u32 __iomem *gtt; /* I915G */
  47. int num_dcache_entries;
  48. /* gtt_entries is the number of gtt entries that are already mapped
  49. * to stolen memory. Stolen memory is larger than the memory mapped
  50. * through gtt_entries, as it includes some reserved space for the BIOS
  51. * popup and for the GTT.
  52. */
  53. int gtt_entries; /* i830+ */
  54. int gtt_total_size;
  55. union {
  56. void __iomem *i9xx_flush_page;
  57. void *i8xx_flush_page;
  58. };
  59. struct page *i8xx_page;
  60. struct resource ifp_resource;
  61. int resource_valid;
  62. } intel_private;
  63. #ifdef USE_PCI_DMA_API
  64. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  65. {
  66. *ret = pci_map_page(intel_private.pcidev, page, 0,
  67. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  68. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  69. return -EINVAL;
  70. return 0;
  71. }
  72. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  73. {
  74. pci_unmap_page(intel_private.pcidev, dma,
  75. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  76. }
  77. static void intel_agp_free_sglist(struct agp_memory *mem)
  78. {
  79. struct sg_table st;
  80. st.sgl = mem->sg_list;
  81. st.orig_nents = st.nents = mem->page_count;
  82. sg_free_table(&st);
  83. mem->sg_list = NULL;
  84. mem->num_sg = 0;
  85. }
  86. static int intel_agp_map_memory(struct agp_memory *mem)
  87. {
  88. struct sg_table st;
  89. struct scatterlist *sg;
  90. int i;
  91. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  92. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  93. return -ENOMEM;
  94. mem->sg_list = sg = st.sgl;
  95. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  96. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  97. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  98. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  99. if (unlikely(!mem->num_sg)) {
  100. intel_agp_free_sglist(mem);
  101. return -ENOMEM;
  102. }
  103. return 0;
  104. }
  105. static void intel_agp_unmap_memory(struct agp_memory *mem)
  106. {
  107. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  108. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  109. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  110. intel_agp_free_sglist(mem);
  111. }
  112. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  113. off_t pg_start, int mask_type)
  114. {
  115. struct scatterlist *sg;
  116. int i, j;
  117. j = pg_start;
  118. WARN_ON(!mem->num_sg);
  119. if (mem->num_sg == mem->page_count) {
  120. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  121. writel(agp_bridge->driver->mask_memory(agp_bridge,
  122. sg_dma_address(sg), mask_type),
  123. intel_private.gtt+j);
  124. j++;
  125. }
  126. } else {
  127. /* sg may merge pages, but we have to separate
  128. * per-page addr for GTT */
  129. unsigned int len, m;
  130. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  131. len = sg_dma_len(sg) / PAGE_SIZE;
  132. for (m = 0; m < len; m++) {
  133. writel(agp_bridge->driver->mask_memory(agp_bridge,
  134. sg_dma_address(sg) + m * PAGE_SIZE,
  135. mask_type),
  136. intel_private.gtt+j);
  137. j++;
  138. }
  139. }
  140. }
  141. readl(intel_private.gtt+j-1);
  142. }
  143. #else
  144. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  145. off_t pg_start, int mask_type)
  146. {
  147. int i, j;
  148. u32 cache_bits = 0;
  149. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  150. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  151. {
  152. cache_bits = I830_PTE_SYSTEM_CACHED;
  153. }
  154. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  155. writel(agp_bridge->driver->mask_memory(agp_bridge,
  156. page_to_phys(mem->pages[i]), mask_type),
  157. intel_private.gtt+j);
  158. }
  159. readl(intel_private.gtt+j-1);
  160. }
  161. #endif
  162. static int intel_i810_fetch_size(void)
  163. {
  164. u32 smram_miscc;
  165. struct aper_size_info_fixed *values;
  166. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  167. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  168. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  169. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  170. return 0;
  171. }
  172. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  173. agp_bridge->previous_size =
  174. agp_bridge->current_size = (void *) (values + 1);
  175. agp_bridge->aperture_size_idx = 1;
  176. return values[1].size;
  177. } else {
  178. agp_bridge->previous_size =
  179. agp_bridge->current_size = (void *) (values);
  180. agp_bridge->aperture_size_idx = 0;
  181. return values[0].size;
  182. }
  183. return 0;
  184. }
  185. static int intel_i810_configure(void)
  186. {
  187. struct aper_size_info_fixed *current_size;
  188. u32 temp;
  189. int i;
  190. current_size = A_SIZE_FIX(agp_bridge->current_size);
  191. if (!intel_private.registers) {
  192. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  193. temp &= 0xfff80000;
  194. intel_private.registers = ioremap(temp, 128 * 4096);
  195. if (!intel_private.registers) {
  196. dev_err(&intel_private.pcidev->dev,
  197. "can't remap memory\n");
  198. return -ENOMEM;
  199. }
  200. }
  201. if ((readl(intel_private.registers+I810_DRAM_CTL)
  202. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  203. /* This will need to be dynamically assigned */
  204. dev_info(&intel_private.pcidev->dev,
  205. "detected 4MB dedicated video ram\n");
  206. intel_private.num_dcache_entries = 1024;
  207. }
  208. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  209. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  210. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  211. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  212. if (agp_bridge->driver->needs_scratch_page) {
  213. for (i = 0; i < current_size->num_entries; i++) {
  214. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  215. }
  216. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  217. }
  218. global_cache_flush();
  219. return 0;
  220. }
  221. static void intel_i810_cleanup(void)
  222. {
  223. writel(0, intel_private.registers+I810_PGETBL_CTL);
  224. readl(intel_private.registers); /* PCI Posting. */
  225. iounmap(intel_private.registers);
  226. }
  227. static void intel_i810_tlbflush(struct agp_memory *mem)
  228. {
  229. return;
  230. }
  231. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  232. {
  233. return;
  234. }
  235. /* Exists to support ARGB cursors */
  236. static struct page *i8xx_alloc_pages(void)
  237. {
  238. struct page *page;
  239. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  240. if (page == NULL)
  241. return NULL;
  242. if (set_pages_uc(page, 4) < 0) {
  243. set_pages_wb(page, 4);
  244. __free_pages(page, 2);
  245. return NULL;
  246. }
  247. get_page(page);
  248. atomic_inc(&agp_bridge->current_memory_agp);
  249. return page;
  250. }
  251. static void i8xx_destroy_pages(struct page *page)
  252. {
  253. if (page == NULL)
  254. return;
  255. set_pages_wb(page, 4);
  256. put_page(page);
  257. __free_pages(page, 2);
  258. atomic_dec(&agp_bridge->current_memory_agp);
  259. }
  260. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  261. int type)
  262. {
  263. if (type < AGP_USER_TYPES)
  264. return type;
  265. else if (type == AGP_USER_CACHED_MEMORY)
  266. return INTEL_AGP_CACHED_MEMORY;
  267. else
  268. return 0;
  269. }
  270. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  271. int type)
  272. {
  273. int i, j, num_entries;
  274. void *temp;
  275. int ret = -EINVAL;
  276. int mask_type;
  277. if (mem->page_count == 0)
  278. goto out;
  279. temp = agp_bridge->current_size;
  280. num_entries = A_SIZE_FIX(temp)->num_entries;
  281. if ((pg_start + mem->page_count) > num_entries)
  282. goto out_err;
  283. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  284. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  285. ret = -EBUSY;
  286. goto out_err;
  287. }
  288. }
  289. if (type != mem->type)
  290. goto out_err;
  291. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  292. switch (mask_type) {
  293. case AGP_DCACHE_MEMORY:
  294. if (!mem->is_flushed)
  295. global_cache_flush();
  296. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  297. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  298. intel_private.registers+I810_PTE_BASE+(i*4));
  299. }
  300. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  301. break;
  302. case AGP_PHYS_MEMORY:
  303. case AGP_NORMAL_MEMORY:
  304. if (!mem->is_flushed)
  305. global_cache_flush();
  306. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  307. writel(agp_bridge->driver->mask_memory(agp_bridge,
  308. page_to_phys(mem->pages[i]), mask_type),
  309. intel_private.registers+I810_PTE_BASE+(j*4));
  310. }
  311. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  312. break;
  313. default:
  314. goto out_err;
  315. }
  316. agp_bridge->driver->tlb_flush(mem);
  317. out:
  318. ret = 0;
  319. out_err:
  320. mem->is_flushed = true;
  321. return ret;
  322. }
  323. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  324. int type)
  325. {
  326. int i;
  327. if (mem->page_count == 0)
  328. return 0;
  329. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  330. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  331. }
  332. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  333. agp_bridge->driver->tlb_flush(mem);
  334. return 0;
  335. }
  336. /*
  337. * The i810/i830 requires a physical address to program its mouse
  338. * pointer into hardware.
  339. * However the Xserver still writes to it through the agp aperture.
  340. */
  341. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  342. {
  343. struct agp_memory *new;
  344. struct page *page;
  345. switch (pg_count) {
  346. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  347. break;
  348. case 4:
  349. /* kludge to get 4 physical pages for ARGB cursor */
  350. page = i8xx_alloc_pages();
  351. break;
  352. default:
  353. return NULL;
  354. }
  355. if (page == NULL)
  356. return NULL;
  357. new = agp_create_memory(pg_count);
  358. if (new == NULL)
  359. return NULL;
  360. new->pages[0] = page;
  361. if (pg_count == 4) {
  362. /* kludge to get 4 physical pages for ARGB cursor */
  363. new->pages[1] = new->pages[0] + 1;
  364. new->pages[2] = new->pages[1] + 1;
  365. new->pages[3] = new->pages[2] + 1;
  366. }
  367. new->page_count = pg_count;
  368. new->num_scratch_pages = pg_count;
  369. new->type = AGP_PHYS_MEMORY;
  370. new->physical = page_to_phys(new->pages[0]);
  371. return new;
  372. }
  373. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  374. {
  375. struct agp_memory *new;
  376. if (type == AGP_DCACHE_MEMORY) {
  377. if (pg_count != intel_private.num_dcache_entries)
  378. return NULL;
  379. new = agp_create_memory(1);
  380. if (new == NULL)
  381. return NULL;
  382. new->type = AGP_DCACHE_MEMORY;
  383. new->page_count = pg_count;
  384. new->num_scratch_pages = 0;
  385. agp_free_page_array(new);
  386. return new;
  387. }
  388. if (type == AGP_PHYS_MEMORY)
  389. return alloc_agpphysmem_i8xx(pg_count, type);
  390. return NULL;
  391. }
  392. static void intel_i810_free_by_type(struct agp_memory *curr)
  393. {
  394. agp_free_key(curr->key);
  395. if (curr->type == AGP_PHYS_MEMORY) {
  396. if (curr->page_count == 4)
  397. i8xx_destroy_pages(curr->pages[0]);
  398. else {
  399. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  400. AGP_PAGE_DESTROY_UNMAP);
  401. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  402. AGP_PAGE_DESTROY_FREE);
  403. }
  404. agp_free_page_array(curr);
  405. }
  406. kfree(curr);
  407. }
  408. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  409. dma_addr_t addr, int type)
  410. {
  411. /* Type checking must be done elsewhere */
  412. return addr | bridge->driver->masks[type].mask;
  413. }
  414. static struct aper_size_info_fixed intel_i830_sizes[] =
  415. {
  416. {128, 32768, 5},
  417. /* The 64M mode still requires a 128k gatt */
  418. {64, 16384, 5},
  419. {256, 65536, 6},
  420. {512, 131072, 7},
  421. };
  422. static void intel_i830_init_gtt_entries(void)
  423. {
  424. u16 gmch_ctrl;
  425. int gtt_entries = 0;
  426. u8 rdct;
  427. int local = 0;
  428. static const int ddt[4] = { 0, 16, 32, 64 };
  429. int size; /* reserved space (in kb) at the top of stolen memory */
  430. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  431. if (IS_I965) {
  432. u32 pgetbl_ctl;
  433. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  434. /* The 965 has a field telling us the size of the GTT,
  435. * which may be larger than what is necessary to map the
  436. * aperture.
  437. */
  438. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  439. case I965_PGETBL_SIZE_128KB:
  440. size = 128;
  441. break;
  442. case I965_PGETBL_SIZE_256KB:
  443. size = 256;
  444. break;
  445. case I965_PGETBL_SIZE_512KB:
  446. size = 512;
  447. break;
  448. case I965_PGETBL_SIZE_1MB:
  449. size = 1024;
  450. break;
  451. case I965_PGETBL_SIZE_2MB:
  452. size = 2048;
  453. break;
  454. case I965_PGETBL_SIZE_1_5MB:
  455. size = 1024 + 512;
  456. break;
  457. default:
  458. dev_info(&intel_private.pcidev->dev,
  459. "unknown page table size, assuming 512KB\n");
  460. size = 512;
  461. }
  462. size += 4; /* add in BIOS popup space */
  463. } else if (IS_G33 && !IS_PINEVIEW) {
  464. /* G33's GTT size defined in gmch_ctrl */
  465. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  466. case G33_PGETBL_SIZE_1M:
  467. size = 1024;
  468. break;
  469. case G33_PGETBL_SIZE_2M:
  470. size = 2048;
  471. break;
  472. default:
  473. dev_info(&agp_bridge->dev->dev,
  474. "unknown page table size 0x%x, assuming 512KB\n",
  475. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  476. size = 512;
  477. }
  478. size += 4;
  479. } else if (IS_G4X || IS_PINEVIEW) {
  480. /* On 4 series hardware, GTT stolen is separate from graphics
  481. * stolen, ignore it in stolen gtt entries counting. However,
  482. * 4KB of the stolen memory doesn't get mapped to the GTT.
  483. */
  484. size = 4;
  485. } else {
  486. /* On previous hardware, the GTT size was just what was
  487. * required to map the aperture.
  488. */
  489. size = agp_bridge->driver->fetch_size() + 4;
  490. }
  491. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  492. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  493. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  494. case I830_GMCH_GMS_STOLEN_512:
  495. gtt_entries = KB(512) - KB(size);
  496. break;
  497. case I830_GMCH_GMS_STOLEN_1024:
  498. gtt_entries = MB(1) - KB(size);
  499. break;
  500. case I830_GMCH_GMS_STOLEN_8192:
  501. gtt_entries = MB(8) - KB(size);
  502. break;
  503. case I830_GMCH_GMS_LOCAL:
  504. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  505. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  506. MB(ddt[I830_RDRAM_DDT(rdct)]);
  507. local = 1;
  508. break;
  509. default:
  510. gtt_entries = 0;
  511. break;
  512. }
  513. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  514. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  515. /*
  516. * SandyBridge has new memory control reg at 0x50.w
  517. */
  518. u16 snb_gmch_ctl;
  519. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  520. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  521. case SNB_GMCH_GMS_STOLEN_32M:
  522. gtt_entries = MB(32) - KB(size);
  523. break;
  524. case SNB_GMCH_GMS_STOLEN_64M:
  525. gtt_entries = MB(64) - KB(size);
  526. break;
  527. case SNB_GMCH_GMS_STOLEN_96M:
  528. gtt_entries = MB(96) - KB(size);
  529. break;
  530. case SNB_GMCH_GMS_STOLEN_128M:
  531. gtt_entries = MB(128) - KB(size);
  532. break;
  533. case SNB_GMCH_GMS_STOLEN_160M:
  534. gtt_entries = MB(160) - KB(size);
  535. break;
  536. case SNB_GMCH_GMS_STOLEN_192M:
  537. gtt_entries = MB(192) - KB(size);
  538. break;
  539. case SNB_GMCH_GMS_STOLEN_224M:
  540. gtt_entries = MB(224) - KB(size);
  541. break;
  542. case SNB_GMCH_GMS_STOLEN_256M:
  543. gtt_entries = MB(256) - KB(size);
  544. break;
  545. case SNB_GMCH_GMS_STOLEN_288M:
  546. gtt_entries = MB(288) - KB(size);
  547. break;
  548. case SNB_GMCH_GMS_STOLEN_320M:
  549. gtt_entries = MB(320) - KB(size);
  550. break;
  551. case SNB_GMCH_GMS_STOLEN_352M:
  552. gtt_entries = MB(352) - KB(size);
  553. break;
  554. case SNB_GMCH_GMS_STOLEN_384M:
  555. gtt_entries = MB(384) - KB(size);
  556. break;
  557. case SNB_GMCH_GMS_STOLEN_416M:
  558. gtt_entries = MB(416) - KB(size);
  559. break;
  560. case SNB_GMCH_GMS_STOLEN_448M:
  561. gtt_entries = MB(448) - KB(size);
  562. break;
  563. case SNB_GMCH_GMS_STOLEN_480M:
  564. gtt_entries = MB(480) - KB(size);
  565. break;
  566. case SNB_GMCH_GMS_STOLEN_512M:
  567. gtt_entries = MB(512) - KB(size);
  568. break;
  569. }
  570. } else {
  571. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  572. case I855_GMCH_GMS_STOLEN_1M:
  573. gtt_entries = MB(1) - KB(size);
  574. break;
  575. case I855_GMCH_GMS_STOLEN_4M:
  576. gtt_entries = MB(4) - KB(size);
  577. break;
  578. case I855_GMCH_GMS_STOLEN_8M:
  579. gtt_entries = MB(8) - KB(size);
  580. break;
  581. case I855_GMCH_GMS_STOLEN_16M:
  582. gtt_entries = MB(16) - KB(size);
  583. break;
  584. case I855_GMCH_GMS_STOLEN_32M:
  585. gtt_entries = MB(32) - KB(size);
  586. break;
  587. case I915_GMCH_GMS_STOLEN_48M:
  588. /* Check it's really I915G */
  589. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  590. gtt_entries = MB(48) - KB(size);
  591. else
  592. gtt_entries = 0;
  593. break;
  594. case I915_GMCH_GMS_STOLEN_64M:
  595. /* Check it's really I915G */
  596. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  597. gtt_entries = MB(64) - KB(size);
  598. else
  599. gtt_entries = 0;
  600. break;
  601. case G33_GMCH_GMS_STOLEN_128M:
  602. if (IS_G33 || IS_I965 || IS_G4X)
  603. gtt_entries = MB(128) - KB(size);
  604. else
  605. gtt_entries = 0;
  606. break;
  607. case G33_GMCH_GMS_STOLEN_256M:
  608. if (IS_G33 || IS_I965 || IS_G4X)
  609. gtt_entries = MB(256) - KB(size);
  610. else
  611. gtt_entries = 0;
  612. break;
  613. case INTEL_GMCH_GMS_STOLEN_96M:
  614. if (IS_I965 || IS_G4X)
  615. gtt_entries = MB(96) - KB(size);
  616. else
  617. gtt_entries = 0;
  618. break;
  619. case INTEL_GMCH_GMS_STOLEN_160M:
  620. if (IS_I965 || IS_G4X)
  621. gtt_entries = MB(160) - KB(size);
  622. else
  623. gtt_entries = 0;
  624. break;
  625. case INTEL_GMCH_GMS_STOLEN_224M:
  626. if (IS_I965 || IS_G4X)
  627. gtt_entries = MB(224) - KB(size);
  628. else
  629. gtt_entries = 0;
  630. break;
  631. case INTEL_GMCH_GMS_STOLEN_352M:
  632. if (IS_I965 || IS_G4X)
  633. gtt_entries = MB(352) - KB(size);
  634. else
  635. gtt_entries = 0;
  636. break;
  637. default:
  638. gtt_entries = 0;
  639. break;
  640. }
  641. }
  642. if (gtt_entries > 0) {
  643. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  644. gtt_entries / KB(1), local ? "local" : "stolen");
  645. gtt_entries /= KB(4);
  646. } else {
  647. dev_info(&agp_bridge->dev->dev,
  648. "no pre-allocated video memory detected\n");
  649. gtt_entries = 0;
  650. }
  651. intel_private.gtt_entries = gtt_entries;
  652. }
  653. static void intel_i830_fini_flush(void)
  654. {
  655. kunmap(intel_private.i8xx_page);
  656. intel_private.i8xx_flush_page = NULL;
  657. unmap_page_from_agp(intel_private.i8xx_page);
  658. __free_page(intel_private.i8xx_page);
  659. intel_private.i8xx_page = NULL;
  660. }
  661. static void intel_i830_setup_flush(void)
  662. {
  663. /* return if we've already set the flush mechanism up */
  664. if (intel_private.i8xx_page)
  665. return;
  666. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  667. if (!intel_private.i8xx_page)
  668. return;
  669. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  670. if (!intel_private.i8xx_flush_page)
  671. intel_i830_fini_flush();
  672. }
  673. /* The chipset_flush interface needs to get data that has already been
  674. * flushed out of the CPU all the way out to main memory, because the GPU
  675. * doesn't snoop those buffers.
  676. *
  677. * The 8xx series doesn't have the same lovely interface for flushing the
  678. * chipset write buffers that the later chips do. According to the 865
  679. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  680. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  681. * that it'll push whatever was in there out. It appears to work.
  682. */
  683. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  684. {
  685. unsigned int *pg = intel_private.i8xx_flush_page;
  686. memset(pg, 0, 1024);
  687. if (cpu_has_clflush)
  688. clflush_cache_range(pg, 1024);
  689. else if (wbinvd_on_all_cpus() != 0)
  690. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  691. }
  692. /* The intel i830 automatically initializes the agp aperture during POST.
  693. * Use the memory already set aside for in the GTT.
  694. */
  695. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  696. {
  697. int page_order;
  698. struct aper_size_info_fixed *size;
  699. int num_entries;
  700. u32 temp;
  701. size = agp_bridge->current_size;
  702. page_order = size->page_order;
  703. num_entries = size->num_entries;
  704. agp_bridge->gatt_table_real = NULL;
  705. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  706. temp &= 0xfff80000;
  707. intel_private.registers = ioremap(temp, 128 * 4096);
  708. if (!intel_private.registers)
  709. return -ENOMEM;
  710. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  711. global_cache_flush(); /* FIXME: ?? */
  712. /* we have to call this as early as possible after the MMIO base address is known */
  713. intel_i830_init_gtt_entries();
  714. agp_bridge->gatt_table = NULL;
  715. agp_bridge->gatt_bus_addr = temp;
  716. return 0;
  717. }
  718. /* Return the gatt table to a sane state. Use the top of stolen
  719. * memory for the GTT.
  720. */
  721. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  722. {
  723. return 0;
  724. }
  725. static int intel_i830_fetch_size(void)
  726. {
  727. u16 gmch_ctrl;
  728. struct aper_size_info_fixed *values;
  729. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  730. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  731. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  732. /* 855GM/852GM/865G has 128MB aperture size */
  733. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  734. agp_bridge->aperture_size_idx = 0;
  735. return values[0].size;
  736. }
  737. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  738. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  739. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  740. agp_bridge->aperture_size_idx = 0;
  741. return values[0].size;
  742. } else {
  743. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  744. agp_bridge->aperture_size_idx = 1;
  745. return values[1].size;
  746. }
  747. return 0;
  748. }
  749. static int intel_i830_configure(void)
  750. {
  751. struct aper_size_info_fixed *current_size;
  752. u32 temp;
  753. u16 gmch_ctrl;
  754. int i;
  755. current_size = A_SIZE_FIX(agp_bridge->current_size);
  756. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  757. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  758. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  759. gmch_ctrl |= I830_GMCH_ENABLED;
  760. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  761. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  762. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  763. if (agp_bridge->driver->needs_scratch_page) {
  764. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  765. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  766. }
  767. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  768. }
  769. global_cache_flush();
  770. intel_i830_setup_flush();
  771. return 0;
  772. }
  773. static void intel_i830_cleanup(void)
  774. {
  775. iounmap(intel_private.registers);
  776. }
  777. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  778. int type)
  779. {
  780. int i, j, num_entries;
  781. void *temp;
  782. int ret = -EINVAL;
  783. int mask_type;
  784. if (mem->page_count == 0)
  785. goto out;
  786. temp = agp_bridge->current_size;
  787. num_entries = A_SIZE_FIX(temp)->num_entries;
  788. if (pg_start < intel_private.gtt_entries) {
  789. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  790. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  791. pg_start, intel_private.gtt_entries);
  792. dev_info(&intel_private.pcidev->dev,
  793. "trying to insert into local/stolen memory\n");
  794. goto out_err;
  795. }
  796. if ((pg_start + mem->page_count) > num_entries)
  797. goto out_err;
  798. /* The i830 can't check the GTT for entries since its read only,
  799. * depend on the caller to make the correct offset decisions.
  800. */
  801. if (type != mem->type)
  802. goto out_err;
  803. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  804. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  805. mask_type != INTEL_AGP_CACHED_MEMORY)
  806. goto out_err;
  807. if (!mem->is_flushed)
  808. global_cache_flush();
  809. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  810. writel(agp_bridge->driver->mask_memory(agp_bridge,
  811. page_to_phys(mem->pages[i]), mask_type),
  812. intel_private.registers+I810_PTE_BASE+(j*4));
  813. }
  814. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  815. agp_bridge->driver->tlb_flush(mem);
  816. out:
  817. ret = 0;
  818. out_err:
  819. mem->is_flushed = true;
  820. return ret;
  821. }
  822. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  823. int type)
  824. {
  825. int i;
  826. if (mem->page_count == 0)
  827. return 0;
  828. if (pg_start < intel_private.gtt_entries) {
  829. dev_info(&intel_private.pcidev->dev,
  830. "trying to disable local/stolen memory\n");
  831. return -EINVAL;
  832. }
  833. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  834. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  835. }
  836. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  837. agp_bridge->driver->tlb_flush(mem);
  838. return 0;
  839. }
  840. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  841. {
  842. if (type == AGP_PHYS_MEMORY)
  843. return alloc_agpphysmem_i8xx(pg_count, type);
  844. /* always return NULL for other allocation types for now */
  845. return NULL;
  846. }
  847. static int intel_alloc_chipset_flush_resource(void)
  848. {
  849. int ret;
  850. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  851. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  852. pcibios_align_resource, agp_bridge->dev);
  853. return ret;
  854. }
  855. static void intel_i915_setup_chipset_flush(void)
  856. {
  857. int ret;
  858. u32 temp;
  859. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  860. if (!(temp & 0x1)) {
  861. intel_alloc_chipset_flush_resource();
  862. intel_private.resource_valid = 1;
  863. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  864. } else {
  865. temp &= ~1;
  866. intel_private.resource_valid = 1;
  867. intel_private.ifp_resource.start = temp;
  868. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  869. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  870. /* some BIOSes reserve this area in a pnp some don't */
  871. if (ret)
  872. intel_private.resource_valid = 0;
  873. }
  874. }
  875. static void intel_i965_g33_setup_chipset_flush(void)
  876. {
  877. u32 temp_hi, temp_lo;
  878. int ret;
  879. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  880. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  881. if (!(temp_lo & 0x1)) {
  882. intel_alloc_chipset_flush_resource();
  883. intel_private.resource_valid = 1;
  884. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  885. upper_32_bits(intel_private.ifp_resource.start));
  886. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  887. } else {
  888. u64 l64;
  889. temp_lo &= ~0x1;
  890. l64 = ((u64)temp_hi << 32) | temp_lo;
  891. intel_private.resource_valid = 1;
  892. intel_private.ifp_resource.start = l64;
  893. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  894. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  895. /* some BIOSes reserve this area in a pnp some don't */
  896. if (ret)
  897. intel_private.resource_valid = 0;
  898. }
  899. }
  900. static void intel_i9xx_setup_flush(void)
  901. {
  902. /* return if already configured */
  903. if (intel_private.ifp_resource.start)
  904. return;
  905. if (IS_SNB)
  906. return;
  907. /* setup a resource for this object */
  908. intel_private.ifp_resource.name = "Intel Flush Page";
  909. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  910. /* Setup chipset flush for 915 */
  911. if (IS_I965 || IS_G33 || IS_G4X) {
  912. intel_i965_g33_setup_chipset_flush();
  913. } else {
  914. intel_i915_setup_chipset_flush();
  915. }
  916. if (intel_private.ifp_resource.start) {
  917. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  918. if (!intel_private.i9xx_flush_page)
  919. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  920. }
  921. }
  922. static int intel_i915_configure(void)
  923. {
  924. struct aper_size_info_fixed *current_size;
  925. u32 temp;
  926. u16 gmch_ctrl;
  927. int i;
  928. current_size = A_SIZE_FIX(agp_bridge->current_size);
  929. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  930. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  931. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  932. gmch_ctrl |= I830_GMCH_ENABLED;
  933. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  934. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  935. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  936. if (agp_bridge->driver->needs_scratch_page) {
  937. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  938. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  939. }
  940. readl(intel_private.gtt+i-1); /* PCI Posting. */
  941. }
  942. global_cache_flush();
  943. intel_i9xx_setup_flush();
  944. return 0;
  945. }
  946. static void intel_i915_cleanup(void)
  947. {
  948. if (intel_private.i9xx_flush_page)
  949. iounmap(intel_private.i9xx_flush_page);
  950. if (intel_private.resource_valid)
  951. release_resource(&intel_private.ifp_resource);
  952. intel_private.ifp_resource.start = 0;
  953. intel_private.resource_valid = 0;
  954. iounmap(intel_private.gtt);
  955. iounmap(intel_private.registers);
  956. }
  957. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  958. {
  959. if (intel_private.i9xx_flush_page)
  960. writel(1, intel_private.i9xx_flush_page);
  961. }
  962. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  963. int type)
  964. {
  965. int num_entries;
  966. void *temp;
  967. int ret = -EINVAL;
  968. int mask_type;
  969. if (mem->page_count == 0)
  970. goto out;
  971. temp = agp_bridge->current_size;
  972. num_entries = A_SIZE_FIX(temp)->num_entries;
  973. if (pg_start < intel_private.gtt_entries) {
  974. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  975. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  976. pg_start, intel_private.gtt_entries);
  977. dev_info(&intel_private.pcidev->dev,
  978. "trying to insert into local/stolen memory\n");
  979. goto out_err;
  980. }
  981. if ((pg_start + mem->page_count) > num_entries)
  982. goto out_err;
  983. /* The i915 can't check the GTT for entries since it's read only;
  984. * depend on the caller to make the correct offset decisions.
  985. */
  986. if (type != mem->type)
  987. goto out_err;
  988. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  989. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  990. mask_type != INTEL_AGP_CACHED_MEMORY)
  991. goto out_err;
  992. if (!mem->is_flushed)
  993. global_cache_flush();
  994. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  995. agp_bridge->driver->tlb_flush(mem);
  996. out:
  997. ret = 0;
  998. out_err:
  999. mem->is_flushed = true;
  1000. return ret;
  1001. }
  1002. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1003. int type)
  1004. {
  1005. int i;
  1006. if (mem->page_count == 0)
  1007. return 0;
  1008. if (pg_start < intel_private.gtt_entries) {
  1009. dev_info(&intel_private.pcidev->dev,
  1010. "trying to disable local/stolen memory\n");
  1011. return -EINVAL;
  1012. }
  1013. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1014. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1015. readl(intel_private.gtt+i-1);
  1016. agp_bridge->driver->tlb_flush(mem);
  1017. return 0;
  1018. }
  1019. /* Return the aperture size by just checking the resource length. The effect
  1020. * described in the spec of the MSAC registers is just changing of the
  1021. * resource size.
  1022. */
  1023. static int intel_i9xx_fetch_size(void)
  1024. {
  1025. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1026. int aper_size; /* size in megabytes */
  1027. int i;
  1028. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1029. for (i = 0; i < num_sizes; i++) {
  1030. if (aper_size == intel_i830_sizes[i].size) {
  1031. agp_bridge->current_size = intel_i830_sizes + i;
  1032. agp_bridge->previous_size = agp_bridge->current_size;
  1033. return aper_size;
  1034. }
  1035. }
  1036. return 0;
  1037. }
  1038. /* The intel i915 automatically initializes the agp aperture during POST.
  1039. * Use the memory already set aside for in the GTT.
  1040. */
  1041. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1042. {
  1043. int page_order;
  1044. struct aper_size_info_fixed *size;
  1045. int num_entries;
  1046. u32 temp, temp2;
  1047. int gtt_map_size = 256 * 1024;
  1048. size = agp_bridge->current_size;
  1049. page_order = size->page_order;
  1050. num_entries = size->num_entries;
  1051. agp_bridge->gatt_table_real = NULL;
  1052. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1053. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1054. if (IS_G33)
  1055. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1056. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1057. if (!intel_private.gtt)
  1058. return -ENOMEM;
  1059. intel_private.gtt_total_size = gtt_map_size / 4;
  1060. temp &= 0xfff80000;
  1061. intel_private.registers = ioremap(temp, 128 * 4096);
  1062. if (!intel_private.registers) {
  1063. iounmap(intel_private.gtt);
  1064. return -ENOMEM;
  1065. }
  1066. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1067. global_cache_flush(); /* FIXME: ? */
  1068. /* we have to call this as early as possible after the MMIO base address is known */
  1069. intel_i830_init_gtt_entries();
  1070. agp_bridge->gatt_table = NULL;
  1071. agp_bridge->gatt_bus_addr = temp;
  1072. return 0;
  1073. }
  1074. /*
  1075. * The i965 supports 36-bit physical addresses, but to keep
  1076. * the format of the GTT the same, the bits that don't fit
  1077. * in a 32-bit word are shifted down to bits 4..7.
  1078. *
  1079. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1080. * is always zero on 32-bit architectures, so no need to make
  1081. * this conditional.
  1082. */
  1083. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1084. dma_addr_t addr, int type)
  1085. {
  1086. /* Shift high bits down */
  1087. addr |= (addr >> 28) & 0xf0;
  1088. /* Type checking must be done elsewhere */
  1089. return addr | bridge->driver->masks[type].mask;
  1090. }
  1091. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1092. {
  1093. u16 snb_gmch_ctl;
  1094. switch (agp_bridge->dev->device) {
  1095. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1096. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1097. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1098. case PCI_DEVICE_ID_INTEL_G45_HB:
  1099. case PCI_DEVICE_ID_INTEL_G41_HB:
  1100. case PCI_DEVICE_ID_INTEL_B43_HB:
  1101. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1102. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1103. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1104. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1105. *gtt_offset = *gtt_size = MB(2);
  1106. break;
  1107. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1108. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1109. *gtt_offset = MB(2);
  1110. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1111. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1112. default:
  1113. case SNB_GTT_SIZE_0M:
  1114. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1115. *gtt_size = MB(0);
  1116. break;
  1117. case SNB_GTT_SIZE_1M:
  1118. *gtt_size = MB(1);
  1119. break;
  1120. case SNB_GTT_SIZE_2M:
  1121. *gtt_size = MB(2);
  1122. break;
  1123. }
  1124. break;
  1125. default:
  1126. *gtt_offset = *gtt_size = KB(512);
  1127. }
  1128. }
  1129. /* The intel i965 automatically initializes the agp aperture during POST.
  1130. * Use the memory already set aside for in the GTT.
  1131. */
  1132. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1133. {
  1134. int page_order;
  1135. struct aper_size_info_fixed *size;
  1136. int num_entries;
  1137. u32 temp;
  1138. int gtt_offset, gtt_size;
  1139. size = agp_bridge->current_size;
  1140. page_order = size->page_order;
  1141. num_entries = size->num_entries;
  1142. agp_bridge->gatt_table_real = NULL;
  1143. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1144. temp &= 0xfff00000;
  1145. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1146. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1147. if (!intel_private.gtt)
  1148. return -ENOMEM;
  1149. intel_private.gtt_total_size = gtt_size / 4;
  1150. intel_private.registers = ioremap(temp, 128 * 4096);
  1151. if (!intel_private.registers) {
  1152. iounmap(intel_private.gtt);
  1153. return -ENOMEM;
  1154. }
  1155. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1156. global_cache_flush(); /* FIXME: ? */
  1157. /* we have to call this as early as possible after the MMIO base address is known */
  1158. intel_i830_init_gtt_entries();
  1159. agp_bridge->gatt_table = NULL;
  1160. agp_bridge->gatt_bus_addr = temp;
  1161. return 0;
  1162. }
  1163. static const struct agp_bridge_driver intel_810_driver = {
  1164. .owner = THIS_MODULE,
  1165. .aperture_sizes = intel_i810_sizes,
  1166. .size_type = FIXED_APER_SIZE,
  1167. .num_aperture_sizes = 2,
  1168. .needs_scratch_page = true,
  1169. .configure = intel_i810_configure,
  1170. .fetch_size = intel_i810_fetch_size,
  1171. .cleanup = intel_i810_cleanup,
  1172. .tlb_flush = intel_i810_tlbflush,
  1173. .mask_memory = intel_i810_mask_memory,
  1174. .masks = intel_i810_masks,
  1175. .agp_enable = intel_i810_agp_enable,
  1176. .cache_flush = global_cache_flush,
  1177. .create_gatt_table = agp_generic_create_gatt_table,
  1178. .free_gatt_table = agp_generic_free_gatt_table,
  1179. .insert_memory = intel_i810_insert_entries,
  1180. .remove_memory = intel_i810_remove_entries,
  1181. .alloc_by_type = intel_i810_alloc_by_type,
  1182. .free_by_type = intel_i810_free_by_type,
  1183. .agp_alloc_page = agp_generic_alloc_page,
  1184. .agp_alloc_pages = agp_generic_alloc_pages,
  1185. .agp_destroy_page = agp_generic_destroy_page,
  1186. .agp_destroy_pages = agp_generic_destroy_pages,
  1187. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1188. };
  1189. static const struct agp_bridge_driver intel_830_driver = {
  1190. .owner = THIS_MODULE,
  1191. .aperture_sizes = intel_i830_sizes,
  1192. .size_type = FIXED_APER_SIZE,
  1193. .num_aperture_sizes = 4,
  1194. .needs_scratch_page = true,
  1195. .configure = intel_i830_configure,
  1196. .fetch_size = intel_i830_fetch_size,
  1197. .cleanup = intel_i830_cleanup,
  1198. .tlb_flush = intel_i810_tlbflush,
  1199. .mask_memory = intel_i810_mask_memory,
  1200. .masks = intel_i810_masks,
  1201. .agp_enable = intel_i810_agp_enable,
  1202. .cache_flush = global_cache_flush,
  1203. .create_gatt_table = intel_i830_create_gatt_table,
  1204. .free_gatt_table = intel_i830_free_gatt_table,
  1205. .insert_memory = intel_i830_insert_entries,
  1206. .remove_memory = intel_i830_remove_entries,
  1207. .alloc_by_type = intel_i830_alloc_by_type,
  1208. .free_by_type = intel_i810_free_by_type,
  1209. .agp_alloc_page = agp_generic_alloc_page,
  1210. .agp_alloc_pages = agp_generic_alloc_pages,
  1211. .agp_destroy_page = agp_generic_destroy_page,
  1212. .agp_destroy_pages = agp_generic_destroy_pages,
  1213. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1214. .chipset_flush = intel_i830_chipset_flush,
  1215. };
  1216. static const struct agp_bridge_driver intel_915_driver = {
  1217. .owner = THIS_MODULE,
  1218. .aperture_sizes = intel_i830_sizes,
  1219. .size_type = FIXED_APER_SIZE,
  1220. .num_aperture_sizes = 4,
  1221. .needs_scratch_page = true,
  1222. .configure = intel_i915_configure,
  1223. .fetch_size = intel_i9xx_fetch_size,
  1224. .cleanup = intel_i915_cleanup,
  1225. .tlb_flush = intel_i810_tlbflush,
  1226. .mask_memory = intel_i810_mask_memory,
  1227. .masks = intel_i810_masks,
  1228. .agp_enable = intel_i810_agp_enable,
  1229. .cache_flush = global_cache_flush,
  1230. .create_gatt_table = intel_i915_create_gatt_table,
  1231. .free_gatt_table = intel_i830_free_gatt_table,
  1232. .insert_memory = intel_i915_insert_entries,
  1233. .remove_memory = intel_i915_remove_entries,
  1234. .alloc_by_type = intel_i830_alloc_by_type,
  1235. .free_by_type = intel_i810_free_by_type,
  1236. .agp_alloc_page = agp_generic_alloc_page,
  1237. .agp_alloc_pages = agp_generic_alloc_pages,
  1238. .agp_destroy_page = agp_generic_destroy_page,
  1239. .agp_destroy_pages = agp_generic_destroy_pages,
  1240. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1241. .chipset_flush = intel_i915_chipset_flush,
  1242. #ifdef USE_PCI_DMA_API
  1243. .agp_map_page = intel_agp_map_page,
  1244. .agp_unmap_page = intel_agp_unmap_page,
  1245. .agp_map_memory = intel_agp_map_memory,
  1246. .agp_unmap_memory = intel_agp_unmap_memory,
  1247. #endif
  1248. };
  1249. static const struct agp_bridge_driver intel_i965_driver = {
  1250. .owner = THIS_MODULE,
  1251. .aperture_sizes = intel_i830_sizes,
  1252. .size_type = FIXED_APER_SIZE,
  1253. .num_aperture_sizes = 4,
  1254. .needs_scratch_page = true,
  1255. .configure = intel_i915_configure,
  1256. .fetch_size = intel_i9xx_fetch_size,
  1257. .cleanup = intel_i915_cleanup,
  1258. .tlb_flush = intel_i810_tlbflush,
  1259. .mask_memory = intel_i965_mask_memory,
  1260. .masks = intel_i810_masks,
  1261. .agp_enable = intel_i810_agp_enable,
  1262. .cache_flush = global_cache_flush,
  1263. .create_gatt_table = intel_i965_create_gatt_table,
  1264. .free_gatt_table = intel_i830_free_gatt_table,
  1265. .insert_memory = intel_i915_insert_entries,
  1266. .remove_memory = intel_i915_remove_entries,
  1267. .alloc_by_type = intel_i830_alloc_by_type,
  1268. .free_by_type = intel_i810_free_by_type,
  1269. .agp_alloc_page = agp_generic_alloc_page,
  1270. .agp_alloc_pages = agp_generic_alloc_pages,
  1271. .agp_destroy_page = agp_generic_destroy_page,
  1272. .agp_destroy_pages = agp_generic_destroy_pages,
  1273. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1274. .chipset_flush = intel_i915_chipset_flush,
  1275. #ifdef USE_PCI_DMA_API
  1276. .agp_map_page = intel_agp_map_page,
  1277. .agp_unmap_page = intel_agp_unmap_page,
  1278. .agp_map_memory = intel_agp_map_memory,
  1279. .agp_unmap_memory = intel_agp_unmap_memory,
  1280. #endif
  1281. };
  1282. static const struct agp_bridge_driver intel_g33_driver = {
  1283. .owner = THIS_MODULE,
  1284. .aperture_sizes = intel_i830_sizes,
  1285. .size_type = FIXED_APER_SIZE,
  1286. .num_aperture_sizes = 4,
  1287. .needs_scratch_page = true,
  1288. .configure = intel_i915_configure,
  1289. .fetch_size = intel_i9xx_fetch_size,
  1290. .cleanup = intel_i915_cleanup,
  1291. .tlb_flush = intel_i810_tlbflush,
  1292. .mask_memory = intel_i965_mask_memory,
  1293. .masks = intel_i810_masks,
  1294. .agp_enable = intel_i810_agp_enable,
  1295. .cache_flush = global_cache_flush,
  1296. .create_gatt_table = intel_i915_create_gatt_table,
  1297. .free_gatt_table = intel_i830_free_gatt_table,
  1298. .insert_memory = intel_i915_insert_entries,
  1299. .remove_memory = intel_i915_remove_entries,
  1300. .alloc_by_type = intel_i830_alloc_by_type,
  1301. .free_by_type = intel_i810_free_by_type,
  1302. .agp_alloc_page = agp_generic_alloc_page,
  1303. .agp_alloc_pages = agp_generic_alloc_pages,
  1304. .agp_destroy_page = agp_generic_destroy_page,
  1305. .agp_destroy_pages = agp_generic_destroy_pages,
  1306. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1307. .chipset_flush = intel_i915_chipset_flush,
  1308. #ifdef USE_PCI_DMA_API
  1309. .agp_map_page = intel_agp_map_page,
  1310. .agp_unmap_page = intel_agp_unmap_page,
  1311. .agp_map_memory = intel_agp_map_memory,
  1312. .agp_unmap_memory = intel_agp_unmap_memory,
  1313. #endif
  1314. };