Kconfig 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. #
  2. # For a description of the syntax of this configuration file,
  3. # see Documentation/kbuild/kconfig-language.txt.
  4. #
  5. mainmenu "Blackfin Kernel Configuration"
  6. config SYMBOL_PREFIX
  7. string
  8. default "_"
  9. config MMU
  10. def_bool n
  11. config FPU
  12. def_bool n
  13. config RWSEM_GENERIC_SPINLOCK
  14. def_bool y
  15. config RWSEM_XCHGADD_ALGORITHM
  16. def_bool n
  17. config BLACKFIN
  18. def_bool y
  19. select HAVE_ARCH_KGDB
  20. select HAVE_ARCH_TRACEHOOK
  21. select HAVE_DYNAMIC_FTRACE
  22. select HAVE_FTRACE_MCOUNT_RECORD
  23. select HAVE_FUNCTION_GRAPH_TRACER
  24. select HAVE_FUNCTION_TRACER
  25. select HAVE_FUNCTION_TRACE_MCOUNT_TEST
  26. select HAVE_IDE
  27. select HAVE_KERNEL_GZIP if RAMKERNEL
  28. select HAVE_KERNEL_BZIP2 if RAMKERNEL
  29. select HAVE_KERNEL_LZMA if RAMKERNEL
  30. select HAVE_KERNEL_LZO if RAMKERNEL
  31. select HAVE_OPROFILE
  32. select ARCH_WANT_OPTIONAL_GPIOLIB
  33. config GENERIC_CSUM
  34. def_bool y
  35. config GENERIC_BUG
  36. def_bool y
  37. depends on BUG
  38. config ZONE_DMA
  39. def_bool y
  40. config GENERIC_FIND_NEXT_BIT
  41. def_bool y
  42. config GENERIC_HARDIRQS
  43. def_bool y
  44. config GENERIC_IRQ_PROBE
  45. def_bool y
  46. config GENERIC_HARDIRQS_NO__DO_IRQ
  47. def_bool y
  48. config GENERIC_GPIO
  49. def_bool y
  50. config FORCE_MAX_ZONEORDER
  51. int
  52. default "14"
  53. config GENERIC_CALIBRATE_DELAY
  54. def_bool y
  55. config LOCKDEP_SUPPORT
  56. def_bool y
  57. config STACKTRACE_SUPPORT
  58. def_bool y
  59. config TRACE_IRQFLAGS_SUPPORT
  60. def_bool y
  61. source "init/Kconfig"
  62. source "kernel/Kconfig.preempt"
  63. source "kernel/Kconfig.freezer"
  64. menu "Blackfin Processor Options"
  65. comment "Processor and Board Settings"
  66. choice
  67. prompt "CPU"
  68. default BF533
  69. config BF512
  70. bool "BF512"
  71. help
  72. BF512 Processor Support.
  73. config BF514
  74. bool "BF514"
  75. help
  76. BF514 Processor Support.
  77. config BF516
  78. bool "BF516"
  79. help
  80. BF516 Processor Support.
  81. config BF518
  82. bool "BF518"
  83. help
  84. BF518 Processor Support.
  85. config BF522
  86. bool "BF522"
  87. help
  88. BF522 Processor Support.
  89. config BF523
  90. bool "BF523"
  91. help
  92. BF523 Processor Support.
  93. config BF524
  94. bool "BF524"
  95. help
  96. BF524 Processor Support.
  97. config BF525
  98. bool "BF525"
  99. help
  100. BF525 Processor Support.
  101. config BF526
  102. bool "BF526"
  103. help
  104. BF526 Processor Support.
  105. config BF527
  106. bool "BF527"
  107. help
  108. BF527 Processor Support.
  109. config BF531
  110. bool "BF531"
  111. help
  112. BF531 Processor Support.
  113. config BF532
  114. bool "BF532"
  115. help
  116. BF532 Processor Support.
  117. config BF533
  118. bool "BF533"
  119. help
  120. BF533 Processor Support.
  121. config BF534
  122. bool "BF534"
  123. help
  124. BF534 Processor Support.
  125. config BF536
  126. bool "BF536"
  127. help
  128. BF536 Processor Support.
  129. config BF537
  130. bool "BF537"
  131. help
  132. BF537 Processor Support.
  133. config BF538
  134. bool "BF538"
  135. help
  136. BF538 Processor Support.
  137. config BF539
  138. bool "BF539"
  139. help
  140. BF539 Processor Support.
  141. config BF542_std
  142. bool "BF542"
  143. help
  144. BF542 Processor Support.
  145. config BF542M
  146. bool "BF542m"
  147. help
  148. BF542 Processor Support.
  149. config BF544_std
  150. bool "BF544"
  151. help
  152. BF544 Processor Support.
  153. config BF544M
  154. bool "BF544m"
  155. help
  156. BF544 Processor Support.
  157. config BF547_std
  158. bool "BF547"
  159. help
  160. BF547 Processor Support.
  161. config BF547M
  162. bool "BF547m"
  163. help
  164. BF547 Processor Support.
  165. config BF548_std
  166. bool "BF548"
  167. help
  168. BF548 Processor Support.
  169. config BF548M
  170. bool "BF548m"
  171. help
  172. BF548 Processor Support.
  173. config BF549_std
  174. bool "BF549"
  175. help
  176. BF549 Processor Support.
  177. config BF549M
  178. bool "BF549m"
  179. help
  180. BF549 Processor Support.
  181. config BF561
  182. bool "BF561"
  183. help
  184. BF561 Processor Support.
  185. endchoice
  186. config SMP
  187. depends on BF561
  188. select TICKSOURCE_CORETMR
  189. bool "Symmetric multi-processing support"
  190. ---help---
  191. This enables support for systems with more than one CPU,
  192. like the dual core BF561. If you have a system with only one
  193. CPU, say N. If you have a system with more than one CPU, say Y.
  194. If you don't know what to do here, say N.
  195. config NR_CPUS
  196. int
  197. depends on SMP
  198. default 2 if BF561
  199. config HOTPLUG_CPU
  200. bool "Support for hot-pluggable CPUs"
  201. depends on SMP && HOTPLUG
  202. default y
  203. config IRQ_PER_CPU
  204. bool
  205. depends on SMP
  206. default y
  207. config HAVE_LEGACY_PER_CPU_AREA
  208. def_bool y
  209. depends on SMP
  210. config BF_REV_MIN
  211. int
  212. default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
  213. default 2 if (BF537 || BF536 || BF534)
  214. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  215. default 4 if (BF538 || BF539)
  216. config BF_REV_MAX
  217. int
  218. default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
  219. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  220. default 5 if (BF561 || BF538 || BF539)
  221. default 6 if (BF533 || BF532 || BF531)
  222. choice
  223. prompt "Silicon Rev"
  224. default BF_REV_0_0 if (BF51x || BF52x)
  225. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  226. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  227. config BF_REV_0_0
  228. bool "0.0"
  229. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  230. config BF_REV_0_1
  231. bool "0.1"
  232. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  233. config BF_REV_0_2
  234. bool "0.2"
  235. depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  236. config BF_REV_0_3
  237. bool "0.3"
  238. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  239. config BF_REV_0_4
  240. bool "0.4"
  241. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  242. config BF_REV_0_5
  243. bool "0.5"
  244. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  245. config BF_REV_0_6
  246. bool "0.6"
  247. depends on (BF533 || BF532 || BF531)
  248. config BF_REV_ANY
  249. bool "any"
  250. config BF_REV_NONE
  251. bool "none"
  252. endchoice
  253. config BF53x
  254. bool
  255. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  256. default y
  257. config MEM_GENERIC_BOARD
  258. bool
  259. depends on GENERIC_BOARD
  260. default y
  261. config MEM_MT48LC64M4A2FB_7E
  262. bool
  263. depends on (BFIN533_STAMP)
  264. default y
  265. config MEM_MT48LC16M16A2TG_75
  266. bool
  267. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  268. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  269. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  270. || BFIN527_BLUETECHNIX_CM)
  271. default y
  272. config MEM_MT48LC32M8A2_75
  273. bool
  274. depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  275. default y
  276. config MEM_MT48LC8M32B2B5_7
  277. bool
  278. depends on (BFIN561_BLUETECHNIX_CM)
  279. default y
  280. config MEM_MT48LC32M16A2TG_75
  281. bool
  282. depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP)
  283. default y
  284. config MEM_MT48H32M16LFCJ_75
  285. bool
  286. depends on (BFIN526_EZBRD)
  287. default y
  288. source "arch/blackfin/mach-bf518/Kconfig"
  289. source "arch/blackfin/mach-bf527/Kconfig"
  290. source "arch/blackfin/mach-bf533/Kconfig"
  291. source "arch/blackfin/mach-bf561/Kconfig"
  292. source "arch/blackfin/mach-bf537/Kconfig"
  293. source "arch/blackfin/mach-bf538/Kconfig"
  294. source "arch/blackfin/mach-bf548/Kconfig"
  295. menu "Board customizations"
  296. config CMDLINE_BOOL
  297. bool "Default bootloader kernel arguments"
  298. config CMDLINE
  299. string "Initial kernel command string"
  300. depends on CMDLINE_BOOL
  301. default "console=ttyBF0,57600"
  302. help
  303. If you don't have a boot loader capable of passing a command line string
  304. to the kernel, you may specify one here. As a minimum, you should specify
  305. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  306. config BOOT_LOAD
  307. hex "Kernel load address for booting"
  308. default "0x1000"
  309. range 0x1000 0x20000000
  310. help
  311. This option allows you to set the load address of the kernel.
  312. This can be useful if you are on a board which has a small amount
  313. of memory or you wish to reserve some memory at the beginning of
  314. the address space.
  315. Note that you need to keep this value above 4k (0x1000) as this
  316. memory region is used to capture NULL pointer references as well
  317. as some core kernel functions.
  318. config ROM_BASE
  319. hex "Kernel ROM Base"
  320. depends on ROMKERNEL
  321. default "0x20040040"
  322. range 0x20000000 0x20400000 if !(BF54x || BF561)
  323. range 0x20000000 0x30000000 if (BF54x || BF561)
  324. help
  325. Make sure your ROM base does not include any file-header
  326. information that is prepended to the kernel.
  327. For example, the bootable U-Boot format (created with
  328. mkimage) has a 64 byte header (0x40). So while the image
  329. you write to flash might start at say 0x20080000, you have
  330. to add 0x40 to get the kernel's ROM base as it will come
  331. after the header.
  332. comment "Clock/PLL Setup"
  333. config CLKIN_HZ
  334. int "Frequency of the crystal on the board in Hz"
  335. default "10000000" if BFIN532_IP0X
  336. default "11059200" if BFIN533_STAMP
  337. default "24576000" if PNAV10
  338. default "25000000" # most people use this
  339. default "27000000" if BFIN533_EZKIT
  340. default "30000000" if BFIN561_EZKIT
  341. help
  342. The frequency of CLKIN crystal oscillator on the board in Hz.
  343. Warning: This value should match the crystal on the board. Otherwise,
  344. peripherals won't work properly.
  345. config BFIN_KERNEL_CLOCK
  346. bool "Re-program Clocks while Kernel boots?"
  347. default n
  348. help
  349. This option decides if kernel clocks are re-programed from the
  350. bootloader settings. If the clocks are not set, the SDRAM settings
  351. are also not changed, and the Bootloader does 100% of the hardware
  352. configuration.
  353. config PLL_BYPASS
  354. bool "Bypass PLL"
  355. depends on BFIN_KERNEL_CLOCK
  356. default n
  357. config CLKIN_HALF
  358. bool "Half Clock In"
  359. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  360. default n
  361. help
  362. If this is set the clock will be divided by 2, before it goes to the PLL.
  363. config VCO_MULT
  364. int "VCO Multiplier"
  365. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  366. range 1 64
  367. default "22" if BFIN533_EZKIT
  368. default "45" if BFIN533_STAMP
  369. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  370. default "22" if BFIN533_BLUETECHNIX_CM
  371. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  372. default "20" if BFIN561_EZKIT
  373. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  374. help
  375. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  376. PLL Frequency = (Crystal Frequency) * (this setting)
  377. choice
  378. prompt "Core Clock Divider"
  379. depends on BFIN_KERNEL_CLOCK
  380. default CCLK_DIV_1
  381. help
  382. This sets the frequency of the core. It can be 1, 2, 4 or 8
  383. Core Frequency = (PLL frequency) / (this setting)
  384. config CCLK_DIV_1
  385. bool "1"
  386. config CCLK_DIV_2
  387. bool "2"
  388. config CCLK_DIV_4
  389. bool "4"
  390. config CCLK_DIV_8
  391. bool "8"
  392. endchoice
  393. config SCLK_DIV
  394. int "System Clock Divider"
  395. depends on BFIN_KERNEL_CLOCK
  396. range 1 15
  397. default 5
  398. help
  399. This sets the frequency of the system clock (including SDRAM or DDR).
  400. This can be between 1 and 15
  401. System Clock = (PLL frequency) / (this setting)
  402. choice
  403. prompt "DDR SDRAM Chip Type"
  404. depends on BFIN_KERNEL_CLOCK
  405. depends on BF54x
  406. default MEM_MT46V32M16_5B
  407. config MEM_MT46V32M16_6T
  408. bool "MT46V32M16_6T"
  409. config MEM_MT46V32M16_5B
  410. bool "MT46V32M16_5B"
  411. endchoice
  412. choice
  413. prompt "DDR/SDRAM Timing"
  414. depends on BFIN_KERNEL_CLOCK
  415. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  416. help
  417. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  418. The calculated SDRAM timing parameters may not be 100%
  419. accurate - This option is therefore marked experimental.
  420. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  421. bool "Calculate Timings (EXPERIMENTAL)"
  422. depends on EXPERIMENTAL
  423. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  424. bool "Provide accurate Timings based on target SCLK"
  425. help
  426. Please consult the Blackfin Hardware Reference Manuals as well
  427. as the memory device datasheet.
  428. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  429. endchoice
  430. menu "Memory Init Control"
  431. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  432. config MEM_DDRCTL0
  433. depends on BF54x
  434. hex "DDRCTL0"
  435. default 0x0
  436. config MEM_DDRCTL1
  437. depends on BF54x
  438. hex "DDRCTL1"
  439. default 0x0
  440. config MEM_DDRCTL2
  441. depends on BF54x
  442. hex "DDRCTL2"
  443. default 0x0
  444. config MEM_EBIU_DDRQUE
  445. depends on BF54x
  446. hex "DDRQUE"
  447. default 0x0
  448. config MEM_SDRRC
  449. depends on !BF54x
  450. hex "SDRRC"
  451. default 0x0
  452. config MEM_SDGCTL
  453. depends on !BF54x
  454. hex "SDGCTL"
  455. default 0x0
  456. endmenu
  457. #
  458. # Max & Min Speeds for various Chips
  459. #
  460. config MAX_VCO_HZ
  461. int
  462. default 400000000 if BF512
  463. default 400000000 if BF514
  464. default 400000000 if BF516
  465. default 400000000 if BF518
  466. default 400000000 if BF522
  467. default 600000000 if BF523
  468. default 400000000 if BF524
  469. default 600000000 if BF525
  470. default 400000000 if BF526
  471. default 600000000 if BF527
  472. default 400000000 if BF531
  473. default 400000000 if BF532
  474. default 750000000 if BF533
  475. default 500000000 if BF534
  476. default 400000000 if BF536
  477. default 600000000 if BF537
  478. default 533333333 if BF538
  479. default 533333333 if BF539
  480. default 600000000 if BF542
  481. default 533333333 if BF544
  482. default 600000000 if BF547
  483. default 600000000 if BF548
  484. default 533333333 if BF549
  485. default 600000000 if BF561
  486. config MIN_VCO_HZ
  487. int
  488. default 50000000
  489. config MAX_SCLK_HZ
  490. int
  491. default 133333333
  492. config MIN_SCLK_HZ
  493. int
  494. default 27000000
  495. comment "Kernel Timer/Scheduler"
  496. source kernel/Kconfig.hz
  497. config GENERIC_TIME
  498. def_bool y
  499. config GENERIC_CLOCKEVENTS
  500. bool "Generic clock events"
  501. default y
  502. menu "Clock event device"
  503. depends on GENERIC_CLOCKEVENTS
  504. config TICKSOURCE_GPTMR0
  505. bool "GPTimer0"
  506. depends on !SMP
  507. select BFIN_GPTIMERS
  508. config TICKSOURCE_CORETMR
  509. bool "Core timer"
  510. default y
  511. endmenu
  512. menu "Clock souce"
  513. depends on GENERIC_CLOCKEVENTS
  514. config CYCLES_CLOCKSOURCE
  515. bool "CYCLES"
  516. default y
  517. depends on !BFIN_SCRATCH_REG_CYCLES
  518. depends on !SMP
  519. help
  520. If you say Y here, you will enable support for using the 'cycles'
  521. registers as a clock source. Doing so means you will be unable to
  522. safely write to the 'cycles' register during runtime. You will
  523. still be able to read it (such as for performance monitoring), but
  524. writing the registers will most likely crash the kernel.
  525. config GPTMR0_CLOCKSOURCE
  526. bool "GPTimer0"
  527. select BFIN_GPTIMERS
  528. depends on !TICKSOURCE_GPTMR0
  529. endmenu
  530. config ARCH_USES_GETTIMEOFFSET
  531. depends on !GENERIC_CLOCKEVENTS
  532. def_bool y
  533. source kernel/time/Kconfig
  534. comment "Misc"
  535. choice
  536. prompt "Blackfin Exception Scratch Register"
  537. default BFIN_SCRATCH_REG_RETN
  538. help
  539. Select the resource to reserve for the Exception handler:
  540. - RETN: Non-Maskable Interrupt (NMI)
  541. - RETE: Exception Return (JTAG/ICE)
  542. - CYCLES: Performance counter
  543. If you are unsure, please select "RETN".
  544. config BFIN_SCRATCH_REG_RETN
  545. bool "RETN"
  546. help
  547. Use the RETN register in the Blackfin exception handler
  548. as a stack scratch register. This means you cannot
  549. safely use NMI on the Blackfin while running Linux, but
  550. you can debug the system with a JTAG ICE and use the
  551. CYCLES performance registers.
  552. If you are unsure, please select "RETN".
  553. config BFIN_SCRATCH_REG_RETE
  554. bool "RETE"
  555. help
  556. Use the RETE register in the Blackfin exception handler
  557. as a stack scratch register. This means you cannot
  558. safely use a JTAG ICE while debugging a Blackfin board,
  559. but you can safely use the CYCLES performance registers
  560. and the NMI.
  561. If you are unsure, please select "RETN".
  562. config BFIN_SCRATCH_REG_CYCLES
  563. bool "CYCLES"
  564. help
  565. Use the CYCLES register in the Blackfin exception handler
  566. as a stack scratch register. This means you cannot
  567. safely use the CYCLES performance registers on a Blackfin
  568. board at anytime, but you can debug the system with a JTAG
  569. ICE and use the NMI.
  570. If you are unsure, please select "RETN".
  571. endchoice
  572. endmenu
  573. menu "Blackfin Kernel Optimizations"
  574. depends on !SMP
  575. comment "Memory Optimizations"
  576. config I_ENTRY_L1
  577. bool "Locate interrupt entry code in L1 Memory"
  578. default y
  579. help
  580. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  581. into L1 instruction memory. (less latency)
  582. config EXCPT_IRQ_SYSC_L1
  583. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  584. default y
  585. help
  586. If enabled, the entire ASM lowlevel exception and interrupt entry code
  587. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  588. (less latency)
  589. config DO_IRQ_L1
  590. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  591. default y
  592. help
  593. If enabled, the frequently called do_irq dispatcher function is linked
  594. into L1 instruction memory. (less latency)
  595. config CORE_TIMER_IRQ_L1
  596. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  597. default y
  598. help
  599. If enabled, the frequently called timer_interrupt() function is linked
  600. into L1 instruction memory. (less latency)
  601. config IDLE_L1
  602. bool "Locate frequently idle function in L1 Memory"
  603. default y
  604. help
  605. If enabled, the frequently called idle function is linked
  606. into L1 instruction memory. (less latency)
  607. config SCHEDULE_L1
  608. bool "Locate kernel schedule function in L1 Memory"
  609. default y
  610. help
  611. If enabled, the frequently called kernel schedule is linked
  612. into L1 instruction memory. (less latency)
  613. config ARITHMETIC_OPS_L1
  614. bool "Locate kernel owned arithmetic functions in L1 Memory"
  615. default y
  616. help
  617. If enabled, arithmetic functions are linked
  618. into L1 instruction memory. (less latency)
  619. config ACCESS_OK_L1
  620. bool "Locate access_ok function in L1 Memory"
  621. default y
  622. help
  623. If enabled, the access_ok function is linked
  624. into L1 instruction memory. (less latency)
  625. config MEMSET_L1
  626. bool "Locate memset function in L1 Memory"
  627. default y
  628. help
  629. If enabled, the memset function is linked
  630. into L1 instruction memory. (less latency)
  631. config MEMCPY_L1
  632. bool "Locate memcpy function in L1 Memory"
  633. default y
  634. help
  635. If enabled, the memcpy function is linked
  636. into L1 instruction memory. (less latency)
  637. config STRCMP_L1
  638. bool "locate strcmp function in L1 Memory"
  639. default y
  640. help
  641. If enabled, the strcmp function is linked
  642. into L1 instruction memory (less latency).
  643. config STRNCMP_L1
  644. bool "locate strncmp function in L1 Memory"
  645. default y
  646. help
  647. If enabled, the strncmp function is linked
  648. into L1 instruction memory (less latency).
  649. config STRCPY_L1
  650. bool "locate strcpy function in L1 Memory"
  651. default y
  652. help
  653. If enabled, the strcpy function is linked
  654. into L1 instruction memory (less latency).
  655. config STRNCPY_L1
  656. bool "locate strncpy function in L1 Memory"
  657. default y
  658. help
  659. If enabled, the strncpy function is linked
  660. into L1 instruction memory (less latency).
  661. config SYS_BFIN_SPINLOCK_L1
  662. bool "Locate sys_bfin_spinlock function in L1 Memory"
  663. default y
  664. help
  665. If enabled, sys_bfin_spinlock function is linked
  666. into L1 instruction memory. (less latency)
  667. config IP_CHECKSUM_L1
  668. bool "Locate IP Checksum function in L1 Memory"
  669. default n
  670. help
  671. If enabled, the IP Checksum function is linked
  672. into L1 instruction memory. (less latency)
  673. config CACHELINE_ALIGNED_L1
  674. bool "Locate cacheline_aligned data to L1 Data Memory"
  675. default y if !BF54x
  676. default n if BF54x
  677. depends on !BF531
  678. help
  679. If enabled, cacheline_aligned data is linked
  680. into L1 data memory. (less latency)
  681. config SYSCALL_TAB_L1
  682. bool "Locate Syscall Table L1 Data Memory"
  683. default n
  684. depends on !BF531
  685. help
  686. If enabled, the Syscall LUT is linked
  687. into L1 data memory. (less latency)
  688. config CPLB_SWITCH_TAB_L1
  689. bool "Locate CPLB Switch Tables L1 Data Memory"
  690. default n
  691. depends on !BF531
  692. help
  693. If enabled, the CPLB Switch Tables are linked
  694. into L1 data memory. (less latency)
  695. config CACHE_FLUSH_L1
  696. bool "Locate cache flush funcs in L1 Inst Memory"
  697. default y
  698. help
  699. If enabled, the Blackfin cache flushing functions are linked
  700. into L1 instruction memory.
  701. Note that this might be required to address anomalies, but
  702. these functions are pretty small, so it shouldn't be too bad.
  703. If you are using a processor affected by an anomaly, the build
  704. system will double check for you and prevent it.
  705. config APP_STACK_L1
  706. bool "Support locating application stack in L1 Scratch Memory"
  707. default y
  708. help
  709. If enabled the application stack can be located in L1
  710. scratch memory (less latency).
  711. Currently only works with FLAT binaries.
  712. config EXCEPTION_L1_SCRATCH
  713. bool "Locate exception stack in L1 Scratch Memory"
  714. default n
  715. depends on !APP_STACK_L1
  716. help
  717. Whenever an exception occurs, use the L1 Scratch memory for
  718. stack storage. You cannot place the stacks of FLAT binaries
  719. in L1 when using this option.
  720. If you don't use L1 Scratch, then you should say Y here.
  721. comment "Speed Optimizations"
  722. config BFIN_INS_LOWOVERHEAD
  723. bool "ins[bwl] low overhead, higher interrupt latency"
  724. default y
  725. help
  726. Reads on the Blackfin are speculative. In Blackfin terms, this means
  727. they can be interrupted at any time (even after they have been issued
  728. on to the external bus), and re-issued after the interrupt occurs.
  729. For memory - this is not a big deal, since memory does not change if
  730. it sees a read.
  731. If a FIFO is sitting on the end of the read, it will see two reads,
  732. when the core only sees one since the FIFO receives both the read
  733. which is cancelled (and not delivered to the core) and the one which
  734. is re-issued (which is delivered to the core).
  735. To solve this, interrupts are turned off before reads occur to
  736. I/O space. This option controls which the overhead/latency of
  737. controlling interrupts during this time
  738. "n" turns interrupts off every read
  739. (higher overhead, but lower interrupt latency)
  740. "y" turns interrupts off every loop
  741. (low overhead, but longer interrupt latency)
  742. default behavior is to leave this set to on (type "Y"). If you are experiencing
  743. interrupt latency issues, it is safe and OK to turn this off.
  744. endmenu
  745. choice
  746. prompt "Kernel executes from"
  747. help
  748. Choose the memory type that the kernel will be running in.
  749. config RAMKERNEL
  750. bool "RAM"
  751. help
  752. The kernel will be resident in RAM when running.
  753. config ROMKERNEL
  754. bool "ROM"
  755. help
  756. The kernel will be resident in FLASH/ROM when running.
  757. endchoice
  758. source "mm/Kconfig"
  759. config BFIN_GPTIMERS
  760. tristate "Enable Blackfin General Purpose Timers API"
  761. default n
  762. help
  763. Enable support for the General Purpose Timers API. If you
  764. are unsure, say N.
  765. To compile this driver as a module, choose M here: the module
  766. will be called gptimers.
  767. choice
  768. prompt "Uncached DMA region"
  769. default DMA_UNCACHED_1M
  770. config DMA_UNCACHED_4M
  771. bool "Enable 4M DMA region"
  772. config DMA_UNCACHED_2M
  773. bool "Enable 2M DMA region"
  774. config DMA_UNCACHED_1M
  775. bool "Enable 1M DMA region"
  776. config DMA_UNCACHED_512K
  777. bool "Enable 512K DMA region"
  778. config DMA_UNCACHED_256K
  779. bool "Enable 256K DMA region"
  780. config DMA_UNCACHED_128K
  781. bool "Enable 128K DMA region"
  782. config DMA_UNCACHED_NONE
  783. bool "Disable DMA region"
  784. endchoice
  785. comment "Cache Support"
  786. config BFIN_ICACHE
  787. bool "Enable ICACHE"
  788. default y
  789. config BFIN_EXTMEM_ICACHEABLE
  790. bool "Enable ICACHE for external memory"
  791. depends on BFIN_ICACHE
  792. default y
  793. config BFIN_L2_ICACHEABLE
  794. bool "Enable ICACHE for L2 SRAM"
  795. depends on BFIN_ICACHE
  796. depends on BF54x || BF561
  797. default n
  798. config BFIN_DCACHE
  799. bool "Enable DCACHE"
  800. default y
  801. config BFIN_DCACHE_BANKA
  802. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  803. depends on BFIN_DCACHE && !BF531
  804. default n
  805. config BFIN_EXTMEM_DCACHEABLE
  806. bool "Enable DCACHE for external memory"
  807. depends on BFIN_DCACHE
  808. default y
  809. choice
  810. prompt "External memory DCACHE policy"
  811. depends on BFIN_EXTMEM_DCACHEABLE
  812. default BFIN_EXTMEM_WRITEBACK if !SMP
  813. default BFIN_EXTMEM_WRITETHROUGH if SMP
  814. config BFIN_EXTMEM_WRITEBACK
  815. bool "Write back"
  816. depends on !SMP
  817. help
  818. Write Back Policy:
  819. Cached data will be written back to SDRAM only when needed.
  820. This can give a nice increase in performance, but beware of
  821. broken drivers that do not properly invalidate/flush their
  822. cache.
  823. Write Through Policy:
  824. Cached data will always be written back to SDRAM when the
  825. cache is updated. This is a completely safe setting, but
  826. performance is worse than Write Back.
  827. If you are unsure of the options and you want to be safe,
  828. then go with Write Through.
  829. config BFIN_EXTMEM_WRITETHROUGH
  830. bool "Write through"
  831. help
  832. Write Back Policy:
  833. Cached data will be written back to SDRAM only when needed.
  834. This can give a nice increase in performance, but beware of
  835. broken drivers that do not properly invalidate/flush their
  836. cache.
  837. Write Through Policy:
  838. Cached data will always be written back to SDRAM when the
  839. cache is updated. This is a completely safe setting, but
  840. performance is worse than Write Back.
  841. If you are unsure of the options and you want to be safe,
  842. then go with Write Through.
  843. endchoice
  844. config BFIN_L2_DCACHEABLE
  845. bool "Enable DCACHE for L2 SRAM"
  846. depends on BFIN_DCACHE
  847. depends on (BF54x || BF561) && !SMP
  848. default n
  849. choice
  850. prompt "L2 SRAM DCACHE policy"
  851. depends on BFIN_L2_DCACHEABLE
  852. default BFIN_L2_WRITEBACK
  853. config BFIN_L2_WRITEBACK
  854. bool "Write back"
  855. config BFIN_L2_WRITETHROUGH
  856. bool "Write through"
  857. endchoice
  858. comment "Memory Protection Unit"
  859. config MPU
  860. bool "Enable the memory protection unit (EXPERIMENTAL)"
  861. default n
  862. help
  863. Use the processor's MPU to protect applications from accessing
  864. memory they do not own. This comes at a performance penalty
  865. and is recommended only for debugging.
  866. comment "Asynchronous Memory Configuration"
  867. menu "EBIU_AMGCTL Global Control"
  868. config C_AMCKEN
  869. bool "Enable CLKOUT"
  870. default y
  871. config C_CDPRIO
  872. bool "DMA has priority over core for ext. accesses"
  873. default n
  874. config C_B0PEN
  875. depends on BF561
  876. bool "Bank 0 16 bit packing enable"
  877. default y
  878. config C_B1PEN
  879. depends on BF561
  880. bool "Bank 1 16 bit packing enable"
  881. default y
  882. config C_B2PEN
  883. depends on BF561
  884. bool "Bank 2 16 bit packing enable"
  885. default y
  886. config C_B3PEN
  887. depends on BF561
  888. bool "Bank 3 16 bit packing enable"
  889. default n
  890. choice
  891. prompt "Enable Asynchronous Memory Banks"
  892. default C_AMBEN_ALL
  893. config C_AMBEN
  894. bool "Disable All Banks"
  895. config C_AMBEN_B0
  896. bool "Enable Bank 0"
  897. config C_AMBEN_B0_B1
  898. bool "Enable Bank 0 & 1"
  899. config C_AMBEN_B0_B1_B2
  900. bool "Enable Bank 0 & 1 & 2"
  901. config C_AMBEN_ALL
  902. bool "Enable All Banks"
  903. endchoice
  904. endmenu
  905. menu "EBIU_AMBCTL Control"
  906. config BANK_0
  907. hex "Bank 0 (AMBCTL0.L)"
  908. default 0x7BB0
  909. help
  910. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  911. used to control the Asynchronous Memory Bank 0 settings.
  912. config BANK_1
  913. hex "Bank 1 (AMBCTL0.H)"
  914. default 0x7BB0
  915. default 0x5558 if BF54x
  916. help
  917. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  918. used to control the Asynchronous Memory Bank 1 settings.
  919. config BANK_2
  920. hex "Bank 2 (AMBCTL1.L)"
  921. default 0x7BB0
  922. help
  923. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  924. used to control the Asynchronous Memory Bank 2 settings.
  925. config BANK_3
  926. hex "Bank 3 (AMBCTL1.H)"
  927. default 0x99B3
  928. help
  929. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  930. used to control the Asynchronous Memory Bank 3 settings.
  931. endmenu
  932. config EBIU_MBSCTLVAL
  933. hex "EBIU Bank Select Control Register"
  934. depends on BF54x
  935. default 0
  936. config EBIU_MODEVAL
  937. hex "Flash Memory Mode Control Register"
  938. depends on BF54x
  939. default 1
  940. config EBIU_FCTLVAL
  941. hex "Flash Memory Bank Control Register"
  942. depends on BF54x
  943. default 6
  944. endmenu
  945. #############################################################################
  946. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  947. config PCI
  948. bool "PCI support"
  949. depends on BROKEN
  950. help
  951. Support for PCI bus.
  952. source "drivers/pci/Kconfig"
  953. source "drivers/pcmcia/Kconfig"
  954. source "drivers/pci/hotplug/Kconfig"
  955. endmenu
  956. menu "Executable file formats"
  957. source "fs/Kconfig.binfmt"
  958. endmenu
  959. menu "Power management options"
  960. source "kernel/power/Kconfig"
  961. config ARCH_SUSPEND_POSSIBLE
  962. def_bool y
  963. choice
  964. prompt "Standby Power Saving Mode"
  965. depends on PM
  966. default PM_BFIN_SLEEP_DEEPER
  967. config PM_BFIN_SLEEP_DEEPER
  968. bool "Sleep Deeper"
  969. help
  970. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  971. power dissipation by disabling the clock to the processor core (CCLK).
  972. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  973. to 0.85 V to provide the greatest power savings, while preserving the
  974. processor state.
  975. The PLL and system clock (SCLK) continue to operate at a very low
  976. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  977. the SDRAM is put into Self Refresh Mode. Typically an external event
  978. such as GPIO interrupt or RTC activity wakes up the processor.
  979. Various Peripherals such as UART, SPORT, PPI may not function as
  980. normal during Sleep Deeper, due to the reduced SCLK frequency.
  981. When in the sleep mode, system DMA access to L1 memory is not supported.
  982. If unsure, select "Sleep Deeper".
  983. config PM_BFIN_SLEEP
  984. bool "Sleep"
  985. help
  986. Sleep Mode (High Power Savings) - The sleep mode reduces power
  987. dissipation by disabling the clock to the processor core (CCLK).
  988. The PLL and system clock (SCLK), however, continue to operate in
  989. this mode. Typically an external event or RTC activity will wake
  990. up the processor. When in the sleep mode, system DMA access to L1
  991. memory is not supported.
  992. If unsure, select "Sleep Deeper".
  993. endchoice
  994. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  995. depends on PM
  996. config PM_BFIN_WAKE_PH6
  997. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  998. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  999. default n
  1000. help
  1001. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  1002. config PM_BFIN_WAKE_GP
  1003. bool "Allow Wake-Up from GPIOs"
  1004. depends on PM && BF54x
  1005. default n
  1006. help
  1007. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  1008. (all processors, except ADSP-BF549). This option sets
  1009. the general-purpose wake-up enable (GPWE) control bit to enable
  1010. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  1011. On ADSP-BF549 this option enables the the same functionality on the
  1012. /MRXON pin also PH7.
  1013. endmenu
  1014. menu "CPU Frequency scaling"
  1015. source "drivers/cpufreq/Kconfig"
  1016. config BFIN_CPU_FREQ
  1017. bool
  1018. depends on CPU_FREQ
  1019. select CPU_FREQ_TABLE
  1020. default y
  1021. config CPU_VOLTAGE
  1022. bool "CPU Voltage scaling"
  1023. depends on EXPERIMENTAL
  1024. depends on CPU_FREQ
  1025. default n
  1026. help
  1027. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1028. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1029. manuals. There is a theoretical risk that during VDDINT transitions
  1030. the PLL may unlock.
  1031. endmenu
  1032. source "net/Kconfig"
  1033. source "drivers/Kconfig"
  1034. source "drivers/firmware/Kconfig"
  1035. source "fs/Kconfig"
  1036. source "arch/blackfin/Kconfig.debug"
  1037. source "security/Kconfig"
  1038. source "crypto/Kconfig"
  1039. source "lib/Kconfig"