cpu_debug.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. #ifndef _ASM_X86_CPU_DEBUG_H
  2. #define _ASM_X86_CPU_DEBUG_H
  3. /*
  4. * CPU x86 architecture debug
  5. *
  6. * Copyright(C) 2009 Jaswinder Singh Rajput
  7. */
  8. /* Register flags */
  9. enum cpu_debug_bit {
  10. /* Model Specific Registers (MSRs) */
  11. CPU_MC_BIT, /* Machine Check */
  12. CPU_MONITOR_BIT, /* Monitor */
  13. CPU_TIME_BIT, /* Time */
  14. CPU_PMC_BIT, /* Performance Monitor */
  15. CPU_PLATFORM_BIT, /* Platform */
  16. CPU_APIC_BIT, /* APIC */
  17. CPU_POWERON_BIT, /* Power-on */
  18. CPU_CONTROL_BIT, /* Control */
  19. CPU_FEATURES_BIT, /* Features control */
  20. CPU_LBRANCH_BIT, /* Last Branch */
  21. CPU_BIOS_BIT, /* BIOS */
  22. CPU_FREQ_BIT, /* Frequency */
  23. CPU_MTTR_BIT, /* MTRR */
  24. CPU_PERF_BIT, /* Performance */
  25. CPU_CACHE_BIT, /* Cache */
  26. CPU_SYSENTER_BIT, /* Sysenter */
  27. CPU_THERM_BIT, /* Thermal */
  28. CPU_MISC_BIT, /* Miscellaneous */
  29. CPU_DEBUG_BIT, /* Debug */
  30. CPU_PAT_BIT, /* PAT */
  31. CPU_VMX_BIT, /* VMX */
  32. CPU_CALL_BIT, /* System Call */
  33. CPU_BASE_BIT, /* BASE Address */
  34. CPU_VER_BIT, /* Version ID */
  35. CPU_CONF_BIT, /* Configuration */
  36. CPU_SMM_BIT, /* System mgmt mode */
  37. CPU_SVM_BIT, /*Secure Virtual Machine*/
  38. CPU_OSVM_BIT, /* OS-Visible Workaround*/
  39. /* Standard Registers */
  40. CPU_TSS_BIT, /* Task Stack Segment */
  41. CPU_CR_BIT, /* Control Registers */
  42. CPU_DT_BIT, /* Descriptor Table */
  43. /* End of Registers flags */
  44. CPU_REG_ALL_BIT, /* Select all Registers */
  45. };
  46. #define CPU_REG_ALL (~0) /* Select all Registers */
  47. #define CPU_MC (1 << CPU_MC_BIT)
  48. #define CPU_MONITOR (1 << CPU_MONITOR_BIT)
  49. #define CPU_TIME (1 << CPU_TIME_BIT)
  50. #define CPU_PMC (1 << CPU_PMC_BIT)
  51. #define CPU_PLATFORM (1 << CPU_PLATFORM_BIT)
  52. #define CPU_APIC (1 << CPU_APIC_BIT)
  53. #define CPU_POWERON (1 << CPU_POWERON_BIT)
  54. #define CPU_CONTROL (1 << CPU_CONTROL_BIT)
  55. #define CPU_FEATURES (1 << CPU_FEATURES_BIT)
  56. #define CPU_LBRANCH (1 << CPU_LBRANCH_BIT)
  57. #define CPU_BIOS (1 << CPU_BIOS_BIT)
  58. #define CPU_FREQ (1 << CPU_FREQ_BIT)
  59. #define CPU_MTRR (1 << CPU_MTTR_BIT)
  60. #define CPU_PERF (1 << CPU_PERF_BIT)
  61. #define CPU_CACHE (1 << CPU_CACHE_BIT)
  62. #define CPU_SYSENTER (1 << CPU_SYSENTER_BIT)
  63. #define CPU_THERM (1 << CPU_THERM_BIT)
  64. #define CPU_MISC (1 << CPU_MISC_BIT)
  65. #define CPU_DEBUG (1 << CPU_DEBUG_BIT)
  66. #define CPU_PAT (1 << CPU_PAT_BIT)
  67. #define CPU_VMX (1 << CPU_VMX_BIT)
  68. #define CPU_CALL (1 << CPU_CALL_BIT)
  69. #define CPU_BASE (1 << CPU_BASE_BIT)
  70. #define CPU_VER (1 << CPU_VER_BIT)
  71. #define CPU_CONF (1 << CPU_CONF_BIT)
  72. #define CPU_SMM (1 << CPU_SMM_BIT)
  73. #define CPU_SVM (1 << CPU_SVM_BIT)
  74. #define CPU_OSVM (1 << CPU_OSVM_BIT)
  75. #define CPU_TSS (1 << CPU_TSS_BIT)
  76. #define CPU_CR (1 << CPU_CR_BIT)
  77. #define CPU_DT (1 << CPU_DT_BIT)
  78. /* Register file flags */
  79. enum cpu_file_bit {
  80. CPU_INDEX_BIT, /* index */
  81. CPU_VALUE_BIT, /* value */
  82. };
  83. #define CPU_FILE_VALUE (1 << CPU_VALUE_BIT)
  84. /*
  85. * DisplayFamily_DisplayModel Processor Families/Processor Number Series
  86. * -------------------------- ------------------------------------------
  87. * 05_01, 05_02, 05_04 Pentium, Pentium with MMX
  88. *
  89. * 06_01 Pentium Pro
  90. * 06_03, 06_05 Pentium II Xeon, Pentium II
  91. * 06_07, 06_08, 06_0A, 06_0B Pentium III Xeon, Pentum III
  92. *
  93. * 06_09, 060D Pentium M
  94. *
  95. * 06_0E Core Duo, Core Solo
  96. *
  97. * 06_0F Xeon 3000, 3200, 5100, 5300, 7300 series,
  98. * Core 2 Quad, Core 2 Extreme, Core 2 Duo,
  99. * Pentium dual-core
  100. * 06_17 Xeon 5200, 5400 series, Core 2 Quad Q9650
  101. *
  102. * 06_1C Atom
  103. *
  104. * 0F_00, 0F_01, 0F_02 Xeon, Xeon MP, Pentium 4
  105. * 0F_03, 0F_04 Xeon, Xeon MP, Pentium 4, Pentium D
  106. *
  107. * 0F_06 Xeon 7100, 5000 Series, Xeon MP,
  108. * Pentium 4, Pentium D
  109. */
  110. /* Register processors bits */
  111. enum cpu_processor_bit {
  112. CPU_NONE,
  113. /* Intel */
  114. CPU_INTEL_PENTIUM_BIT,
  115. CPU_INTEL_P6_BIT,
  116. CPU_INTEL_PENTIUM_M_BIT,
  117. CPU_INTEL_CORE_BIT,
  118. CPU_INTEL_CORE2_BIT,
  119. CPU_INTEL_ATOM_BIT,
  120. CPU_INTEL_XEON_P4_BIT,
  121. CPU_INTEL_XEON_MP_BIT,
  122. /* AMD */
  123. CPU_AMD_K6_BIT,
  124. CPU_AMD_K7_BIT,
  125. CPU_AMD_K8_BIT,
  126. CPU_AMD_0F_BIT,
  127. CPU_AMD_10_BIT,
  128. CPU_AMD_11_BIT,
  129. };
  130. #define CPU_INTEL_PENTIUM (1 << CPU_INTEL_PENTIUM_BIT)
  131. #define CPU_INTEL_P6 (1 << CPU_INTEL_P6_BIT)
  132. #define CPU_INTEL_PENTIUM_M (1 << CPU_INTEL_PENTIUM_M_BIT)
  133. #define CPU_INTEL_CORE (1 << CPU_INTEL_CORE_BIT)
  134. #define CPU_INTEL_CORE2 (1 << CPU_INTEL_CORE2_BIT)
  135. #define CPU_INTEL_ATOM (1 << CPU_INTEL_ATOM_BIT)
  136. #define CPU_INTEL_XEON_P4 (1 << CPU_INTEL_XEON_P4_BIT)
  137. #define CPU_INTEL_XEON_MP (1 << CPU_INTEL_XEON_MP_BIT)
  138. #define CPU_INTEL_PX (CPU_INTEL_P6 | CPU_INTEL_PENTIUM_M)
  139. #define CPU_INTEL_COREX (CPU_INTEL_CORE | CPU_INTEL_CORE2)
  140. #define CPU_INTEL_XEON (CPU_INTEL_XEON_P4 | CPU_INTEL_XEON_MP)
  141. #define CPU_CO_AT (CPU_INTEL_CORE | CPU_INTEL_ATOM)
  142. #define CPU_C2_AT (CPU_INTEL_CORE2 | CPU_INTEL_ATOM)
  143. #define CPU_CX_AT (CPU_INTEL_COREX | CPU_INTEL_ATOM)
  144. #define CPU_CX_XE (CPU_INTEL_COREX | CPU_INTEL_XEON)
  145. #define CPU_P6_XE (CPU_INTEL_P6 | CPU_INTEL_XEON)
  146. #define CPU_PM_CO_AT (CPU_INTEL_PENTIUM_M | CPU_CO_AT)
  147. #define CPU_C2_AT_XE (CPU_C2_AT | CPU_INTEL_XEON)
  148. #define CPU_CX_AT_XE (CPU_CX_AT | CPU_INTEL_XEON)
  149. #define CPU_P6_CX_AT (CPU_INTEL_P6 | CPU_CX_AT)
  150. #define CPU_P6_CX_XE (CPU_P6_XE | CPU_INTEL_COREX)
  151. #define CPU_P6_CX_AT_XE (CPU_INTEL_P6 | CPU_CX_AT_XE)
  152. #define CPU_PM_CX_AT_XE (CPU_INTEL_PENTIUM_M | CPU_CX_AT_XE)
  153. #define CPU_PM_CX_AT (CPU_INTEL_PENTIUM_M | CPU_CX_AT)
  154. #define CPU_PM_CX_XE (CPU_INTEL_PENTIUM_M | CPU_CX_XE)
  155. #define CPU_PX_CX_AT (CPU_INTEL_PX | CPU_CX_AT)
  156. #define CPU_PX_CX_AT_XE (CPU_INTEL_PX | CPU_CX_AT_XE)
  157. /* Select all supported Intel CPUs */
  158. #define CPU_INTEL_ALL (CPU_INTEL_PENTIUM | CPU_PX_CX_AT_XE)
  159. #define CPU_AMD_K6 (1 << CPU_AMD_K6_BIT)
  160. #define CPU_AMD_K7 (1 << CPU_AMD_K7_BIT)
  161. #define CPU_AMD_K8 (1 << CPU_AMD_K8_BIT)
  162. #define CPU_AMD_0F (1 << CPU_AMD_0F_BIT)
  163. #define CPU_AMD_10 (1 << CPU_AMD_10_BIT)
  164. #define CPU_AMD_11 (1 << CPU_AMD_11_BIT)
  165. #define CPU_K10_PLUS (CPU_AMD_10 | CPU_AMD_11)
  166. #define CPU_K0F_PLUS (CPU_AMD_0F | CPU_K10_PLUS)
  167. #define CPU_K8_PLUS (CPU_AMD_K8 | CPU_K0F_PLUS)
  168. #define CPU_K7_PLUS (CPU_AMD_K7 | CPU_K8_PLUS)
  169. /* Select all supported AMD CPUs */
  170. #define CPU_AMD_ALL (CPU_AMD_K6 | CPU_K7_PLUS)
  171. /* Select all supported CPUs */
  172. #define CPU_ALL (CPU_INTEL_ALL | CPU_AMD_ALL)
  173. #define MAX_CPU_FILES 512
  174. struct cpu_private {
  175. unsigned cpu;
  176. unsigned type;
  177. unsigned reg;
  178. unsigned file;
  179. };
  180. struct cpu_debug_base {
  181. char *name; /* Register name */
  182. unsigned flag; /* Register flag */
  183. unsigned write; /* Register write flag */
  184. };
  185. /*
  186. * Currently it looks similar to cpu_debug_base but once we add more files
  187. * cpu_file_base will go in different direction
  188. */
  189. struct cpu_file_base {
  190. char *name; /* Register file name */
  191. unsigned flag; /* Register file flag */
  192. unsigned write; /* Register write flag */
  193. };
  194. struct cpu_cpuX_base {
  195. struct dentry *dentry; /* Register dentry */
  196. int init; /* Register index file */
  197. };
  198. struct cpu_debug_range {
  199. unsigned min; /* Register range min */
  200. unsigned max; /* Register range max */
  201. unsigned flag; /* Supported flags */
  202. unsigned model; /* Supported models */
  203. };
  204. #endif /* _ASM_X86_CPU_DEBUG_H */