spi_imx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/gpio.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/slab.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/spi_bitbang.h>
  35. #include <linux/types.h>
  36. #include <mach/spi.h>
  37. #define DRIVER_NAME "spi_imx"
  38. #define MXC_CSPIRXDATA 0x00
  39. #define MXC_CSPITXDATA 0x04
  40. #define MXC_CSPICTRL 0x08
  41. #define MXC_CSPIINT 0x0c
  42. #define MXC_RESET 0x1c
  43. #define MX3_CSPISTAT 0x14
  44. #define MX3_CSPISTAT_RR (1 << 3)
  45. /* generic defines to abstract from the different register layouts */
  46. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  47. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  48. struct spi_imx_config {
  49. unsigned int speed_hz;
  50. unsigned int bpw;
  51. unsigned int mode;
  52. int cs;
  53. };
  54. enum spi_imx_devtype {
  55. SPI_IMX_VER_IMX1,
  56. SPI_IMX_VER_0_0,
  57. SPI_IMX_VER_0_4,
  58. SPI_IMX_VER_0_5,
  59. SPI_IMX_VER_0_7,
  60. SPI_IMX_VER_AUTODETECT,
  61. };
  62. struct spi_imx_data;
  63. struct spi_imx_devtype_data {
  64. void (*intctrl)(struct spi_imx_data *, int);
  65. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  66. void (*trigger)(struct spi_imx_data *);
  67. int (*rx_available)(struct spi_imx_data *);
  68. };
  69. struct spi_imx_data {
  70. struct spi_bitbang bitbang;
  71. struct completion xfer_done;
  72. void *base;
  73. int irq;
  74. struct clk *clk;
  75. unsigned long spi_clk;
  76. int *chipselect;
  77. unsigned int count;
  78. void (*tx)(struct spi_imx_data *);
  79. void (*rx)(struct spi_imx_data *);
  80. void *rx_buf;
  81. const void *tx_buf;
  82. unsigned int txfifo; /* number of words pushed in tx FIFO */
  83. struct spi_imx_devtype_data devtype_data;
  84. };
  85. #define MXC_SPI_BUF_RX(type) \
  86. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  87. { \
  88. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  89. \
  90. if (spi_imx->rx_buf) { \
  91. *(type *)spi_imx->rx_buf = val; \
  92. spi_imx->rx_buf += sizeof(type); \
  93. } \
  94. }
  95. #define MXC_SPI_BUF_TX(type) \
  96. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  97. { \
  98. type val = 0; \
  99. \
  100. if (spi_imx->tx_buf) { \
  101. val = *(type *)spi_imx->tx_buf; \
  102. spi_imx->tx_buf += sizeof(type); \
  103. } \
  104. \
  105. spi_imx->count -= sizeof(type); \
  106. \
  107. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  108. }
  109. MXC_SPI_BUF_RX(u8)
  110. MXC_SPI_BUF_TX(u8)
  111. MXC_SPI_BUF_RX(u16)
  112. MXC_SPI_BUF_TX(u16)
  113. MXC_SPI_BUF_RX(u32)
  114. MXC_SPI_BUF_TX(u32)
  115. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  116. * (which is currently not the case in this driver)
  117. */
  118. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  119. 256, 384, 512, 768, 1024};
  120. /* MX21, MX27 */
  121. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  122. unsigned int fspi)
  123. {
  124. int i, max;
  125. if (cpu_is_mx21())
  126. max = 18;
  127. else
  128. max = 16;
  129. for (i = 2; i < max; i++)
  130. if (fspi * mxc_clkdivs[i] >= fin)
  131. return i;
  132. return max;
  133. }
  134. /* MX1, MX31, MX35 */
  135. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  136. unsigned int fspi)
  137. {
  138. int i, div = 4;
  139. for (i = 0; i < 7; i++) {
  140. if (fspi * div >= fin)
  141. return i;
  142. div <<= 1;
  143. }
  144. return 7;
  145. }
  146. #define MX31_INTREG_TEEN (1 << 0)
  147. #define MX31_INTREG_RREN (1 << 3)
  148. #define MX31_CSPICTRL_ENABLE (1 << 0)
  149. #define MX31_CSPICTRL_MASTER (1 << 1)
  150. #define MX31_CSPICTRL_XCH (1 << 2)
  151. #define MX31_CSPICTRL_POL (1 << 4)
  152. #define MX31_CSPICTRL_PHA (1 << 5)
  153. #define MX31_CSPICTRL_SSCTL (1 << 6)
  154. #define MX31_CSPICTRL_SSPOL (1 << 7)
  155. #define MX31_CSPICTRL_BC_SHIFT 8
  156. #define MX35_CSPICTRL_BL_SHIFT 20
  157. #define MX31_CSPICTRL_CS_SHIFT 24
  158. #define MX35_CSPICTRL_CS_SHIFT 12
  159. #define MX31_CSPICTRL_DR_SHIFT 16
  160. #define MX31_CSPISTATUS 0x14
  161. #define MX31_STATUS_RR (1 << 3)
  162. /* These functions also work for the i.MX35, but be aware that
  163. * the i.MX35 has a slightly different register layout for bits
  164. * we do not use here.
  165. */
  166. static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  167. {
  168. unsigned int val = 0;
  169. if (enable & MXC_INT_TE)
  170. val |= MX31_INTREG_TEEN;
  171. if (enable & MXC_INT_RR)
  172. val |= MX31_INTREG_RREN;
  173. writel(val, spi_imx->base + MXC_CSPIINT);
  174. }
  175. static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
  176. {
  177. unsigned int reg;
  178. reg = readl(spi_imx->base + MXC_CSPICTRL);
  179. reg |= MX31_CSPICTRL_XCH;
  180. writel(reg, spi_imx->base + MXC_CSPICTRL);
  181. }
  182. static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
  183. struct spi_imx_config *config)
  184. {
  185. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  186. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  187. MX31_CSPICTRL_DR_SHIFT;
  188. if (cpu_is_mx31())
  189. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  190. else if (cpu_is_mx25() || cpu_is_mx35()) {
  191. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  192. reg |= MX31_CSPICTRL_SSCTL;
  193. }
  194. if (config->mode & SPI_CPHA)
  195. reg |= MX31_CSPICTRL_PHA;
  196. if (config->mode & SPI_CPOL)
  197. reg |= MX31_CSPICTRL_POL;
  198. if (config->mode & SPI_CS_HIGH)
  199. reg |= MX31_CSPICTRL_SSPOL;
  200. if (config->cs < 0) {
  201. if (cpu_is_mx31())
  202. reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
  203. else if (cpu_is_mx25() || cpu_is_mx35())
  204. reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
  205. }
  206. writel(reg, spi_imx->base + MXC_CSPICTRL);
  207. return 0;
  208. }
  209. static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
  210. {
  211. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  212. }
  213. #define MX27_INTREG_RR (1 << 4)
  214. #define MX27_INTREG_TEEN (1 << 9)
  215. #define MX27_INTREG_RREN (1 << 13)
  216. #define MX27_CSPICTRL_POL (1 << 5)
  217. #define MX27_CSPICTRL_PHA (1 << 6)
  218. #define MX27_CSPICTRL_SSPOL (1 << 8)
  219. #define MX27_CSPICTRL_XCH (1 << 9)
  220. #define MX27_CSPICTRL_ENABLE (1 << 10)
  221. #define MX27_CSPICTRL_MASTER (1 << 11)
  222. #define MX27_CSPICTRL_DR_SHIFT 14
  223. #define MX27_CSPICTRL_CS_SHIFT 19
  224. static void __maybe_unused mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
  225. {
  226. unsigned int val = 0;
  227. if (enable & MXC_INT_TE)
  228. val |= MX27_INTREG_TEEN;
  229. if (enable & MXC_INT_RR)
  230. val |= MX27_INTREG_RREN;
  231. writel(val, spi_imx->base + MXC_CSPIINT);
  232. }
  233. static void __maybe_unused mx27_trigger(struct spi_imx_data *spi_imx)
  234. {
  235. unsigned int reg;
  236. reg = readl(spi_imx->base + MXC_CSPICTRL);
  237. reg |= MX27_CSPICTRL_XCH;
  238. writel(reg, spi_imx->base + MXC_CSPICTRL);
  239. }
  240. static int __maybe_unused mx27_config(struct spi_imx_data *spi_imx,
  241. struct spi_imx_config *config)
  242. {
  243. unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
  244. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
  245. MX27_CSPICTRL_DR_SHIFT;
  246. reg |= config->bpw - 1;
  247. if (config->mode & SPI_CPHA)
  248. reg |= MX27_CSPICTRL_PHA;
  249. if (config->mode & SPI_CPOL)
  250. reg |= MX27_CSPICTRL_POL;
  251. if (config->mode & SPI_CS_HIGH)
  252. reg |= MX27_CSPICTRL_SSPOL;
  253. if (config->cs < 0)
  254. reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;
  255. writel(reg, spi_imx->base + MXC_CSPICTRL);
  256. return 0;
  257. }
  258. static int __maybe_unused mx27_rx_available(struct spi_imx_data *spi_imx)
  259. {
  260. return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
  261. }
  262. #define MX1_INTREG_RR (1 << 3)
  263. #define MX1_INTREG_TEEN (1 << 8)
  264. #define MX1_INTREG_RREN (1 << 11)
  265. #define MX1_CSPICTRL_POL (1 << 4)
  266. #define MX1_CSPICTRL_PHA (1 << 5)
  267. #define MX1_CSPICTRL_XCH (1 << 8)
  268. #define MX1_CSPICTRL_ENABLE (1 << 9)
  269. #define MX1_CSPICTRL_MASTER (1 << 10)
  270. #define MX1_CSPICTRL_DR_SHIFT 13
  271. static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  272. {
  273. unsigned int val = 0;
  274. if (enable & MXC_INT_TE)
  275. val |= MX1_INTREG_TEEN;
  276. if (enable & MXC_INT_RR)
  277. val |= MX1_INTREG_RREN;
  278. writel(val, spi_imx->base + MXC_CSPIINT);
  279. }
  280. static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
  281. {
  282. unsigned int reg;
  283. reg = readl(spi_imx->base + MXC_CSPICTRL);
  284. reg |= MX1_CSPICTRL_XCH;
  285. writel(reg, spi_imx->base + MXC_CSPICTRL);
  286. }
  287. static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
  288. struct spi_imx_config *config)
  289. {
  290. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  291. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  292. MX1_CSPICTRL_DR_SHIFT;
  293. reg |= config->bpw - 1;
  294. if (config->mode & SPI_CPHA)
  295. reg |= MX1_CSPICTRL_PHA;
  296. if (config->mode & SPI_CPOL)
  297. reg |= MX1_CSPICTRL_POL;
  298. writel(reg, spi_imx->base + MXC_CSPICTRL);
  299. return 0;
  300. }
  301. static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
  302. {
  303. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  304. }
  305. /*
  306. * These version numbers are taken from the Freescale driver. Unfortunately it
  307. * doesn't support i.MX1, so this entry doesn't match the scheme. :-(
  308. */
  309. static struct spi_imx_devtype_data spi_imx_devtype_data[] __devinitdata = {
  310. #ifdef CONFIG_SPI_IMX_VER_IMX1
  311. [SPI_IMX_VER_IMX1] = {
  312. .intctrl = mx1_intctrl,
  313. .config = mx1_config,
  314. .trigger = mx1_trigger,
  315. .rx_available = mx1_rx_available,
  316. },
  317. #endif
  318. #ifdef CONFIG_SPI_IMX_VER_0_0
  319. [SPI_IMX_VER_0_0] = {
  320. .intctrl = mx27_intctrl,
  321. .config = mx27_config,
  322. .trigger = mx27_trigger,
  323. .rx_available = mx27_rx_available,
  324. },
  325. #endif
  326. #ifdef CONFIG_SPI_IMX_VER_0_4
  327. [SPI_IMX_VER_0_4] = {
  328. .intctrl = mx31_intctrl,
  329. .config = mx31_config,
  330. .trigger = mx31_trigger,
  331. .rx_available = mx31_rx_available,
  332. },
  333. #endif
  334. #ifdef CONFIG_SPI_IMX_VER_0_7
  335. [SPI_IMX_VER_0_7] = {
  336. .intctrl = mx31_intctrl,
  337. .config = mx31_config,
  338. .trigger = mx31_trigger,
  339. .rx_available = mx31_rx_available,
  340. },
  341. #endif
  342. };
  343. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  344. {
  345. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  346. int gpio = spi_imx->chipselect[spi->chip_select];
  347. int active = is_active != BITBANG_CS_INACTIVE;
  348. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  349. if (gpio < 0)
  350. return;
  351. gpio_set_value(gpio, dev_is_lowactive ^ active);
  352. }
  353. static void spi_imx_push(struct spi_imx_data *spi_imx)
  354. {
  355. while (spi_imx->txfifo < 8) {
  356. if (!spi_imx->count)
  357. break;
  358. spi_imx->tx(spi_imx);
  359. spi_imx->txfifo++;
  360. }
  361. spi_imx->devtype_data.trigger(spi_imx);
  362. }
  363. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  364. {
  365. struct spi_imx_data *spi_imx = dev_id;
  366. while (spi_imx->devtype_data.rx_available(spi_imx)) {
  367. spi_imx->rx(spi_imx);
  368. spi_imx->txfifo--;
  369. }
  370. if (spi_imx->count) {
  371. spi_imx_push(spi_imx);
  372. return IRQ_HANDLED;
  373. }
  374. if (spi_imx->txfifo) {
  375. /* No data left to push, but still waiting for rx data,
  376. * enable receive data available interrupt.
  377. */
  378. spi_imx->devtype_data.intctrl(
  379. spi_imx, MXC_INT_RR);
  380. return IRQ_HANDLED;
  381. }
  382. spi_imx->devtype_data.intctrl(spi_imx, 0);
  383. complete(&spi_imx->xfer_done);
  384. return IRQ_HANDLED;
  385. }
  386. static int spi_imx_setupxfer(struct spi_device *spi,
  387. struct spi_transfer *t)
  388. {
  389. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  390. struct spi_imx_config config;
  391. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  392. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  393. config.mode = spi->mode;
  394. config.cs = spi_imx->chipselect[spi->chip_select];
  395. if (!config.speed_hz)
  396. config.speed_hz = spi->max_speed_hz;
  397. if (!config.bpw)
  398. config.bpw = spi->bits_per_word;
  399. if (!config.speed_hz)
  400. config.speed_hz = spi->max_speed_hz;
  401. /* Initialize the functions for transfer */
  402. if (config.bpw <= 8) {
  403. spi_imx->rx = spi_imx_buf_rx_u8;
  404. spi_imx->tx = spi_imx_buf_tx_u8;
  405. } else if (config.bpw <= 16) {
  406. spi_imx->rx = spi_imx_buf_rx_u16;
  407. spi_imx->tx = spi_imx_buf_tx_u16;
  408. } else if (config.bpw <= 32) {
  409. spi_imx->rx = spi_imx_buf_rx_u32;
  410. spi_imx->tx = spi_imx_buf_tx_u32;
  411. } else
  412. BUG();
  413. spi_imx->devtype_data.config(spi_imx, &config);
  414. return 0;
  415. }
  416. static int spi_imx_transfer(struct spi_device *spi,
  417. struct spi_transfer *transfer)
  418. {
  419. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  420. spi_imx->tx_buf = transfer->tx_buf;
  421. spi_imx->rx_buf = transfer->rx_buf;
  422. spi_imx->count = transfer->len;
  423. spi_imx->txfifo = 0;
  424. init_completion(&spi_imx->xfer_done);
  425. spi_imx_push(spi_imx);
  426. spi_imx->devtype_data.intctrl(spi_imx, MXC_INT_TE);
  427. wait_for_completion(&spi_imx->xfer_done);
  428. return transfer->len;
  429. }
  430. static int spi_imx_setup(struct spi_device *spi)
  431. {
  432. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  433. int gpio = spi_imx->chipselect[spi->chip_select];
  434. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  435. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  436. if (gpio >= 0)
  437. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  438. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  439. return 0;
  440. }
  441. static void spi_imx_cleanup(struct spi_device *spi)
  442. {
  443. }
  444. static struct platform_device_id spi_imx_devtype[] = {
  445. {
  446. .name = DRIVER_NAME,
  447. .driver_data = SPI_IMX_VER_AUTODETECT,
  448. }, {
  449. .name = "imx1-cspi",
  450. .driver_data = SPI_IMX_VER_IMX1,
  451. }, {
  452. .name = "imx21-cspi",
  453. .driver_data = SPI_IMX_VER_0_0,
  454. }, {
  455. .name = "imx25-cspi",
  456. .driver_data = SPI_IMX_VER_0_7,
  457. }, {
  458. .name = "imx27-cspi",
  459. .driver_data = SPI_IMX_VER_0_0,
  460. }, {
  461. .name = "imx31-cspi",
  462. .driver_data = SPI_IMX_VER_0_4,
  463. }, {
  464. .name = "imx35-cspi",
  465. .driver_data = SPI_IMX_VER_0_7,
  466. }, {
  467. /* sentinel */
  468. }
  469. };
  470. static int __devinit spi_imx_probe(struct platform_device *pdev)
  471. {
  472. struct spi_imx_master *mxc_platform_info;
  473. struct spi_master *master;
  474. struct spi_imx_data *spi_imx;
  475. struct resource *res;
  476. int i, ret;
  477. mxc_platform_info = dev_get_platdata(&pdev->dev);
  478. if (!mxc_platform_info) {
  479. dev_err(&pdev->dev, "can't get the platform data\n");
  480. return -EINVAL;
  481. }
  482. master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
  483. if (!master)
  484. return -ENOMEM;
  485. platform_set_drvdata(pdev, master);
  486. master->bus_num = pdev->id;
  487. master->num_chipselect = mxc_platform_info->num_chipselect;
  488. spi_imx = spi_master_get_devdata(master);
  489. spi_imx->bitbang.master = spi_master_get(master);
  490. spi_imx->chipselect = mxc_platform_info->chipselect;
  491. for (i = 0; i < master->num_chipselect; i++) {
  492. if (spi_imx->chipselect[i] < 0)
  493. continue;
  494. ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
  495. if (ret) {
  496. while (i > 0) {
  497. i--;
  498. if (spi_imx->chipselect[i] >= 0)
  499. gpio_free(spi_imx->chipselect[i]);
  500. }
  501. dev_err(&pdev->dev, "can't get cs gpios\n");
  502. goto out_master_put;
  503. }
  504. }
  505. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  506. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  507. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  508. spi_imx->bitbang.master->setup = spi_imx_setup;
  509. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  510. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  511. init_completion(&spi_imx->xfer_done);
  512. if (pdev->id_entry->driver_data == SPI_IMX_VER_AUTODETECT) {
  513. if (cpu_is_mx25() || cpu_is_mx35())
  514. spi_imx->devtype_data =
  515. spi_imx_devtype_data[SPI_IMX_VER_0_7];
  516. else if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35())
  517. spi_imx->devtype_data =
  518. spi_imx_devtype_data[SPI_IMX_VER_0_4];
  519. else if (cpu_is_mx27() || cpu_is_mx21())
  520. spi_imx->devtype_data =
  521. spi_imx_devtype_data[SPI_IMX_VER_0_0];
  522. else if (cpu_is_mx1())
  523. spi_imx->devtype_data =
  524. spi_imx_devtype_data[SPI_IMX_VER_IMX1];
  525. else
  526. BUG();
  527. } else
  528. spi_imx->devtype_data =
  529. spi_imx_devtype_data[pdev->id_entry->driver_data];
  530. if (!spi_imx->devtype_data.intctrl) {
  531. dev_err(&pdev->dev, "no support for this device compiled in\n");
  532. ret = -ENODEV;
  533. goto out_gpio_free;
  534. }
  535. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  536. if (!res) {
  537. dev_err(&pdev->dev, "can't get platform resource\n");
  538. ret = -ENOMEM;
  539. goto out_gpio_free;
  540. }
  541. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  542. dev_err(&pdev->dev, "request_mem_region failed\n");
  543. ret = -EBUSY;
  544. goto out_gpio_free;
  545. }
  546. spi_imx->base = ioremap(res->start, resource_size(res));
  547. if (!spi_imx->base) {
  548. ret = -EINVAL;
  549. goto out_release_mem;
  550. }
  551. spi_imx->irq = platform_get_irq(pdev, 0);
  552. if (spi_imx->irq <= 0) {
  553. ret = -EINVAL;
  554. goto out_iounmap;
  555. }
  556. ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
  557. if (ret) {
  558. dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
  559. goto out_iounmap;
  560. }
  561. spi_imx->clk = clk_get(&pdev->dev, NULL);
  562. if (IS_ERR(spi_imx->clk)) {
  563. dev_err(&pdev->dev, "unable to get clock\n");
  564. ret = PTR_ERR(spi_imx->clk);
  565. goto out_free_irq;
  566. }
  567. clk_enable(spi_imx->clk);
  568. spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
  569. if (cpu_is_mx1() || cpu_is_mx21() || cpu_is_mx27())
  570. writel(1, spi_imx->base + MXC_RESET);
  571. /* drain receive buffer */
  572. if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35())
  573. while (readl(spi_imx->base + MX3_CSPISTAT) & MX3_CSPISTAT_RR)
  574. readl(spi_imx->base + MXC_CSPIRXDATA);
  575. spi_imx->devtype_data.intctrl(spi_imx, 0);
  576. ret = spi_bitbang_start(&spi_imx->bitbang);
  577. if (ret) {
  578. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  579. goto out_clk_put;
  580. }
  581. dev_info(&pdev->dev, "probed\n");
  582. return ret;
  583. out_clk_put:
  584. clk_disable(spi_imx->clk);
  585. clk_put(spi_imx->clk);
  586. out_free_irq:
  587. free_irq(spi_imx->irq, spi_imx);
  588. out_iounmap:
  589. iounmap(spi_imx->base);
  590. out_release_mem:
  591. release_mem_region(res->start, resource_size(res));
  592. out_gpio_free:
  593. for (i = 0; i < master->num_chipselect; i++)
  594. if (spi_imx->chipselect[i] >= 0)
  595. gpio_free(spi_imx->chipselect[i]);
  596. out_master_put:
  597. spi_master_put(master);
  598. kfree(master);
  599. platform_set_drvdata(pdev, NULL);
  600. return ret;
  601. }
  602. static int __devexit spi_imx_remove(struct platform_device *pdev)
  603. {
  604. struct spi_master *master = platform_get_drvdata(pdev);
  605. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  606. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  607. int i;
  608. spi_bitbang_stop(&spi_imx->bitbang);
  609. writel(0, spi_imx->base + MXC_CSPICTRL);
  610. clk_disable(spi_imx->clk);
  611. clk_put(spi_imx->clk);
  612. free_irq(spi_imx->irq, spi_imx);
  613. iounmap(spi_imx->base);
  614. for (i = 0; i < master->num_chipselect; i++)
  615. if (spi_imx->chipselect[i] >= 0)
  616. gpio_free(spi_imx->chipselect[i]);
  617. spi_master_put(master);
  618. release_mem_region(res->start, resource_size(res));
  619. platform_set_drvdata(pdev, NULL);
  620. return 0;
  621. }
  622. static struct platform_driver spi_imx_driver = {
  623. .driver = {
  624. .name = DRIVER_NAME,
  625. .owner = THIS_MODULE,
  626. },
  627. .id_table = spi_imx_devtype,
  628. .probe = spi_imx_probe,
  629. .remove = __devexit_p(spi_imx_remove),
  630. };
  631. static int __init spi_imx_init(void)
  632. {
  633. return platform_driver_register(&spi_imx_driver);
  634. }
  635. static void __exit spi_imx_exit(void)
  636. {
  637. platform_driver_unregister(&spi_imx_driver);
  638. }
  639. module_init(spi_imx_init);
  640. module_exit(spi_imx_exit);
  641. MODULE_DESCRIPTION("SPI Master Controller driver");
  642. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  643. MODULE_LICENSE("GPL");