main.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include <linux/firmware.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/boot.h"
  32. #include "reg.h"
  33. #include "conf.h"
  34. #include "acx.h"
  35. #include "tx.h"
  36. #include "wl18xx.h"
  37. #include "io.h"
  38. #include "debugfs.h"
  39. #define WL18XX_RX_CHECKSUM_MASK 0x40
  40. static char *ht_mode_param = NULL;
  41. static char *board_type_param = NULL;
  42. static bool checksum_param = false;
  43. static bool enable_11a_param = true;
  44. static int num_rx_desc_param = -1;
  45. /* phy paramters */
  46. static int dc2dc_param = -1;
  47. static int n_antennas_2_param = -1;
  48. static int n_antennas_5_param = -1;
  49. static int low_band_component_param = -1;
  50. static int low_band_component_type_param = -1;
  51. static int high_band_component_param = -1;
  52. static int high_band_component_type_param = -1;
  53. static int pwr_limit_reference_11_abg_param = -1;
  54. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  55. /* MCS rates are used only with 11n */
  56. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  57. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  58. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  59. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  60. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  61. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  62. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  63. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  64. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  65. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  66. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  67. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  68. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  69. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  70. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  71. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  72. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  73. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  74. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  75. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  76. /* TI-specific rate */
  77. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  78. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  79. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  80. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  81. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  82. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  83. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  84. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  85. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  86. };
  87. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  88. /* MCS rates are used only with 11n */
  89. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  90. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  91. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  92. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  93. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  94. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  95. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  96. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  97. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  98. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  99. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  100. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  101. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  102. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  103. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  104. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  105. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  106. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  107. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  108. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  109. /* TI-specific rate */
  110. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  111. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  112. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  113. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  114. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  115. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  116. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  117. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  118. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  119. };
  120. static const u8 *wl18xx_band_rate_to_idx[] = {
  121. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  122. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  123. };
  124. enum wl18xx_hw_rates {
  125. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  126. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  128. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  132. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  133. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  134. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  135. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  136. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  137. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  138. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  139. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  140. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  141. WL18XX_CONF_HW_RXTX_RATE_54,
  142. WL18XX_CONF_HW_RXTX_RATE_48,
  143. WL18XX_CONF_HW_RXTX_RATE_36,
  144. WL18XX_CONF_HW_RXTX_RATE_24,
  145. WL18XX_CONF_HW_RXTX_RATE_22,
  146. WL18XX_CONF_HW_RXTX_RATE_18,
  147. WL18XX_CONF_HW_RXTX_RATE_12,
  148. WL18XX_CONF_HW_RXTX_RATE_11,
  149. WL18XX_CONF_HW_RXTX_RATE_9,
  150. WL18XX_CONF_HW_RXTX_RATE_6,
  151. WL18XX_CONF_HW_RXTX_RATE_5_5,
  152. WL18XX_CONF_HW_RXTX_RATE_2,
  153. WL18XX_CONF_HW_RXTX_RATE_1,
  154. WL18XX_CONF_HW_RXTX_RATE_MAX,
  155. };
  156. static struct wlcore_conf wl18xx_conf = {
  157. .sg = {
  158. .params = {
  159. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  160. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  161. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  162. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  163. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  164. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  165. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  166. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  167. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  168. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  169. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  170. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  171. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  172. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  173. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  174. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  175. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  176. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  177. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  178. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  179. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  180. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  181. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  182. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  183. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  184. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  185. /* active scan params */
  186. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  187. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  188. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  189. /* passive scan params */
  190. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  191. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  192. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  193. /* passive scan in dual antenna params */
  194. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  195. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  196. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  197. /* general params */
  198. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  199. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  200. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  201. [CONF_SG_DHCP_TIME] = 5000,
  202. [CONF_SG_RXT] = 1200,
  203. [CONF_SG_TXT] = 1000,
  204. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  205. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  206. [CONF_SG_HV3_MAX_SERVED] = 6,
  207. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  208. [CONF_SG_UPSD_TIMEOUT] = 10,
  209. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  210. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  211. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  212. /* AP params */
  213. [CONF_AP_BEACON_MISS_TX] = 3,
  214. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  215. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  216. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  217. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  218. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  219. /* CTS Diluting params */
  220. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  221. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  222. },
  223. .state = CONF_SG_PROTECTIVE,
  224. },
  225. .rx = {
  226. .rx_msdu_life_time = 512000,
  227. .packet_detection_threshold = 0,
  228. .ps_poll_timeout = 15,
  229. .upsd_timeout = 15,
  230. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  231. .rx_cca_threshold = 0,
  232. .irq_blk_threshold = 0xFFFF,
  233. .irq_pkt_threshold = 0,
  234. .irq_timeout = 600,
  235. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  236. },
  237. .tx = {
  238. .tx_energy_detection = 0,
  239. .sta_rc_conf = {
  240. .enabled_rates = 0,
  241. .short_retry_limit = 10,
  242. .long_retry_limit = 10,
  243. .aflags = 0,
  244. },
  245. .ac_conf_count = 4,
  246. .ac_conf = {
  247. [CONF_TX_AC_BE] = {
  248. .ac = CONF_TX_AC_BE,
  249. .cw_min = 15,
  250. .cw_max = 63,
  251. .aifsn = 3,
  252. .tx_op_limit = 0,
  253. },
  254. [CONF_TX_AC_BK] = {
  255. .ac = CONF_TX_AC_BK,
  256. .cw_min = 15,
  257. .cw_max = 63,
  258. .aifsn = 7,
  259. .tx_op_limit = 0,
  260. },
  261. [CONF_TX_AC_VI] = {
  262. .ac = CONF_TX_AC_VI,
  263. .cw_min = 15,
  264. .cw_max = 63,
  265. .aifsn = CONF_TX_AIFS_PIFS,
  266. .tx_op_limit = 3008,
  267. },
  268. [CONF_TX_AC_VO] = {
  269. .ac = CONF_TX_AC_VO,
  270. .cw_min = 15,
  271. .cw_max = 63,
  272. .aifsn = CONF_TX_AIFS_PIFS,
  273. .tx_op_limit = 1504,
  274. },
  275. },
  276. .max_tx_retries = 100,
  277. .ap_aging_period = 300,
  278. .tid_conf_count = 4,
  279. .tid_conf = {
  280. [CONF_TX_AC_BE] = {
  281. .queue_id = CONF_TX_AC_BE,
  282. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  283. .tsid = CONF_TX_AC_BE,
  284. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  285. .ack_policy = CONF_ACK_POLICY_LEGACY,
  286. .apsd_conf = {0, 0},
  287. },
  288. [CONF_TX_AC_BK] = {
  289. .queue_id = CONF_TX_AC_BK,
  290. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  291. .tsid = CONF_TX_AC_BK,
  292. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  293. .ack_policy = CONF_ACK_POLICY_LEGACY,
  294. .apsd_conf = {0, 0},
  295. },
  296. [CONF_TX_AC_VI] = {
  297. .queue_id = CONF_TX_AC_VI,
  298. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  299. .tsid = CONF_TX_AC_VI,
  300. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  301. .ack_policy = CONF_ACK_POLICY_LEGACY,
  302. .apsd_conf = {0, 0},
  303. },
  304. [CONF_TX_AC_VO] = {
  305. .queue_id = CONF_TX_AC_VO,
  306. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  307. .tsid = CONF_TX_AC_VO,
  308. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  309. .ack_policy = CONF_ACK_POLICY_LEGACY,
  310. .apsd_conf = {0, 0},
  311. },
  312. },
  313. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  314. .tx_compl_timeout = 350,
  315. .tx_compl_threshold = 10,
  316. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  317. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  318. .tmpl_short_retry_limit = 10,
  319. .tmpl_long_retry_limit = 10,
  320. .tx_watchdog_timeout = 5000,
  321. },
  322. .conn = {
  323. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  324. .listen_interval = 1,
  325. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  326. .suspend_listen_interval = 3,
  327. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  328. .bcn_filt_ie_count = 3,
  329. .bcn_filt_ie = {
  330. [0] = {
  331. .ie = WLAN_EID_CHANNEL_SWITCH,
  332. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  333. },
  334. [1] = {
  335. .ie = WLAN_EID_HT_OPERATION,
  336. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  337. },
  338. [2] = {
  339. .ie = WLAN_EID_ERP_INFO,
  340. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  341. },
  342. },
  343. .synch_fail_thold = 12,
  344. .bss_lose_timeout = 400,
  345. .beacon_rx_timeout = 10000,
  346. .broadcast_timeout = 20000,
  347. .rx_broadcast_in_ps = 1,
  348. .ps_poll_threshold = 10,
  349. .bet_enable = CONF_BET_MODE_ENABLE,
  350. .bet_max_consecutive = 50,
  351. .psm_entry_retries = 8,
  352. .psm_exit_retries = 16,
  353. .psm_entry_nullfunc_retries = 3,
  354. .dynamic_ps_timeout = 1500,
  355. .forced_ps = false,
  356. .keep_alive_interval = 55000,
  357. .max_listen_interval = 20,
  358. .sta_sleep_auth = WL1271_PSM_ILLEGAL,
  359. },
  360. .itrim = {
  361. .enable = false,
  362. .timeout = 50000,
  363. },
  364. .pm_config = {
  365. .host_clk_settling_time = 5000,
  366. .host_fast_wakeup_support = CONF_FAST_WAKEUP_DISABLE,
  367. },
  368. .roam_trigger = {
  369. .trigger_pacing = 1,
  370. .avg_weight_rssi_beacon = 20,
  371. .avg_weight_rssi_data = 10,
  372. .avg_weight_snr_beacon = 20,
  373. .avg_weight_snr_data = 10,
  374. },
  375. .scan = {
  376. .min_dwell_time_active = 7500,
  377. .max_dwell_time_active = 30000,
  378. .min_dwell_time_passive = 100000,
  379. .max_dwell_time_passive = 100000,
  380. .num_probe_reqs = 2,
  381. .split_scan_timeout = 50000,
  382. },
  383. .sched_scan = {
  384. /*
  385. * Values are in TU/1000 but since sched scan FW command
  386. * params are in TUs rounding up may occur.
  387. */
  388. .base_dwell_time = 7500,
  389. .max_dwell_time_delta = 22500,
  390. /* based on 250bits per probe @1Mbps */
  391. .dwell_time_delta_per_probe = 2000,
  392. /* based on 250bits per probe @6Mbps (plus a bit more) */
  393. .dwell_time_delta_per_probe_5 = 350,
  394. .dwell_time_passive = 100000,
  395. .dwell_time_dfs = 150000,
  396. .num_probe_reqs = 2,
  397. .rssi_threshold = -90,
  398. .snr_threshold = 0,
  399. },
  400. .ht = {
  401. .rx_ba_win_size = 32,
  402. .tx_ba_win_size = 64,
  403. .inactivity_timeout = 10000,
  404. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  405. },
  406. .mem = {
  407. .num_stations = 1,
  408. .ssid_profiles = 1,
  409. .rx_block_num = 40,
  410. .tx_min_block_num = 40,
  411. .dynamic_memory = 1,
  412. .min_req_tx_blocks = 45,
  413. .min_req_rx_blocks = 22,
  414. .tx_min = 27,
  415. },
  416. .fm_coex = {
  417. .enable = true,
  418. .swallow_period = 5,
  419. .n_divider_fref_set_1 = 0xff, /* default */
  420. .n_divider_fref_set_2 = 12,
  421. .m_divider_fref_set_1 = 0xffff,
  422. .m_divider_fref_set_2 = 148, /* default */
  423. .coex_pll_stabilization_time = 0xffffffff, /* default */
  424. .ldo_stabilization_time = 0xffff, /* default */
  425. .fm_disturbed_band_margin = 0xff, /* default */
  426. .swallow_clk_diff = 0xff, /* default */
  427. },
  428. .rx_streaming = {
  429. .duration = 150,
  430. .queues = 0x1,
  431. .interval = 20,
  432. .always = 0,
  433. },
  434. .fwlog = {
  435. .mode = WL12XX_FWLOG_ON_DEMAND,
  436. .mem_blocks = 2,
  437. .severity = 0,
  438. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  439. .output = WL12XX_FWLOG_OUTPUT_HOST,
  440. .threshold = 0,
  441. },
  442. .rate = {
  443. .rate_retry_score = 32000,
  444. .per_add = 8192,
  445. .per_th1 = 2048,
  446. .per_th2 = 4096,
  447. .max_per = 8100,
  448. .inverse_curiosity_factor = 5,
  449. .tx_fail_low_th = 4,
  450. .tx_fail_high_th = 10,
  451. .per_alpha_shift = 4,
  452. .per_add_shift = 13,
  453. .per_beta1_shift = 10,
  454. .per_beta2_shift = 8,
  455. .rate_check_up = 2,
  456. .rate_check_down = 12,
  457. .rate_retry_policy = {
  458. 0x00, 0x00, 0x00, 0x00, 0x00,
  459. 0x00, 0x00, 0x00, 0x00, 0x00,
  460. 0x00, 0x00, 0x00,
  461. },
  462. },
  463. .hangover = {
  464. .recover_time = 0,
  465. .hangover_period = 20,
  466. .dynamic_mode = 1,
  467. .early_termination_mode = 1,
  468. .max_period = 20,
  469. .min_period = 1,
  470. .increase_delta = 1,
  471. .decrease_delta = 2,
  472. .quiet_time = 4,
  473. .increase_time = 1,
  474. .window_size = 16,
  475. },
  476. };
  477. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  478. .ht = {
  479. .mode = HT_MODE_DEFAULT,
  480. },
  481. .phy = {
  482. .phy_standalone = 0x00,
  483. .primary_clock_setting_time = 0x05,
  484. .clock_valid_on_wake_up = 0x00,
  485. .secondary_clock_setting_time = 0x05,
  486. .board_type = BOARD_TYPE_HDK_18XX,
  487. .rdl = 0x01,
  488. .auto_detect = 0x00,
  489. .dedicated_fem = FEM_NONE,
  490. .low_band_component = COMPONENT_3_WAY_SWITCH,
  491. .low_band_component_type = 0x04,
  492. .high_band_component = COMPONENT_2_WAY_SWITCH,
  493. .high_band_component_type = 0x09,
  494. .tcxo_ldo_voltage = 0x00,
  495. .xtal_itrim_val = 0x04,
  496. .srf_state = 0x00,
  497. .io_configuration = 0x01,
  498. .sdio_configuration = 0x00,
  499. .settings = 0x00,
  500. .enable_clpc = 0x00,
  501. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  502. .rx_profile = 0x00,
  503. .pwr_limit_reference_11_abg = 0xc8,
  504. .psat = 0,
  505. .low_power_val = 0x00,
  506. .med_power_val = 0x0a,
  507. .high_power_val = 0x1e,
  508. .external_pa_dc2dc = 0,
  509. .number_of_assembled_ant2_4 = 1,
  510. .number_of_assembled_ant5 = 1,
  511. },
  512. };
  513. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  514. [PART_TOP_PRCM_ELP_SOC] = {
  515. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  516. .reg = { .start = 0x00807000, .size = 0x00005000 },
  517. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  518. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  519. },
  520. [PART_DOWN] = {
  521. .mem = { .start = 0x00000000, .size = 0x00014000 },
  522. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  523. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  524. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  525. },
  526. [PART_BOOT] = {
  527. .mem = { .start = 0x00700000, .size = 0x0000030c },
  528. .reg = { .start = 0x00802000, .size = 0x00014578 },
  529. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  530. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  531. },
  532. [PART_WORK] = {
  533. .mem = { .start = 0x00800000, .size = 0x000050FC },
  534. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  535. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  536. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  537. },
  538. [PART_PHY_INIT] = {
  539. .mem = { .start = 0x80926000,
  540. .size = sizeof(struct wl18xx_mac_and_phy_params) },
  541. .reg = { .start = 0x00000000, .size = 0x00000000 },
  542. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  543. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  544. },
  545. };
  546. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  547. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  548. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  549. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  550. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  551. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  552. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  553. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  554. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  555. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  556. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  557. /* data access memory addresses, used with partition translation */
  558. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  559. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  560. /* raw data access memory addresses */
  561. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  562. };
  563. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  564. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  565. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  566. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  567. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  568. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  569. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  570. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  571. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  572. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  573. };
  574. /* TODO: maybe move to a new header file? */
  575. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  576. static int wl18xx_identify_chip(struct wl1271 *wl)
  577. {
  578. int ret = 0;
  579. switch (wl->chip.id) {
  580. case CHIP_ID_185x_PG20:
  581. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG20)",
  582. wl->chip.id);
  583. wl->sr_fw_name = WL18XX_FW_NAME;
  584. /* wl18xx uses the same firmware for PLT */
  585. wl->plt_fw_name = WL18XX_FW_NAME;
  586. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  587. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  588. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN |
  589. WLCORE_QUIRK_NO_SCHED_SCAN_WHILE_CONN |
  590. WLCORE_QUIRK_TX_PAD_LAST_FRAME;
  591. wlcore_set_min_fw_ver(wl, WL18XX_CHIP_VER, WL18XX_IFTYPE_VER,
  592. WL18XX_MAJOR_VER, WL18XX_SUBTYPE_VER,
  593. WL18XX_MINOR_VER);
  594. break;
  595. case CHIP_ID_185x_PG10:
  596. wl1271_warning("chip id 0x%x (185x PG10) is deprecated",
  597. wl->chip.id);
  598. ret = -ENODEV;
  599. goto out;
  600. default:
  601. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  602. ret = -ENODEV;
  603. goto out;
  604. }
  605. out:
  606. return ret;
  607. }
  608. static int wl18xx_set_clk(struct wl1271 *wl)
  609. {
  610. u16 clk_freq;
  611. int ret;
  612. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  613. if (ret < 0)
  614. goto out;
  615. /* TODO: PG2: apparently we need to read the clk type */
  616. ret = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT, &clk_freq);
  617. if (ret < 0)
  618. goto out;
  619. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  620. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  621. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  622. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  623. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N,
  624. wl18xx_clk_table[clk_freq].n);
  625. if (ret < 0)
  626. goto out;
  627. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M,
  628. wl18xx_clk_table[clk_freq].m);
  629. if (ret < 0)
  630. goto out;
  631. if (wl18xx_clk_table[clk_freq].swallow) {
  632. /* first the 16 lower bits */
  633. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  634. wl18xx_clk_table[clk_freq].q &
  635. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  636. if (ret < 0)
  637. goto out;
  638. /* then the 16 higher bits, masked out */
  639. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  640. (wl18xx_clk_table[clk_freq].q >> 16) &
  641. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  642. if (ret < 0)
  643. goto out;
  644. /* first the 16 lower bits */
  645. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  646. wl18xx_clk_table[clk_freq].p &
  647. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  648. if (ret < 0)
  649. goto out;
  650. /* then the 16 higher bits, masked out */
  651. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  652. (wl18xx_clk_table[clk_freq].p >> 16) &
  653. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  654. } else {
  655. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  656. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  657. }
  658. out:
  659. return ret;
  660. }
  661. static int wl18xx_boot_soft_reset(struct wl1271 *wl)
  662. {
  663. int ret;
  664. /* disable Rx/Tx */
  665. ret = wlcore_write32(wl, WL18XX_ENABLE, 0x0);
  666. if (ret < 0)
  667. goto out;
  668. /* disable auto calibration on start*/
  669. ret = wlcore_write32(wl, WL18XX_SPARE_A2, 0xffff);
  670. out:
  671. return ret;
  672. }
  673. static int wl18xx_pre_boot(struct wl1271 *wl)
  674. {
  675. int ret;
  676. ret = wl18xx_set_clk(wl);
  677. if (ret < 0)
  678. goto out;
  679. /* Continue the ELP wake up sequence */
  680. ret = wlcore_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  681. if (ret < 0)
  682. goto out;
  683. udelay(500);
  684. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  685. if (ret < 0)
  686. goto out;
  687. /* Disable interrupts */
  688. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  689. if (ret < 0)
  690. goto out;
  691. ret = wl18xx_boot_soft_reset(wl);
  692. out:
  693. return ret;
  694. }
  695. static int wl18xx_pre_upload(struct wl1271 *wl)
  696. {
  697. u32 tmp;
  698. int ret;
  699. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  700. if (ret < 0)
  701. goto out;
  702. /* TODO: check if this is all needed */
  703. ret = wlcore_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  704. if (ret < 0)
  705. goto out;
  706. ret = wlcore_read_reg(wl, REG_CHIP_ID_B, &tmp);
  707. if (ret < 0)
  708. goto out;
  709. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  710. ret = wlcore_read32(wl, WL18XX_SCR_PAD2, &tmp);
  711. out:
  712. return ret;
  713. }
  714. static int wl18xx_set_mac_and_phy(struct wl1271 *wl)
  715. {
  716. struct wl18xx_priv *priv = wl->priv;
  717. struct wl18xx_mac_and_phy_params *params;
  718. int ret;
  719. params = kmemdup(&priv->conf.phy, sizeof(*params), GFP_KERNEL);
  720. if (!params) {
  721. ret = -ENOMEM;
  722. goto out;
  723. }
  724. ret = wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  725. if (ret < 0)
  726. goto out;
  727. ret = wlcore_write(wl, WL18XX_PHY_INIT_MEM_ADDR, params,
  728. sizeof(*params), false);
  729. out:
  730. kfree(params);
  731. return ret;
  732. }
  733. static int wl18xx_enable_interrupts(struct wl1271 *wl)
  734. {
  735. u32 event_mask, intr_mask;
  736. int ret;
  737. event_mask = WL18XX_ACX_EVENTS_VECTOR;
  738. intr_mask = WL18XX_INTR_MASK;
  739. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK, event_mask);
  740. if (ret < 0)
  741. goto out;
  742. wlcore_enable_interrupts(wl);
  743. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  744. WL1271_ACX_INTR_ALL & ~intr_mask);
  745. out:
  746. return ret;
  747. }
  748. static int wl18xx_boot(struct wl1271 *wl)
  749. {
  750. int ret;
  751. ret = wl18xx_pre_boot(wl);
  752. if (ret < 0)
  753. goto out;
  754. ret = wl18xx_pre_upload(wl);
  755. if (ret < 0)
  756. goto out;
  757. ret = wlcore_boot_upload_firmware(wl);
  758. if (ret < 0)
  759. goto out;
  760. ret = wl18xx_set_mac_and_phy(wl);
  761. if (ret < 0)
  762. goto out;
  763. ret = wlcore_boot_run_firmware(wl);
  764. if (ret < 0)
  765. goto out;
  766. ret = wl18xx_enable_interrupts(wl);
  767. out:
  768. return ret;
  769. }
  770. static int wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  771. void *buf, size_t len)
  772. {
  773. struct wl18xx_priv *priv = wl->priv;
  774. memcpy(priv->cmd_buf, buf, len);
  775. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  776. return wlcore_write(wl, cmd_box_addr, priv->cmd_buf,
  777. WL18XX_CMD_MAX_SIZE, false);
  778. }
  779. static int wl18xx_ack_event(struct wl1271 *wl)
  780. {
  781. return wlcore_write_reg(wl, REG_INTERRUPT_TRIG,
  782. WL18XX_INTR_TRIG_EVENT_ACK);
  783. }
  784. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  785. {
  786. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  787. return (len + blk_size - 1) / blk_size + spare_blks;
  788. }
  789. static void
  790. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  791. u32 blks, u32 spare_blks)
  792. {
  793. desc->wl18xx_mem.total_mem_blocks = blks;
  794. }
  795. static void
  796. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  797. struct sk_buff *skb)
  798. {
  799. desc->length = cpu_to_le16(skb->len);
  800. /* if only the last frame is to be padded, we unset this bit on Tx */
  801. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME)
  802. desc->wl18xx_mem.ctrl = WL18XX_TX_CTRL_NOT_PADDED;
  803. else
  804. desc->wl18xx_mem.ctrl = 0;
  805. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  806. "len: %d life: %d mem: %d", desc->hlid,
  807. le16_to_cpu(desc->length),
  808. le16_to_cpu(desc->life_time),
  809. desc->wl18xx_mem.total_mem_blocks);
  810. }
  811. static enum wl_rx_buf_align
  812. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  813. {
  814. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  815. return WLCORE_RX_BUF_PADDED;
  816. return WLCORE_RX_BUF_ALIGNED;
  817. }
  818. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  819. u32 data_len)
  820. {
  821. struct wl1271_rx_descriptor *desc = rx_data;
  822. /* invalid packet */
  823. if (data_len < sizeof(*desc))
  824. return 0;
  825. return data_len - sizeof(*desc);
  826. }
  827. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  828. {
  829. wl18xx_tx_immediate_complete(wl);
  830. }
  831. static int wl18xx_set_host_cfg_bitmap(struct wl1271 *wl, u32 extra_mem_blk)
  832. {
  833. int ret;
  834. u32 sdio_align_size = 0;
  835. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  836. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  837. /* Enable Tx SDIO padding */
  838. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  839. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  840. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  841. }
  842. /* Enable Rx SDIO padding */
  843. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  844. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  845. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  846. }
  847. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  848. sdio_align_size, extra_mem_blk,
  849. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  850. if (ret < 0)
  851. return ret;
  852. return 0;
  853. }
  854. static int wl18xx_hw_init(struct wl1271 *wl)
  855. {
  856. int ret;
  857. struct wl18xx_priv *priv = wl->priv;
  858. /* (re)init private structures. Relevant on recovery as well. */
  859. priv->last_fw_rls_idx = 0;
  860. priv->extra_spare_vif_count = 0;
  861. /* set the default amount of spare blocks in the bitmap */
  862. ret = wl18xx_set_host_cfg_bitmap(wl, WL18XX_TX_HW_BLOCK_SPARE);
  863. if (ret < 0)
  864. return ret;
  865. if (checksum_param) {
  866. ret = wl18xx_acx_set_checksum_state(wl);
  867. if (ret != 0)
  868. return ret;
  869. }
  870. return ret;
  871. }
  872. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  873. struct wl1271_tx_hw_descr *desc,
  874. struct sk_buff *skb)
  875. {
  876. u32 ip_hdr_offset;
  877. struct iphdr *ip_hdr;
  878. if (!checksum_param) {
  879. desc->wl18xx_checksum_data = 0;
  880. return;
  881. }
  882. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  883. desc->wl18xx_checksum_data = 0;
  884. return;
  885. }
  886. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  887. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  888. desc->wl18xx_checksum_data = 0;
  889. return;
  890. }
  891. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  892. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  893. ip_hdr = (void *)skb_network_header(skb);
  894. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  895. }
  896. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  897. struct wl1271_rx_descriptor *desc,
  898. struct sk_buff *skb)
  899. {
  900. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  901. skb->ip_summed = CHECKSUM_UNNECESSARY;
  902. }
  903. static bool wl18xx_is_mimo_supported(struct wl1271 *wl)
  904. {
  905. struct wl18xx_priv *priv = wl->priv;
  906. return priv->conf.phy.number_of_assembled_ant2_4 >= 2;
  907. }
  908. /*
  909. * TODO: instead of having these two functions to get the rate mask,
  910. * we should modify the wlvif->rate_set instead
  911. */
  912. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  913. struct wl12xx_vif *wlvif)
  914. {
  915. u32 hw_rate_set = wlvif->rate_set;
  916. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  917. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  918. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  919. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  920. /* we don't support MIMO in wide-channel mode */
  921. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  922. } else if (wl18xx_is_mimo_supported(wl)) {
  923. wl1271_debug(DEBUG_ACX, "using MIMO channel rate mask");
  924. hw_rate_set |= CONF_TX_MIMO_RATES;
  925. }
  926. return hw_rate_set;
  927. }
  928. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  929. struct wl12xx_vif *wlvif)
  930. {
  931. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  932. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  933. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  934. /* sanity check - we don't support this */
  935. if (WARN_ON(wlvif->band != IEEE80211_BAND_5GHZ))
  936. return 0;
  937. return CONF_TX_RATE_USE_WIDE_CHAN;
  938. } else if (wl18xx_is_mimo_supported(wl) &&
  939. wlvif->band == IEEE80211_BAND_2GHZ) {
  940. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  941. /*
  942. * we don't care about HT channel here - if a peer doesn't
  943. * support MIMO, we won't enable it in its rates
  944. */
  945. return CONF_TX_MIMO_RATES;
  946. } else {
  947. return 0;
  948. }
  949. }
  950. static int wl18xx_get_pg_ver(struct wl1271 *wl, s8 *ver)
  951. {
  952. u32 fuse;
  953. int ret;
  954. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  955. if (ret < 0)
  956. goto out;
  957. ret = wlcore_read32(wl, WL18XX_REG_FUSE_DATA_1_3, &fuse);
  958. if (ret < 0)
  959. goto out;
  960. if (ver)
  961. *ver = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  962. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  963. out:
  964. return ret;
  965. }
  966. #define WL18XX_CONF_FILE_NAME "ti-connectivity/wl18xx-conf.bin"
  967. static int wl18xx_conf_init(struct wl1271 *wl, struct device *dev)
  968. {
  969. struct wl18xx_priv *priv = wl->priv;
  970. struct wlcore_conf_file *conf_file;
  971. const struct firmware *fw;
  972. int ret;
  973. ret = request_firmware(&fw, WL18XX_CONF_FILE_NAME, dev);
  974. if (ret < 0) {
  975. wl1271_error("could not get configuration binary %s: %d",
  976. WL18XX_CONF_FILE_NAME, ret);
  977. goto out_fallback;
  978. }
  979. if (fw->size != WL18XX_CONF_SIZE) {
  980. wl1271_error("configuration binary file size is wrong, expected %zu got %zu",
  981. WL18XX_CONF_SIZE, fw->size);
  982. ret = -EINVAL;
  983. goto out;
  984. }
  985. conf_file = (struct wlcore_conf_file *) fw->data;
  986. if (conf_file->header.magic != cpu_to_le32(WL18XX_CONF_MAGIC)) {
  987. wl1271_error("configuration binary file magic number mismatch, "
  988. "expected 0x%0x got 0x%0x", WL18XX_CONF_MAGIC,
  989. conf_file->header.magic);
  990. ret = -EINVAL;
  991. goto out;
  992. }
  993. if (conf_file->header.version != cpu_to_le32(WL18XX_CONF_VERSION)) {
  994. wl1271_error("configuration binary file version not supported, "
  995. "expected 0x%08x got 0x%08x",
  996. WL18XX_CONF_VERSION, conf_file->header.version);
  997. ret = -EINVAL;
  998. goto out;
  999. }
  1000. memcpy(&wl->conf, &conf_file->core, sizeof(wl18xx_conf));
  1001. memcpy(&priv->conf, &conf_file->priv, sizeof(priv->conf));
  1002. goto out;
  1003. out_fallback:
  1004. wl1271_warning("falling back to default config");
  1005. /* apply driver default configuration */
  1006. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  1007. /* apply default private configuration */
  1008. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  1009. /* For now we just fallback */
  1010. return 0;
  1011. out:
  1012. release_firmware(fw);
  1013. return ret;
  1014. }
  1015. static int wl18xx_plt_init(struct wl1271 *wl)
  1016. {
  1017. int ret;
  1018. /* calibrator based auto/fem detect not supported for 18xx */
  1019. if (wl->plt_mode == PLT_FEM_DETECT) {
  1020. wl1271_error("wl18xx_plt_init: PLT FEM_DETECT not supported");
  1021. return -EINVAL;
  1022. }
  1023. ret = wlcore_write32(wl, WL18XX_SCR_PAD8, WL18XX_SCR_PAD8_PLT);
  1024. if (ret < 0)
  1025. return ret;
  1026. return wl->ops->boot(wl);
  1027. }
  1028. static int wl18xx_get_mac(struct wl1271 *wl)
  1029. {
  1030. u32 mac1, mac2;
  1031. int ret;
  1032. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  1033. if (ret < 0)
  1034. goto out;
  1035. ret = wlcore_read32(wl, WL18XX_REG_FUSE_BD_ADDR_1, &mac1);
  1036. if (ret < 0)
  1037. goto out;
  1038. ret = wlcore_read32(wl, WL18XX_REG_FUSE_BD_ADDR_2, &mac2);
  1039. if (ret < 0)
  1040. goto out;
  1041. /* these are the two parts of the BD_ADDR */
  1042. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  1043. ((mac1 & 0xff000000) >> 24);
  1044. wl->fuse_nic_addr = (mac1 & 0xffffff);
  1045. ret = wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  1046. out:
  1047. return ret;
  1048. }
  1049. static int wl18xx_handle_static_data(struct wl1271 *wl,
  1050. struct wl1271_static_data *static_data)
  1051. {
  1052. struct wl18xx_static_data_priv *static_data_priv =
  1053. (struct wl18xx_static_data_priv *) static_data->priv;
  1054. wl1271_info("PHY firmware version: %s", static_data_priv->phy_version);
  1055. return 0;
  1056. }
  1057. static int wl18xx_get_spare_blocks(struct wl1271 *wl, bool is_gem)
  1058. {
  1059. struct wl18xx_priv *priv = wl->priv;
  1060. /* If we have VIFs requiring extra spare, indulge them */
  1061. if (priv->extra_spare_vif_count)
  1062. return WL18XX_TX_HW_EXTRA_BLOCK_SPARE;
  1063. return WL18XX_TX_HW_BLOCK_SPARE;
  1064. }
  1065. static int wl18xx_set_key(struct wl1271 *wl, enum set_key_cmd cmd,
  1066. struct ieee80211_vif *vif,
  1067. struct ieee80211_sta *sta,
  1068. struct ieee80211_key_conf *key_conf)
  1069. {
  1070. struct wl18xx_priv *priv = wl->priv;
  1071. bool change_spare = false;
  1072. int ret;
  1073. /*
  1074. * when adding the first or removing the last GEM/TKIP interface,
  1075. * we have to adjust the number of spare blocks.
  1076. */
  1077. change_spare = (key_conf->cipher == WL1271_CIPHER_SUITE_GEM ||
  1078. key_conf->cipher == WLAN_CIPHER_SUITE_TKIP) &&
  1079. ((priv->extra_spare_vif_count == 0 && cmd == SET_KEY) ||
  1080. (priv->extra_spare_vif_count == 1 && cmd == DISABLE_KEY));
  1081. /* no need to change spare - just regular set_key */
  1082. if (!change_spare)
  1083. return wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1084. /*
  1085. * stop the queues and flush to ensure the next packets are
  1086. * in sync with FW spare block accounting
  1087. */
  1088. wlcore_stop_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1089. wl1271_tx_flush(wl);
  1090. ret = wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1091. if (ret < 0)
  1092. goto out;
  1093. /* key is now set, change the spare blocks */
  1094. if (cmd == SET_KEY) {
  1095. ret = wl18xx_set_host_cfg_bitmap(wl,
  1096. WL18XX_TX_HW_EXTRA_BLOCK_SPARE);
  1097. if (ret < 0)
  1098. goto out;
  1099. priv->extra_spare_vif_count++;
  1100. } else {
  1101. ret = wl18xx_set_host_cfg_bitmap(wl,
  1102. WL18XX_TX_HW_BLOCK_SPARE);
  1103. if (ret < 0)
  1104. goto out;
  1105. priv->extra_spare_vif_count--;
  1106. }
  1107. out:
  1108. wlcore_wake_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1109. return ret;
  1110. }
  1111. static u32 wl18xx_pre_pkt_send(struct wl1271 *wl,
  1112. u32 buf_offset, u32 last_len)
  1113. {
  1114. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME) {
  1115. struct wl1271_tx_hw_descr *last_desc;
  1116. /* get the last TX HW descriptor written to the aggr buf */
  1117. last_desc = (struct wl1271_tx_hw_descr *)(wl->aggr_buf +
  1118. buf_offset - last_len);
  1119. /* the last frame is padded up to an SDIO block */
  1120. last_desc->wl18xx_mem.ctrl &= ~WL18XX_TX_CTRL_NOT_PADDED;
  1121. return ALIGN(buf_offset, WL12XX_BUS_BLOCK_SIZE);
  1122. }
  1123. /* no modifications */
  1124. return buf_offset;
  1125. }
  1126. static struct wlcore_ops wl18xx_ops = {
  1127. .identify_chip = wl18xx_identify_chip,
  1128. .boot = wl18xx_boot,
  1129. .plt_init = wl18xx_plt_init,
  1130. .trigger_cmd = wl18xx_trigger_cmd,
  1131. .ack_event = wl18xx_ack_event,
  1132. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  1133. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  1134. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  1135. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  1136. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  1137. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  1138. .tx_delayed_compl = NULL,
  1139. .hw_init = wl18xx_hw_init,
  1140. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  1141. .get_pg_ver = wl18xx_get_pg_ver,
  1142. .set_rx_csum = wl18xx_set_rx_csum,
  1143. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  1144. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  1145. .get_mac = wl18xx_get_mac,
  1146. .debugfs_init = wl18xx_debugfs_add_files,
  1147. .handle_static_data = wl18xx_handle_static_data,
  1148. .get_spare_blocks = wl18xx_get_spare_blocks,
  1149. .set_key = wl18xx_set_key,
  1150. .pre_pkt_send = wl18xx_pre_pkt_send,
  1151. };
  1152. /* HT cap appropriate for wide channels in 2Ghz */
  1153. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_2ghz = {
  1154. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1155. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  1156. .ht_supported = true,
  1157. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1158. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1159. .mcs = {
  1160. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1161. .rx_highest = cpu_to_le16(150),
  1162. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1163. },
  1164. };
  1165. /* HT cap appropriate for wide channels in 5Ghz */
  1166. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_5ghz = {
  1167. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1168. IEEE80211_HT_CAP_SUP_WIDTH_20_40,
  1169. .ht_supported = true,
  1170. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1171. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1172. .mcs = {
  1173. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1174. .rx_highest = cpu_to_le16(150),
  1175. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1176. },
  1177. };
  1178. /* HT cap appropriate for SISO 20 */
  1179. static struct ieee80211_sta_ht_cap wl18xx_siso20_ht_cap = {
  1180. .cap = IEEE80211_HT_CAP_SGI_20,
  1181. .ht_supported = true,
  1182. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1183. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1184. .mcs = {
  1185. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1186. .rx_highest = cpu_to_le16(72),
  1187. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1188. },
  1189. };
  1190. /* HT cap appropriate for MIMO rates in 20mhz channel */
  1191. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_2ghz = {
  1192. .cap = IEEE80211_HT_CAP_SGI_20,
  1193. .ht_supported = true,
  1194. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1195. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1196. .mcs = {
  1197. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  1198. .rx_highest = cpu_to_le16(144),
  1199. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1200. },
  1201. };
  1202. static int __devinit wl18xx_probe(struct platform_device *pdev)
  1203. {
  1204. struct wl1271 *wl;
  1205. struct ieee80211_hw *hw;
  1206. struct wl18xx_priv *priv;
  1207. int ret;
  1208. hw = wlcore_alloc_hw(sizeof(*priv), WL18XX_AGGR_BUFFER_SIZE);
  1209. if (IS_ERR(hw)) {
  1210. wl1271_error("can't allocate hw");
  1211. ret = PTR_ERR(hw);
  1212. goto out;
  1213. }
  1214. wl = hw->priv;
  1215. priv = wl->priv;
  1216. wl->ops = &wl18xx_ops;
  1217. wl->ptable = wl18xx_ptable;
  1218. wl->rtable = wl18xx_rtable;
  1219. wl->num_tx_desc = WL18XX_NUM_TX_DESCRIPTORS;
  1220. wl->num_rx_desc = WL18XX_NUM_TX_DESCRIPTORS;
  1221. wl->num_mac_addr = WL18XX_NUM_MAC_ADDRESSES;
  1222. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  1223. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  1224. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  1225. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  1226. wl->stats.fw_stats_len = sizeof(struct wl18xx_acx_statistics);
  1227. wl->static_data_priv_len = sizeof(struct wl18xx_static_data_priv);
  1228. if (num_rx_desc_param != -1)
  1229. wl->num_rx_desc = num_rx_desc_param;
  1230. ret = wl18xx_conf_init(wl, &pdev->dev);
  1231. if (ret < 0)
  1232. goto out_free;
  1233. /* If the module param is set, update it in conf */
  1234. if (board_type_param) {
  1235. if (!strcmp(board_type_param, "fpga")) {
  1236. priv->conf.phy.board_type = BOARD_TYPE_FPGA_18XX;
  1237. } else if (!strcmp(board_type_param, "hdk")) {
  1238. priv->conf.phy.board_type = BOARD_TYPE_HDK_18XX;
  1239. } else if (!strcmp(board_type_param, "dvp")) {
  1240. priv->conf.phy.board_type = BOARD_TYPE_DVP_18XX;
  1241. } else if (!strcmp(board_type_param, "evb")) {
  1242. priv->conf.phy.board_type = BOARD_TYPE_EVB_18XX;
  1243. } else if (!strcmp(board_type_param, "com8")) {
  1244. priv->conf.phy.board_type = BOARD_TYPE_COM8_18XX;
  1245. } else {
  1246. wl1271_error("invalid board type '%s'",
  1247. board_type_param);
  1248. ret = -EINVAL;
  1249. goto out_free;
  1250. }
  1251. }
  1252. if (priv->conf.phy.board_type >= NUM_BOARD_TYPES) {
  1253. wl1271_error("invalid board type '%d'",
  1254. priv->conf.phy.board_type);
  1255. ret = -EINVAL;
  1256. goto out_free;
  1257. }
  1258. if (low_band_component_param != -1)
  1259. priv->conf.phy.low_band_component = low_band_component_param;
  1260. if (low_band_component_type_param != -1)
  1261. priv->conf.phy.low_band_component_type =
  1262. low_band_component_type_param;
  1263. if (high_band_component_param != -1)
  1264. priv->conf.phy.high_band_component = high_band_component_param;
  1265. if (high_band_component_type_param != -1)
  1266. priv->conf.phy.high_band_component_type =
  1267. high_band_component_type_param;
  1268. if (pwr_limit_reference_11_abg_param != -1)
  1269. priv->conf.phy.pwr_limit_reference_11_abg =
  1270. pwr_limit_reference_11_abg_param;
  1271. if (n_antennas_2_param != -1)
  1272. priv->conf.phy.number_of_assembled_ant2_4 = n_antennas_2_param;
  1273. if (n_antennas_5_param != -1)
  1274. priv->conf.phy.number_of_assembled_ant5 = n_antennas_5_param;
  1275. if (dc2dc_param != -1)
  1276. priv->conf.phy.external_pa_dc2dc = dc2dc_param;
  1277. if (ht_mode_param) {
  1278. if (!strcmp(ht_mode_param, "default"))
  1279. priv->conf.ht.mode = HT_MODE_DEFAULT;
  1280. else if (!strcmp(ht_mode_param, "wide"))
  1281. priv->conf.ht.mode = HT_MODE_WIDE;
  1282. else if (!strcmp(ht_mode_param, "siso20"))
  1283. priv->conf.ht.mode = HT_MODE_SISO20;
  1284. else {
  1285. wl1271_error("invalid ht_mode '%s'", ht_mode_param);
  1286. ret = -EINVAL;
  1287. goto out_free;
  1288. }
  1289. }
  1290. if (priv->conf.ht.mode == HT_MODE_DEFAULT) {
  1291. /*
  1292. * Only support mimo with multiple antennas. Fall back to
  1293. * siso20.
  1294. */
  1295. if (wl18xx_is_mimo_supported(wl))
  1296. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1297. &wl18xx_mimo_ht_cap_2ghz);
  1298. else
  1299. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1300. &wl18xx_siso20_ht_cap);
  1301. /* 5Ghz is always wide */
  1302. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1303. &wl18xx_siso40_ht_cap_5ghz);
  1304. } else if (priv->conf.ht.mode == HT_MODE_WIDE) {
  1305. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1306. &wl18xx_siso40_ht_cap_2ghz);
  1307. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1308. &wl18xx_siso40_ht_cap_5ghz);
  1309. } else if (priv->conf.ht.mode == HT_MODE_SISO20) {
  1310. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1311. &wl18xx_siso20_ht_cap);
  1312. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1313. &wl18xx_siso20_ht_cap);
  1314. }
  1315. if (!checksum_param) {
  1316. wl18xx_ops.set_rx_csum = NULL;
  1317. wl18xx_ops.init_vif = NULL;
  1318. }
  1319. wl->enable_11a = enable_11a_param;
  1320. return wlcore_probe(wl, pdev);
  1321. out_free:
  1322. wlcore_free_hw(wl);
  1323. out:
  1324. return ret;
  1325. }
  1326. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  1327. { "wl18xx", 0 },
  1328. { } /* Terminating Entry */
  1329. };
  1330. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  1331. static struct platform_driver wl18xx_driver = {
  1332. .probe = wl18xx_probe,
  1333. .remove = __devexit_p(wlcore_remove),
  1334. .id_table = wl18xx_id_table,
  1335. .driver = {
  1336. .name = "wl18xx_driver",
  1337. .owner = THIS_MODULE,
  1338. }
  1339. };
  1340. module_platform_driver(wl18xx_driver);
  1341. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  1342. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or siso20");
  1343. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  1344. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk (default), evb, com8 or "
  1345. "dvp");
  1346. module_param_named(checksum, checksum_param, bool, S_IRUSR);
  1347. MODULE_PARM_DESC(checksum, "Enable TCP checksum: boolean (defaults to false)");
  1348. module_param_named(enable_11a, enable_11a_param, bool, S_IRUSR);
  1349. MODULE_PARM_DESC(enable_11a, "Enable 11a (5GHz): boolean (defaults to true)");
  1350. module_param_named(dc2dc, dc2dc_param, int, S_IRUSR);
  1351. MODULE_PARM_DESC(dc2dc, "External DC2DC: u8 (defaults to 0)");
  1352. module_param_named(n_antennas_2, n_antennas_2_param, int, S_IRUSR);
  1353. MODULE_PARM_DESC(n_antennas_2,
  1354. "Number of installed 2.4GHz antennas: 1 (default) or 2");
  1355. module_param_named(n_antennas_5, n_antennas_5_param, int, S_IRUSR);
  1356. MODULE_PARM_DESC(n_antennas_5,
  1357. "Number of installed 5GHz antennas: 1 (default) or 2");
  1358. module_param_named(low_band_component, low_band_component_param, int,
  1359. S_IRUSR);
  1360. MODULE_PARM_DESC(low_band_component, "Low band component: u8 "
  1361. "(default is 0x01)");
  1362. module_param_named(low_band_component_type, low_band_component_type_param,
  1363. int, S_IRUSR);
  1364. MODULE_PARM_DESC(low_band_component_type, "Low band component type: u8 "
  1365. "(default is 0x05 or 0x06 depending on the board_type)");
  1366. module_param_named(high_band_component, high_band_component_param, int,
  1367. S_IRUSR);
  1368. MODULE_PARM_DESC(high_band_component, "High band component: u8, "
  1369. "(default is 0x01)");
  1370. module_param_named(high_band_component_type, high_band_component_type_param,
  1371. int, S_IRUSR);
  1372. MODULE_PARM_DESC(high_band_component_type, "High band component type: u8 "
  1373. "(default is 0x09)");
  1374. module_param_named(pwr_limit_reference_11_abg,
  1375. pwr_limit_reference_11_abg_param, int, S_IRUSR);
  1376. MODULE_PARM_DESC(pwr_limit_reference_11_abg, "Power limit reference: u8 "
  1377. "(default is 0xc8)");
  1378. module_param_named(num_rx_desc,
  1379. num_rx_desc_param, int, S_IRUSR);
  1380. MODULE_PARM_DESC(num_rx_desc_param,
  1381. "Number of Rx descriptors: u8 (default is 32)");
  1382. MODULE_LICENSE("GPL v2");
  1383. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1384. MODULE_FIRMWARE(WL18XX_FW_NAME);