vmx.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <linux/tboot.h>
  30. #include "kvm_cache_regs.h"
  31. #include "x86.h"
  32. #include <asm/io.h>
  33. #include <asm/desc.h>
  34. #include <asm/vmx.h>
  35. #include <asm/virtext.h>
  36. #include <asm/mce.h>
  37. #include "trace.h"
  38. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  39. MODULE_AUTHOR("Qumranet");
  40. MODULE_LICENSE("GPL");
  41. static int __read_mostly bypass_guest_pf = 1;
  42. module_param(bypass_guest_pf, bool, S_IRUGO);
  43. static int __read_mostly enable_vpid = 1;
  44. module_param_named(vpid, enable_vpid, bool, 0444);
  45. static int __read_mostly flexpriority_enabled = 1;
  46. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  47. static int __read_mostly enable_ept = 1;
  48. module_param_named(ept, enable_ept, bool, S_IRUGO);
  49. static int __read_mostly enable_unrestricted_guest = 1;
  50. module_param_named(unrestricted_guest,
  51. enable_unrestricted_guest, bool, S_IRUGO);
  52. static int __read_mostly emulate_invalid_guest_state = 0;
  53. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  54. static int __read_mostly vmm_exclusive = 1;
  55. module_param(vmm_exclusive, bool, S_IRUGO);
  56. #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
  57. (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
  58. #define KVM_GUEST_CR0_MASK \
  59. (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  60. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
  61. (X86_CR0_WP | X86_CR0_NE)
  62. #define KVM_VM_CR0_ALWAYS_ON \
  63. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  64. #define KVM_CR4_GUEST_OWNED_BITS \
  65. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  66. | X86_CR4_OSXMMEXCPT)
  67. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  68. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  69. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  70. /*
  71. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  72. * ple_gap: upper bound on the amount of time between two successive
  73. * executions of PAUSE in a loop. Also indicate if ple enabled.
  74. * According to test, this time is usually small than 41 cycles.
  75. * ple_window: upper bound on the amount of time a guest is allowed to execute
  76. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  77. * less than 2^12 cycles
  78. * Time is measured based on a counter that runs at the same rate as the TSC,
  79. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  80. */
  81. #define KVM_VMX_DEFAULT_PLE_GAP 41
  82. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  83. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  84. module_param(ple_gap, int, S_IRUGO);
  85. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  86. module_param(ple_window, int, S_IRUGO);
  87. #define NR_AUTOLOAD_MSRS 1
  88. struct vmcs {
  89. u32 revision_id;
  90. u32 abort;
  91. char data[0];
  92. };
  93. struct shared_msr_entry {
  94. unsigned index;
  95. u64 data;
  96. u64 mask;
  97. };
  98. struct vcpu_vmx {
  99. struct kvm_vcpu vcpu;
  100. struct list_head local_vcpus_link;
  101. unsigned long host_rsp;
  102. int launched;
  103. u8 fail;
  104. u32 idt_vectoring_info;
  105. struct shared_msr_entry *guest_msrs;
  106. int nmsrs;
  107. int save_nmsrs;
  108. #ifdef CONFIG_X86_64
  109. u64 msr_host_kernel_gs_base;
  110. u64 msr_guest_kernel_gs_base;
  111. #endif
  112. struct vmcs *vmcs;
  113. struct msr_autoload {
  114. unsigned nr;
  115. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  116. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  117. } msr_autoload;
  118. struct {
  119. int loaded;
  120. u16 fs_sel, gs_sel, ldt_sel;
  121. int gs_ldt_reload_needed;
  122. int fs_reload_needed;
  123. } host_state;
  124. struct {
  125. int vm86_active;
  126. ulong save_rflags;
  127. struct kvm_save_segment {
  128. u16 selector;
  129. unsigned long base;
  130. u32 limit;
  131. u32 ar;
  132. } tr, es, ds, fs, gs;
  133. struct {
  134. bool pending;
  135. u8 vector;
  136. unsigned rip;
  137. } irq;
  138. } rmode;
  139. int vpid;
  140. bool emulation_required;
  141. /* Support for vnmi-less CPUs */
  142. int soft_vnmi_blocked;
  143. ktime_t entry_time;
  144. s64 vnmi_blocked_time;
  145. u32 exit_reason;
  146. bool rdtscp_enabled;
  147. };
  148. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  149. {
  150. return container_of(vcpu, struct vcpu_vmx, vcpu);
  151. }
  152. static int init_rmode(struct kvm *kvm);
  153. static u64 construct_eptp(unsigned long root_hpa);
  154. static void kvm_cpu_vmxon(u64 addr);
  155. static void kvm_cpu_vmxoff(void);
  156. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  157. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  158. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  159. static unsigned long *vmx_io_bitmap_a;
  160. static unsigned long *vmx_io_bitmap_b;
  161. static unsigned long *vmx_msr_bitmap_legacy;
  162. static unsigned long *vmx_msr_bitmap_longmode;
  163. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  164. static DEFINE_SPINLOCK(vmx_vpid_lock);
  165. static struct vmcs_config {
  166. int size;
  167. int order;
  168. u32 revision_id;
  169. u32 pin_based_exec_ctrl;
  170. u32 cpu_based_exec_ctrl;
  171. u32 cpu_based_2nd_exec_ctrl;
  172. u32 vmexit_ctrl;
  173. u32 vmentry_ctrl;
  174. } vmcs_config;
  175. static struct vmx_capability {
  176. u32 ept;
  177. u32 vpid;
  178. } vmx_capability;
  179. #define VMX_SEGMENT_FIELD(seg) \
  180. [VCPU_SREG_##seg] = { \
  181. .selector = GUEST_##seg##_SELECTOR, \
  182. .base = GUEST_##seg##_BASE, \
  183. .limit = GUEST_##seg##_LIMIT, \
  184. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  185. }
  186. static struct kvm_vmx_segment_field {
  187. unsigned selector;
  188. unsigned base;
  189. unsigned limit;
  190. unsigned ar_bytes;
  191. } kvm_vmx_segment_fields[] = {
  192. VMX_SEGMENT_FIELD(CS),
  193. VMX_SEGMENT_FIELD(DS),
  194. VMX_SEGMENT_FIELD(ES),
  195. VMX_SEGMENT_FIELD(FS),
  196. VMX_SEGMENT_FIELD(GS),
  197. VMX_SEGMENT_FIELD(SS),
  198. VMX_SEGMENT_FIELD(TR),
  199. VMX_SEGMENT_FIELD(LDTR),
  200. };
  201. static u64 host_efer;
  202. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  203. /*
  204. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  205. * away by decrementing the array size.
  206. */
  207. static const u32 vmx_msr_index[] = {
  208. #ifdef CONFIG_X86_64
  209. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  210. #endif
  211. MSR_EFER, MSR_TSC_AUX, MSR_K6_STAR,
  212. };
  213. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  214. static inline bool is_page_fault(u32 intr_info)
  215. {
  216. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  217. INTR_INFO_VALID_MASK)) ==
  218. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  219. }
  220. static inline bool is_no_device(u32 intr_info)
  221. {
  222. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  223. INTR_INFO_VALID_MASK)) ==
  224. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  225. }
  226. static inline bool is_invalid_opcode(u32 intr_info)
  227. {
  228. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  229. INTR_INFO_VALID_MASK)) ==
  230. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  231. }
  232. static inline bool is_external_interrupt(u32 intr_info)
  233. {
  234. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  235. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  236. }
  237. static inline bool is_machine_check(u32 intr_info)
  238. {
  239. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  240. INTR_INFO_VALID_MASK)) ==
  241. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  242. }
  243. static inline bool cpu_has_vmx_msr_bitmap(void)
  244. {
  245. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  246. }
  247. static inline bool cpu_has_vmx_tpr_shadow(void)
  248. {
  249. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  250. }
  251. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  252. {
  253. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  254. }
  255. static inline bool cpu_has_secondary_exec_ctrls(void)
  256. {
  257. return vmcs_config.cpu_based_exec_ctrl &
  258. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  259. }
  260. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  261. {
  262. return vmcs_config.cpu_based_2nd_exec_ctrl &
  263. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  264. }
  265. static inline bool cpu_has_vmx_flexpriority(void)
  266. {
  267. return cpu_has_vmx_tpr_shadow() &&
  268. cpu_has_vmx_virtualize_apic_accesses();
  269. }
  270. static inline bool cpu_has_vmx_ept_execute_only(void)
  271. {
  272. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  273. }
  274. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  275. {
  276. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  277. }
  278. static inline bool cpu_has_vmx_eptp_writeback(void)
  279. {
  280. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  281. }
  282. static inline bool cpu_has_vmx_ept_2m_page(void)
  283. {
  284. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  285. }
  286. static inline bool cpu_has_vmx_ept_1g_page(void)
  287. {
  288. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  289. }
  290. static inline bool cpu_has_vmx_ept_4levels(void)
  291. {
  292. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  293. }
  294. static inline bool cpu_has_vmx_invept_individual_addr(void)
  295. {
  296. return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
  297. }
  298. static inline bool cpu_has_vmx_invept_context(void)
  299. {
  300. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  301. }
  302. static inline bool cpu_has_vmx_invept_global(void)
  303. {
  304. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  305. }
  306. static inline bool cpu_has_vmx_invvpid_single(void)
  307. {
  308. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  309. }
  310. static inline bool cpu_has_vmx_invvpid_global(void)
  311. {
  312. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  313. }
  314. static inline bool cpu_has_vmx_ept(void)
  315. {
  316. return vmcs_config.cpu_based_2nd_exec_ctrl &
  317. SECONDARY_EXEC_ENABLE_EPT;
  318. }
  319. static inline bool cpu_has_vmx_unrestricted_guest(void)
  320. {
  321. return vmcs_config.cpu_based_2nd_exec_ctrl &
  322. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  323. }
  324. static inline bool cpu_has_vmx_ple(void)
  325. {
  326. return vmcs_config.cpu_based_2nd_exec_ctrl &
  327. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  328. }
  329. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  330. {
  331. return flexpriority_enabled && irqchip_in_kernel(kvm);
  332. }
  333. static inline bool cpu_has_vmx_vpid(void)
  334. {
  335. return vmcs_config.cpu_based_2nd_exec_ctrl &
  336. SECONDARY_EXEC_ENABLE_VPID;
  337. }
  338. static inline bool cpu_has_vmx_rdtscp(void)
  339. {
  340. return vmcs_config.cpu_based_2nd_exec_ctrl &
  341. SECONDARY_EXEC_RDTSCP;
  342. }
  343. static inline bool cpu_has_virtual_nmis(void)
  344. {
  345. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  346. }
  347. static inline bool report_flexpriority(void)
  348. {
  349. return flexpriority_enabled;
  350. }
  351. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  352. {
  353. int i;
  354. for (i = 0; i < vmx->nmsrs; ++i)
  355. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  356. return i;
  357. return -1;
  358. }
  359. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  360. {
  361. struct {
  362. u64 vpid : 16;
  363. u64 rsvd : 48;
  364. u64 gva;
  365. } operand = { vpid, 0, gva };
  366. asm volatile (__ex(ASM_VMX_INVVPID)
  367. /* CF==1 or ZF==1 --> rc = -1 */
  368. "; ja 1f ; ud2 ; 1:"
  369. : : "a"(&operand), "c"(ext) : "cc", "memory");
  370. }
  371. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  372. {
  373. struct {
  374. u64 eptp, gpa;
  375. } operand = {eptp, gpa};
  376. asm volatile (__ex(ASM_VMX_INVEPT)
  377. /* CF==1 or ZF==1 --> rc = -1 */
  378. "; ja 1f ; ud2 ; 1:\n"
  379. : : "a" (&operand), "c" (ext) : "cc", "memory");
  380. }
  381. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  382. {
  383. int i;
  384. i = __find_msr_index(vmx, msr);
  385. if (i >= 0)
  386. return &vmx->guest_msrs[i];
  387. return NULL;
  388. }
  389. static void vmcs_clear(struct vmcs *vmcs)
  390. {
  391. u64 phys_addr = __pa(vmcs);
  392. u8 error;
  393. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  394. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  395. : "cc", "memory");
  396. if (error)
  397. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  398. vmcs, phys_addr);
  399. }
  400. static void vmcs_load(struct vmcs *vmcs)
  401. {
  402. u64 phys_addr = __pa(vmcs);
  403. u8 error;
  404. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  405. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  406. : "cc", "memory");
  407. if (error)
  408. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  409. vmcs, phys_addr);
  410. }
  411. static void __vcpu_clear(void *arg)
  412. {
  413. struct vcpu_vmx *vmx = arg;
  414. int cpu = raw_smp_processor_id();
  415. if (vmx->vcpu.cpu == cpu)
  416. vmcs_clear(vmx->vmcs);
  417. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  418. per_cpu(current_vmcs, cpu) = NULL;
  419. rdtscll(vmx->vcpu.arch.host_tsc);
  420. list_del(&vmx->local_vcpus_link);
  421. vmx->vcpu.cpu = -1;
  422. vmx->launched = 0;
  423. }
  424. static void vcpu_clear(struct vcpu_vmx *vmx)
  425. {
  426. if (vmx->vcpu.cpu == -1)
  427. return;
  428. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  429. }
  430. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  431. {
  432. if (vmx->vpid == 0)
  433. return;
  434. if (cpu_has_vmx_invvpid_single())
  435. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  436. }
  437. static inline void vpid_sync_vcpu_global(void)
  438. {
  439. if (cpu_has_vmx_invvpid_global())
  440. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  441. }
  442. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  443. {
  444. if (cpu_has_vmx_invvpid_single())
  445. vpid_sync_vcpu_single(vmx);
  446. else
  447. vpid_sync_vcpu_global();
  448. }
  449. static inline void ept_sync_global(void)
  450. {
  451. if (cpu_has_vmx_invept_global())
  452. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  453. }
  454. static inline void ept_sync_context(u64 eptp)
  455. {
  456. if (enable_ept) {
  457. if (cpu_has_vmx_invept_context())
  458. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  459. else
  460. ept_sync_global();
  461. }
  462. }
  463. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  464. {
  465. if (enable_ept) {
  466. if (cpu_has_vmx_invept_individual_addr())
  467. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  468. eptp, gpa);
  469. else
  470. ept_sync_context(eptp);
  471. }
  472. }
  473. static unsigned long vmcs_readl(unsigned long field)
  474. {
  475. unsigned long value;
  476. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  477. : "=a"(value) : "d"(field) : "cc");
  478. return value;
  479. }
  480. static u16 vmcs_read16(unsigned long field)
  481. {
  482. return vmcs_readl(field);
  483. }
  484. static u32 vmcs_read32(unsigned long field)
  485. {
  486. return vmcs_readl(field);
  487. }
  488. static u64 vmcs_read64(unsigned long field)
  489. {
  490. #ifdef CONFIG_X86_64
  491. return vmcs_readl(field);
  492. #else
  493. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  494. #endif
  495. }
  496. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  497. {
  498. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  499. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  500. dump_stack();
  501. }
  502. static void vmcs_writel(unsigned long field, unsigned long value)
  503. {
  504. u8 error;
  505. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  506. : "=q"(error) : "a"(value), "d"(field) : "cc");
  507. if (unlikely(error))
  508. vmwrite_error(field, value);
  509. }
  510. static void vmcs_write16(unsigned long field, u16 value)
  511. {
  512. vmcs_writel(field, value);
  513. }
  514. static void vmcs_write32(unsigned long field, u32 value)
  515. {
  516. vmcs_writel(field, value);
  517. }
  518. static void vmcs_write64(unsigned long field, u64 value)
  519. {
  520. vmcs_writel(field, value);
  521. #ifndef CONFIG_X86_64
  522. asm volatile ("");
  523. vmcs_writel(field+1, value >> 32);
  524. #endif
  525. }
  526. static void vmcs_clear_bits(unsigned long field, u32 mask)
  527. {
  528. vmcs_writel(field, vmcs_readl(field) & ~mask);
  529. }
  530. static void vmcs_set_bits(unsigned long field, u32 mask)
  531. {
  532. vmcs_writel(field, vmcs_readl(field) | mask);
  533. }
  534. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  535. {
  536. u32 eb;
  537. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  538. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  539. if ((vcpu->guest_debug &
  540. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  541. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  542. eb |= 1u << BP_VECTOR;
  543. if (to_vmx(vcpu)->rmode.vm86_active)
  544. eb = ~0;
  545. if (enable_ept)
  546. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  547. if (vcpu->fpu_active)
  548. eb &= ~(1u << NM_VECTOR);
  549. vmcs_write32(EXCEPTION_BITMAP, eb);
  550. }
  551. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  552. {
  553. unsigned i;
  554. struct msr_autoload *m = &vmx->msr_autoload;
  555. for (i = 0; i < m->nr; ++i)
  556. if (m->guest[i].index == msr)
  557. break;
  558. if (i == m->nr)
  559. return;
  560. --m->nr;
  561. m->guest[i] = m->guest[m->nr];
  562. m->host[i] = m->host[m->nr];
  563. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  564. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  565. }
  566. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  567. u64 guest_val, u64 host_val)
  568. {
  569. unsigned i;
  570. struct msr_autoload *m = &vmx->msr_autoload;
  571. for (i = 0; i < m->nr; ++i)
  572. if (m->guest[i].index == msr)
  573. break;
  574. if (i == m->nr) {
  575. ++m->nr;
  576. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  577. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  578. }
  579. m->guest[i].index = msr;
  580. m->guest[i].value = guest_val;
  581. m->host[i].index = msr;
  582. m->host[i].value = host_val;
  583. }
  584. static void reload_tss(void)
  585. {
  586. /*
  587. * VT restores TR but not its size. Useless.
  588. */
  589. struct desc_ptr gdt;
  590. struct desc_struct *descs;
  591. native_store_gdt(&gdt);
  592. descs = (void *)gdt.address;
  593. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  594. load_TR_desc();
  595. }
  596. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  597. {
  598. u64 guest_efer;
  599. u64 ignore_bits;
  600. guest_efer = vmx->vcpu.arch.efer;
  601. /*
  602. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  603. * outside long mode
  604. */
  605. ignore_bits = EFER_NX | EFER_SCE;
  606. #ifdef CONFIG_X86_64
  607. ignore_bits |= EFER_LMA | EFER_LME;
  608. /* SCE is meaningful only in long mode on Intel */
  609. if (guest_efer & EFER_LMA)
  610. ignore_bits &= ~(u64)EFER_SCE;
  611. #endif
  612. guest_efer &= ~ignore_bits;
  613. guest_efer |= host_efer & ignore_bits;
  614. vmx->guest_msrs[efer_offset].data = guest_efer;
  615. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  616. clear_atomic_switch_msr(vmx, MSR_EFER);
  617. /* On ept, can't emulate nx, and must switch nx atomically */
  618. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  619. guest_efer = vmx->vcpu.arch.efer;
  620. if (!(guest_efer & EFER_LMA))
  621. guest_efer &= ~EFER_LME;
  622. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  623. return false;
  624. }
  625. return true;
  626. }
  627. static unsigned long segment_base(u16 selector)
  628. {
  629. struct desc_ptr gdt;
  630. struct desc_struct *d;
  631. unsigned long table_base;
  632. unsigned long v;
  633. if (!(selector & ~3))
  634. return 0;
  635. native_store_gdt(&gdt);
  636. table_base = gdt.address;
  637. if (selector & 4) { /* from ldt */
  638. u16 ldt_selector = kvm_read_ldt();
  639. if (!(ldt_selector & ~3))
  640. return 0;
  641. table_base = segment_base(ldt_selector);
  642. }
  643. d = (struct desc_struct *)(table_base + (selector & ~7));
  644. v = get_desc_base(d);
  645. #ifdef CONFIG_X86_64
  646. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  647. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  648. #endif
  649. return v;
  650. }
  651. static inline unsigned long kvm_read_tr_base(void)
  652. {
  653. u16 tr;
  654. asm("str %0" : "=g"(tr));
  655. return segment_base(tr);
  656. }
  657. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  658. {
  659. struct vcpu_vmx *vmx = to_vmx(vcpu);
  660. int i;
  661. if (vmx->host_state.loaded)
  662. return;
  663. vmx->host_state.loaded = 1;
  664. /*
  665. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  666. * allow segment selectors with cpl > 0 or ti == 1.
  667. */
  668. vmx->host_state.ldt_sel = kvm_read_ldt();
  669. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  670. vmx->host_state.fs_sel = kvm_read_fs();
  671. if (!(vmx->host_state.fs_sel & 7)) {
  672. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  673. vmx->host_state.fs_reload_needed = 0;
  674. } else {
  675. vmcs_write16(HOST_FS_SELECTOR, 0);
  676. vmx->host_state.fs_reload_needed = 1;
  677. }
  678. vmx->host_state.gs_sel = kvm_read_gs();
  679. if (!(vmx->host_state.gs_sel & 7))
  680. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  681. else {
  682. vmcs_write16(HOST_GS_SELECTOR, 0);
  683. vmx->host_state.gs_ldt_reload_needed = 1;
  684. }
  685. #ifdef CONFIG_X86_64
  686. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  687. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  688. #else
  689. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  690. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  691. #endif
  692. #ifdef CONFIG_X86_64
  693. if (is_long_mode(&vmx->vcpu)) {
  694. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  695. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  696. }
  697. #endif
  698. for (i = 0; i < vmx->save_nmsrs; ++i)
  699. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  700. vmx->guest_msrs[i].data,
  701. vmx->guest_msrs[i].mask);
  702. }
  703. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  704. {
  705. unsigned long flags;
  706. if (!vmx->host_state.loaded)
  707. return;
  708. ++vmx->vcpu.stat.host_state_reload;
  709. vmx->host_state.loaded = 0;
  710. if (vmx->host_state.fs_reload_needed)
  711. kvm_load_fs(vmx->host_state.fs_sel);
  712. if (vmx->host_state.gs_ldt_reload_needed) {
  713. kvm_load_ldt(vmx->host_state.ldt_sel);
  714. /*
  715. * If we have to reload gs, we must take care to
  716. * preserve our gs base.
  717. */
  718. local_irq_save(flags);
  719. kvm_load_gs(vmx->host_state.gs_sel);
  720. #ifdef CONFIG_X86_64
  721. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  722. #endif
  723. local_irq_restore(flags);
  724. }
  725. reload_tss();
  726. #ifdef CONFIG_X86_64
  727. if (is_long_mode(&vmx->vcpu)) {
  728. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  729. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  730. }
  731. #endif
  732. if (current_thread_info()->status & TS_USEDFPU)
  733. clts();
  734. }
  735. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  736. {
  737. preempt_disable();
  738. __vmx_load_host_state(vmx);
  739. preempt_enable();
  740. }
  741. /*
  742. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  743. * vcpu mutex is already taken.
  744. */
  745. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  746. {
  747. struct vcpu_vmx *vmx = to_vmx(vcpu);
  748. u64 tsc_this, delta, new_offset;
  749. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  750. if (!vmm_exclusive)
  751. kvm_cpu_vmxon(phys_addr);
  752. else if (vcpu->cpu != cpu)
  753. vcpu_clear(vmx);
  754. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  755. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  756. vmcs_load(vmx->vmcs);
  757. }
  758. if (vcpu->cpu != cpu) {
  759. struct desc_ptr dt;
  760. unsigned long sysenter_esp;
  761. kvm_migrate_timers(vcpu);
  762. set_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests);
  763. local_irq_disable();
  764. list_add(&vmx->local_vcpus_link,
  765. &per_cpu(vcpus_on_cpu, cpu));
  766. local_irq_enable();
  767. vcpu->cpu = cpu;
  768. /*
  769. * Linux uses per-cpu TSS and GDT, so set these when switching
  770. * processors.
  771. */
  772. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  773. native_store_gdt(&dt);
  774. vmcs_writel(HOST_GDTR_BASE, dt.address); /* 22.2.4 */
  775. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  776. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  777. /*
  778. * Make sure the time stamp counter is monotonous.
  779. */
  780. rdtscll(tsc_this);
  781. if (tsc_this < vcpu->arch.host_tsc) {
  782. delta = vcpu->arch.host_tsc - tsc_this;
  783. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  784. vmcs_write64(TSC_OFFSET, new_offset);
  785. }
  786. }
  787. }
  788. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  789. {
  790. __vmx_load_host_state(to_vmx(vcpu));
  791. if (!vmm_exclusive) {
  792. __vcpu_clear(to_vmx(vcpu));
  793. kvm_cpu_vmxoff();
  794. }
  795. }
  796. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  797. {
  798. ulong cr0;
  799. if (vcpu->fpu_active)
  800. return;
  801. vcpu->fpu_active = 1;
  802. cr0 = vmcs_readl(GUEST_CR0);
  803. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  804. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  805. vmcs_writel(GUEST_CR0, cr0);
  806. update_exception_bitmap(vcpu);
  807. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  808. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  809. }
  810. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  811. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  812. {
  813. vmx_decache_cr0_guest_bits(vcpu);
  814. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  815. update_exception_bitmap(vcpu);
  816. vcpu->arch.cr0_guest_owned_bits = 0;
  817. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  818. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  819. }
  820. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  821. {
  822. unsigned long rflags, save_rflags;
  823. rflags = vmcs_readl(GUEST_RFLAGS);
  824. if (to_vmx(vcpu)->rmode.vm86_active) {
  825. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  826. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  827. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  828. }
  829. return rflags;
  830. }
  831. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  832. {
  833. if (to_vmx(vcpu)->rmode.vm86_active) {
  834. to_vmx(vcpu)->rmode.save_rflags = rflags;
  835. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  836. }
  837. vmcs_writel(GUEST_RFLAGS, rflags);
  838. }
  839. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  840. {
  841. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  842. int ret = 0;
  843. if (interruptibility & GUEST_INTR_STATE_STI)
  844. ret |= KVM_X86_SHADOW_INT_STI;
  845. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  846. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  847. return ret & mask;
  848. }
  849. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  850. {
  851. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  852. u32 interruptibility = interruptibility_old;
  853. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  854. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  855. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  856. else if (mask & KVM_X86_SHADOW_INT_STI)
  857. interruptibility |= GUEST_INTR_STATE_STI;
  858. if ((interruptibility != interruptibility_old))
  859. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  860. }
  861. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  862. {
  863. unsigned long rip;
  864. rip = kvm_rip_read(vcpu);
  865. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  866. kvm_rip_write(vcpu, rip);
  867. /* skipping an emulated instruction also counts */
  868. vmx_set_interrupt_shadow(vcpu, 0);
  869. }
  870. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  871. bool has_error_code, u32 error_code,
  872. bool reinject)
  873. {
  874. struct vcpu_vmx *vmx = to_vmx(vcpu);
  875. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  876. if (has_error_code) {
  877. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  878. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  879. }
  880. if (vmx->rmode.vm86_active) {
  881. vmx->rmode.irq.pending = true;
  882. vmx->rmode.irq.vector = nr;
  883. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  884. if (kvm_exception_is_soft(nr))
  885. vmx->rmode.irq.rip +=
  886. vmx->vcpu.arch.event_exit_inst_len;
  887. intr_info |= INTR_TYPE_SOFT_INTR;
  888. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  889. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  890. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  891. return;
  892. }
  893. if (kvm_exception_is_soft(nr)) {
  894. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  895. vmx->vcpu.arch.event_exit_inst_len);
  896. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  897. } else
  898. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  899. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  900. }
  901. static bool vmx_rdtscp_supported(void)
  902. {
  903. return cpu_has_vmx_rdtscp();
  904. }
  905. /*
  906. * Swap MSR entry in host/guest MSR entry array.
  907. */
  908. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  909. {
  910. struct shared_msr_entry tmp;
  911. tmp = vmx->guest_msrs[to];
  912. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  913. vmx->guest_msrs[from] = tmp;
  914. }
  915. /*
  916. * Set up the vmcs to automatically save and restore system
  917. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  918. * mode, as fiddling with msrs is very expensive.
  919. */
  920. static void setup_msrs(struct vcpu_vmx *vmx)
  921. {
  922. int save_nmsrs, index;
  923. unsigned long *msr_bitmap;
  924. vmx_load_host_state(vmx);
  925. save_nmsrs = 0;
  926. #ifdef CONFIG_X86_64
  927. if (is_long_mode(&vmx->vcpu)) {
  928. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  929. if (index >= 0)
  930. move_msr_up(vmx, index, save_nmsrs++);
  931. index = __find_msr_index(vmx, MSR_LSTAR);
  932. if (index >= 0)
  933. move_msr_up(vmx, index, save_nmsrs++);
  934. index = __find_msr_index(vmx, MSR_CSTAR);
  935. if (index >= 0)
  936. move_msr_up(vmx, index, save_nmsrs++);
  937. index = __find_msr_index(vmx, MSR_TSC_AUX);
  938. if (index >= 0 && vmx->rdtscp_enabled)
  939. move_msr_up(vmx, index, save_nmsrs++);
  940. /*
  941. * MSR_K6_STAR is only needed on long mode guests, and only
  942. * if efer.sce is enabled.
  943. */
  944. index = __find_msr_index(vmx, MSR_K6_STAR);
  945. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  946. move_msr_up(vmx, index, save_nmsrs++);
  947. }
  948. #endif
  949. index = __find_msr_index(vmx, MSR_EFER);
  950. if (index >= 0 && update_transition_efer(vmx, index))
  951. move_msr_up(vmx, index, save_nmsrs++);
  952. vmx->save_nmsrs = save_nmsrs;
  953. if (cpu_has_vmx_msr_bitmap()) {
  954. if (is_long_mode(&vmx->vcpu))
  955. msr_bitmap = vmx_msr_bitmap_longmode;
  956. else
  957. msr_bitmap = vmx_msr_bitmap_legacy;
  958. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  959. }
  960. }
  961. /*
  962. * reads and returns guest's timestamp counter "register"
  963. * guest_tsc = host_tsc + tsc_offset -- 21.3
  964. */
  965. static u64 guest_read_tsc(void)
  966. {
  967. u64 host_tsc, tsc_offset;
  968. rdtscll(host_tsc);
  969. tsc_offset = vmcs_read64(TSC_OFFSET);
  970. return host_tsc + tsc_offset;
  971. }
  972. /*
  973. * writes 'guest_tsc' into guest's timestamp counter "register"
  974. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  975. */
  976. static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
  977. {
  978. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  979. }
  980. /*
  981. * Reads an msr value (of 'msr_index') into 'pdata'.
  982. * Returns 0 on success, non-0 otherwise.
  983. * Assumes vcpu_load() was already called.
  984. */
  985. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  986. {
  987. u64 data;
  988. struct shared_msr_entry *msr;
  989. if (!pdata) {
  990. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  991. return -EINVAL;
  992. }
  993. switch (msr_index) {
  994. #ifdef CONFIG_X86_64
  995. case MSR_FS_BASE:
  996. data = vmcs_readl(GUEST_FS_BASE);
  997. break;
  998. case MSR_GS_BASE:
  999. data = vmcs_readl(GUEST_GS_BASE);
  1000. break;
  1001. case MSR_KERNEL_GS_BASE:
  1002. vmx_load_host_state(to_vmx(vcpu));
  1003. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  1004. break;
  1005. #endif
  1006. case MSR_EFER:
  1007. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1008. case MSR_IA32_TSC:
  1009. data = guest_read_tsc();
  1010. break;
  1011. case MSR_IA32_SYSENTER_CS:
  1012. data = vmcs_read32(GUEST_SYSENTER_CS);
  1013. break;
  1014. case MSR_IA32_SYSENTER_EIP:
  1015. data = vmcs_readl(GUEST_SYSENTER_EIP);
  1016. break;
  1017. case MSR_IA32_SYSENTER_ESP:
  1018. data = vmcs_readl(GUEST_SYSENTER_ESP);
  1019. break;
  1020. case MSR_TSC_AUX:
  1021. if (!to_vmx(vcpu)->rdtscp_enabled)
  1022. return 1;
  1023. /* Otherwise falls through */
  1024. default:
  1025. vmx_load_host_state(to_vmx(vcpu));
  1026. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  1027. if (msr) {
  1028. vmx_load_host_state(to_vmx(vcpu));
  1029. data = msr->data;
  1030. break;
  1031. }
  1032. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1033. }
  1034. *pdata = data;
  1035. return 0;
  1036. }
  1037. /*
  1038. * Writes msr value into into the appropriate "register".
  1039. * Returns 0 on success, non-0 otherwise.
  1040. * Assumes vcpu_load() was already called.
  1041. */
  1042. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1043. {
  1044. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1045. struct shared_msr_entry *msr;
  1046. u64 host_tsc;
  1047. int ret = 0;
  1048. switch (msr_index) {
  1049. case MSR_EFER:
  1050. vmx_load_host_state(vmx);
  1051. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1052. break;
  1053. #ifdef CONFIG_X86_64
  1054. case MSR_FS_BASE:
  1055. vmcs_writel(GUEST_FS_BASE, data);
  1056. break;
  1057. case MSR_GS_BASE:
  1058. vmcs_writel(GUEST_GS_BASE, data);
  1059. break;
  1060. case MSR_KERNEL_GS_BASE:
  1061. vmx_load_host_state(vmx);
  1062. vmx->msr_guest_kernel_gs_base = data;
  1063. break;
  1064. #endif
  1065. case MSR_IA32_SYSENTER_CS:
  1066. vmcs_write32(GUEST_SYSENTER_CS, data);
  1067. break;
  1068. case MSR_IA32_SYSENTER_EIP:
  1069. vmcs_writel(GUEST_SYSENTER_EIP, data);
  1070. break;
  1071. case MSR_IA32_SYSENTER_ESP:
  1072. vmcs_writel(GUEST_SYSENTER_ESP, data);
  1073. break;
  1074. case MSR_IA32_TSC:
  1075. rdtscll(host_tsc);
  1076. guest_write_tsc(data, host_tsc);
  1077. break;
  1078. case MSR_IA32_CR_PAT:
  1079. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1080. vmcs_write64(GUEST_IA32_PAT, data);
  1081. vcpu->arch.pat = data;
  1082. break;
  1083. }
  1084. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1085. break;
  1086. case MSR_TSC_AUX:
  1087. if (!vmx->rdtscp_enabled)
  1088. return 1;
  1089. /* Check reserved bit, higher 32 bits should be zero */
  1090. if ((data >> 32) != 0)
  1091. return 1;
  1092. /* Otherwise falls through */
  1093. default:
  1094. msr = find_msr_entry(vmx, msr_index);
  1095. if (msr) {
  1096. vmx_load_host_state(vmx);
  1097. msr->data = data;
  1098. break;
  1099. }
  1100. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1101. }
  1102. return ret;
  1103. }
  1104. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  1105. {
  1106. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  1107. switch (reg) {
  1108. case VCPU_REGS_RSP:
  1109. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  1110. break;
  1111. case VCPU_REGS_RIP:
  1112. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  1113. break;
  1114. case VCPU_EXREG_PDPTR:
  1115. if (enable_ept)
  1116. ept_save_pdptrs(vcpu);
  1117. break;
  1118. default:
  1119. break;
  1120. }
  1121. }
  1122. static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1123. {
  1124. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1125. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  1126. else
  1127. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  1128. update_exception_bitmap(vcpu);
  1129. }
  1130. static __init int cpu_has_kvm_support(void)
  1131. {
  1132. return cpu_has_vmx();
  1133. }
  1134. static __init int vmx_disabled_by_bios(void)
  1135. {
  1136. u64 msr;
  1137. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  1138. if (msr & FEATURE_CONTROL_LOCKED) {
  1139. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  1140. && tboot_enabled())
  1141. return 1;
  1142. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  1143. && !tboot_enabled())
  1144. return 1;
  1145. }
  1146. return 0;
  1147. /* locked but not enabled */
  1148. }
  1149. static void kvm_cpu_vmxon(u64 addr)
  1150. {
  1151. asm volatile (ASM_VMX_VMXON_RAX
  1152. : : "a"(&addr), "m"(addr)
  1153. : "memory", "cc");
  1154. }
  1155. static int hardware_enable(void *garbage)
  1156. {
  1157. int cpu = raw_smp_processor_id();
  1158. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1159. u64 old, test_bits;
  1160. if (read_cr4() & X86_CR4_VMXE)
  1161. return -EBUSY;
  1162. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  1163. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  1164. test_bits = FEATURE_CONTROL_LOCKED;
  1165. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  1166. if (tboot_enabled())
  1167. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  1168. if ((old & test_bits) != test_bits) {
  1169. /* enable and lock */
  1170. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  1171. }
  1172. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  1173. if (vmm_exclusive) {
  1174. kvm_cpu_vmxon(phys_addr);
  1175. ept_sync_global();
  1176. }
  1177. return 0;
  1178. }
  1179. static void vmclear_local_vcpus(void)
  1180. {
  1181. int cpu = raw_smp_processor_id();
  1182. struct vcpu_vmx *vmx, *n;
  1183. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  1184. local_vcpus_link)
  1185. __vcpu_clear(vmx);
  1186. }
  1187. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  1188. * tricks.
  1189. */
  1190. static void kvm_cpu_vmxoff(void)
  1191. {
  1192. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  1193. }
  1194. static void hardware_disable(void *garbage)
  1195. {
  1196. if (vmm_exclusive) {
  1197. vmclear_local_vcpus();
  1198. kvm_cpu_vmxoff();
  1199. }
  1200. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  1201. }
  1202. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  1203. u32 msr, u32 *result)
  1204. {
  1205. u32 vmx_msr_low, vmx_msr_high;
  1206. u32 ctl = ctl_min | ctl_opt;
  1207. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  1208. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  1209. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  1210. /* Ensure minimum (required) set of control bits are supported. */
  1211. if (ctl_min & ~ctl)
  1212. return -EIO;
  1213. *result = ctl;
  1214. return 0;
  1215. }
  1216. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  1217. {
  1218. u32 vmx_msr_low, vmx_msr_high;
  1219. u32 min, opt, min2, opt2;
  1220. u32 _pin_based_exec_control = 0;
  1221. u32 _cpu_based_exec_control = 0;
  1222. u32 _cpu_based_2nd_exec_control = 0;
  1223. u32 _vmexit_control = 0;
  1224. u32 _vmentry_control = 0;
  1225. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  1226. opt = PIN_BASED_VIRTUAL_NMIS;
  1227. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  1228. &_pin_based_exec_control) < 0)
  1229. return -EIO;
  1230. min = CPU_BASED_HLT_EXITING |
  1231. #ifdef CONFIG_X86_64
  1232. CPU_BASED_CR8_LOAD_EXITING |
  1233. CPU_BASED_CR8_STORE_EXITING |
  1234. #endif
  1235. CPU_BASED_CR3_LOAD_EXITING |
  1236. CPU_BASED_CR3_STORE_EXITING |
  1237. CPU_BASED_USE_IO_BITMAPS |
  1238. CPU_BASED_MOV_DR_EXITING |
  1239. CPU_BASED_USE_TSC_OFFSETING |
  1240. CPU_BASED_MWAIT_EXITING |
  1241. CPU_BASED_MONITOR_EXITING |
  1242. CPU_BASED_INVLPG_EXITING;
  1243. opt = CPU_BASED_TPR_SHADOW |
  1244. CPU_BASED_USE_MSR_BITMAPS |
  1245. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1246. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1247. &_cpu_based_exec_control) < 0)
  1248. return -EIO;
  1249. #ifdef CONFIG_X86_64
  1250. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  1251. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  1252. ~CPU_BASED_CR8_STORE_EXITING;
  1253. #endif
  1254. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  1255. min2 = 0;
  1256. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1257. SECONDARY_EXEC_WBINVD_EXITING |
  1258. SECONDARY_EXEC_ENABLE_VPID |
  1259. SECONDARY_EXEC_ENABLE_EPT |
  1260. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  1261. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  1262. SECONDARY_EXEC_RDTSCP;
  1263. if (adjust_vmx_controls(min2, opt2,
  1264. MSR_IA32_VMX_PROCBASED_CTLS2,
  1265. &_cpu_based_2nd_exec_control) < 0)
  1266. return -EIO;
  1267. }
  1268. #ifndef CONFIG_X86_64
  1269. if (!(_cpu_based_2nd_exec_control &
  1270. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  1271. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  1272. #endif
  1273. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1274. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  1275. enabled */
  1276. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1277. CPU_BASED_CR3_STORE_EXITING |
  1278. CPU_BASED_INVLPG_EXITING);
  1279. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1280. vmx_capability.ept, vmx_capability.vpid);
  1281. }
  1282. min = 0;
  1283. #ifdef CONFIG_X86_64
  1284. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1285. #endif
  1286. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  1287. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1288. &_vmexit_control) < 0)
  1289. return -EIO;
  1290. min = 0;
  1291. opt = VM_ENTRY_LOAD_IA32_PAT;
  1292. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1293. &_vmentry_control) < 0)
  1294. return -EIO;
  1295. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1296. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1297. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1298. return -EIO;
  1299. #ifdef CONFIG_X86_64
  1300. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1301. if (vmx_msr_high & (1u<<16))
  1302. return -EIO;
  1303. #endif
  1304. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1305. if (((vmx_msr_high >> 18) & 15) != 6)
  1306. return -EIO;
  1307. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1308. vmcs_conf->order = get_order(vmcs_config.size);
  1309. vmcs_conf->revision_id = vmx_msr_low;
  1310. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1311. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1312. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1313. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1314. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1315. return 0;
  1316. }
  1317. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1318. {
  1319. int node = cpu_to_node(cpu);
  1320. struct page *pages;
  1321. struct vmcs *vmcs;
  1322. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  1323. if (!pages)
  1324. return NULL;
  1325. vmcs = page_address(pages);
  1326. memset(vmcs, 0, vmcs_config.size);
  1327. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1328. return vmcs;
  1329. }
  1330. static struct vmcs *alloc_vmcs(void)
  1331. {
  1332. return alloc_vmcs_cpu(raw_smp_processor_id());
  1333. }
  1334. static void free_vmcs(struct vmcs *vmcs)
  1335. {
  1336. free_pages((unsigned long)vmcs, vmcs_config.order);
  1337. }
  1338. static void free_kvm_area(void)
  1339. {
  1340. int cpu;
  1341. for_each_possible_cpu(cpu) {
  1342. free_vmcs(per_cpu(vmxarea, cpu));
  1343. per_cpu(vmxarea, cpu) = NULL;
  1344. }
  1345. }
  1346. static __init int alloc_kvm_area(void)
  1347. {
  1348. int cpu;
  1349. for_each_possible_cpu(cpu) {
  1350. struct vmcs *vmcs;
  1351. vmcs = alloc_vmcs_cpu(cpu);
  1352. if (!vmcs) {
  1353. free_kvm_area();
  1354. return -ENOMEM;
  1355. }
  1356. per_cpu(vmxarea, cpu) = vmcs;
  1357. }
  1358. return 0;
  1359. }
  1360. static __init int hardware_setup(void)
  1361. {
  1362. if (setup_vmcs_config(&vmcs_config) < 0)
  1363. return -EIO;
  1364. if (boot_cpu_has(X86_FEATURE_NX))
  1365. kvm_enable_efer_bits(EFER_NX);
  1366. if (!cpu_has_vmx_vpid())
  1367. enable_vpid = 0;
  1368. if (!cpu_has_vmx_ept() ||
  1369. !cpu_has_vmx_ept_4levels()) {
  1370. enable_ept = 0;
  1371. enable_unrestricted_guest = 0;
  1372. }
  1373. if (!cpu_has_vmx_unrestricted_guest())
  1374. enable_unrestricted_guest = 0;
  1375. if (!cpu_has_vmx_flexpriority())
  1376. flexpriority_enabled = 0;
  1377. if (!cpu_has_vmx_tpr_shadow())
  1378. kvm_x86_ops->update_cr8_intercept = NULL;
  1379. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  1380. kvm_disable_largepages();
  1381. if (!cpu_has_vmx_ple())
  1382. ple_gap = 0;
  1383. return alloc_kvm_area();
  1384. }
  1385. static __exit void hardware_unsetup(void)
  1386. {
  1387. free_kvm_area();
  1388. }
  1389. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1390. {
  1391. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1392. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1393. vmcs_write16(sf->selector, save->selector);
  1394. vmcs_writel(sf->base, save->base);
  1395. vmcs_write32(sf->limit, save->limit);
  1396. vmcs_write32(sf->ar_bytes, save->ar);
  1397. } else {
  1398. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1399. << AR_DPL_SHIFT;
  1400. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1401. }
  1402. }
  1403. static void enter_pmode(struct kvm_vcpu *vcpu)
  1404. {
  1405. unsigned long flags;
  1406. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1407. vmx->emulation_required = 1;
  1408. vmx->rmode.vm86_active = 0;
  1409. vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
  1410. vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
  1411. vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
  1412. flags = vmcs_readl(GUEST_RFLAGS);
  1413. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1414. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1415. vmcs_writel(GUEST_RFLAGS, flags);
  1416. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1417. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1418. update_exception_bitmap(vcpu);
  1419. if (emulate_invalid_guest_state)
  1420. return;
  1421. fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
  1422. fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
  1423. fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
  1424. fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
  1425. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1426. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1427. vmcs_write16(GUEST_CS_SELECTOR,
  1428. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1429. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1430. }
  1431. static gva_t rmode_tss_base(struct kvm *kvm)
  1432. {
  1433. if (!kvm->arch.tss_addr) {
  1434. struct kvm_memslots *slots;
  1435. gfn_t base_gfn;
  1436. slots = kvm_memslots(kvm);
  1437. base_gfn = slots->memslots[0].base_gfn +
  1438. kvm->memslots->memslots[0].npages - 3;
  1439. return base_gfn << PAGE_SHIFT;
  1440. }
  1441. return kvm->arch.tss_addr;
  1442. }
  1443. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1444. {
  1445. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1446. save->selector = vmcs_read16(sf->selector);
  1447. save->base = vmcs_readl(sf->base);
  1448. save->limit = vmcs_read32(sf->limit);
  1449. save->ar = vmcs_read32(sf->ar_bytes);
  1450. vmcs_write16(sf->selector, save->base >> 4);
  1451. vmcs_write32(sf->base, save->base & 0xfffff);
  1452. vmcs_write32(sf->limit, 0xffff);
  1453. vmcs_write32(sf->ar_bytes, 0xf3);
  1454. }
  1455. static void enter_rmode(struct kvm_vcpu *vcpu)
  1456. {
  1457. unsigned long flags;
  1458. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1459. if (enable_unrestricted_guest)
  1460. return;
  1461. vmx->emulation_required = 1;
  1462. vmx->rmode.vm86_active = 1;
  1463. vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1464. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1465. vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1466. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1467. vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1468. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1469. flags = vmcs_readl(GUEST_RFLAGS);
  1470. vmx->rmode.save_rflags = flags;
  1471. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1472. vmcs_writel(GUEST_RFLAGS, flags);
  1473. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1474. update_exception_bitmap(vcpu);
  1475. if (emulate_invalid_guest_state)
  1476. goto continue_rmode;
  1477. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1478. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1479. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1480. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1481. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1482. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1483. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1484. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1485. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
  1486. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
  1487. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
  1488. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
  1489. continue_rmode:
  1490. kvm_mmu_reset_context(vcpu);
  1491. init_rmode(vcpu->kvm);
  1492. }
  1493. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1494. {
  1495. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1496. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1497. if (!msr)
  1498. return;
  1499. /*
  1500. * Force kernel_gs_base reloading before EFER changes, as control
  1501. * of this msr depends on is_long_mode().
  1502. */
  1503. vmx_load_host_state(to_vmx(vcpu));
  1504. vcpu->arch.efer = efer;
  1505. if (efer & EFER_LMA) {
  1506. vmcs_write32(VM_ENTRY_CONTROLS,
  1507. vmcs_read32(VM_ENTRY_CONTROLS) |
  1508. VM_ENTRY_IA32E_MODE);
  1509. msr->data = efer;
  1510. } else {
  1511. vmcs_write32(VM_ENTRY_CONTROLS,
  1512. vmcs_read32(VM_ENTRY_CONTROLS) &
  1513. ~VM_ENTRY_IA32E_MODE);
  1514. msr->data = efer & ~EFER_LME;
  1515. }
  1516. setup_msrs(vmx);
  1517. }
  1518. #ifdef CONFIG_X86_64
  1519. static void enter_lmode(struct kvm_vcpu *vcpu)
  1520. {
  1521. u32 guest_tr_ar;
  1522. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1523. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1524. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1525. __func__);
  1526. vmcs_write32(GUEST_TR_AR_BYTES,
  1527. (guest_tr_ar & ~AR_TYPE_MASK)
  1528. | AR_TYPE_BUSY_64_TSS);
  1529. }
  1530. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  1531. }
  1532. static void exit_lmode(struct kvm_vcpu *vcpu)
  1533. {
  1534. vmcs_write32(VM_ENTRY_CONTROLS,
  1535. vmcs_read32(VM_ENTRY_CONTROLS)
  1536. & ~VM_ENTRY_IA32E_MODE);
  1537. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  1538. }
  1539. #endif
  1540. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1541. {
  1542. vpid_sync_context(to_vmx(vcpu));
  1543. if (enable_ept)
  1544. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1545. }
  1546. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  1547. {
  1548. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  1549. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  1550. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  1551. }
  1552. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1553. {
  1554. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  1555. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  1556. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  1557. }
  1558. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1559. {
  1560. if (!test_bit(VCPU_EXREG_PDPTR,
  1561. (unsigned long *)&vcpu->arch.regs_dirty))
  1562. return;
  1563. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1564. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1565. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1566. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1567. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1568. }
  1569. }
  1570. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  1571. {
  1572. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1573. vcpu->arch.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  1574. vcpu->arch.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  1575. vcpu->arch.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  1576. vcpu->arch.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  1577. }
  1578. __set_bit(VCPU_EXREG_PDPTR,
  1579. (unsigned long *)&vcpu->arch.regs_avail);
  1580. __set_bit(VCPU_EXREG_PDPTR,
  1581. (unsigned long *)&vcpu->arch.regs_dirty);
  1582. }
  1583. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1584. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1585. unsigned long cr0,
  1586. struct kvm_vcpu *vcpu)
  1587. {
  1588. if (!(cr0 & X86_CR0_PG)) {
  1589. /* From paging/starting to nonpaging */
  1590. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1591. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1592. (CPU_BASED_CR3_LOAD_EXITING |
  1593. CPU_BASED_CR3_STORE_EXITING));
  1594. vcpu->arch.cr0 = cr0;
  1595. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  1596. } else if (!is_paging(vcpu)) {
  1597. /* From nonpaging to paging */
  1598. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1599. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1600. ~(CPU_BASED_CR3_LOAD_EXITING |
  1601. CPU_BASED_CR3_STORE_EXITING));
  1602. vcpu->arch.cr0 = cr0;
  1603. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  1604. }
  1605. if (!(cr0 & X86_CR0_WP))
  1606. *hw_cr0 &= ~X86_CR0_WP;
  1607. }
  1608. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1609. {
  1610. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1611. unsigned long hw_cr0;
  1612. if (enable_unrestricted_guest)
  1613. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  1614. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  1615. else
  1616. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  1617. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  1618. enter_pmode(vcpu);
  1619. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  1620. enter_rmode(vcpu);
  1621. #ifdef CONFIG_X86_64
  1622. if (vcpu->arch.efer & EFER_LME) {
  1623. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1624. enter_lmode(vcpu);
  1625. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1626. exit_lmode(vcpu);
  1627. }
  1628. #endif
  1629. if (enable_ept)
  1630. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1631. if (!vcpu->fpu_active)
  1632. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  1633. vmcs_writel(CR0_READ_SHADOW, cr0);
  1634. vmcs_writel(GUEST_CR0, hw_cr0);
  1635. vcpu->arch.cr0 = cr0;
  1636. }
  1637. static u64 construct_eptp(unsigned long root_hpa)
  1638. {
  1639. u64 eptp;
  1640. /* TODO write the value reading from MSR */
  1641. eptp = VMX_EPT_DEFAULT_MT |
  1642. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1643. eptp |= (root_hpa & PAGE_MASK);
  1644. return eptp;
  1645. }
  1646. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1647. {
  1648. unsigned long guest_cr3;
  1649. u64 eptp;
  1650. guest_cr3 = cr3;
  1651. if (enable_ept) {
  1652. eptp = construct_eptp(cr3);
  1653. vmcs_write64(EPT_POINTER, eptp);
  1654. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1655. vcpu->kvm->arch.ept_identity_map_addr;
  1656. ept_load_pdptrs(vcpu);
  1657. }
  1658. vmx_flush_tlb(vcpu);
  1659. vmcs_writel(GUEST_CR3, guest_cr3);
  1660. }
  1661. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1662. {
  1663. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  1664. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1665. vcpu->arch.cr4 = cr4;
  1666. if (enable_ept) {
  1667. if (!is_paging(vcpu)) {
  1668. hw_cr4 &= ~X86_CR4_PAE;
  1669. hw_cr4 |= X86_CR4_PSE;
  1670. } else if (!(cr4 & X86_CR4_PAE)) {
  1671. hw_cr4 &= ~X86_CR4_PAE;
  1672. }
  1673. }
  1674. vmcs_writel(CR4_READ_SHADOW, cr4);
  1675. vmcs_writel(GUEST_CR4, hw_cr4);
  1676. }
  1677. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1678. {
  1679. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1680. return vmcs_readl(sf->base);
  1681. }
  1682. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1683. struct kvm_segment *var, int seg)
  1684. {
  1685. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1686. u32 ar;
  1687. var->base = vmcs_readl(sf->base);
  1688. var->limit = vmcs_read32(sf->limit);
  1689. var->selector = vmcs_read16(sf->selector);
  1690. ar = vmcs_read32(sf->ar_bytes);
  1691. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  1692. ar = 0;
  1693. var->type = ar & 15;
  1694. var->s = (ar >> 4) & 1;
  1695. var->dpl = (ar >> 5) & 3;
  1696. var->present = (ar >> 7) & 1;
  1697. var->avl = (ar >> 12) & 1;
  1698. var->l = (ar >> 13) & 1;
  1699. var->db = (ar >> 14) & 1;
  1700. var->g = (ar >> 15) & 1;
  1701. var->unusable = (ar >> 16) & 1;
  1702. }
  1703. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1704. {
  1705. if (!is_protmode(vcpu))
  1706. return 0;
  1707. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1708. return 3;
  1709. return vmcs_read16(GUEST_CS_SELECTOR) & 3;
  1710. }
  1711. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1712. {
  1713. u32 ar;
  1714. if (var->unusable)
  1715. ar = 1 << 16;
  1716. else {
  1717. ar = var->type & 15;
  1718. ar |= (var->s & 1) << 4;
  1719. ar |= (var->dpl & 3) << 5;
  1720. ar |= (var->present & 1) << 7;
  1721. ar |= (var->avl & 1) << 12;
  1722. ar |= (var->l & 1) << 13;
  1723. ar |= (var->db & 1) << 14;
  1724. ar |= (var->g & 1) << 15;
  1725. }
  1726. if (ar == 0) /* a 0 value means unusable */
  1727. ar = AR_UNUSABLE_MASK;
  1728. return ar;
  1729. }
  1730. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1731. struct kvm_segment *var, int seg)
  1732. {
  1733. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1734. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1735. u32 ar;
  1736. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  1737. vmx->rmode.tr.selector = var->selector;
  1738. vmx->rmode.tr.base = var->base;
  1739. vmx->rmode.tr.limit = var->limit;
  1740. vmx->rmode.tr.ar = vmx_segment_access_rights(var);
  1741. return;
  1742. }
  1743. vmcs_writel(sf->base, var->base);
  1744. vmcs_write32(sf->limit, var->limit);
  1745. vmcs_write16(sf->selector, var->selector);
  1746. if (vmx->rmode.vm86_active && var->s) {
  1747. /*
  1748. * Hack real-mode segments into vm86 compatibility.
  1749. */
  1750. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1751. vmcs_writel(sf->base, 0xf0000);
  1752. ar = 0xf3;
  1753. } else
  1754. ar = vmx_segment_access_rights(var);
  1755. /*
  1756. * Fix the "Accessed" bit in AR field of segment registers for older
  1757. * qemu binaries.
  1758. * IA32 arch specifies that at the time of processor reset the
  1759. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  1760. * is setting it to 0 in the usedland code. This causes invalid guest
  1761. * state vmexit when "unrestricted guest" mode is turned on.
  1762. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  1763. * tree. Newer qemu binaries with that qemu fix would not need this
  1764. * kvm hack.
  1765. */
  1766. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  1767. ar |= 0x1; /* Accessed */
  1768. vmcs_write32(sf->ar_bytes, ar);
  1769. }
  1770. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1771. {
  1772. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1773. *db = (ar >> 14) & 1;
  1774. *l = (ar >> 13) & 1;
  1775. }
  1776. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1777. {
  1778. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  1779. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  1780. }
  1781. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1782. {
  1783. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  1784. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  1785. }
  1786. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1787. {
  1788. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  1789. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  1790. }
  1791. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1792. {
  1793. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  1794. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  1795. }
  1796. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1797. {
  1798. struct kvm_segment var;
  1799. u32 ar;
  1800. vmx_get_segment(vcpu, &var, seg);
  1801. ar = vmx_segment_access_rights(&var);
  1802. if (var.base != (var.selector << 4))
  1803. return false;
  1804. if (var.limit != 0xffff)
  1805. return false;
  1806. if (ar != 0xf3)
  1807. return false;
  1808. return true;
  1809. }
  1810. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  1811. {
  1812. struct kvm_segment cs;
  1813. unsigned int cs_rpl;
  1814. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1815. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  1816. if (cs.unusable)
  1817. return false;
  1818. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  1819. return false;
  1820. if (!cs.s)
  1821. return false;
  1822. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  1823. if (cs.dpl > cs_rpl)
  1824. return false;
  1825. } else {
  1826. if (cs.dpl != cs_rpl)
  1827. return false;
  1828. }
  1829. if (!cs.present)
  1830. return false;
  1831. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  1832. return true;
  1833. }
  1834. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  1835. {
  1836. struct kvm_segment ss;
  1837. unsigned int ss_rpl;
  1838. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1839. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  1840. if (ss.unusable)
  1841. return true;
  1842. if (ss.type != 3 && ss.type != 7)
  1843. return false;
  1844. if (!ss.s)
  1845. return false;
  1846. if (ss.dpl != ss_rpl) /* DPL != RPL */
  1847. return false;
  1848. if (!ss.present)
  1849. return false;
  1850. return true;
  1851. }
  1852. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1853. {
  1854. struct kvm_segment var;
  1855. unsigned int rpl;
  1856. vmx_get_segment(vcpu, &var, seg);
  1857. rpl = var.selector & SELECTOR_RPL_MASK;
  1858. if (var.unusable)
  1859. return true;
  1860. if (!var.s)
  1861. return false;
  1862. if (!var.present)
  1863. return false;
  1864. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  1865. if (var.dpl < rpl) /* DPL < RPL */
  1866. return false;
  1867. }
  1868. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  1869. * rights flags
  1870. */
  1871. return true;
  1872. }
  1873. static bool tr_valid(struct kvm_vcpu *vcpu)
  1874. {
  1875. struct kvm_segment tr;
  1876. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  1877. if (tr.unusable)
  1878. return false;
  1879. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1880. return false;
  1881. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  1882. return false;
  1883. if (!tr.present)
  1884. return false;
  1885. return true;
  1886. }
  1887. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  1888. {
  1889. struct kvm_segment ldtr;
  1890. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  1891. if (ldtr.unusable)
  1892. return true;
  1893. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1894. return false;
  1895. if (ldtr.type != 2)
  1896. return false;
  1897. if (!ldtr.present)
  1898. return false;
  1899. return true;
  1900. }
  1901. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  1902. {
  1903. struct kvm_segment cs, ss;
  1904. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1905. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1906. return ((cs.selector & SELECTOR_RPL_MASK) ==
  1907. (ss.selector & SELECTOR_RPL_MASK));
  1908. }
  1909. /*
  1910. * Check if guest state is valid. Returns true if valid, false if
  1911. * not.
  1912. * We assume that registers are always usable
  1913. */
  1914. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  1915. {
  1916. /* real mode guest state checks */
  1917. if (!is_protmode(vcpu)) {
  1918. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  1919. return false;
  1920. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  1921. return false;
  1922. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  1923. return false;
  1924. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  1925. return false;
  1926. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  1927. return false;
  1928. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  1929. return false;
  1930. } else {
  1931. /* protected mode guest state checks */
  1932. if (!cs_ss_rpl_check(vcpu))
  1933. return false;
  1934. if (!code_segment_valid(vcpu))
  1935. return false;
  1936. if (!stack_segment_valid(vcpu))
  1937. return false;
  1938. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  1939. return false;
  1940. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  1941. return false;
  1942. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  1943. return false;
  1944. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  1945. return false;
  1946. if (!tr_valid(vcpu))
  1947. return false;
  1948. if (!ldtr_valid(vcpu))
  1949. return false;
  1950. }
  1951. /* TODO:
  1952. * - Add checks on RIP
  1953. * - Add checks on RFLAGS
  1954. */
  1955. return true;
  1956. }
  1957. static int init_rmode_tss(struct kvm *kvm)
  1958. {
  1959. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1960. u16 data = 0;
  1961. int ret = 0;
  1962. int r;
  1963. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1964. if (r < 0)
  1965. goto out;
  1966. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1967. r = kvm_write_guest_page(kvm, fn++, &data,
  1968. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1969. if (r < 0)
  1970. goto out;
  1971. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1972. if (r < 0)
  1973. goto out;
  1974. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1975. if (r < 0)
  1976. goto out;
  1977. data = ~0;
  1978. r = kvm_write_guest_page(kvm, fn, &data,
  1979. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1980. sizeof(u8));
  1981. if (r < 0)
  1982. goto out;
  1983. ret = 1;
  1984. out:
  1985. return ret;
  1986. }
  1987. static int init_rmode_identity_map(struct kvm *kvm)
  1988. {
  1989. int i, r, ret;
  1990. pfn_t identity_map_pfn;
  1991. u32 tmp;
  1992. if (!enable_ept)
  1993. return 1;
  1994. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1995. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1996. "haven't been allocated!\n");
  1997. return 0;
  1998. }
  1999. if (likely(kvm->arch.ept_identity_pagetable_done))
  2000. return 1;
  2001. ret = 0;
  2002. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  2003. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  2004. if (r < 0)
  2005. goto out;
  2006. /* Set up identity-mapping pagetable for EPT in real mode */
  2007. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  2008. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  2009. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  2010. r = kvm_write_guest_page(kvm, identity_map_pfn,
  2011. &tmp, i * sizeof(tmp), sizeof(tmp));
  2012. if (r < 0)
  2013. goto out;
  2014. }
  2015. kvm->arch.ept_identity_pagetable_done = true;
  2016. ret = 1;
  2017. out:
  2018. return ret;
  2019. }
  2020. static void seg_setup(int seg)
  2021. {
  2022. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2023. unsigned int ar;
  2024. vmcs_write16(sf->selector, 0);
  2025. vmcs_writel(sf->base, 0);
  2026. vmcs_write32(sf->limit, 0xffff);
  2027. if (enable_unrestricted_guest) {
  2028. ar = 0x93;
  2029. if (seg == VCPU_SREG_CS)
  2030. ar |= 0x08; /* code segment */
  2031. } else
  2032. ar = 0xf3;
  2033. vmcs_write32(sf->ar_bytes, ar);
  2034. }
  2035. static int alloc_apic_access_page(struct kvm *kvm)
  2036. {
  2037. struct kvm_userspace_memory_region kvm_userspace_mem;
  2038. int r = 0;
  2039. mutex_lock(&kvm->slots_lock);
  2040. if (kvm->arch.apic_access_page)
  2041. goto out;
  2042. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  2043. kvm_userspace_mem.flags = 0;
  2044. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  2045. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2046. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2047. if (r)
  2048. goto out;
  2049. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  2050. out:
  2051. mutex_unlock(&kvm->slots_lock);
  2052. return r;
  2053. }
  2054. static int alloc_identity_pagetable(struct kvm *kvm)
  2055. {
  2056. struct kvm_userspace_memory_region kvm_userspace_mem;
  2057. int r = 0;
  2058. mutex_lock(&kvm->slots_lock);
  2059. if (kvm->arch.ept_identity_pagetable)
  2060. goto out;
  2061. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  2062. kvm_userspace_mem.flags = 0;
  2063. kvm_userspace_mem.guest_phys_addr =
  2064. kvm->arch.ept_identity_map_addr;
  2065. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2066. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2067. if (r)
  2068. goto out;
  2069. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  2070. kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  2071. out:
  2072. mutex_unlock(&kvm->slots_lock);
  2073. return r;
  2074. }
  2075. static void allocate_vpid(struct vcpu_vmx *vmx)
  2076. {
  2077. int vpid;
  2078. vmx->vpid = 0;
  2079. if (!enable_vpid)
  2080. return;
  2081. spin_lock(&vmx_vpid_lock);
  2082. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  2083. if (vpid < VMX_NR_VPIDS) {
  2084. vmx->vpid = vpid;
  2085. __set_bit(vpid, vmx_vpid_bitmap);
  2086. }
  2087. spin_unlock(&vmx_vpid_lock);
  2088. }
  2089. static void free_vpid(struct vcpu_vmx *vmx)
  2090. {
  2091. if (!enable_vpid)
  2092. return;
  2093. spin_lock(&vmx_vpid_lock);
  2094. if (vmx->vpid != 0)
  2095. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2096. spin_unlock(&vmx_vpid_lock);
  2097. }
  2098. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  2099. {
  2100. int f = sizeof(unsigned long);
  2101. if (!cpu_has_vmx_msr_bitmap())
  2102. return;
  2103. /*
  2104. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  2105. * have the write-low and read-high bitmap offsets the wrong way round.
  2106. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  2107. */
  2108. if (msr <= 0x1fff) {
  2109. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  2110. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  2111. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  2112. msr &= 0x1fff;
  2113. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  2114. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  2115. }
  2116. }
  2117. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  2118. {
  2119. if (!longmode_only)
  2120. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  2121. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  2122. }
  2123. /*
  2124. * Sets up the vmcs for emulated real mode.
  2125. */
  2126. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  2127. {
  2128. u32 host_sysenter_cs, msr_low, msr_high;
  2129. u32 junk;
  2130. u64 host_pat, tsc_this, tsc_base;
  2131. unsigned long a;
  2132. struct desc_ptr dt;
  2133. int i;
  2134. unsigned long kvm_vmx_return;
  2135. u32 exec_control;
  2136. /* I/O */
  2137. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  2138. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  2139. if (cpu_has_vmx_msr_bitmap())
  2140. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  2141. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  2142. /* Control */
  2143. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  2144. vmcs_config.pin_based_exec_ctrl);
  2145. exec_control = vmcs_config.cpu_based_exec_ctrl;
  2146. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  2147. exec_control &= ~CPU_BASED_TPR_SHADOW;
  2148. #ifdef CONFIG_X86_64
  2149. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  2150. CPU_BASED_CR8_LOAD_EXITING;
  2151. #endif
  2152. }
  2153. if (!enable_ept)
  2154. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  2155. CPU_BASED_CR3_LOAD_EXITING |
  2156. CPU_BASED_INVLPG_EXITING;
  2157. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  2158. if (cpu_has_secondary_exec_ctrls()) {
  2159. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  2160. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2161. exec_control &=
  2162. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  2163. if (vmx->vpid == 0)
  2164. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  2165. if (!enable_ept) {
  2166. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  2167. enable_unrestricted_guest = 0;
  2168. }
  2169. if (!enable_unrestricted_guest)
  2170. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  2171. if (!ple_gap)
  2172. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  2173. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  2174. }
  2175. if (ple_gap) {
  2176. vmcs_write32(PLE_GAP, ple_gap);
  2177. vmcs_write32(PLE_WINDOW, ple_window);
  2178. }
  2179. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  2180. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  2181. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  2182. vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
  2183. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  2184. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  2185. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  2186. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2187. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2188. vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
  2189. vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
  2190. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2191. #ifdef CONFIG_X86_64
  2192. rdmsrl(MSR_FS_BASE, a);
  2193. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  2194. rdmsrl(MSR_GS_BASE, a);
  2195. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  2196. #else
  2197. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  2198. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  2199. #endif
  2200. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  2201. native_store_idt(&dt);
  2202. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  2203. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  2204. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  2205. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  2206. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  2207. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  2208. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  2209. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  2210. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  2211. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  2212. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  2213. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  2214. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  2215. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  2216. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  2217. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2218. host_pat = msr_low | ((u64) msr_high << 32);
  2219. vmcs_write64(HOST_IA32_PAT, host_pat);
  2220. }
  2221. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2222. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2223. host_pat = msr_low | ((u64) msr_high << 32);
  2224. /* Write the default value follow host pat */
  2225. vmcs_write64(GUEST_IA32_PAT, host_pat);
  2226. /* Keep arch.pat sync with GUEST_IA32_PAT */
  2227. vmx->vcpu.arch.pat = host_pat;
  2228. }
  2229. for (i = 0; i < NR_VMX_MSR; ++i) {
  2230. u32 index = vmx_msr_index[i];
  2231. u32 data_low, data_high;
  2232. int j = vmx->nmsrs;
  2233. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  2234. continue;
  2235. if (wrmsr_safe(index, data_low, data_high) < 0)
  2236. continue;
  2237. vmx->guest_msrs[j].index = i;
  2238. vmx->guest_msrs[j].data = 0;
  2239. vmx->guest_msrs[j].mask = -1ull;
  2240. ++vmx->nmsrs;
  2241. }
  2242. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  2243. /* 22.2.1, 20.8.1 */
  2244. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  2245. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  2246. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  2247. if (enable_ept)
  2248. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  2249. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  2250. tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
  2251. rdtscll(tsc_this);
  2252. if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
  2253. tsc_base = tsc_this;
  2254. guest_write_tsc(0, tsc_base);
  2255. return 0;
  2256. }
  2257. static int init_rmode(struct kvm *kvm)
  2258. {
  2259. int idx, ret = 0;
  2260. idx = srcu_read_lock(&kvm->srcu);
  2261. if (!init_rmode_tss(kvm))
  2262. goto exit;
  2263. if (!init_rmode_identity_map(kvm))
  2264. goto exit;
  2265. ret = 1;
  2266. exit:
  2267. srcu_read_unlock(&kvm->srcu, idx);
  2268. return ret;
  2269. }
  2270. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  2271. {
  2272. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2273. u64 msr;
  2274. int ret;
  2275. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  2276. if (!init_rmode(vmx->vcpu.kvm)) {
  2277. ret = -ENOMEM;
  2278. goto out;
  2279. }
  2280. vmx->rmode.vm86_active = 0;
  2281. vmx->soft_vnmi_blocked = 0;
  2282. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  2283. kvm_set_cr8(&vmx->vcpu, 0);
  2284. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  2285. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2286. msr |= MSR_IA32_APICBASE_BSP;
  2287. kvm_set_apic_base(&vmx->vcpu, msr);
  2288. ret = fx_init(&vmx->vcpu);
  2289. if (ret != 0)
  2290. goto out;
  2291. seg_setup(VCPU_SREG_CS);
  2292. /*
  2293. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  2294. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  2295. */
  2296. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  2297. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  2298. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  2299. } else {
  2300. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  2301. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  2302. }
  2303. seg_setup(VCPU_SREG_DS);
  2304. seg_setup(VCPU_SREG_ES);
  2305. seg_setup(VCPU_SREG_FS);
  2306. seg_setup(VCPU_SREG_GS);
  2307. seg_setup(VCPU_SREG_SS);
  2308. vmcs_write16(GUEST_TR_SELECTOR, 0);
  2309. vmcs_writel(GUEST_TR_BASE, 0);
  2310. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  2311. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2312. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  2313. vmcs_writel(GUEST_LDTR_BASE, 0);
  2314. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  2315. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  2316. vmcs_write32(GUEST_SYSENTER_CS, 0);
  2317. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  2318. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  2319. vmcs_writel(GUEST_RFLAGS, 0x02);
  2320. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2321. kvm_rip_write(vcpu, 0xfff0);
  2322. else
  2323. kvm_rip_write(vcpu, 0);
  2324. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  2325. vmcs_writel(GUEST_DR7, 0x400);
  2326. vmcs_writel(GUEST_GDTR_BASE, 0);
  2327. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  2328. vmcs_writel(GUEST_IDTR_BASE, 0);
  2329. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  2330. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  2331. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  2332. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  2333. /* Special registers */
  2334. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  2335. setup_msrs(vmx);
  2336. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  2337. if (cpu_has_vmx_tpr_shadow()) {
  2338. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  2339. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  2340. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  2341. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  2342. vmcs_write32(TPR_THRESHOLD, 0);
  2343. }
  2344. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2345. vmcs_write64(APIC_ACCESS_ADDR,
  2346. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  2347. if (vmx->vpid != 0)
  2348. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  2349. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  2350. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  2351. vmx_set_cr4(&vmx->vcpu, 0);
  2352. vmx_set_efer(&vmx->vcpu, 0);
  2353. vmx_fpu_activate(&vmx->vcpu);
  2354. update_exception_bitmap(&vmx->vcpu);
  2355. vpid_sync_context(vmx);
  2356. ret = 0;
  2357. /* HACK: Don't enable emulation on guest boot/reset */
  2358. vmx->emulation_required = 0;
  2359. out:
  2360. return ret;
  2361. }
  2362. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2363. {
  2364. u32 cpu_based_vm_exec_control;
  2365. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2366. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2367. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2368. }
  2369. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2370. {
  2371. u32 cpu_based_vm_exec_control;
  2372. if (!cpu_has_virtual_nmis()) {
  2373. enable_irq_window(vcpu);
  2374. return;
  2375. }
  2376. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2377. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2378. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2379. }
  2380. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  2381. {
  2382. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2383. uint32_t intr;
  2384. int irq = vcpu->arch.interrupt.nr;
  2385. trace_kvm_inj_virq(irq);
  2386. ++vcpu->stat.irq_injections;
  2387. if (vmx->rmode.vm86_active) {
  2388. vmx->rmode.irq.pending = true;
  2389. vmx->rmode.irq.vector = irq;
  2390. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2391. if (vcpu->arch.interrupt.soft)
  2392. vmx->rmode.irq.rip +=
  2393. vmx->vcpu.arch.event_exit_inst_len;
  2394. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2395. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  2396. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2397. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2398. return;
  2399. }
  2400. intr = irq | INTR_INFO_VALID_MASK;
  2401. if (vcpu->arch.interrupt.soft) {
  2402. intr |= INTR_TYPE_SOFT_INTR;
  2403. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2404. vmx->vcpu.arch.event_exit_inst_len);
  2405. } else
  2406. intr |= INTR_TYPE_EXT_INTR;
  2407. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  2408. }
  2409. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  2410. {
  2411. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2412. if (!cpu_has_virtual_nmis()) {
  2413. /*
  2414. * Tracking the NMI-blocked state in software is built upon
  2415. * finding the next open IRQ window. This, in turn, depends on
  2416. * well-behaving guests: They have to keep IRQs disabled at
  2417. * least as long as the NMI handler runs. Otherwise we may
  2418. * cause NMI nesting, maybe breaking the guest. But as this is
  2419. * highly unlikely, we can live with the residual risk.
  2420. */
  2421. vmx->soft_vnmi_blocked = 1;
  2422. vmx->vnmi_blocked_time = 0;
  2423. }
  2424. ++vcpu->stat.nmi_injections;
  2425. if (vmx->rmode.vm86_active) {
  2426. vmx->rmode.irq.pending = true;
  2427. vmx->rmode.irq.vector = NMI_VECTOR;
  2428. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2429. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2430. NMI_VECTOR | INTR_TYPE_SOFT_INTR |
  2431. INTR_INFO_VALID_MASK);
  2432. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2433. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2434. return;
  2435. }
  2436. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2437. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  2438. }
  2439. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  2440. {
  2441. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  2442. return 0;
  2443. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2444. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_NMI));
  2445. }
  2446. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  2447. {
  2448. if (!cpu_has_virtual_nmis())
  2449. return to_vmx(vcpu)->soft_vnmi_blocked;
  2450. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  2451. }
  2452. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2453. {
  2454. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2455. if (!cpu_has_virtual_nmis()) {
  2456. if (vmx->soft_vnmi_blocked != masked) {
  2457. vmx->soft_vnmi_blocked = masked;
  2458. vmx->vnmi_blocked_time = 0;
  2459. }
  2460. } else {
  2461. if (masked)
  2462. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2463. GUEST_INTR_STATE_NMI);
  2464. else
  2465. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2466. GUEST_INTR_STATE_NMI);
  2467. }
  2468. }
  2469. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  2470. {
  2471. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2472. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2473. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  2474. }
  2475. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2476. {
  2477. int ret;
  2478. struct kvm_userspace_memory_region tss_mem = {
  2479. .slot = TSS_PRIVATE_MEMSLOT,
  2480. .guest_phys_addr = addr,
  2481. .memory_size = PAGE_SIZE * 3,
  2482. .flags = 0,
  2483. };
  2484. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  2485. if (ret)
  2486. return ret;
  2487. kvm->arch.tss_addr = addr;
  2488. return 0;
  2489. }
  2490. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  2491. int vec, u32 err_code)
  2492. {
  2493. /*
  2494. * Instruction with address size override prefix opcode 0x67
  2495. * Cause the #SS fault with 0 error code in VM86 mode.
  2496. */
  2497. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  2498. if (emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE)
  2499. return 1;
  2500. /*
  2501. * Forward all other exceptions that are valid in real mode.
  2502. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  2503. * the required debugging infrastructure rework.
  2504. */
  2505. switch (vec) {
  2506. case DB_VECTOR:
  2507. if (vcpu->guest_debug &
  2508. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  2509. return 0;
  2510. kvm_queue_exception(vcpu, vec);
  2511. return 1;
  2512. case BP_VECTOR:
  2513. /*
  2514. * Update instruction length as we may reinject the exception
  2515. * from user space while in guest debugging mode.
  2516. */
  2517. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  2518. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  2519. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  2520. return 0;
  2521. /* fall through */
  2522. case DE_VECTOR:
  2523. case OF_VECTOR:
  2524. case BR_VECTOR:
  2525. case UD_VECTOR:
  2526. case DF_VECTOR:
  2527. case SS_VECTOR:
  2528. case GP_VECTOR:
  2529. case MF_VECTOR:
  2530. kvm_queue_exception(vcpu, vec);
  2531. return 1;
  2532. }
  2533. return 0;
  2534. }
  2535. /*
  2536. * Trigger machine check on the host. We assume all the MSRs are already set up
  2537. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  2538. * We pass a fake environment to the machine check handler because we want
  2539. * the guest to be always treated like user space, no matter what context
  2540. * it used internally.
  2541. */
  2542. static void kvm_machine_check(void)
  2543. {
  2544. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  2545. struct pt_regs regs = {
  2546. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  2547. .flags = X86_EFLAGS_IF,
  2548. };
  2549. do_machine_check(&regs, 0);
  2550. #endif
  2551. }
  2552. static int handle_machine_check(struct kvm_vcpu *vcpu)
  2553. {
  2554. /* already handled by vcpu_run */
  2555. return 1;
  2556. }
  2557. static int handle_exception(struct kvm_vcpu *vcpu)
  2558. {
  2559. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2560. struct kvm_run *kvm_run = vcpu->run;
  2561. u32 intr_info, ex_no, error_code;
  2562. unsigned long cr2, rip, dr6;
  2563. u32 vect_info;
  2564. enum emulation_result er;
  2565. vect_info = vmx->idt_vectoring_info;
  2566. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2567. if (is_machine_check(intr_info))
  2568. return handle_machine_check(vcpu);
  2569. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  2570. !is_page_fault(intr_info)) {
  2571. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2572. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  2573. vcpu->run->internal.ndata = 2;
  2574. vcpu->run->internal.data[0] = vect_info;
  2575. vcpu->run->internal.data[1] = intr_info;
  2576. return 0;
  2577. }
  2578. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  2579. return 1; /* already handled by vmx_vcpu_run() */
  2580. if (is_no_device(intr_info)) {
  2581. vmx_fpu_activate(vcpu);
  2582. return 1;
  2583. }
  2584. if (is_invalid_opcode(intr_info)) {
  2585. er = emulate_instruction(vcpu, 0, 0, EMULTYPE_TRAP_UD);
  2586. if (er != EMULATE_DONE)
  2587. kvm_queue_exception(vcpu, UD_VECTOR);
  2588. return 1;
  2589. }
  2590. error_code = 0;
  2591. rip = kvm_rip_read(vcpu);
  2592. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  2593. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  2594. if (is_page_fault(intr_info)) {
  2595. /* EPT won't cause page fault directly */
  2596. if (enable_ept)
  2597. BUG();
  2598. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  2599. trace_kvm_page_fault(cr2, error_code);
  2600. if (kvm_event_needs_reinjection(vcpu))
  2601. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  2602. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  2603. }
  2604. if (vmx->rmode.vm86_active &&
  2605. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  2606. error_code)) {
  2607. if (vcpu->arch.halt_request) {
  2608. vcpu->arch.halt_request = 0;
  2609. return kvm_emulate_halt(vcpu);
  2610. }
  2611. return 1;
  2612. }
  2613. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  2614. switch (ex_no) {
  2615. case DB_VECTOR:
  2616. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  2617. if (!(vcpu->guest_debug &
  2618. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  2619. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  2620. kvm_queue_exception(vcpu, DB_VECTOR);
  2621. return 1;
  2622. }
  2623. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  2624. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  2625. /* fall through */
  2626. case BP_VECTOR:
  2627. /*
  2628. * Update instruction length as we may reinject #BP from
  2629. * user space while in guest debugging mode. Reading it for
  2630. * #DB as well causes no harm, it is not used in that case.
  2631. */
  2632. vmx->vcpu.arch.event_exit_inst_len =
  2633. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  2634. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2635. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  2636. kvm_run->debug.arch.exception = ex_no;
  2637. break;
  2638. default:
  2639. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  2640. kvm_run->ex.exception = ex_no;
  2641. kvm_run->ex.error_code = error_code;
  2642. break;
  2643. }
  2644. return 0;
  2645. }
  2646. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  2647. {
  2648. ++vcpu->stat.irq_exits;
  2649. return 1;
  2650. }
  2651. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  2652. {
  2653. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  2654. return 0;
  2655. }
  2656. static int handle_io(struct kvm_vcpu *vcpu)
  2657. {
  2658. unsigned long exit_qualification;
  2659. int size, in, string;
  2660. unsigned port;
  2661. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2662. string = (exit_qualification & 16) != 0;
  2663. in = (exit_qualification & 8) != 0;
  2664. ++vcpu->stat.io_exits;
  2665. if (string || in)
  2666. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  2667. port = exit_qualification >> 16;
  2668. size = (exit_qualification & 7) + 1;
  2669. skip_emulated_instruction(vcpu);
  2670. return kvm_fast_pio_out(vcpu, size, port);
  2671. }
  2672. static void
  2673. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2674. {
  2675. /*
  2676. * Patch in the VMCALL instruction:
  2677. */
  2678. hypercall[0] = 0x0f;
  2679. hypercall[1] = 0x01;
  2680. hypercall[2] = 0xc1;
  2681. }
  2682. static int handle_cr(struct kvm_vcpu *vcpu)
  2683. {
  2684. unsigned long exit_qualification, val;
  2685. int cr;
  2686. int reg;
  2687. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2688. cr = exit_qualification & 15;
  2689. reg = (exit_qualification >> 8) & 15;
  2690. switch ((exit_qualification >> 4) & 3) {
  2691. case 0: /* mov to cr */
  2692. val = kvm_register_read(vcpu, reg);
  2693. trace_kvm_cr_write(cr, val);
  2694. switch (cr) {
  2695. case 0:
  2696. kvm_set_cr0(vcpu, val);
  2697. skip_emulated_instruction(vcpu);
  2698. return 1;
  2699. case 3:
  2700. kvm_set_cr3(vcpu, val);
  2701. skip_emulated_instruction(vcpu);
  2702. return 1;
  2703. case 4:
  2704. kvm_set_cr4(vcpu, val);
  2705. skip_emulated_instruction(vcpu);
  2706. return 1;
  2707. case 8: {
  2708. u8 cr8_prev = kvm_get_cr8(vcpu);
  2709. u8 cr8 = kvm_register_read(vcpu, reg);
  2710. kvm_set_cr8(vcpu, cr8);
  2711. skip_emulated_instruction(vcpu);
  2712. if (irqchip_in_kernel(vcpu->kvm))
  2713. return 1;
  2714. if (cr8_prev <= cr8)
  2715. return 1;
  2716. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  2717. return 0;
  2718. }
  2719. };
  2720. break;
  2721. case 2: /* clts */
  2722. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  2723. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  2724. skip_emulated_instruction(vcpu);
  2725. vmx_fpu_activate(vcpu);
  2726. return 1;
  2727. case 1: /*mov from cr*/
  2728. switch (cr) {
  2729. case 3:
  2730. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2731. trace_kvm_cr_read(cr, vcpu->arch.cr3);
  2732. skip_emulated_instruction(vcpu);
  2733. return 1;
  2734. case 8:
  2735. val = kvm_get_cr8(vcpu);
  2736. kvm_register_write(vcpu, reg, val);
  2737. trace_kvm_cr_read(cr, val);
  2738. skip_emulated_instruction(vcpu);
  2739. return 1;
  2740. }
  2741. break;
  2742. case 3: /* lmsw */
  2743. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  2744. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  2745. kvm_lmsw(vcpu, val);
  2746. skip_emulated_instruction(vcpu);
  2747. return 1;
  2748. default:
  2749. break;
  2750. }
  2751. vcpu->run->exit_reason = 0;
  2752. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2753. (int)(exit_qualification >> 4) & 3, cr);
  2754. return 0;
  2755. }
  2756. static int handle_dr(struct kvm_vcpu *vcpu)
  2757. {
  2758. unsigned long exit_qualification;
  2759. int dr, reg;
  2760. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  2761. if (!kvm_require_cpl(vcpu, 0))
  2762. return 1;
  2763. dr = vmcs_readl(GUEST_DR7);
  2764. if (dr & DR7_GD) {
  2765. /*
  2766. * As the vm-exit takes precedence over the debug trap, we
  2767. * need to emulate the latter, either for the host or the
  2768. * guest debugging itself.
  2769. */
  2770. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  2771. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  2772. vcpu->run->debug.arch.dr7 = dr;
  2773. vcpu->run->debug.arch.pc =
  2774. vmcs_readl(GUEST_CS_BASE) +
  2775. vmcs_readl(GUEST_RIP);
  2776. vcpu->run->debug.arch.exception = DB_VECTOR;
  2777. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  2778. return 0;
  2779. } else {
  2780. vcpu->arch.dr7 &= ~DR7_GD;
  2781. vcpu->arch.dr6 |= DR6_BD;
  2782. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2783. kvm_queue_exception(vcpu, DB_VECTOR);
  2784. return 1;
  2785. }
  2786. }
  2787. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2788. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  2789. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  2790. if (exit_qualification & TYPE_MOV_FROM_DR) {
  2791. unsigned long val;
  2792. if (!kvm_get_dr(vcpu, dr, &val))
  2793. kvm_register_write(vcpu, reg, val);
  2794. } else
  2795. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  2796. skip_emulated_instruction(vcpu);
  2797. return 1;
  2798. }
  2799. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  2800. {
  2801. vmcs_writel(GUEST_DR7, val);
  2802. }
  2803. static int handle_cpuid(struct kvm_vcpu *vcpu)
  2804. {
  2805. kvm_emulate_cpuid(vcpu);
  2806. return 1;
  2807. }
  2808. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  2809. {
  2810. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2811. u64 data;
  2812. if (vmx_get_msr(vcpu, ecx, &data)) {
  2813. trace_kvm_msr_read_ex(ecx);
  2814. kvm_inject_gp(vcpu, 0);
  2815. return 1;
  2816. }
  2817. trace_kvm_msr_read(ecx, data);
  2818. /* FIXME: handling of bits 32:63 of rax, rdx */
  2819. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2820. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2821. skip_emulated_instruction(vcpu);
  2822. return 1;
  2823. }
  2824. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  2825. {
  2826. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2827. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2828. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2829. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2830. trace_kvm_msr_write_ex(ecx, data);
  2831. kvm_inject_gp(vcpu, 0);
  2832. return 1;
  2833. }
  2834. trace_kvm_msr_write(ecx, data);
  2835. skip_emulated_instruction(vcpu);
  2836. return 1;
  2837. }
  2838. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  2839. {
  2840. return 1;
  2841. }
  2842. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  2843. {
  2844. u32 cpu_based_vm_exec_control;
  2845. /* clear pending irq */
  2846. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2847. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2848. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2849. ++vcpu->stat.irq_window_exits;
  2850. /*
  2851. * If the user space waits to inject interrupts, exit as soon as
  2852. * possible
  2853. */
  2854. if (!irqchip_in_kernel(vcpu->kvm) &&
  2855. vcpu->run->request_interrupt_window &&
  2856. !kvm_cpu_has_interrupt(vcpu)) {
  2857. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2858. return 0;
  2859. }
  2860. return 1;
  2861. }
  2862. static int handle_halt(struct kvm_vcpu *vcpu)
  2863. {
  2864. skip_emulated_instruction(vcpu);
  2865. return kvm_emulate_halt(vcpu);
  2866. }
  2867. static int handle_vmcall(struct kvm_vcpu *vcpu)
  2868. {
  2869. skip_emulated_instruction(vcpu);
  2870. kvm_emulate_hypercall(vcpu);
  2871. return 1;
  2872. }
  2873. static int handle_vmx_insn(struct kvm_vcpu *vcpu)
  2874. {
  2875. kvm_queue_exception(vcpu, UD_VECTOR);
  2876. return 1;
  2877. }
  2878. static int handle_invlpg(struct kvm_vcpu *vcpu)
  2879. {
  2880. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2881. kvm_mmu_invlpg(vcpu, exit_qualification);
  2882. skip_emulated_instruction(vcpu);
  2883. return 1;
  2884. }
  2885. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  2886. {
  2887. skip_emulated_instruction(vcpu);
  2888. /* TODO: Add support for VT-d/pass-through device */
  2889. return 1;
  2890. }
  2891. static int handle_apic_access(struct kvm_vcpu *vcpu)
  2892. {
  2893. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  2894. }
  2895. static int handle_task_switch(struct kvm_vcpu *vcpu)
  2896. {
  2897. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2898. unsigned long exit_qualification;
  2899. bool has_error_code = false;
  2900. u32 error_code = 0;
  2901. u16 tss_selector;
  2902. int reason, type, idt_v;
  2903. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  2904. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  2905. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2906. reason = (u32)exit_qualification >> 30;
  2907. if (reason == TASK_SWITCH_GATE && idt_v) {
  2908. switch (type) {
  2909. case INTR_TYPE_NMI_INTR:
  2910. vcpu->arch.nmi_injected = false;
  2911. if (cpu_has_virtual_nmis())
  2912. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2913. GUEST_INTR_STATE_NMI);
  2914. break;
  2915. case INTR_TYPE_EXT_INTR:
  2916. case INTR_TYPE_SOFT_INTR:
  2917. kvm_clear_interrupt_queue(vcpu);
  2918. break;
  2919. case INTR_TYPE_HARD_EXCEPTION:
  2920. if (vmx->idt_vectoring_info &
  2921. VECTORING_INFO_DELIVER_CODE_MASK) {
  2922. has_error_code = true;
  2923. error_code =
  2924. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  2925. }
  2926. /* fall through */
  2927. case INTR_TYPE_SOFT_EXCEPTION:
  2928. kvm_clear_exception_queue(vcpu);
  2929. break;
  2930. default:
  2931. break;
  2932. }
  2933. }
  2934. tss_selector = exit_qualification;
  2935. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  2936. type != INTR_TYPE_EXT_INTR &&
  2937. type != INTR_TYPE_NMI_INTR))
  2938. skip_emulated_instruction(vcpu);
  2939. if (kvm_task_switch(vcpu, tss_selector, reason,
  2940. has_error_code, error_code) == EMULATE_FAIL) {
  2941. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2942. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2943. vcpu->run->internal.ndata = 0;
  2944. return 0;
  2945. }
  2946. /* clear all local breakpoint enable flags */
  2947. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  2948. /*
  2949. * TODO: What about debug traps on tss switch?
  2950. * Are we supposed to inject them and update dr6?
  2951. */
  2952. return 1;
  2953. }
  2954. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  2955. {
  2956. unsigned long exit_qualification;
  2957. gpa_t gpa;
  2958. int gla_validity;
  2959. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2960. if (exit_qualification & (1 << 6)) {
  2961. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2962. return -EINVAL;
  2963. }
  2964. gla_validity = (exit_qualification >> 7) & 0x3;
  2965. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2966. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2967. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2968. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2969. vmcs_readl(GUEST_LINEAR_ADDRESS));
  2970. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2971. (long unsigned int)exit_qualification);
  2972. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  2973. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  2974. return 0;
  2975. }
  2976. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2977. trace_kvm_page_fault(gpa, exit_qualification);
  2978. return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2979. }
  2980. static u64 ept_rsvd_mask(u64 spte, int level)
  2981. {
  2982. int i;
  2983. u64 mask = 0;
  2984. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  2985. mask |= (1ULL << i);
  2986. if (level > 2)
  2987. /* bits 7:3 reserved */
  2988. mask |= 0xf8;
  2989. else if (level == 2) {
  2990. if (spte & (1ULL << 7))
  2991. /* 2MB ref, bits 20:12 reserved */
  2992. mask |= 0x1ff000;
  2993. else
  2994. /* bits 6:3 reserved */
  2995. mask |= 0x78;
  2996. }
  2997. return mask;
  2998. }
  2999. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  3000. int level)
  3001. {
  3002. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  3003. /* 010b (write-only) */
  3004. WARN_ON((spte & 0x7) == 0x2);
  3005. /* 110b (write/execute) */
  3006. WARN_ON((spte & 0x7) == 0x6);
  3007. /* 100b (execute-only) and value not supported by logical processor */
  3008. if (!cpu_has_vmx_ept_execute_only())
  3009. WARN_ON((spte & 0x7) == 0x4);
  3010. /* not 000b */
  3011. if ((spte & 0x7)) {
  3012. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  3013. if (rsvd_bits != 0) {
  3014. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  3015. __func__, rsvd_bits);
  3016. WARN_ON(1);
  3017. }
  3018. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  3019. u64 ept_mem_type = (spte & 0x38) >> 3;
  3020. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  3021. ept_mem_type == 7) {
  3022. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  3023. __func__, ept_mem_type);
  3024. WARN_ON(1);
  3025. }
  3026. }
  3027. }
  3028. }
  3029. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  3030. {
  3031. u64 sptes[4];
  3032. int nr_sptes, i;
  3033. gpa_t gpa;
  3034. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  3035. printk(KERN_ERR "EPT: Misconfiguration.\n");
  3036. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  3037. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  3038. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  3039. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  3040. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3041. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  3042. return 0;
  3043. }
  3044. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  3045. {
  3046. u32 cpu_based_vm_exec_control;
  3047. /* clear pending NMI */
  3048. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3049. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  3050. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3051. ++vcpu->stat.nmi_window_exits;
  3052. return 1;
  3053. }
  3054. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  3055. {
  3056. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3057. enum emulation_result err = EMULATE_DONE;
  3058. int ret = 1;
  3059. while (!guest_state_valid(vcpu)) {
  3060. err = emulate_instruction(vcpu, 0, 0, 0);
  3061. if (err == EMULATE_DO_MMIO) {
  3062. ret = 0;
  3063. goto out;
  3064. }
  3065. if (err != EMULATE_DONE)
  3066. return 0;
  3067. if (signal_pending(current))
  3068. goto out;
  3069. if (need_resched())
  3070. schedule();
  3071. }
  3072. vmx->emulation_required = 0;
  3073. out:
  3074. return ret;
  3075. }
  3076. /*
  3077. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  3078. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  3079. */
  3080. static int handle_pause(struct kvm_vcpu *vcpu)
  3081. {
  3082. skip_emulated_instruction(vcpu);
  3083. kvm_vcpu_on_spin(vcpu);
  3084. return 1;
  3085. }
  3086. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  3087. {
  3088. kvm_queue_exception(vcpu, UD_VECTOR);
  3089. return 1;
  3090. }
  3091. /*
  3092. * The exit handlers return 1 if the exit was handled fully and guest execution
  3093. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  3094. * to be done to userspace and return 0.
  3095. */
  3096. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  3097. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  3098. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  3099. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  3100. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  3101. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  3102. [EXIT_REASON_CR_ACCESS] = handle_cr,
  3103. [EXIT_REASON_DR_ACCESS] = handle_dr,
  3104. [EXIT_REASON_CPUID] = handle_cpuid,
  3105. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  3106. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  3107. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  3108. [EXIT_REASON_HLT] = handle_halt,
  3109. [EXIT_REASON_INVLPG] = handle_invlpg,
  3110. [EXIT_REASON_VMCALL] = handle_vmcall,
  3111. [EXIT_REASON_VMCLEAR] = handle_vmx_insn,
  3112. [EXIT_REASON_VMLAUNCH] = handle_vmx_insn,
  3113. [EXIT_REASON_VMPTRLD] = handle_vmx_insn,
  3114. [EXIT_REASON_VMPTRST] = handle_vmx_insn,
  3115. [EXIT_REASON_VMREAD] = handle_vmx_insn,
  3116. [EXIT_REASON_VMRESUME] = handle_vmx_insn,
  3117. [EXIT_REASON_VMWRITE] = handle_vmx_insn,
  3118. [EXIT_REASON_VMOFF] = handle_vmx_insn,
  3119. [EXIT_REASON_VMON] = handle_vmx_insn,
  3120. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  3121. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  3122. [EXIT_REASON_WBINVD] = handle_wbinvd,
  3123. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  3124. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  3125. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  3126. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  3127. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  3128. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  3129. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  3130. };
  3131. static const int kvm_vmx_max_exit_handlers =
  3132. ARRAY_SIZE(kvm_vmx_exit_handlers);
  3133. /*
  3134. * The guest has exited. See if we can fix it or if we need userspace
  3135. * assistance.
  3136. */
  3137. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  3138. {
  3139. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3140. u32 exit_reason = vmx->exit_reason;
  3141. u32 vectoring_info = vmx->idt_vectoring_info;
  3142. trace_kvm_exit(exit_reason, vcpu);
  3143. /* If guest state is invalid, start emulating */
  3144. if (vmx->emulation_required && emulate_invalid_guest_state)
  3145. return handle_invalid_guest_state(vcpu);
  3146. /* Access CR3 don't cause VMExit in paging mode, so we need
  3147. * to sync with guest real CR3. */
  3148. if (enable_ept && is_paging(vcpu))
  3149. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  3150. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  3151. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  3152. vcpu->run->fail_entry.hardware_entry_failure_reason
  3153. = exit_reason;
  3154. return 0;
  3155. }
  3156. if (unlikely(vmx->fail)) {
  3157. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  3158. vcpu->run->fail_entry.hardware_entry_failure_reason
  3159. = vmcs_read32(VM_INSTRUCTION_ERROR);
  3160. return 0;
  3161. }
  3162. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  3163. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  3164. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  3165. exit_reason != EXIT_REASON_TASK_SWITCH))
  3166. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  3167. "(0x%x) and exit reason is 0x%x\n",
  3168. __func__, vectoring_info, exit_reason);
  3169. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
  3170. if (vmx_interrupt_allowed(vcpu)) {
  3171. vmx->soft_vnmi_blocked = 0;
  3172. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  3173. vcpu->arch.nmi_pending) {
  3174. /*
  3175. * This CPU don't support us in finding the end of an
  3176. * NMI-blocked window if the guest runs with IRQs
  3177. * disabled. So we pull the trigger after 1 s of
  3178. * futile waiting, but inform the user about this.
  3179. */
  3180. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  3181. "state on VCPU %d after 1 s timeout\n",
  3182. __func__, vcpu->vcpu_id);
  3183. vmx->soft_vnmi_blocked = 0;
  3184. }
  3185. }
  3186. if (exit_reason < kvm_vmx_max_exit_handlers
  3187. && kvm_vmx_exit_handlers[exit_reason])
  3188. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  3189. else {
  3190. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3191. vcpu->run->hw.hardware_exit_reason = exit_reason;
  3192. }
  3193. return 0;
  3194. }
  3195. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  3196. {
  3197. if (irr == -1 || tpr < irr) {
  3198. vmcs_write32(TPR_THRESHOLD, 0);
  3199. return;
  3200. }
  3201. vmcs_write32(TPR_THRESHOLD, irr);
  3202. }
  3203. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  3204. {
  3205. u32 exit_intr_info;
  3206. u32 idt_vectoring_info = vmx->idt_vectoring_info;
  3207. bool unblock_nmi;
  3208. u8 vector;
  3209. int type;
  3210. bool idtv_info_valid;
  3211. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  3212. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  3213. /* Handle machine checks before interrupts are enabled */
  3214. if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
  3215. || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI
  3216. && is_machine_check(exit_intr_info)))
  3217. kvm_machine_check();
  3218. /* We need to handle NMIs before interrupts are enabled */
  3219. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  3220. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  3221. kvm_before_handle_nmi(&vmx->vcpu);
  3222. asm("int $2");
  3223. kvm_after_handle_nmi(&vmx->vcpu);
  3224. }
  3225. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  3226. if (cpu_has_virtual_nmis()) {
  3227. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  3228. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  3229. /*
  3230. * SDM 3: 27.7.1.2 (September 2008)
  3231. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  3232. * a guest IRET fault.
  3233. * SDM 3: 23.2.2 (September 2008)
  3234. * Bit 12 is undefined in any of the following cases:
  3235. * If the VM exit sets the valid bit in the IDT-vectoring
  3236. * information field.
  3237. * If the VM exit is due to a double fault.
  3238. */
  3239. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  3240. vector != DF_VECTOR && !idtv_info_valid)
  3241. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3242. GUEST_INTR_STATE_NMI);
  3243. } else if (unlikely(vmx->soft_vnmi_blocked))
  3244. vmx->vnmi_blocked_time +=
  3245. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  3246. vmx->vcpu.arch.nmi_injected = false;
  3247. kvm_clear_exception_queue(&vmx->vcpu);
  3248. kvm_clear_interrupt_queue(&vmx->vcpu);
  3249. if (!idtv_info_valid)
  3250. return;
  3251. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  3252. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  3253. switch (type) {
  3254. case INTR_TYPE_NMI_INTR:
  3255. vmx->vcpu.arch.nmi_injected = true;
  3256. /*
  3257. * SDM 3: 27.7.1.2 (September 2008)
  3258. * Clear bit "block by NMI" before VM entry if a NMI
  3259. * delivery faulted.
  3260. */
  3261. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3262. GUEST_INTR_STATE_NMI);
  3263. break;
  3264. case INTR_TYPE_SOFT_EXCEPTION:
  3265. vmx->vcpu.arch.event_exit_inst_len =
  3266. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3267. /* fall through */
  3268. case INTR_TYPE_HARD_EXCEPTION:
  3269. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  3270. u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE);
  3271. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  3272. } else
  3273. kvm_queue_exception(&vmx->vcpu, vector);
  3274. break;
  3275. case INTR_TYPE_SOFT_INTR:
  3276. vmx->vcpu.arch.event_exit_inst_len =
  3277. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3278. /* fall through */
  3279. case INTR_TYPE_EXT_INTR:
  3280. kvm_queue_interrupt(&vmx->vcpu, vector,
  3281. type == INTR_TYPE_SOFT_INTR);
  3282. break;
  3283. default:
  3284. break;
  3285. }
  3286. }
  3287. /*
  3288. * Failure to inject an interrupt should give us the information
  3289. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  3290. * when fetching the interrupt redirection bitmap in the real-mode
  3291. * tss, this doesn't happen. So we do it ourselves.
  3292. */
  3293. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  3294. {
  3295. vmx->rmode.irq.pending = 0;
  3296. if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
  3297. return;
  3298. kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
  3299. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  3300. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  3301. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  3302. return;
  3303. }
  3304. vmx->idt_vectoring_info =
  3305. VECTORING_INFO_VALID_MASK
  3306. | INTR_TYPE_EXT_INTR
  3307. | vmx->rmode.irq.vector;
  3308. }
  3309. #ifdef CONFIG_X86_64
  3310. #define R "r"
  3311. #define Q "q"
  3312. #else
  3313. #define R "e"
  3314. #define Q "l"
  3315. #endif
  3316. static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
  3317. {
  3318. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3319. /* Record the guest's net vcpu time for enforced NMI injections. */
  3320. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  3321. vmx->entry_time = ktime_get();
  3322. /* Don't enter VMX if guest state is invalid, let the exit handler
  3323. start emulation until we arrive back to a valid state */
  3324. if (vmx->emulation_required && emulate_invalid_guest_state)
  3325. return;
  3326. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  3327. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  3328. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  3329. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  3330. /* When single-stepping over STI and MOV SS, we must clear the
  3331. * corresponding interruptibility bits in the guest state. Otherwise
  3332. * vmentry fails as it then expects bit 14 (BS) in pending debug
  3333. * exceptions being set, but that's not correct for the guest debugging
  3334. * case. */
  3335. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3336. vmx_set_interrupt_shadow(vcpu, 0);
  3337. asm(
  3338. /* Store host registers */
  3339. "push %%"R"dx; push %%"R"bp;"
  3340. "push %%"R"cx \n\t"
  3341. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  3342. "je 1f \n\t"
  3343. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  3344. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  3345. "1: \n\t"
  3346. /* Reload cr2 if changed */
  3347. "mov %c[cr2](%0), %%"R"ax \n\t"
  3348. "mov %%cr2, %%"R"dx \n\t"
  3349. "cmp %%"R"ax, %%"R"dx \n\t"
  3350. "je 2f \n\t"
  3351. "mov %%"R"ax, %%cr2 \n\t"
  3352. "2: \n\t"
  3353. /* Check if vmlaunch of vmresume is needed */
  3354. "cmpl $0, %c[launched](%0) \n\t"
  3355. /* Load guest registers. Don't clobber flags. */
  3356. "mov %c[rax](%0), %%"R"ax \n\t"
  3357. "mov %c[rbx](%0), %%"R"bx \n\t"
  3358. "mov %c[rdx](%0), %%"R"dx \n\t"
  3359. "mov %c[rsi](%0), %%"R"si \n\t"
  3360. "mov %c[rdi](%0), %%"R"di \n\t"
  3361. "mov %c[rbp](%0), %%"R"bp \n\t"
  3362. #ifdef CONFIG_X86_64
  3363. "mov %c[r8](%0), %%r8 \n\t"
  3364. "mov %c[r9](%0), %%r9 \n\t"
  3365. "mov %c[r10](%0), %%r10 \n\t"
  3366. "mov %c[r11](%0), %%r11 \n\t"
  3367. "mov %c[r12](%0), %%r12 \n\t"
  3368. "mov %c[r13](%0), %%r13 \n\t"
  3369. "mov %c[r14](%0), %%r14 \n\t"
  3370. "mov %c[r15](%0), %%r15 \n\t"
  3371. #endif
  3372. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  3373. /* Enter guest mode */
  3374. "jne .Llaunched \n\t"
  3375. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  3376. "jmp .Lkvm_vmx_return \n\t"
  3377. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  3378. ".Lkvm_vmx_return: "
  3379. /* Save guest registers, load host registers, keep flags */
  3380. "xchg %0, (%%"R"sp) \n\t"
  3381. "mov %%"R"ax, %c[rax](%0) \n\t"
  3382. "mov %%"R"bx, %c[rbx](%0) \n\t"
  3383. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  3384. "mov %%"R"dx, %c[rdx](%0) \n\t"
  3385. "mov %%"R"si, %c[rsi](%0) \n\t"
  3386. "mov %%"R"di, %c[rdi](%0) \n\t"
  3387. "mov %%"R"bp, %c[rbp](%0) \n\t"
  3388. #ifdef CONFIG_X86_64
  3389. "mov %%r8, %c[r8](%0) \n\t"
  3390. "mov %%r9, %c[r9](%0) \n\t"
  3391. "mov %%r10, %c[r10](%0) \n\t"
  3392. "mov %%r11, %c[r11](%0) \n\t"
  3393. "mov %%r12, %c[r12](%0) \n\t"
  3394. "mov %%r13, %c[r13](%0) \n\t"
  3395. "mov %%r14, %c[r14](%0) \n\t"
  3396. "mov %%r15, %c[r15](%0) \n\t"
  3397. #endif
  3398. "mov %%cr2, %%"R"ax \n\t"
  3399. "mov %%"R"ax, %c[cr2](%0) \n\t"
  3400. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  3401. "setbe %c[fail](%0) \n\t"
  3402. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  3403. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  3404. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  3405. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  3406. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  3407. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  3408. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  3409. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  3410. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  3411. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  3412. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  3413. #ifdef CONFIG_X86_64
  3414. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  3415. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  3416. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  3417. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  3418. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  3419. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  3420. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  3421. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  3422. #endif
  3423. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  3424. : "cc", "memory"
  3425. , R"bx", R"di", R"si"
  3426. #ifdef CONFIG_X86_64
  3427. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  3428. #endif
  3429. );
  3430. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  3431. | (1 << VCPU_EXREG_PDPTR));
  3432. vcpu->arch.regs_dirty = 0;
  3433. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  3434. if (vmx->rmode.irq.pending)
  3435. fixup_rmode_irq(vmx);
  3436. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  3437. vmx->launched = 1;
  3438. vmx_complete_interrupts(vmx);
  3439. }
  3440. #undef R
  3441. #undef Q
  3442. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  3443. {
  3444. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3445. if (vmx->vmcs) {
  3446. vcpu_clear(vmx);
  3447. free_vmcs(vmx->vmcs);
  3448. vmx->vmcs = NULL;
  3449. }
  3450. }
  3451. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  3452. {
  3453. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3454. free_vpid(vmx);
  3455. vmx_free_vmcs(vcpu);
  3456. kfree(vmx->guest_msrs);
  3457. kvm_vcpu_uninit(vcpu);
  3458. kmem_cache_free(kvm_vcpu_cache, vmx);
  3459. }
  3460. static inline void vmcs_init(struct vmcs *vmcs)
  3461. {
  3462. u64 phys_addr = __pa(per_cpu(vmxarea, raw_smp_processor_id()));
  3463. if (!vmm_exclusive)
  3464. kvm_cpu_vmxon(phys_addr);
  3465. vmcs_clear(vmcs);
  3466. if (!vmm_exclusive)
  3467. kvm_cpu_vmxoff();
  3468. }
  3469. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  3470. {
  3471. int err;
  3472. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  3473. int cpu;
  3474. if (!vmx)
  3475. return ERR_PTR(-ENOMEM);
  3476. allocate_vpid(vmx);
  3477. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  3478. if (err)
  3479. goto free_vcpu;
  3480. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3481. if (!vmx->guest_msrs) {
  3482. err = -ENOMEM;
  3483. goto uninit_vcpu;
  3484. }
  3485. vmx->vmcs = alloc_vmcs();
  3486. if (!vmx->vmcs)
  3487. goto free_msrs;
  3488. vmcs_init(vmx->vmcs);
  3489. cpu = get_cpu();
  3490. vmx_vcpu_load(&vmx->vcpu, cpu);
  3491. err = vmx_vcpu_setup(vmx);
  3492. vmx_vcpu_put(&vmx->vcpu);
  3493. put_cpu();
  3494. if (err)
  3495. goto free_vmcs;
  3496. if (vm_need_virtualize_apic_accesses(kvm))
  3497. if (alloc_apic_access_page(kvm) != 0)
  3498. goto free_vmcs;
  3499. if (enable_ept) {
  3500. if (!kvm->arch.ept_identity_map_addr)
  3501. kvm->arch.ept_identity_map_addr =
  3502. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  3503. if (alloc_identity_pagetable(kvm) != 0)
  3504. goto free_vmcs;
  3505. }
  3506. return &vmx->vcpu;
  3507. free_vmcs:
  3508. free_vmcs(vmx->vmcs);
  3509. free_msrs:
  3510. kfree(vmx->guest_msrs);
  3511. uninit_vcpu:
  3512. kvm_vcpu_uninit(&vmx->vcpu);
  3513. free_vcpu:
  3514. free_vpid(vmx);
  3515. kmem_cache_free(kvm_vcpu_cache, vmx);
  3516. return ERR_PTR(err);
  3517. }
  3518. static void __init vmx_check_processor_compat(void *rtn)
  3519. {
  3520. struct vmcs_config vmcs_conf;
  3521. *(int *)rtn = 0;
  3522. if (setup_vmcs_config(&vmcs_conf) < 0)
  3523. *(int *)rtn = -EIO;
  3524. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  3525. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  3526. smp_processor_id());
  3527. *(int *)rtn = -EIO;
  3528. }
  3529. }
  3530. static int get_ept_level(void)
  3531. {
  3532. return VMX_EPT_DEFAULT_GAW + 1;
  3533. }
  3534. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  3535. {
  3536. u64 ret;
  3537. /* For VT-d and EPT combination
  3538. * 1. MMIO: always map as UC
  3539. * 2. EPT with VT-d:
  3540. * a. VT-d without snooping control feature: can't guarantee the
  3541. * result, try to trust guest.
  3542. * b. VT-d with snooping control feature: snooping control feature of
  3543. * VT-d engine can guarantee the cache correctness. Just set it
  3544. * to WB to keep consistent with host. So the same as item 3.
  3545. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  3546. * consistent with host MTRR
  3547. */
  3548. if (is_mmio)
  3549. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  3550. else if (vcpu->kvm->arch.iommu_domain &&
  3551. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  3552. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  3553. VMX_EPT_MT_EPTE_SHIFT;
  3554. else
  3555. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  3556. | VMX_EPT_IPAT_BIT;
  3557. return ret;
  3558. }
  3559. #define _ER(x) { EXIT_REASON_##x, #x }
  3560. static const struct trace_print_flags vmx_exit_reasons_str[] = {
  3561. _ER(EXCEPTION_NMI),
  3562. _ER(EXTERNAL_INTERRUPT),
  3563. _ER(TRIPLE_FAULT),
  3564. _ER(PENDING_INTERRUPT),
  3565. _ER(NMI_WINDOW),
  3566. _ER(TASK_SWITCH),
  3567. _ER(CPUID),
  3568. _ER(HLT),
  3569. _ER(INVLPG),
  3570. _ER(RDPMC),
  3571. _ER(RDTSC),
  3572. _ER(VMCALL),
  3573. _ER(VMCLEAR),
  3574. _ER(VMLAUNCH),
  3575. _ER(VMPTRLD),
  3576. _ER(VMPTRST),
  3577. _ER(VMREAD),
  3578. _ER(VMRESUME),
  3579. _ER(VMWRITE),
  3580. _ER(VMOFF),
  3581. _ER(VMON),
  3582. _ER(CR_ACCESS),
  3583. _ER(DR_ACCESS),
  3584. _ER(IO_INSTRUCTION),
  3585. _ER(MSR_READ),
  3586. _ER(MSR_WRITE),
  3587. _ER(MWAIT_INSTRUCTION),
  3588. _ER(MONITOR_INSTRUCTION),
  3589. _ER(PAUSE_INSTRUCTION),
  3590. _ER(MCE_DURING_VMENTRY),
  3591. _ER(TPR_BELOW_THRESHOLD),
  3592. _ER(APIC_ACCESS),
  3593. _ER(EPT_VIOLATION),
  3594. _ER(EPT_MISCONFIG),
  3595. _ER(WBINVD),
  3596. { -1, NULL }
  3597. };
  3598. #undef _ER
  3599. static int vmx_get_lpage_level(void)
  3600. {
  3601. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  3602. return PT_DIRECTORY_LEVEL;
  3603. else
  3604. /* For shadow and EPT supported 1GB page */
  3605. return PT_PDPE_LEVEL;
  3606. }
  3607. static inline u32 bit(int bitno)
  3608. {
  3609. return 1 << (bitno & 31);
  3610. }
  3611. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  3612. {
  3613. struct kvm_cpuid_entry2 *best;
  3614. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3615. u32 exec_control;
  3616. vmx->rdtscp_enabled = false;
  3617. if (vmx_rdtscp_supported()) {
  3618. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  3619. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  3620. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  3621. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  3622. vmx->rdtscp_enabled = true;
  3623. else {
  3624. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  3625. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3626. exec_control);
  3627. }
  3628. }
  3629. }
  3630. }
  3631. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  3632. {
  3633. }
  3634. static struct kvm_x86_ops vmx_x86_ops = {
  3635. .cpu_has_kvm_support = cpu_has_kvm_support,
  3636. .disabled_by_bios = vmx_disabled_by_bios,
  3637. .hardware_setup = hardware_setup,
  3638. .hardware_unsetup = hardware_unsetup,
  3639. .check_processor_compatibility = vmx_check_processor_compat,
  3640. .hardware_enable = hardware_enable,
  3641. .hardware_disable = hardware_disable,
  3642. .cpu_has_accelerated_tpr = report_flexpriority,
  3643. .vcpu_create = vmx_create_vcpu,
  3644. .vcpu_free = vmx_free_vcpu,
  3645. .vcpu_reset = vmx_vcpu_reset,
  3646. .prepare_guest_switch = vmx_save_host_state,
  3647. .vcpu_load = vmx_vcpu_load,
  3648. .vcpu_put = vmx_vcpu_put,
  3649. .set_guest_debug = set_guest_debug,
  3650. .get_msr = vmx_get_msr,
  3651. .set_msr = vmx_set_msr,
  3652. .get_segment_base = vmx_get_segment_base,
  3653. .get_segment = vmx_get_segment,
  3654. .set_segment = vmx_set_segment,
  3655. .get_cpl = vmx_get_cpl,
  3656. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  3657. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  3658. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  3659. .set_cr0 = vmx_set_cr0,
  3660. .set_cr3 = vmx_set_cr3,
  3661. .set_cr4 = vmx_set_cr4,
  3662. .set_efer = vmx_set_efer,
  3663. .get_idt = vmx_get_idt,
  3664. .set_idt = vmx_set_idt,
  3665. .get_gdt = vmx_get_gdt,
  3666. .set_gdt = vmx_set_gdt,
  3667. .set_dr7 = vmx_set_dr7,
  3668. .cache_reg = vmx_cache_reg,
  3669. .get_rflags = vmx_get_rflags,
  3670. .set_rflags = vmx_set_rflags,
  3671. .fpu_activate = vmx_fpu_activate,
  3672. .fpu_deactivate = vmx_fpu_deactivate,
  3673. .tlb_flush = vmx_flush_tlb,
  3674. .run = vmx_vcpu_run,
  3675. .handle_exit = vmx_handle_exit,
  3676. .skip_emulated_instruction = skip_emulated_instruction,
  3677. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  3678. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  3679. .patch_hypercall = vmx_patch_hypercall,
  3680. .set_irq = vmx_inject_irq,
  3681. .set_nmi = vmx_inject_nmi,
  3682. .queue_exception = vmx_queue_exception,
  3683. .interrupt_allowed = vmx_interrupt_allowed,
  3684. .nmi_allowed = vmx_nmi_allowed,
  3685. .get_nmi_mask = vmx_get_nmi_mask,
  3686. .set_nmi_mask = vmx_set_nmi_mask,
  3687. .enable_nmi_window = enable_nmi_window,
  3688. .enable_irq_window = enable_irq_window,
  3689. .update_cr8_intercept = update_cr8_intercept,
  3690. .set_tss_addr = vmx_set_tss_addr,
  3691. .get_tdp_level = get_ept_level,
  3692. .get_mt_mask = vmx_get_mt_mask,
  3693. .exit_reasons_str = vmx_exit_reasons_str,
  3694. .get_lpage_level = vmx_get_lpage_level,
  3695. .cpuid_update = vmx_cpuid_update,
  3696. .rdtscp_supported = vmx_rdtscp_supported,
  3697. .set_supported_cpuid = vmx_set_supported_cpuid,
  3698. };
  3699. static int __init vmx_init(void)
  3700. {
  3701. int r, i;
  3702. rdmsrl_safe(MSR_EFER, &host_efer);
  3703. for (i = 0; i < NR_VMX_MSR; ++i)
  3704. kvm_define_shared_msr(i, vmx_msr_index[i]);
  3705. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  3706. if (!vmx_io_bitmap_a)
  3707. return -ENOMEM;
  3708. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  3709. if (!vmx_io_bitmap_b) {
  3710. r = -ENOMEM;
  3711. goto out;
  3712. }
  3713. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  3714. if (!vmx_msr_bitmap_legacy) {
  3715. r = -ENOMEM;
  3716. goto out1;
  3717. }
  3718. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  3719. if (!vmx_msr_bitmap_longmode) {
  3720. r = -ENOMEM;
  3721. goto out2;
  3722. }
  3723. /*
  3724. * Allow direct access to the PC debug port (it is often used for I/O
  3725. * delays, but the vmexits simply slow things down).
  3726. */
  3727. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  3728. clear_bit(0x80, vmx_io_bitmap_a);
  3729. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  3730. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  3731. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  3732. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  3733. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  3734. __alignof__(struct vcpu_vmx), THIS_MODULE);
  3735. if (r)
  3736. goto out3;
  3737. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  3738. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  3739. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  3740. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  3741. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  3742. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  3743. if (enable_ept) {
  3744. bypass_guest_pf = 0;
  3745. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  3746. VMX_EPT_WRITABLE_MASK);
  3747. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  3748. VMX_EPT_EXECUTABLE_MASK);
  3749. kvm_enable_tdp();
  3750. } else
  3751. kvm_disable_tdp();
  3752. if (bypass_guest_pf)
  3753. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  3754. return 0;
  3755. out3:
  3756. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3757. out2:
  3758. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3759. out1:
  3760. free_page((unsigned long)vmx_io_bitmap_b);
  3761. out:
  3762. free_page((unsigned long)vmx_io_bitmap_a);
  3763. return r;
  3764. }
  3765. static void __exit vmx_exit(void)
  3766. {
  3767. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3768. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3769. free_page((unsigned long)vmx_io_bitmap_b);
  3770. free_page((unsigned long)vmx_io_bitmap_a);
  3771. kvm_exit();
  3772. }
  3773. module_init(vmx_init)
  3774. module_exit(vmx_exit)