radeon_device.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. static void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. /* enable surfaces */
  50. WREG32(RADEON_SURFACE_CNTL, 0);
  51. }
  52. }
  53. /*
  54. * GPU scratch registers helpers function.
  55. */
  56. static void radeon_scratch_init(struct radeon_device *rdev)
  57. {
  58. int i;
  59. /* FIXME: check this out */
  60. if (rdev->family < CHIP_R300) {
  61. rdev->scratch.num_reg = 5;
  62. } else {
  63. rdev->scratch.num_reg = 7;
  64. }
  65. for (i = 0; i < rdev->scratch.num_reg; i++) {
  66. rdev->scratch.free[i] = true;
  67. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  68. }
  69. }
  70. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  71. {
  72. int i;
  73. for (i = 0; i < rdev->scratch.num_reg; i++) {
  74. if (rdev->scratch.free[i]) {
  75. rdev->scratch.free[i] = false;
  76. *reg = rdev->scratch.reg[i];
  77. return 0;
  78. }
  79. }
  80. return -EINVAL;
  81. }
  82. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  83. {
  84. int i;
  85. for (i = 0; i < rdev->scratch.num_reg; i++) {
  86. if (rdev->scratch.reg[i] == reg) {
  87. rdev->scratch.free[i] = true;
  88. return;
  89. }
  90. }
  91. }
  92. /*
  93. * MC common functions
  94. */
  95. int radeon_mc_setup(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* Some chips have an "issue" with the memory controller, the
  99. * location must be aligned to the size. We just align it down,
  100. * too bad if we walk over the top of system memory, we don't
  101. * use DMA without a remapped anyway.
  102. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  103. */
  104. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  105. */
  106. /*
  107. * Note: from R6xx the address space is 40bits but here we only
  108. * use 32bits (still have to see a card which would exhaust 4G
  109. * address space).
  110. */
  111. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  112. /* vram location was already setup try to put gtt after
  113. * if it fits */
  114. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  115. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  116. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  117. rdev->mc.gtt_location = tmp;
  118. } else {
  119. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  120. printk(KERN_ERR "[drm] GTT too big to fit "
  121. "before or after vram location.\n");
  122. return -EINVAL;
  123. }
  124. rdev->mc.gtt_location = 0;
  125. }
  126. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  127. /* gtt location was already setup try to put vram before
  128. * if it fits */
  129. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  130. rdev->mc.vram_location = 0;
  131. } else {
  132. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  133. tmp += (rdev->mc.mc_vram_size - 1);
  134. tmp &= ~(rdev->mc.mc_vram_size - 1);
  135. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  136. rdev->mc.vram_location = tmp;
  137. } else {
  138. printk(KERN_ERR "[drm] vram too big to fit "
  139. "before or after GTT location.\n");
  140. return -EINVAL;
  141. }
  142. }
  143. } else {
  144. rdev->mc.vram_location = 0;
  145. tmp = rdev->mc.mc_vram_size;
  146. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  147. rdev->mc.gtt_location = tmp;
  148. }
  149. DRM_INFO("radeon: VRAM %uM\n", rdev->mc.real_vram_size >> 20);
  150. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  151. rdev->mc.vram_location,
  152. rdev->mc.vram_location + rdev->mc.mc_vram_size - 1);
  153. if (rdev->mc.real_vram_size != rdev->mc.mc_vram_size)
  154. DRM_INFO("radeon: VRAM less than aperture workaround enabled\n");
  155. DRM_INFO("radeon: GTT %uM\n", rdev->mc.gtt_size >> 20);
  156. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  157. rdev->mc.gtt_location,
  158. rdev->mc.gtt_location + rdev->mc.gtt_size - 1);
  159. return 0;
  160. }
  161. /*
  162. * GPU helpers function.
  163. */
  164. static bool radeon_card_posted(struct radeon_device *rdev)
  165. {
  166. uint32_t reg;
  167. /* first check CRTCs */
  168. if (ASIC_IS_AVIVO(rdev)) {
  169. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  170. RREG32(AVIVO_D2CRTC_CONTROL);
  171. if (reg & AVIVO_CRTC_EN) {
  172. return true;
  173. }
  174. } else {
  175. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  176. RREG32(RADEON_CRTC2_GEN_CNTL);
  177. if (reg & RADEON_CRTC_EN) {
  178. return true;
  179. }
  180. }
  181. /* then check MEM_SIZE, in case the crtcs are off */
  182. if (rdev->family >= CHIP_R600)
  183. reg = RREG32(R600_CONFIG_MEMSIZE);
  184. else
  185. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  186. if (reg)
  187. return true;
  188. return false;
  189. }
  190. /*
  191. * Registers accessors functions.
  192. */
  193. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  194. {
  195. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  196. BUG_ON(1);
  197. return 0;
  198. }
  199. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  200. {
  201. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  202. reg, v);
  203. BUG_ON(1);
  204. }
  205. void radeon_register_accessor_init(struct radeon_device *rdev)
  206. {
  207. rdev->mc_rreg = &radeon_invalid_rreg;
  208. rdev->mc_wreg = &radeon_invalid_wreg;
  209. rdev->pll_rreg = &radeon_invalid_rreg;
  210. rdev->pll_wreg = &radeon_invalid_wreg;
  211. rdev->pciep_rreg = &radeon_invalid_rreg;
  212. rdev->pciep_wreg = &radeon_invalid_wreg;
  213. /* Don't change order as we are overridding accessor. */
  214. if (rdev->family < CHIP_RV515) {
  215. rdev->pcie_reg_mask = 0xff;
  216. } else {
  217. rdev->pcie_reg_mask = 0x7ff;
  218. }
  219. /* FIXME: not sure here */
  220. if (rdev->family <= CHIP_R580) {
  221. rdev->pll_rreg = &r100_pll_rreg;
  222. rdev->pll_wreg = &r100_pll_wreg;
  223. }
  224. if (rdev->family >= CHIP_RV515) {
  225. rdev->mc_rreg = &rv515_mc_rreg;
  226. rdev->mc_wreg = &rv515_mc_wreg;
  227. }
  228. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  229. rdev->mc_rreg = &rs400_mc_rreg;
  230. rdev->mc_wreg = &rs400_mc_wreg;
  231. }
  232. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  233. rdev->mc_rreg = &rs690_mc_rreg;
  234. rdev->mc_wreg = &rs690_mc_wreg;
  235. }
  236. if (rdev->family == CHIP_RS600) {
  237. rdev->mc_rreg = &rs600_mc_rreg;
  238. rdev->mc_wreg = &rs600_mc_wreg;
  239. }
  240. if (rdev->family >= CHIP_R600) {
  241. rdev->pciep_rreg = &r600_pciep_rreg;
  242. rdev->pciep_wreg = &r600_pciep_wreg;
  243. }
  244. }
  245. /*
  246. * ASIC
  247. */
  248. int radeon_asic_init(struct radeon_device *rdev)
  249. {
  250. radeon_register_accessor_init(rdev);
  251. switch (rdev->family) {
  252. case CHIP_R100:
  253. case CHIP_RV100:
  254. case CHIP_RS100:
  255. case CHIP_RV200:
  256. case CHIP_RS200:
  257. case CHIP_R200:
  258. case CHIP_RV250:
  259. case CHIP_RS300:
  260. case CHIP_RV280:
  261. rdev->asic = &r100_asic;
  262. break;
  263. case CHIP_R300:
  264. case CHIP_R350:
  265. case CHIP_RV350:
  266. case CHIP_RV380:
  267. rdev->asic = &r300_asic;
  268. break;
  269. case CHIP_R420:
  270. case CHIP_R423:
  271. case CHIP_RV410:
  272. rdev->asic = &r420_asic;
  273. break;
  274. case CHIP_RS400:
  275. case CHIP_RS480:
  276. rdev->asic = &rs400_asic;
  277. break;
  278. case CHIP_RS600:
  279. rdev->asic = &rs600_asic;
  280. break;
  281. case CHIP_RS690:
  282. case CHIP_RS740:
  283. rdev->asic = &rs690_asic;
  284. break;
  285. case CHIP_RV515:
  286. rdev->asic = &rv515_asic;
  287. break;
  288. case CHIP_R520:
  289. case CHIP_RV530:
  290. case CHIP_RV560:
  291. case CHIP_RV570:
  292. case CHIP_R580:
  293. rdev->asic = &r520_asic;
  294. break;
  295. case CHIP_R600:
  296. case CHIP_RV610:
  297. case CHIP_RV630:
  298. case CHIP_RV620:
  299. case CHIP_RV635:
  300. case CHIP_RV670:
  301. case CHIP_RS780:
  302. case CHIP_RV770:
  303. case CHIP_RV730:
  304. case CHIP_RV710:
  305. default:
  306. /* FIXME: not supported yet */
  307. return -EINVAL;
  308. }
  309. return 0;
  310. }
  311. /*
  312. * Wrapper around modesetting bits.
  313. */
  314. int radeon_clocks_init(struct radeon_device *rdev)
  315. {
  316. int r;
  317. radeon_get_clock_info(rdev->ddev);
  318. r = radeon_static_clocks_init(rdev->ddev);
  319. if (r) {
  320. return r;
  321. }
  322. DRM_INFO("Clocks initialized !\n");
  323. return 0;
  324. }
  325. void radeon_clocks_fini(struct radeon_device *rdev)
  326. {
  327. }
  328. /* ATOM accessor methods */
  329. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  330. {
  331. struct radeon_device *rdev = info->dev->dev_private;
  332. uint32_t r;
  333. r = rdev->pll_rreg(rdev, reg);
  334. return r;
  335. }
  336. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  337. {
  338. struct radeon_device *rdev = info->dev->dev_private;
  339. rdev->pll_wreg(rdev, reg, val);
  340. }
  341. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  342. {
  343. struct radeon_device *rdev = info->dev->dev_private;
  344. uint32_t r;
  345. r = rdev->mc_rreg(rdev, reg);
  346. return r;
  347. }
  348. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  349. {
  350. struct radeon_device *rdev = info->dev->dev_private;
  351. rdev->mc_wreg(rdev, reg, val);
  352. }
  353. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  354. {
  355. struct radeon_device *rdev = info->dev->dev_private;
  356. WREG32(reg*4, val);
  357. }
  358. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  359. {
  360. struct radeon_device *rdev = info->dev->dev_private;
  361. uint32_t r;
  362. r = RREG32(reg*4);
  363. return r;
  364. }
  365. static struct card_info atom_card_info = {
  366. .dev = NULL,
  367. .reg_read = cail_reg_read,
  368. .reg_write = cail_reg_write,
  369. .mc_read = cail_mc_read,
  370. .mc_write = cail_mc_write,
  371. .pll_read = cail_pll_read,
  372. .pll_write = cail_pll_write,
  373. };
  374. int radeon_atombios_init(struct radeon_device *rdev)
  375. {
  376. atom_card_info.dev = rdev->ddev;
  377. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  378. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  379. return 0;
  380. }
  381. void radeon_atombios_fini(struct radeon_device *rdev)
  382. {
  383. kfree(rdev->mode_info.atom_context);
  384. }
  385. int radeon_combios_init(struct radeon_device *rdev)
  386. {
  387. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  388. return 0;
  389. }
  390. void radeon_combios_fini(struct radeon_device *rdev)
  391. {
  392. }
  393. int radeon_modeset_init(struct radeon_device *rdev);
  394. void radeon_modeset_fini(struct radeon_device *rdev);
  395. /*
  396. * Radeon device.
  397. */
  398. int radeon_device_init(struct radeon_device *rdev,
  399. struct drm_device *ddev,
  400. struct pci_dev *pdev,
  401. uint32_t flags)
  402. {
  403. int r, ret;
  404. int dma_bits;
  405. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  406. rdev->shutdown = false;
  407. rdev->ddev = ddev;
  408. rdev->pdev = pdev;
  409. rdev->flags = flags;
  410. rdev->family = flags & RADEON_FAMILY_MASK;
  411. rdev->is_atom_bios = false;
  412. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  413. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  414. rdev->gpu_lockup = false;
  415. /* mutex initialization are all done here so we
  416. * can recall function without having locking issues */
  417. mutex_init(&rdev->cs_mutex);
  418. mutex_init(&rdev->ib_pool.mutex);
  419. mutex_init(&rdev->cp.mutex);
  420. rwlock_init(&rdev->fence_drv.lock);
  421. if (radeon_agpmode == -1) {
  422. rdev->flags &= ~RADEON_IS_AGP;
  423. if (rdev->family > CHIP_RV515 ||
  424. rdev->family == CHIP_RV380 ||
  425. rdev->family == CHIP_RV410 ||
  426. rdev->family == CHIP_R423) {
  427. DRM_INFO("Forcing AGP to PCIE mode\n");
  428. rdev->flags |= RADEON_IS_PCIE;
  429. } else {
  430. DRM_INFO("Forcing AGP to PCI mode\n");
  431. rdev->flags |= RADEON_IS_PCI;
  432. }
  433. }
  434. /* Set asic functions */
  435. r = radeon_asic_init(rdev);
  436. if (r) {
  437. return r;
  438. }
  439. r = radeon_init(rdev);
  440. if (r) {
  441. return r;
  442. }
  443. /* set DMA mask + need_dma32 flags.
  444. * PCIE - can handle 40-bits.
  445. * IGP - can handle 40-bits (in theory)
  446. * AGP - generally dma32 is safest
  447. * PCI - only dma32
  448. */
  449. rdev->need_dma32 = false;
  450. if (rdev->flags & RADEON_IS_AGP)
  451. rdev->need_dma32 = true;
  452. if (rdev->flags & RADEON_IS_PCI)
  453. rdev->need_dma32 = true;
  454. dma_bits = rdev->need_dma32 ? 32 : 40;
  455. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  456. if (r) {
  457. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  458. }
  459. /* Registers mapping */
  460. /* TODO: block userspace mapping of io register */
  461. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  462. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  463. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  464. if (rdev->rmmio == NULL) {
  465. return -ENOMEM;
  466. }
  467. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  468. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  469. /* Setup errata flags */
  470. radeon_errata(rdev);
  471. /* Initialize scratch registers */
  472. radeon_scratch_init(rdev);
  473. /* Initialize surface registers */
  474. radeon_surface_init(rdev);
  475. /* TODO: disable VGA need to use VGA request */
  476. /* BIOS*/
  477. if (!radeon_get_bios(rdev)) {
  478. if (ASIC_IS_AVIVO(rdev))
  479. return -EINVAL;
  480. }
  481. if (rdev->is_atom_bios) {
  482. r = radeon_atombios_init(rdev);
  483. if (r) {
  484. return r;
  485. }
  486. } else {
  487. r = radeon_combios_init(rdev);
  488. if (r) {
  489. return r;
  490. }
  491. }
  492. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  493. if (radeon_gpu_reset(rdev)) {
  494. /* FIXME: what do we want to do here ? */
  495. }
  496. /* check if cards are posted or not */
  497. if (!radeon_card_posted(rdev) && rdev->bios) {
  498. DRM_INFO("GPU not posted. posting now...\n");
  499. if (rdev->is_atom_bios) {
  500. atom_asic_init(rdev->mode_info.atom_context);
  501. } else {
  502. radeon_combios_asic_init(rdev->ddev);
  503. }
  504. }
  505. /* Initialize clocks */
  506. r = radeon_clocks_init(rdev);
  507. if (r) {
  508. return r;
  509. }
  510. /* Get vram informations */
  511. radeon_vram_info(rdev);
  512. /* Add an MTRR for the VRAM */
  513. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  514. MTRR_TYPE_WRCOMB, 1);
  515. DRM_INFO("Detected VRAM RAM=%uM, BAR=%uM\n",
  516. rdev->mc.real_vram_size >> 20,
  517. (unsigned)rdev->mc.aper_size >> 20);
  518. DRM_INFO("RAM width %dbits %cDR\n",
  519. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  520. /* Initialize memory controller (also test AGP) */
  521. r = radeon_mc_init(rdev);
  522. if (r) {
  523. return r;
  524. }
  525. /* Fence driver */
  526. r = radeon_fence_driver_init(rdev);
  527. if (r) {
  528. return r;
  529. }
  530. r = radeon_irq_kms_init(rdev);
  531. if (r) {
  532. return r;
  533. }
  534. /* Memory manager */
  535. r = radeon_object_init(rdev);
  536. if (r) {
  537. return r;
  538. }
  539. /* Initialize GART (initialize after TTM so we can allocate
  540. * memory through TTM but finalize after TTM) */
  541. r = radeon_gart_enable(rdev);
  542. if (!r) {
  543. r = radeon_gem_init(rdev);
  544. }
  545. /* 1M ring buffer */
  546. if (!r) {
  547. r = radeon_cp_init(rdev, 1024 * 1024);
  548. }
  549. if (!r) {
  550. r = radeon_wb_init(rdev);
  551. if (r) {
  552. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  553. return r;
  554. }
  555. }
  556. if (!r) {
  557. r = radeon_ib_pool_init(rdev);
  558. if (r) {
  559. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  560. return r;
  561. }
  562. }
  563. if (!r) {
  564. r = radeon_ib_test(rdev);
  565. if (r) {
  566. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  567. return r;
  568. }
  569. }
  570. ret = r;
  571. r = radeon_modeset_init(rdev);
  572. if (r) {
  573. return r;
  574. }
  575. if (!ret) {
  576. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  577. }
  578. if (radeon_testing) {
  579. radeon_test_moves(rdev);
  580. }
  581. if (radeon_benchmarking) {
  582. radeon_benchmark(rdev);
  583. }
  584. return ret;
  585. }
  586. void radeon_device_fini(struct radeon_device *rdev)
  587. {
  588. if (rdev == NULL || rdev->rmmio == NULL) {
  589. return;
  590. }
  591. DRM_INFO("radeon: finishing device.\n");
  592. rdev->shutdown = true;
  593. /* Order matter so becarefull if you rearrange anythings */
  594. radeon_modeset_fini(rdev);
  595. radeon_ib_pool_fini(rdev);
  596. radeon_cp_fini(rdev);
  597. radeon_wb_fini(rdev);
  598. radeon_gem_fini(rdev);
  599. radeon_object_fini(rdev);
  600. /* mc_fini must be after object_fini */
  601. radeon_mc_fini(rdev);
  602. #if __OS_HAS_AGP
  603. radeon_agp_fini(rdev);
  604. #endif
  605. radeon_irq_kms_fini(rdev);
  606. radeon_fence_driver_fini(rdev);
  607. radeon_clocks_fini(rdev);
  608. if (rdev->is_atom_bios) {
  609. radeon_atombios_fini(rdev);
  610. } else {
  611. radeon_combios_fini(rdev);
  612. }
  613. kfree(rdev->bios);
  614. rdev->bios = NULL;
  615. iounmap(rdev->rmmio);
  616. rdev->rmmio = NULL;
  617. }
  618. /*
  619. * Suspend & resume.
  620. */
  621. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  622. {
  623. struct radeon_device *rdev = dev->dev_private;
  624. struct drm_crtc *crtc;
  625. if (dev == NULL || rdev == NULL) {
  626. return -ENODEV;
  627. }
  628. if (state.event == PM_EVENT_PRETHAW) {
  629. return 0;
  630. }
  631. /* unpin the front buffers */
  632. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  633. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  634. struct radeon_object *robj;
  635. if (rfb == NULL || rfb->obj == NULL) {
  636. continue;
  637. }
  638. robj = rfb->obj->driver_private;
  639. if (robj != rdev->fbdev_robj) {
  640. radeon_object_unpin(robj);
  641. }
  642. }
  643. /* evict vram memory */
  644. radeon_object_evict_vram(rdev);
  645. /* wait for gpu to finish processing current batch */
  646. radeon_fence_wait_last(rdev);
  647. radeon_cp_disable(rdev);
  648. radeon_gart_disable(rdev);
  649. /* evict remaining vram memory */
  650. radeon_object_evict_vram(rdev);
  651. rdev->irq.sw_int = false;
  652. radeon_irq_set(rdev);
  653. pci_save_state(dev->pdev);
  654. if (state.event == PM_EVENT_SUSPEND) {
  655. /* Shut down the device */
  656. pci_disable_device(dev->pdev);
  657. pci_set_power_state(dev->pdev, PCI_D3hot);
  658. }
  659. acquire_console_sem();
  660. fb_set_suspend(rdev->fbdev_info, 1);
  661. release_console_sem();
  662. return 0;
  663. }
  664. int radeon_resume_kms(struct drm_device *dev)
  665. {
  666. struct radeon_device *rdev = dev->dev_private;
  667. int r;
  668. acquire_console_sem();
  669. pci_set_power_state(dev->pdev, PCI_D0);
  670. pci_restore_state(dev->pdev);
  671. if (pci_enable_device(dev->pdev)) {
  672. release_console_sem();
  673. return -1;
  674. }
  675. pci_set_master(dev->pdev);
  676. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  677. if (radeon_gpu_reset(rdev)) {
  678. /* FIXME: what do we want to do here ? */
  679. }
  680. /* post card */
  681. if (rdev->is_atom_bios) {
  682. atom_asic_init(rdev->mode_info.atom_context);
  683. } else {
  684. radeon_combios_asic_init(rdev->ddev);
  685. }
  686. /* Initialize clocks */
  687. r = radeon_clocks_init(rdev);
  688. if (r) {
  689. release_console_sem();
  690. return r;
  691. }
  692. /* Enable IRQ */
  693. rdev->irq.sw_int = true;
  694. radeon_irq_set(rdev);
  695. /* Initialize GPU Memory Controller */
  696. r = radeon_mc_init(rdev);
  697. if (r) {
  698. goto out;
  699. }
  700. r = radeon_gart_enable(rdev);
  701. if (r) {
  702. goto out;
  703. }
  704. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  705. if (r) {
  706. goto out;
  707. }
  708. out:
  709. fb_set_suspend(rdev->fbdev_info, 0);
  710. release_console_sem();
  711. /* blat the mode back in */
  712. drm_helper_resume_force_mode(dev);
  713. return 0;
  714. }
  715. /*
  716. * Debugfs
  717. */
  718. struct radeon_debugfs {
  719. struct drm_info_list *files;
  720. unsigned num_files;
  721. };
  722. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  723. static unsigned _radeon_debugfs_count = 0;
  724. int radeon_debugfs_add_files(struct radeon_device *rdev,
  725. struct drm_info_list *files,
  726. unsigned nfiles)
  727. {
  728. unsigned i;
  729. for (i = 0; i < _radeon_debugfs_count; i++) {
  730. if (_radeon_debugfs[i].files == files) {
  731. /* Already registered */
  732. return 0;
  733. }
  734. }
  735. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  736. DRM_ERROR("Reached maximum number of debugfs files.\n");
  737. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  738. return -EINVAL;
  739. }
  740. _radeon_debugfs[_radeon_debugfs_count].files = files;
  741. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  742. _radeon_debugfs_count++;
  743. #if defined(CONFIG_DEBUG_FS)
  744. drm_debugfs_create_files(files, nfiles,
  745. rdev->ddev->control->debugfs_root,
  746. rdev->ddev->control);
  747. drm_debugfs_create_files(files, nfiles,
  748. rdev->ddev->primary->debugfs_root,
  749. rdev->ddev->primary);
  750. #endif
  751. return 0;
  752. }
  753. #if defined(CONFIG_DEBUG_FS)
  754. int radeon_debugfs_init(struct drm_minor *minor)
  755. {
  756. return 0;
  757. }
  758. void radeon_debugfs_cleanup(struct drm_minor *minor)
  759. {
  760. unsigned i;
  761. for (i = 0; i < _radeon_debugfs_count; i++) {
  762. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  763. _radeon_debugfs[i].num_files, minor);
  764. }
  765. }
  766. #endif