tg3.c 291 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <net/checksum.h>
  38. #include <asm/system.h>
  39. #include <asm/io.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/uaccess.h>
  42. #ifdef CONFIG_SPARC64
  43. #include <asm/idprom.h>
  44. #include <asm/oplib.h>
  45. #include <asm/pbm.h>
  46. #endif
  47. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  48. #define TG3_VLAN_TAG_USED 1
  49. #else
  50. #define TG3_VLAN_TAG_USED 0
  51. #endif
  52. #ifdef NETIF_F_TSO
  53. #define TG3_TSO_SUPPORT 1
  54. #else
  55. #define TG3_TSO_SUPPORT 0
  56. #endif
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.31"
  61. #define DRV_MODULE_RELDATE "June 8, 2005"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define TX_RING_GAP(TP) \
  109. (TG3_TX_RING_SIZE - (TP)->tx_pending)
  110. #define TX_BUFFS_AVAIL(TP) \
  111. (((TP)->tx_cons <= (TP)->tx_prod) ? \
  112. (TP)->tx_cons + (TP)->tx_pending - (TP)->tx_prod : \
  113. (TP)->tx_cons - (TP)->tx_prod - TX_RING_GAP(TP))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { 0, }
  217. };
  218. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  219. static struct {
  220. const char string[ETH_GSTRING_LEN];
  221. } ethtool_stats_keys[TG3_NUM_STATS] = {
  222. { "rx_octets" },
  223. { "rx_fragments" },
  224. { "rx_ucast_packets" },
  225. { "rx_mcast_packets" },
  226. { "rx_bcast_packets" },
  227. { "rx_fcs_errors" },
  228. { "rx_align_errors" },
  229. { "rx_xon_pause_rcvd" },
  230. { "rx_xoff_pause_rcvd" },
  231. { "rx_mac_ctrl_rcvd" },
  232. { "rx_xoff_entered" },
  233. { "rx_frame_too_long_errors" },
  234. { "rx_jabbers" },
  235. { "rx_undersize_packets" },
  236. { "rx_in_length_errors" },
  237. { "rx_out_length_errors" },
  238. { "rx_64_or_less_octet_packets" },
  239. { "rx_65_to_127_octet_packets" },
  240. { "rx_128_to_255_octet_packets" },
  241. { "rx_256_to_511_octet_packets" },
  242. { "rx_512_to_1023_octet_packets" },
  243. { "rx_1024_to_1522_octet_packets" },
  244. { "rx_1523_to_2047_octet_packets" },
  245. { "rx_2048_to_4095_octet_packets" },
  246. { "rx_4096_to_8191_octet_packets" },
  247. { "rx_8192_to_9022_octet_packets" },
  248. { "tx_octets" },
  249. { "tx_collisions" },
  250. { "tx_xon_sent" },
  251. { "tx_xoff_sent" },
  252. { "tx_flow_control" },
  253. { "tx_mac_errors" },
  254. { "tx_single_collisions" },
  255. { "tx_mult_collisions" },
  256. { "tx_deferred" },
  257. { "tx_excessive_collisions" },
  258. { "tx_late_collisions" },
  259. { "tx_collide_2times" },
  260. { "tx_collide_3times" },
  261. { "tx_collide_4times" },
  262. { "tx_collide_5times" },
  263. { "tx_collide_6times" },
  264. { "tx_collide_7times" },
  265. { "tx_collide_8times" },
  266. { "tx_collide_9times" },
  267. { "tx_collide_10times" },
  268. { "tx_collide_11times" },
  269. { "tx_collide_12times" },
  270. { "tx_collide_13times" },
  271. { "tx_collide_14times" },
  272. { "tx_collide_15times" },
  273. { "tx_ucast_packets" },
  274. { "tx_mcast_packets" },
  275. { "tx_bcast_packets" },
  276. { "tx_carrier_sense_errors" },
  277. { "tx_discards" },
  278. { "tx_errors" },
  279. { "dma_writeq_full" },
  280. { "dma_write_prioq_full" },
  281. { "rxbds_empty" },
  282. { "rx_discards" },
  283. { "rx_errors" },
  284. { "rx_threshold_hit" },
  285. { "dma_readq_full" },
  286. { "dma_read_prioq_full" },
  287. { "tx_comp_queue_full" },
  288. { "ring_set_send_prod_index" },
  289. { "ring_status_update" },
  290. { "nic_irqs" },
  291. { "nic_avoided_irqs" },
  292. { "nic_tx_threshold_hit" }
  293. };
  294. static struct {
  295. const char string[ETH_GSTRING_LEN];
  296. } ethtool_test_keys[TG3_NUM_TEST] = {
  297. { "nvram test (online) " },
  298. { "link test (online) " },
  299. { "register test (offline)" },
  300. { "memory test (offline)" },
  301. { "loopback test (offline)" },
  302. { "interrupt test (offline)" },
  303. };
  304. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  307. spin_lock_bh(&tp->indirect_lock);
  308. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  309. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  310. spin_unlock_bh(&tp->indirect_lock);
  311. } else {
  312. writel(val, tp->regs + off);
  313. if ((tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) != 0)
  314. readl(tp->regs + off);
  315. }
  316. }
  317. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  318. {
  319. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  320. spin_lock_bh(&tp->indirect_lock);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  323. spin_unlock_bh(&tp->indirect_lock);
  324. } else {
  325. void __iomem *dest = tp->regs + off;
  326. writel(val, dest);
  327. readl(dest); /* always flush PCI write */
  328. }
  329. }
  330. static inline void _tw32_rx_mbox(struct tg3 *tp, u32 off, u32 val)
  331. {
  332. void __iomem *mbox = tp->regs + off;
  333. writel(val, mbox);
  334. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  335. readl(mbox);
  336. }
  337. static inline void _tw32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  338. {
  339. void __iomem *mbox = tp->regs + off;
  340. writel(val, mbox);
  341. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  342. writel(val, mbox);
  343. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  344. readl(mbox);
  345. }
  346. #define tw32_mailbox(reg, val) writel(((val) & 0xffffffff), tp->regs + (reg))
  347. #define tw32_rx_mbox(reg, val) _tw32_rx_mbox(tp, reg, val)
  348. #define tw32_tx_mbox(reg, val) _tw32_tx_mbox(tp, reg, val)
  349. #define tw32(reg,val) tg3_write_indirect_reg32(tp,(reg),(val))
  350. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  351. #define tw16(reg,val) writew(((val) & 0xffff), tp->regs + (reg))
  352. #define tw8(reg,val) writeb(((val) & 0xff), tp->regs + (reg))
  353. #define tr32(reg) readl(tp->regs + (reg))
  354. #define tr16(reg) readw(tp->regs + (reg))
  355. #define tr8(reg) readb(tp->regs + (reg))
  356. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  357. {
  358. spin_lock_bh(&tp->indirect_lock);
  359. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  360. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  361. /* Always leave this as zero. */
  362. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  363. spin_unlock_bh(&tp->indirect_lock);
  364. }
  365. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  366. {
  367. spin_lock_bh(&tp->indirect_lock);
  368. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  369. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  370. /* Always leave this as zero. */
  371. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  372. spin_unlock_bh(&tp->indirect_lock);
  373. }
  374. static void tg3_disable_ints(struct tg3 *tp)
  375. {
  376. tw32(TG3PCI_MISC_HOST_CTRL,
  377. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  378. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  379. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  380. }
  381. static inline void tg3_cond_int(struct tg3 *tp)
  382. {
  383. if (tp->hw_status->status & SD_STATUS_UPDATED)
  384. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  385. }
  386. static void tg3_enable_ints(struct tg3 *tp)
  387. {
  388. tw32(TG3PCI_MISC_HOST_CTRL,
  389. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  390. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  391. (tp->last_tag << 24));
  392. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  393. tp->irq_sync = 0;
  394. tg3_cond_int(tp);
  395. }
  396. static inline unsigned int tg3_has_work(struct tg3 *tp)
  397. {
  398. struct tg3_hw_status *sblk = tp->hw_status;
  399. unsigned int work_exists = 0;
  400. /* check for phy events */
  401. if (!(tp->tg3_flags &
  402. (TG3_FLAG_USE_LINKCHG_REG |
  403. TG3_FLAG_POLL_SERDES))) {
  404. if (sblk->status & SD_STATUS_LINK_CHG)
  405. work_exists = 1;
  406. }
  407. /* check for RX/TX work to do */
  408. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  409. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  410. work_exists = 1;
  411. return work_exists;
  412. }
  413. /* tg3_restart_ints
  414. * similar to tg3_enable_ints, but it accurately determines whether there
  415. * is new work pending and can return without flushing the PIO write
  416. * which reenables interrupts
  417. */
  418. static void tg3_restart_ints(struct tg3 *tp)
  419. {
  420. tw32(TG3PCI_MISC_HOST_CTRL,
  421. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  422. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  423. tp->last_tag << 24);
  424. mmiowb();
  425. /* When doing tagged status, this work check is unnecessary.
  426. * The last_tag we write above tells the chip which piece of
  427. * work we've completed.
  428. */
  429. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  430. tg3_has_work(tp))
  431. tw32(HOSTCC_MODE, tp->coalesce_mode |
  432. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  433. }
  434. static inline void tg3_netif_stop(struct tg3 *tp)
  435. {
  436. netif_poll_disable(tp->dev);
  437. netif_tx_disable(tp->dev);
  438. }
  439. static inline void tg3_netif_start(struct tg3 *tp)
  440. {
  441. netif_wake_queue(tp->dev);
  442. /* NOTE: unconditional netif_wake_queue is only appropriate
  443. * so long as all callers are assured to have free tx slots
  444. * (such as after tg3_init_hw)
  445. */
  446. netif_poll_enable(tp->dev);
  447. tp->hw_status->status |= SD_STATUS_UPDATED;
  448. tg3_enable_ints(tp);
  449. }
  450. static void tg3_switch_clocks(struct tg3 *tp)
  451. {
  452. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  453. u32 orig_clock_ctrl;
  454. orig_clock_ctrl = clock_ctrl;
  455. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  456. CLOCK_CTRL_CLKRUN_OENABLE |
  457. 0x1f);
  458. tp->pci_clock_ctrl = clock_ctrl;
  459. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  460. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  461. tw32_f(TG3PCI_CLOCK_CTRL,
  462. clock_ctrl | CLOCK_CTRL_625_CORE);
  463. udelay(40);
  464. }
  465. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  466. tw32_f(TG3PCI_CLOCK_CTRL,
  467. clock_ctrl |
  468. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  469. udelay(40);
  470. tw32_f(TG3PCI_CLOCK_CTRL,
  471. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  472. udelay(40);
  473. }
  474. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  475. udelay(40);
  476. }
  477. #define PHY_BUSY_LOOPS 5000
  478. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  479. {
  480. u32 frame_val;
  481. unsigned int loops;
  482. int ret;
  483. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  484. tw32_f(MAC_MI_MODE,
  485. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  486. udelay(80);
  487. }
  488. *val = 0x0;
  489. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  490. MI_COM_PHY_ADDR_MASK);
  491. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  492. MI_COM_REG_ADDR_MASK);
  493. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  494. tw32_f(MAC_MI_COM, frame_val);
  495. loops = PHY_BUSY_LOOPS;
  496. while (loops != 0) {
  497. udelay(10);
  498. frame_val = tr32(MAC_MI_COM);
  499. if ((frame_val & MI_COM_BUSY) == 0) {
  500. udelay(5);
  501. frame_val = tr32(MAC_MI_COM);
  502. break;
  503. }
  504. loops -= 1;
  505. }
  506. ret = -EBUSY;
  507. if (loops != 0) {
  508. *val = frame_val & MI_COM_DATA_MASK;
  509. ret = 0;
  510. }
  511. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  512. tw32_f(MAC_MI_MODE, tp->mi_mode);
  513. udelay(80);
  514. }
  515. return ret;
  516. }
  517. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  518. {
  519. u32 frame_val;
  520. unsigned int loops;
  521. int ret;
  522. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  523. tw32_f(MAC_MI_MODE,
  524. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  525. udelay(80);
  526. }
  527. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  528. MI_COM_PHY_ADDR_MASK);
  529. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  530. MI_COM_REG_ADDR_MASK);
  531. frame_val |= (val & MI_COM_DATA_MASK);
  532. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  533. tw32_f(MAC_MI_COM, frame_val);
  534. loops = PHY_BUSY_LOOPS;
  535. while (loops != 0) {
  536. udelay(10);
  537. frame_val = tr32(MAC_MI_COM);
  538. if ((frame_val & MI_COM_BUSY) == 0) {
  539. udelay(5);
  540. frame_val = tr32(MAC_MI_COM);
  541. break;
  542. }
  543. loops -= 1;
  544. }
  545. ret = -EBUSY;
  546. if (loops != 0)
  547. ret = 0;
  548. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  549. tw32_f(MAC_MI_MODE, tp->mi_mode);
  550. udelay(80);
  551. }
  552. return ret;
  553. }
  554. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  555. {
  556. u32 val;
  557. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  558. return;
  559. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  560. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  561. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  562. (val | (1 << 15) | (1 << 4)));
  563. }
  564. static int tg3_bmcr_reset(struct tg3 *tp)
  565. {
  566. u32 phy_control;
  567. int limit, err;
  568. /* OK, reset it, and poll the BMCR_RESET bit until it
  569. * clears or we time out.
  570. */
  571. phy_control = BMCR_RESET;
  572. err = tg3_writephy(tp, MII_BMCR, phy_control);
  573. if (err != 0)
  574. return -EBUSY;
  575. limit = 5000;
  576. while (limit--) {
  577. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  578. if (err != 0)
  579. return -EBUSY;
  580. if ((phy_control & BMCR_RESET) == 0) {
  581. udelay(40);
  582. break;
  583. }
  584. udelay(10);
  585. }
  586. if (limit <= 0)
  587. return -EBUSY;
  588. return 0;
  589. }
  590. static int tg3_wait_macro_done(struct tg3 *tp)
  591. {
  592. int limit = 100;
  593. while (limit--) {
  594. u32 tmp32;
  595. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  596. if ((tmp32 & 0x1000) == 0)
  597. break;
  598. }
  599. }
  600. if (limit <= 0)
  601. return -EBUSY;
  602. return 0;
  603. }
  604. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  605. {
  606. static const u32 test_pat[4][6] = {
  607. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  608. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  609. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  610. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  611. };
  612. int chan;
  613. for (chan = 0; chan < 4; chan++) {
  614. int i;
  615. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  616. (chan * 0x2000) | 0x0200);
  617. tg3_writephy(tp, 0x16, 0x0002);
  618. for (i = 0; i < 6; i++)
  619. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  620. test_pat[chan][i]);
  621. tg3_writephy(tp, 0x16, 0x0202);
  622. if (tg3_wait_macro_done(tp)) {
  623. *resetp = 1;
  624. return -EBUSY;
  625. }
  626. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  627. (chan * 0x2000) | 0x0200);
  628. tg3_writephy(tp, 0x16, 0x0082);
  629. if (tg3_wait_macro_done(tp)) {
  630. *resetp = 1;
  631. return -EBUSY;
  632. }
  633. tg3_writephy(tp, 0x16, 0x0802);
  634. if (tg3_wait_macro_done(tp)) {
  635. *resetp = 1;
  636. return -EBUSY;
  637. }
  638. for (i = 0; i < 6; i += 2) {
  639. u32 low, high;
  640. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  641. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  642. tg3_wait_macro_done(tp)) {
  643. *resetp = 1;
  644. return -EBUSY;
  645. }
  646. low &= 0x7fff;
  647. high &= 0x000f;
  648. if (low != test_pat[chan][i] ||
  649. high != test_pat[chan][i+1]) {
  650. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  651. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  652. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  653. return -EBUSY;
  654. }
  655. }
  656. }
  657. return 0;
  658. }
  659. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  660. {
  661. int chan;
  662. for (chan = 0; chan < 4; chan++) {
  663. int i;
  664. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  665. (chan * 0x2000) | 0x0200);
  666. tg3_writephy(tp, 0x16, 0x0002);
  667. for (i = 0; i < 6; i++)
  668. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  669. tg3_writephy(tp, 0x16, 0x0202);
  670. if (tg3_wait_macro_done(tp))
  671. return -EBUSY;
  672. }
  673. return 0;
  674. }
  675. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  676. {
  677. u32 reg32, phy9_orig;
  678. int retries, do_phy_reset, err;
  679. retries = 10;
  680. do_phy_reset = 1;
  681. do {
  682. if (do_phy_reset) {
  683. err = tg3_bmcr_reset(tp);
  684. if (err)
  685. return err;
  686. do_phy_reset = 0;
  687. }
  688. /* Disable transmitter and interrupt. */
  689. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  690. continue;
  691. reg32 |= 0x3000;
  692. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  693. /* Set full-duplex, 1000 mbps. */
  694. tg3_writephy(tp, MII_BMCR,
  695. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  696. /* Set to master mode. */
  697. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  698. continue;
  699. tg3_writephy(tp, MII_TG3_CTRL,
  700. (MII_TG3_CTRL_AS_MASTER |
  701. MII_TG3_CTRL_ENABLE_AS_MASTER));
  702. /* Enable SM_DSP_CLOCK and 6dB. */
  703. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  704. /* Block the PHY control access. */
  705. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  706. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  707. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  708. if (!err)
  709. break;
  710. } while (--retries);
  711. err = tg3_phy_reset_chanpat(tp);
  712. if (err)
  713. return err;
  714. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  715. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  716. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  717. tg3_writephy(tp, 0x16, 0x0000);
  718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  720. /* Set Extended packet length bit for jumbo frames */
  721. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  722. }
  723. else {
  724. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  725. }
  726. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  727. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  728. reg32 &= ~0x3000;
  729. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  730. } else if (!err)
  731. err = -EBUSY;
  732. return err;
  733. }
  734. /* This will reset the tigon3 PHY if there is no valid
  735. * link unless the FORCE argument is non-zero.
  736. */
  737. static int tg3_phy_reset(struct tg3 *tp)
  738. {
  739. u32 phy_status;
  740. int err;
  741. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  742. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  743. if (err != 0)
  744. return -EBUSY;
  745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  748. err = tg3_phy_reset_5703_4_5(tp);
  749. if (err)
  750. return err;
  751. goto out;
  752. }
  753. err = tg3_bmcr_reset(tp);
  754. if (err)
  755. return err;
  756. out:
  757. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  758. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  759. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  760. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  761. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  762. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  763. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  764. }
  765. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  766. tg3_writephy(tp, 0x1c, 0x8d68);
  767. tg3_writephy(tp, 0x1c, 0x8d68);
  768. }
  769. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  770. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  771. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  772. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  773. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  774. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  775. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  776. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  777. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  778. }
  779. /* Set Extended packet length bit (bit 14) on all chips that */
  780. /* support jumbo frames */
  781. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  782. /* Cannot do read-modify-write on 5401 */
  783. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  784. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  785. u32 phy_reg;
  786. /* Set bit 14 with read-modify-write to preserve other bits */
  787. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  788. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  789. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  790. }
  791. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  792. * jumbo frames transmission.
  793. */
  794. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  795. u32 phy_reg;
  796. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  797. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  798. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  799. }
  800. tg3_phy_set_wirespeed(tp);
  801. return 0;
  802. }
  803. static void tg3_frob_aux_power(struct tg3 *tp)
  804. {
  805. struct tg3 *tp_peer = tp;
  806. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  807. return;
  808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  809. tp_peer = pci_get_drvdata(tp->pdev_peer);
  810. if (!tp_peer)
  811. BUG();
  812. }
  813. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  814. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0) {
  815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  817. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  818. (GRC_LCLCTRL_GPIO_OE0 |
  819. GRC_LCLCTRL_GPIO_OE1 |
  820. GRC_LCLCTRL_GPIO_OE2 |
  821. GRC_LCLCTRL_GPIO_OUTPUT0 |
  822. GRC_LCLCTRL_GPIO_OUTPUT1));
  823. udelay(100);
  824. } else {
  825. u32 no_gpio2;
  826. u32 grc_local_ctrl;
  827. if (tp_peer != tp &&
  828. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  829. return;
  830. /* On 5753 and variants, GPIO2 cannot be used. */
  831. no_gpio2 = tp->nic_sram_data_cfg &
  832. NIC_SRAM_DATA_CFG_NO_GPIO2;
  833. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  834. GRC_LCLCTRL_GPIO_OE1 |
  835. GRC_LCLCTRL_GPIO_OE2 |
  836. GRC_LCLCTRL_GPIO_OUTPUT1 |
  837. GRC_LCLCTRL_GPIO_OUTPUT2;
  838. if (no_gpio2) {
  839. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  840. GRC_LCLCTRL_GPIO_OUTPUT2);
  841. }
  842. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  843. grc_local_ctrl);
  844. udelay(100);
  845. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  846. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  847. grc_local_ctrl);
  848. udelay(100);
  849. if (!no_gpio2) {
  850. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  851. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  852. grc_local_ctrl);
  853. udelay(100);
  854. }
  855. }
  856. } else {
  857. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  858. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  859. if (tp_peer != tp &&
  860. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  861. return;
  862. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  863. (GRC_LCLCTRL_GPIO_OE1 |
  864. GRC_LCLCTRL_GPIO_OUTPUT1));
  865. udelay(100);
  866. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  867. (GRC_LCLCTRL_GPIO_OE1));
  868. udelay(100);
  869. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  870. (GRC_LCLCTRL_GPIO_OE1 |
  871. GRC_LCLCTRL_GPIO_OUTPUT1));
  872. udelay(100);
  873. }
  874. }
  875. }
  876. static int tg3_setup_phy(struct tg3 *, int);
  877. #define RESET_KIND_SHUTDOWN 0
  878. #define RESET_KIND_INIT 1
  879. #define RESET_KIND_SUSPEND 2
  880. static void tg3_write_sig_post_reset(struct tg3 *, int);
  881. static int tg3_halt_cpu(struct tg3 *, u32);
  882. static int tg3_set_power_state(struct tg3 *tp, int state)
  883. {
  884. u32 misc_host_ctrl;
  885. u16 power_control, power_caps;
  886. int pm = tp->pm_cap;
  887. /* Make sure register accesses (indirect or otherwise)
  888. * will function correctly.
  889. */
  890. pci_write_config_dword(tp->pdev,
  891. TG3PCI_MISC_HOST_CTRL,
  892. tp->misc_host_ctrl);
  893. pci_read_config_word(tp->pdev,
  894. pm + PCI_PM_CTRL,
  895. &power_control);
  896. power_control |= PCI_PM_CTRL_PME_STATUS;
  897. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  898. switch (state) {
  899. case 0:
  900. power_control |= 0;
  901. pci_write_config_word(tp->pdev,
  902. pm + PCI_PM_CTRL,
  903. power_control);
  904. udelay(100); /* Delay after power state change */
  905. /* Switch out of Vaux if it is not a LOM */
  906. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  907. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  908. udelay(100);
  909. }
  910. return 0;
  911. case 1:
  912. power_control |= 1;
  913. break;
  914. case 2:
  915. power_control |= 2;
  916. break;
  917. case 3:
  918. power_control |= 3;
  919. break;
  920. default:
  921. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  922. "requested.\n",
  923. tp->dev->name, state);
  924. return -EINVAL;
  925. };
  926. power_control |= PCI_PM_CTRL_PME_ENABLE;
  927. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  928. tw32(TG3PCI_MISC_HOST_CTRL,
  929. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  930. if (tp->link_config.phy_is_low_power == 0) {
  931. tp->link_config.phy_is_low_power = 1;
  932. tp->link_config.orig_speed = tp->link_config.speed;
  933. tp->link_config.orig_duplex = tp->link_config.duplex;
  934. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  935. }
  936. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  937. tp->link_config.speed = SPEED_10;
  938. tp->link_config.duplex = DUPLEX_HALF;
  939. tp->link_config.autoneg = AUTONEG_ENABLE;
  940. tg3_setup_phy(tp, 0);
  941. }
  942. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  943. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  944. u32 mac_mode;
  945. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  946. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  947. udelay(40);
  948. mac_mode = MAC_MODE_PORT_MODE_MII;
  949. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  950. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  951. mac_mode |= MAC_MODE_LINK_POLARITY;
  952. } else {
  953. mac_mode = MAC_MODE_PORT_MODE_TBI;
  954. }
  955. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  956. tw32(MAC_LED_CTRL, tp->led_ctrl);
  957. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  958. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  959. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  960. tw32_f(MAC_MODE, mac_mode);
  961. udelay(100);
  962. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  963. udelay(10);
  964. }
  965. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  966. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  968. u32 base_val;
  969. base_val = tp->pci_clock_ctrl;
  970. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  971. CLOCK_CTRL_TXCLK_DISABLE);
  972. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  973. CLOCK_CTRL_ALTCLK |
  974. CLOCK_CTRL_PWRDOWN_PLL133);
  975. udelay(40);
  976. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  977. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  978. u32 newbits1, newbits2;
  979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  981. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  982. CLOCK_CTRL_TXCLK_DISABLE |
  983. CLOCK_CTRL_ALTCLK);
  984. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  985. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  986. newbits1 = CLOCK_CTRL_625_CORE;
  987. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  988. } else {
  989. newbits1 = CLOCK_CTRL_ALTCLK;
  990. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  991. }
  992. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  993. udelay(40);
  994. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  995. udelay(40);
  996. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  997. u32 newbits3;
  998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1000. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1001. CLOCK_CTRL_TXCLK_DISABLE |
  1002. CLOCK_CTRL_44MHZ_CORE);
  1003. } else {
  1004. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1005. }
  1006. tw32_f(TG3PCI_CLOCK_CTRL,
  1007. tp->pci_clock_ctrl | newbits3);
  1008. udelay(40);
  1009. }
  1010. }
  1011. tg3_frob_aux_power(tp);
  1012. /* Workaround for unstable PLL clock */
  1013. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1014. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1015. u32 val = tr32(0x7d00);
  1016. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1017. tw32(0x7d00, val);
  1018. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1019. tg3_halt_cpu(tp, RX_CPU_BASE);
  1020. }
  1021. /* Finally, set the new power state. */
  1022. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1023. udelay(100); /* Delay after power state change */
  1024. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1025. return 0;
  1026. }
  1027. static void tg3_link_report(struct tg3 *tp)
  1028. {
  1029. if (!netif_carrier_ok(tp->dev)) {
  1030. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1031. } else {
  1032. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1033. tp->dev->name,
  1034. (tp->link_config.active_speed == SPEED_1000 ?
  1035. 1000 :
  1036. (tp->link_config.active_speed == SPEED_100 ?
  1037. 100 : 10)),
  1038. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1039. "full" : "half"));
  1040. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1041. "%s for RX.\n",
  1042. tp->dev->name,
  1043. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1044. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1045. }
  1046. }
  1047. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1048. {
  1049. u32 new_tg3_flags = 0;
  1050. u32 old_rx_mode = tp->rx_mode;
  1051. u32 old_tx_mode = tp->tx_mode;
  1052. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1053. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1054. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1055. if (remote_adv & LPA_PAUSE_CAP)
  1056. new_tg3_flags |=
  1057. (TG3_FLAG_RX_PAUSE |
  1058. TG3_FLAG_TX_PAUSE);
  1059. else if (remote_adv & LPA_PAUSE_ASYM)
  1060. new_tg3_flags |=
  1061. (TG3_FLAG_RX_PAUSE);
  1062. } else {
  1063. if (remote_adv & LPA_PAUSE_CAP)
  1064. new_tg3_flags |=
  1065. (TG3_FLAG_RX_PAUSE |
  1066. TG3_FLAG_TX_PAUSE);
  1067. }
  1068. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1069. if ((remote_adv & LPA_PAUSE_CAP) &&
  1070. (remote_adv & LPA_PAUSE_ASYM))
  1071. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1072. }
  1073. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1074. tp->tg3_flags |= new_tg3_flags;
  1075. } else {
  1076. new_tg3_flags = tp->tg3_flags;
  1077. }
  1078. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1079. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1080. else
  1081. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1082. if (old_rx_mode != tp->rx_mode) {
  1083. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1084. }
  1085. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1086. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1087. else
  1088. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1089. if (old_tx_mode != tp->tx_mode) {
  1090. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1091. }
  1092. }
  1093. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1094. {
  1095. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1096. case MII_TG3_AUX_STAT_10HALF:
  1097. *speed = SPEED_10;
  1098. *duplex = DUPLEX_HALF;
  1099. break;
  1100. case MII_TG3_AUX_STAT_10FULL:
  1101. *speed = SPEED_10;
  1102. *duplex = DUPLEX_FULL;
  1103. break;
  1104. case MII_TG3_AUX_STAT_100HALF:
  1105. *speed = SPEED_100;
  1106. *duplex = DUPLEX_HALF;
  1107. break;
  1108. case MII_TG3_AUX_STAT_100FULL:
  1109. *speed = SPEED_100;
  1110. *duplex = DUPLEX_FULL;
  1111. break;
  1112. case MII_TG3_AUX_STAT_1000HALF:
  1113. *speed = SPEED_1000;
  1114. *duplex = DUPLEX_HALF;
  1115. break;
  1116. case MII_TG3_AUX_STAT_1000FULL:
  1117. *speed = SPEED_1000;
  1118. *duplex = DUPLEX_FULL;
  1119. break;
  1120. default:
  1121. *speed = SPEED_INVALID;
  1122. *duplex = DUPLEX_INVALID;
  1123. break;
  1124. };
  1125. }
  1126. static void tg3_phy_copper_begin(struct tg3 *tp)
  1127. {
  1128. u32 new_adv;
  1129. int i;
  1130. if (tp->link_config.phy_is_low_power) {
  1131. /* Entering low power mode. Disable gigabit and
  1132. * 100baseT advertisements.
  1133. */
  1134. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1135. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1136. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1137. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1138. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1139. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1140. } else if (tp->link_config.speed == SPEED_INVALID) {
  1141. tp->link_config.advertising =
  1142. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1143. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1144. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1145. ADVERTISED_Autoneg | ADVERTISED_MII);
  1146. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1147. tp->link_config.advertising &=
  1148. ~(ADVERTISED_1000baseT_Half |
  1149. ADVERTISED_1000baseT_Full);
  1150. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1151. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1152. new_adv |= ADVERTISE_10HALF;
  1153. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1154. new_adv |= ADVERTISE_10FULL;
  1155. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1156. new_adv |= ADVERTISE_100HALF;
  1157. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1158. new_adv |= ADVERTISE_100FULL;
  1159. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1160. if (tp->link_config.advertising &
  1161. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1162. new_adv = 0;
  1163. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1164. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1165. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1166. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1167. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1168. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1169. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1170. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1171. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1172. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1173. } else {
  1174. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1175. }
  1176. } else {
  1177. /* Asking for a specific link mode. */
  1178. if (tp->link_config.speed == SPEED_1000) {
  1179. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1180. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1181. if (tp->link_config.duplex == DUPLEX_FULL)
  1182. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1183. else
  1184. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1185. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1186. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1187. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1188. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1189. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1190. } else {
  1191. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1192. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1193. if (tp->link_config.speed == SPEED_100) {
  1194. if (tp->link_config.duplex == DUPLEX_FULL)
  1195. new_adv |= ADVERTISE_100FULL;
  1196. else
  1197. new_adv |= ADVERTISE_100HALF;
  1198. } else {
  1199. if (tp->link_config.duplex == DUPLEX_FULL)
  1200. new_adv |= ADVERTISE_10FULL;
  1201. else
  1202. new_adv |= ADVERTISE_10HALF;
  1203. }
  1204. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1205. }
  1206. }
  1207. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1208. tp->link_config.speed != SPEED_INVALID) {
  1209. u32 bmcr, orig_bmcr;
  1210. tp->link_config.active_speed = tp->link_config.speed;
  1211. tp->link_config.active_duplex = tp->link_config.duplex;
  1212. bmcr = 0;
  1213. switch (tp->link_config.speed) {
  1214. default:
  1215. case SPEED_10:
  1216. break;
  1217. case SPEED_100:
  1218. bmcr |= BMCR_SPEED100;
  1219. break;
  1220. case SPEED_1000:
  1221. bmcr |= TG3_BMCR_SPEED1000;
  1222. break;
  1223. };
  1224. if (tp->link_config.duplex == DUPLEX_FULL)
  1225. bmcr |= BMCR_FULLDPLX;
  1226. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1227. (bmcr != orig_bmcr)) {
  1228. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1229. for (i = 0; i < 1500; i++) {
  1230. u32 tmp;
  1231. udelay(10);
  1232. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1233. tg3_readphy(tp, MII_BMSR, &tmp))
  1234. continue;
  1235. if (!(tmp & BMSR_LSTATUS)) {
  1236. udelay(40);
  1237. break;
  1238. }
  1239. }
  1240. tg3_writephy(tp, MII_BMCR, bmcr);
  1241. udelay(40);
  1242. }
  1243. } else {
  1244. tg3_writephy(tp, MII_BMCR,
  1245. BMCR_ANENABLE | BMCR_ANRESTART);
  1246. }
  1247. }
  1248. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1249. {
  1250. int err;
  1251. /* Turn off tap power management. */
  1252. /* Set Extended packet length bit */
  1253. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1254. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1255. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1256. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1257. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1258. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1259. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1260. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1261. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1262. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1263. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1264. udelay(40);
  1265. return err;
  1266. }
  1267. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1268. {
  1269. u32 adv_reg, all_mask;
  1270. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1271. return 0;
  1272. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1273. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1274. if ((adv_reg & all_mask) != all_mask)
  1275. return 0;
  1276. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1277. u32 tg3_ctrl;
  1278. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1279. return 0;
  1280. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1281. MII_TG3_CTRL_ADV_1000_FULL);
  1282. if ((tg3_ctrl & all_mask) != all_mask)
  1283. return 0;
  1284. }
  1285. return 1;
  1286. }
  1287. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1288. {
  1289. int current_link_up;
  1290. u32 bmsr, dummy;
  1291. u16 current_speed;
  1292. u8 current_duplex;
  1293. int i, err;
  1294. tw32(MAC_EVENT, 0);
  1295. tw32_f(MAC_STATUS,
  1296. (MAC_STATUS_SYNC_CHANGED |
  1297. MAC_STATUS_CFG_CHANGED |
  1298. MAC_STATUS_MI_COMPLETION |
  1299. MAC_STATUS_LNKSTATE_CHANGED));
  1300. udelay(40);
  1301. tp->mi_mode = MAC_MI_MODE_BASE;
  1302. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1303. udelay(80);
  1304. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1305. /* Some third-party PHYs need to be reset on link going
  1306. * down.
  1307. */
  1308. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1310. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1311. netif_carrier_ok(tp->dev)) {
  1312. tg3_readphy(tp, MII_BMSR, &bmsr);
  1313. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1314. !(bmsr & BMSR_LSTATUS))
  1315. force_reset = 1;
  1316. }
  1317. if (force_reset)
  1318. tg3_phy_reset(tp);
  1319. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1320. tg3_readphy(tp, MII_BMSR, &bmsr);
  1321. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1322. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1323. bmsr = 0;
  1324. if (!(bmsr & BMSR_LSTATUS)) {
  1325. err = tg3_init_5401phy_dsp(tp);
  1326. if (err)
  1327. return err;
  1328. tg3_readphy(tp, MII_BMSR, &bmsr);
  1329. for (i = 0; i < 1000; i++) {
  1330. udelay(10);
  1331. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1332. (bmsr & BMSR_LSTATUS)) {
  1333. udelay(40);
  1334. break;
  1335. }
  1336. }
  1337. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1338. !(bmsr & BMSR_LSTATUS) &&
  1339. tp->link_config.active_speed == SPEED_1000) {
  1340. err = tg3_phy_reset(tp);
  1341. if (!err)
  1342. err = tg3_init_5401phy_dsp(tp);
  1343. if (err)
  1344. return err;
  1345. }
  1346. }
  1347. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1348. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1349. /* 5701 {A0,B0} CRC bug workaround */
  1350. tg3_writephy(tp, 0x15, 0x0a75);
  1351. tg3_writephy(tp, 0x1c, 0x8c68);
  1352. tg3_writephy(tp, 0x1c, 0x8d68);
  1353. tg3_writephy(tp, 0x1c, 0x8c68);
  1354. }
  1355. /* Clear pending interrupts... */
  1356. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1357. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1358. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1359. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1360. else
  1361. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1364. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1365. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1366. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1367. else
  1368. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1369. }
  1370. current_link_up = 0;
  1371. current_speed = SPEED_INVALID;
  1372. current_duplex = DUPLEX_INVALID;
  1373. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1374. u32 val;
  1375. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1376. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1377. if (!(val & (1 << 10))) {
  1378. val |= (1 << 10);
  1379. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1380. goto relink;
  1381. }
  1382. }
  1383. bmsr = 0;
  1384. for (i = 0; i < 100; i++) {
  1385. tg3_readphy(tp, MII_BMSR, &bmsr);
  1386. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1387. (bmsr & BMSR_LSTATUS))
  1388. break;
  1389. udelay(40);
  1390. }
  1391. if (bmsr & BMSR_LSTATUS) {
  1392. u32 aux_stat, bmcr;
  1393. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1394. for (i = 0; i < 2000; i++) {
  1395. udelay(10);
  1396. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1397. aux_stat)
  1398. break;
  1399. }
  1400. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1401. &current_speed,
  1402. &current_duplex);
  1403. bmcr = 0;
  1404. for (i = 0; i < 200; i++) {
  1405. tg3_readphy(tp, MII_BMCR, &bmcr);
  1406. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1407. continue;
  1408. if (bmcr && bmcr != 0x7fff)
  1409. break;
  1410. udelay(10);
  1411. }
  1412. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1413. if (bmcr & BMCR_ANENABLE) {
  1414. current_link_up = 1;
  1415. /* Force autoneg restart if we are exiting
  1416. * low power mode.
  1417. */
  1418. if (!tg3_copper_is_advertising_all(tp))
  1419. current_link_up = 0;
  1420. } else {
  1421. current_link_up = 0;
  1422. }
  1423. } else {
  1424. if (!(bmcr & BMCR_ANENABLE) &&
  1425. tp->link_config.speed == current_speed &&
  1426. tp->link_config.duplex == current_duplex) {
  1427. current_link_up = 1;
  1428. } else {
  1429. current_link_up = 0;
  1430. }
  1431. }
  1432. tp->link_config.active_speed = current_speed;
  1433. tp->link_config.active_duplex = current_duplex;
  1434. }
  1435. if (current_link_up == 1 &&
  1436. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1437. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1438. u32 local_adv, remote_adv;
  1439. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1440. local_adv = 0;
  1441. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1442. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1443. remote_adv = 0;
  1444. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1445. /* If we are not advertising full pause capability,
  1446. * something is wrong. Bring the link down and reconfigure.
  1447. */
  1448. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1449. current_link_up = 0;
  1450. } else {
  1451. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1452. }
  1453. }
  1454. relink:
  1455. if (current_link_up == 0) {
  1456. u32 tmp;
  1457. tg3_phy_copper_begin(tp);
  1458. tg3_readphy(tp, MII_BMSR, &tmp);
  1459. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1460. (tmp & BMSR_LSTATUS))
  1461. current_link_up = 1;
  1462. }
  1463. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1464. if (current_link_up == 1) {
  1465. if (tp->link_config.active_speed == SPEED_100 ||
  1466. tp->link_config.active_speed == SPEED_10)
  1467. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1468. else
  1469. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1470. } else
  1471. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1472. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1473. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1474. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1475. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1477. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1478. (current_link_up == 1 &&
  1479. tp->link_config.active_speed == SPEED_10))
  1480. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1481. } else {
  1482. if (current_link_up == 1)
  1483. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1484. }
  1485. /* ??? Without this setting Netgear GA302T PHY does not
  1486. * ??? send/receive packets...
  1487. */
  1488. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1489. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1490. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1491. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1492. udelay(80);
  1493. }
  1494. tw32_f(MAC_MODE, tp->mac_mode);
  1495. udelay(40);
  1496. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1497. /* Polled via timer. */
  1498. tw32_f(MAC_EVENT, 0);
  1499. } else {
  1500. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1501. }
  1502. udelay(40);
  1503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1504. current_link_up == 1 &&
  1505. tp->link_config.active_speed == SPEED_1000 &&
  1506. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1507. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1508. udelay(120);
  1509. tw32_f(MAC_STATUS,
  1510. (MAC_STATUS_SYNC_CHANGED |
  1511. MAC_STATUS_CFG_CHANGED));
  1512. udelay(40);
  1513. tg3_write_mem(tp,
  1514. NIC_SRAM_FIRMWARE_MBOX,
  1515. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1516. }
  1517. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1518. if (current_link_up)
  1519. netif_carrier_on(tp->dev);
  1520. else
  1521. netif_carrier_off(tp->dev);
  1522. tg3_link_report(tp);
  1523. }
  1524. return 0;
  1525. }
  1526. struct tg3_fiber_aneginfo {
  1527. int state;
  1528. #define ANEG_STATE_UNKNOWN 0
  1529. #define ANEG_STATE_AN_ENABLE 1
  1530. #define ANEG_STATE_RESTART_INIT 2
  1531. #define ANEG_STATE_RESTART 3
  1532. #define ANEG_STATE_DISABLE_LINK_OK 4
  1533. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1534. #define ANEG_STATE_ABILITY_DETECT 6
  1535. #define ANEG_STATE_ACK_DETECT_INIT 7
  1536. #define ANEG_STATE_ACK_DETECT 8
  1537. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1538. #define ANEG_STATE_COMPLETE_ACK 10
  1539. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1540. #define ANEG_STATE_IDLE_DETECT 12
  1541. #define ANEG_STATE_LINK_OK 13
  1542. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1543. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1544. u32 flags;
  1545. #define MR_AN_ENABLE 0x00000001
  1546. #define MR_RESTART_AN 0x00000002
  1547. #define MR_AN_COMPLETE 0x00000004
  1548. #define MR_PAGE_RX 0x00000008
  1549. #define MR_NP_LOADED 0x00000010
  1550. #define MR_TOGGLE_TX 0x00000020
  1551. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1552. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1553. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1554. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1555. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1556. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1557. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1558. #define MR_TOGGLE_RX 0x00002000
  1559. #define MR_NP_RX 0x00004000
  1560. #define MR_LINK_OK 0x80000000
  1561. unsigned long link_time, cur_time;
  1562. u32 ability_match_cfg;
  1563. int ability_match_count;
  1564. char ability_match, idle_match, ack_match;
  1565. u32 txconfig, rxconfig;
  1566. #define ANEG_CFG_NP 0x00000080
  1567. #define ANEG_CFG_ACK 0x00000040
  1568. #define ANEG_CFG_RF2 0x00000020
  1569. #define ANEG_CFG_RF1 0x00000010
  1570. #define ANEG_CFG_PS2 0x00000001
  1571. #define ANEG_CFG_PS1 0x00008000
  1572. #define ANEG_CFG_HD 0x00004000
  1573. #define ANEG_CFG_FD 0x00002000
  1574. #define ANEG_CFG_INVAL 0x00001f06
  1575. };
  1576. #define ANEG_OK 0
  1577. #define ANEG_DONE 1
  1578. #define ANEG_TIMER_ENAB 2
  1579. #define ANEG_FAILED -1
  1580. #define ANEG_STATE_SETTLE_TIME 10000
  1581. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1582. struct tg3_fiber_aneginfo *ap)
  1583. {
  1584. unsigned long delta;
  1585. u32 rx_cfg_reg;
  1586. int ret;
  1587. if (ap->state == ANEG_STATE_UNKNOWN) {
  1588. ap->rxconfig = 0;
  1589. ap->link_time = 0;
  1590. ap->cur_time = 0;
  1591. ap->ability_match_cfg = 0;
  1592. ap->ability_match_count = 0;
  1593. ap->ability_match = 0;
  1594. ap->idle_match = 0;
  1595. ap->ack_match = 0;
  1596. }
  1597. ap->cur_time++;
  1598. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1599. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1600. if (rx_cfg_reg != ap->ability_match_cfg) {
  1601. ap->ability_match_cfg = rx_cfg_reg;
  1602. ap->ability_match = 0;
  1603. ap->ability_match_count = 0;
  1604. } else {
  1605. if (++ap->ability_match_count > 1) {
  1606. ap->ability_match = 1;
  1607. ap->ability_match_cfg = rx_cfg_reg;
  1608. }
  1609. }
  1610. if (rx_cfg_reg & ANEG_CFG_ACK)
  1611. ap->ack_match = 1;
  1612. else
  1613. ap->ack_match = 0;
  1614. ap->idle_match = 0;
  1615. } else {
  1616. ap->idle_match = 1;
  1617. ap->ability_match_cfg = 0;
  1618. ap->ability_match_count = 0;
  1619. ap->ability_match = 0;
  1620. ap->ack_match = 0;
  1621. rx_cfg_reg = 0;
  1622. }
  1623. ap->rxconfig = rx_cfg_reg;
  1624. ret = ANEG_OK;
  1625. switch(ap->state) {
  1626. case ANEG_STATE_UNKNOWN:
  1627. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1628. ap->state = ANEG_STATE_AN_ENABLE;
  1629. /* fallthru */
  1630. case ANEG_STATE_AN_ENABLE:
  1631. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1632. if (ap->flags & MR_AN_ENABLE) {
  1633. ap->link_time = 0;
  1634. ap->cur_time = 0;
  1635. ap->ability_match_cfg = 0;
  1636. ap->ability_match_count = 0;
  1637. ap->ability_match = 0;
  1638. ap->idle_match = 0;
  1639. ap->ack_match = 0;
  1640. ap->state = ANEG_STATE_RESTART_INIT;
  1641. } else {
  1642. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1643. }
  1644. break;
  1645. case ANEG_STATE_RESTART_INIT:
  1646. ap->link_time = ap->cur_time;
  1647. ap->flags &= ~(MR_NP_LOADED);
  1648. ap->txconfig = 0;
  1649. tw32(MAC_TX_AUTO_NEG, 0);
  1650. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1651. tw32_f(MAC_MODE, tp->mac_mode);
  1652. udelay(40);
  1653. ret = ANEG_TIMER_ENAB;
  1654. ap->state = ANEG_STATE_RESTART;
  1655. /* fallthru */
  1656. case ANEG_STATE_RESTART:
  1657. delta = ap->cur_time - ap->link_time;
  1658. if (delta > ANEG_STATE_SETTLE_TIME) {
  1659. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1660. } else {
  1661. ret = ANEG_TIMER_ENAB;
  1662. }
  1663. break;
  1664. case ANEG_STATE_DISABLE_LINK_OK:
  1665. ret = ANEG_DONE;
  1666. break;
  1667. case ANEG_STATE_ABILITY_DETECT_INIT:
  1668. ap->flags &= ~(MR_TOGGLE_TX);
  1669. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1670. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1671. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1672. tw32_f(MAC_MODE, tp->mac_mode);
  1673. udelay(40);
  1674. ap->state = ANEG_STATE_ABILITY_DETECT;
  1675. break;
  1676. case ANEG_STATE_ABILITY_DETECT:
  1677. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1678. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1679. }
  1680. break;
  1681. case ANEG_STATE_ACK_DETECT_INIT:
  1682. ap->txconfig |= ANEG_CFG_ACK;
  1683. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1684. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1685. tw32_f(MAC_MODE, tp->mac_mode);
  1686. udelay(40);
  1687. ap->state = ANEG_STATE_ACK_DETECT;
  1688. /* fallthru */
  1689. case ANEG_STATE_ACK_DETECT:
  1690. if (ap->ack_match != 0) {
  1691. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1692. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1693. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1694. } else {
  1695. ap->state = ANEG_STATE_AN_ENABLE;
  1696. }
  1697. } else if (ap->ability_match != 0 &&
  1698. ap->rxconfig == 0) {
  1699. ap->state = ANEG_STATE_AN_ENABLE;
  1700. }
  1701. break;
  1702. case ANEG_STATE_COMPLETE_ACK_INIT:
  1703. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1704. ret = ANEG_FAILED;
  1705. break;
  1706. }
  1707. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1708. MR_LP_ADV_HALF_DUPLEX |
  1709. MR_LP_ADV_SYM_PAUSE |
  1710. MR_LP_ADV_ASYM_PAUSE |
  1711. MR_LP_ADV_REMOTE_FAULT1 |
  1712. MR_LP_ADV_REMOTE_FAULT2 |
  1713. MR_LP_ADV_NEXT_PAGE |
  1714. MR_TOGGLE_RX |
  1715. MR_NP_RX);
  1716. if (ap->rxconfig & ANEG_CFG_FD)
  1717. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1718. if (ap->rxconfig & ANEG_CFG_HD)
  1719. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1720. if (ap->rxconfig & ANEG_CFG_PS1)
  1721. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1722. if (ap->rxconfig & ANEG_CFG_PS2)
  1723. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1724. if (ap->rxconfig & ANEG_CFG_RF1)
  1725. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1726. if (ap->rxconfig & ANEG_CFG_RF2)
  1727. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1728. if (ap->rxconfig & ANEG_CFG_NP)
  1729. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1730. ap->link_time = ap->cur_time;
  1731. ap->flags ^= (MR_TOGGLE_TX);
  1732. if (ap->rxconfig & 0x0008)
  1733. ap->flags |= MR_TOGGLE_RX;
  1734. if (ap->rxconfig & ANEG_CFG_NP)
  1735. ap->flags |= MR_NP_RX;
  1736. ap->flags |= MR_PAGE_RX;
  1737. ap->state = ANEG_STATE_COMPLETE_ACK;
  1738. ret = ANEG_TIMER_ENAB;
  1739. break;
  1740. case ANEG_STATE_COMPLETE_ACK:
  1741. if (ap->ability_match != 0 &&
  1742. ap->rxconfig == 0) {
  1743. ap->state = ANEG_STATE_AN_ENABLE;
  1744. break;
  1745. }
  1746. delta = ap->cur_time - ap->link_time;
  1747. if (delta > ANEG_STATE_SETTLE_TIME) {
  1748. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1749. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1750. } else {
  1751. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1752. !(ap->flags & MR_NP_RX)) {
  1753. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1754. } else {
  1755. ret = ANEG_FAILED;
  1756. }
  1757. }
  1758. }
  1759. break;
  1760. case ANEG_STATE_IDLE_DETECT_INIT:
  1761. ap->link_time = ap->cur_time;
  1762. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1763. tw32_f(MAC_MODE, tp->mac_mode);
  1764. udelay(40);
  1765. ap->state = ANEG_STATE_IDLE_DETECT;
  1766. ret = ANEG_TIMER_ENAB;
  1767. break;
  1768. case ANEG_STATE_IDLE_DETECT:
  1769. if (ap->ability_match != 0 &&
  1770. ap->rxconfig == 0) {
  1771. ap->state = ANEG_STATE_AN_ENABLE;
  1772. break;
  1773. }
  1774. delta = ap->cur_time - ap->link_time;
  1775. if (delta > ANEG_STATE_SETTLE_TIME) {
  1776. /* XXX another gem from the Broadcom driver :( */
  1777. ap->state = ANEG_STATE_LINK_OK;
  1778. }
  1779. break;
  1780. case ANEG_STATE_LINK_OK:
  1781. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1782. ret = ANEG_DONE;
  1783. break;
  1784. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1785. /* ??? unimplemented */
  1786. break;
  1787. case ANEG_STATE_NEXT_PAGE_WAIT:
  1788. /* ??? unimplemented */
  1789. break;
  1790. default:
  1791. ret = ANEG_FAILED;
  1792. break;
  1793. };
  1794. return ret;
  1795. }
  1796. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1797. {
  1798. int res = 0;
  1799. struct tg3_fiber_aneginfo aninfo;
  1800. int status = ANEG_FAILED;
  1801. unsigned int tick;
  1802. u32 tmp;
  1803. tw32_f(MAC_TX_AUTO_NEG, 0);
  1804. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1805. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1806. udelay(40);
  1807. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1808. udelay(40);
  1809. memset(&aninfo, 0, sizeof(aninfo));
  1810. aninfo.flags |= MR_AN_ENABLE;
  1811. aninfo.state = ANEG_STATE_UNKNOWN;
  1812. aninfo.cur_time = 0;
  1813. tick = 0;
  1814. while (++tick < 195000) {
  1815. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1816. if (status == ANEG_DONE || status == ANEG_FAILED)
  1817. break;
  1818. udelay(1);
  1819. }
  1820. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1821. tw32_f(MAC_MODE, tp->mac_mode);
  1822. udelay(40);
  1823. *flags = aninfo.flags;
  1824. if (status == ANEG_DONE &&
  1825. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1826. MR_LP_ADV_FULL_DUPLEX)))
  1827. res = 1;
  1828. return res;
  1829. }
  1830. static void tg3_init_bcm8002(struct tg3 *tp)
  1831. {
  1832. u32 mac_status = tr32(MAC_STATUS);
  1833. int i;
  1834. /* Reset when initting first time or we have a link. */
  1835. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1836. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1837. return;
  1838. /* Set PLL lock range. */
  1839. tg3_writephy(tp, 0x16, 0x8007);
  1840. /* SW reset */
  1841. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1842. /* Wait for reset to complete. */
  1843. /* XXX schedule_timeout() ... */
  1844. for (i = 0; i < 500; i++)
  1845. udelay(10);
  1846. /* Config mode; select PMA/Ch 1 regs. */
  1847. tg3_writephy(tp, 0x10, 0x8411);
  1848. /* Enable auto-lock and comdet, select txclk for tx. */
  1849. tg3_writephy(tp, 0x11, 0x0a10);
  1850. tg3_writephy(tp, 0x18, 0x00a0);
  1851. tg3_writephy(tp, 0x16, 0x41ff);
  1852. /* Assert and deassert POR. */
  1853. tg3_writephy(tp, 0x13, 0x0400);
  1854. udelay(40);
  1855. tg3_writephy(tp, 0x13, 0x0000);
  1856. tg3_writephy(tp, 0x11, 0x0a50);
  1857. udelay(40);
  1858. tg3_writephy(tp, 0x11, 0x0a10);
  1859. /* Wait for signal to stabilize */
  1860. /* XXX schedule_timeout() ... */
  1861. for (i = 0; i < 15000; i++)
  1862. udelay(10);
  1863. /* Deselect the channel register so we can read the PHYID
  1864. * later.
  1865. */
  1866. tg3_writephy(tp, 0x10, 0x8011);
  1867. }
  1868. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1869. {
  1870. u32 sg_dig_ctrl, sg_dig_status;
  1871. u32 serdes_cfg, expected_sg_dig_ctrl;
  1872. int workaround, port_a;
  1873. int current_link_up;
  1874. serdes_cfg = 0;
  1875. expected_sg_dig_ctrl = 0;
  1876. workaround = 0;
  1877. port_a = 1;
  1878. current_link_up = 0;
  1879. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1880. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1881. workaround = 1;
  1882. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1883. port_a = 0;
  1884. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1885. /* preserve bits 20-23 for voltage regulator */
  1886. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  1887. }
  1888. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1889. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  1890. if (sg_dig_ctrl & (1 << 31)) {
  1891. if (workaround) {
  1892. u32 val = serdes_cfg;
  1893. if (port_a)
  1894. val |= 0xc010000;
  1895. else
  1896. val |= 0x4010000;
  1897. tw32_f(MAC_SERDES_CFG, val);
  1898. }
  1899. tw32_f(SG_DIG_CTRL, 0x01388400);
  1900. }
  1901. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  1902. tg3_setup_flow_control(tp, 0, 0);
  1903. current_link_up = 1;
  1904. }
  1905. goto out;
  1906. }
  1907. /* Want auto-negotiation. */
  1908. expected_sg_dig_ctrl = 0x81388400;
  1909. /* Pause capability */
  1910. expected_sg_dig_ctrl |= (1 << 11);
  1911. /* Asymettric pause */
  1912. expected_sg_dig_ctrl |= (1 << 12);
  1913. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  1914. if (workaround)
  1915. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  1916. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  1917. udelay(5);
  1918. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  1919. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  1920. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  1921. MAC_STATUS_SIGNAL_DET)) {
  1922. int i;
  1923. /* Giver time to negotiate (~200ms) */
  1924. for (i = 0; i < 40000; i++) {
  1925. sg_dig_status = tr32(SG_DIG_STATUS);
  1926. if (sg_dig_status & (0x3))
  1927. break;
  1928. udelay(5);
  1929. }
  1930. mac_status = tr32(MAC_STATUS);
  1931. if ((sg_dig_status & (1 << 1)) &&
  1932. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  1933. u32 local_adv, remote_adv;
  1934. local_adv = ADVERTISE_PAUSE_CAP;
  1935. remote_adv = 0;
  1936. if (sg_dig_status & (1 << 19))
  1937. remote_adv |= LPA_PAUSE_CAP;
  1938. if (sg_dig_status & (1 << 20))
  1939. remote_adv |= LPA_PAUSE_ASYM;
  1940. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1941. current_link_up = 1;
  1942. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1943. } else if (!(sg_dig_status & (1 << 1))) {
  1944. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  1945. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1946. else {
  1947. if (workaround) {
  1948. u32 val = serdes_cfg;
  1949. if (port_a)
  1950. val |= 0xc010000;
  1951. else
  1952. val |= 0x4010000;
  1953. tw32_f(MAC_SERDES_CFG, val);
  1954. }
  1955. tw32_f(SG_DIG_CTRL, 0x01388400);
  1956. udelay(40);
  1957. /* Link parallel detection - link is up */
  1958. /* only if we have PCS_SYNC and not */
  1959. /* receiving config code words */
  1960. mac_status = tr32(MAC_STATUS);
  1961. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  1962. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  1963. tg3_setup_flow_control(tp, 0, 0);
  1964. current_link_up = 1;
  1965. }
  1966. }
  1967. }
  1968. }
  1969. out:
  1970. return current_link_up;
  1971. }
  1972. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  1973. {
  1974. int current_link_up = 0;
  1975. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  1976. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  1977. goto out;
  1978. }
  1979. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1980. u32 flags;
  1981. int i;
  1982. if (fiber_autoneg(tp, &flags)) {
  1983. u32 local_adv, remote_adv;
  1984. local_adv = ADVERTISE_PAUSE_CAP;
  1985. remote_adv = 0;
  1986. if (flags & MR_LP_ADV_SYM_PAUSE)
  1987. remote_adv |= LPA_PAUSE_CAP;
  1988. if (flags & MR_LP_ADV_ASYM_PAUSE)
  1989. remote_adv |= LPA_PAUSE_ASYM;
  1990. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1991. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  1992. current_link_up = 1;
  1993. }
  1994. for (i = 0; i < 30; i++) {
  1995. udelay(20);
  1996. tw32_f(MAC_STATUS,
  1997. (MAC_STATUS_SYNC_CHANGED |
  1998. MAC_STATUS_CFG_CHANGED));
  1999. udelay(40);
  2000. if ((tr32(MAC_STATUS) &
  2001. (MAC_STATUS_SYNC_CHANGED |
  2002. MAC_STATUS_CFG_CHANGED)) == 0)
  2003. break;
  2004. }
  2005. mac_status = tr32(MAC_STATUS);
  2006. if (current_link_up == 0 &&
  2007. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2008. !(mac_status & MAC_STATUS_RCVD_CFG))
  2009. current_link_up = 1;
  2010. } else {
  2011. /* Forcing 1000FD link up. */
  2012. current_link_up = 1;
  2013. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2014. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2015. udelay(40);
  2016. }
  2017. out:
  2018. return current_link_up;
  2019. }
  2020. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2021. {
  2022. u32 orig_pause_cfg;
  2023. u16 orig_active_speed;
  2024. u8 orig_active_duplex;
  2025. u32 mac_status;
  2026. int current_link_up;
  2027. int i;
  2028. orig_pause_cfg =
  2029. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2030. TG3_FLAG_TX_PAUSE));
  2031. orig_active_speed = tp->link_config.active_speed;
  2032. orig_active_duplex = tp->link_config.active_duplex;
  2033. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2034. netif_carrier_ok(tp->dev) &&
  2035. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2036. mac_status = tr32(MAC_STATUS);
  2037. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2038. MAC_STATUS_SIGNAL_DET |
  2039. MAC_STATUS_CFG_CHANGED |
  2040. MAC_STATUS_RCVD_CFG);
  2041. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2042. MAC_STATUS_SIGNAL_DET)) {
  2043. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2044. MAC_STATUS_CFG_CHANGED));
  2045. return 0;
  2046. }
  2047. }
  2048. tw32_f(MAC_TX_AUTO_NEG, 0);
  2049. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2050. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2051. tw32_f(MAC_MODE, tp->mac_mode);
  2052. udelay(40);
  2053. if (tp->phy_id == PHY_ID_BCM8002)
  2054. tg3_init_bcm8002(tp);
  2055. /* Enable link change event even when serdes polling. */
  2056. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2057. udelay(40);
  2058. current_link_up = 0;
  2059. mac_status = tr32(MAC_STATUS);
  2060. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2061. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2062. else
  2063. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2064. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2065. tw32_f(MAC_MODE, tp->mac_mode);
  2066. udelay(40);
  2067. tp->hw_status->status =
  2068. (SD_STATUS_UPDATED |
  2069. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2070. for (i = 0; i < 100; i++) {
  2071. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2072. MAC_STATUS_CFG_CHANGED));
  2073. udelay(5);
  2074. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2075. MAC_STATUS_CFG_CHANGED)) == 0)
  2076. break;
  2077. }
  2078. mac_status = tr32(MAC_STATUS);
  2079. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2080. current_link_up = 0;
  2081. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2082. tw32_f(MAC_MODE, (tp->mac_mode |
  2083. MAC_MODE_SEND_CONFIGS));
  2084. udelay(1);
  2085. tw32_f(MAC_MODE, tp->mac_mode);
  2086. }
  2087. }
  2088. if (current_link_up == 1) {
  2089. tp->link_config.active_speed = SPEED_1000;
  2090. tp->link_config.active_duplex = DUPLEX_FULL;
  2091. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2092. LED_CTRL_LNKLED_OVERRIDE |
  2093. LED_CTRL_1000MBPS_ON));
  2094. } else {
  2095. tp->link_config.active_speed = SPEED_INVALID;
  2096. tp->link_config.active_duplex = DUPLEX_INVALID;
  2097. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2098. LED_CTRL_LNKLED_OVERRIDE |
  2099. LED_CTRL_TRAFFIC_OVERRIDE));
  2100. }
  2101. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2102. if (current_link_up)
  2103. netif_carrier_on(tp->dev);
  2104. else
  2105. netif_carrier_off(tp->dev);
  2106. tg3_link_report(tp);
  2107. } else {
  2108. u32 now_pause_cfg =
  2109. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2110. TG3_FLAG_TX_PAUSE);
  2111. if (orig_pause_cfg != now_pause_cfg ||
  2112. orig_active_speed != tp->link_config.active_speed ||
  2113. orig_active_duplex != tp->link_config.active_duplex)
  2114. tg3_link_report(tp);
  2115. }
  2116. return 0;
  2117. }
  2118. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2119. {
  2120. int err;
  2121. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2122. err = tg3_setup_fiber_phy(tp, force_reset);
  2123. } else {
  2124. err = tg3_setup_copper_phy(tp, force_reset);
  2125. }
  2126. if (tp->link_config.active_speed == SPEED_1000 &&
  2127. tp->link_config.active_duplex == DUPLEX_HALF)
  2128. tw32(MAC_TX_LENGTHS,
  2129. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2130. (6 << TX_LENGTHS_IPG_SHIFT) |
  2131. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2132. else
  2133. tw32(MAC_TX_LENGTHS,
  2134. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2135. (6 << TX_LENGTHS_IPG_SHIFT) |
  2136. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2137. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2138. if (netif_carrier_ok(tp->dev)) {
  2139. tw32(HOSTCC_STAT_COAL_TICKS,
  2140. tp->coal.stats_block_coalesce_usecs);
  2141. } else {
  2142. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2143. }
  2144. }
  2145. return err;
  2146. }
  2147. /* Tigon3 never reports partial packet sends. So we do not
  2148. * need special logic to handle SKBs that have not had all
  2149. * of their frags sent yet, like SunGEM does.
  2150. */
  2151. static void tg3_tx(struct tg3 *tp)
  2152. {
  2153. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2154. u32 sw_idx = tp->tx_cons;
  2155. while (sw_idx != hw_idx) {
  2156. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2157. struct sk_buff *skb = ri->skb;
  2158. int i;
  2159. if (unlikely(skb == NULL))
  2160. BUG();
  2161. pci_unmap_single(tp->pdev,
  2162. pci_unmap_addr(ri, mapping),
  2163. skb_headlen(skb),
  2164. PCI_DMA_TODEVICE);
  2165. ri->skb = NULL;
  2166. sw_idx = NEXT_TX(sw_idx);
  2167. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2168. if (unlikely(sw_idx == hw_idx))
  2169. BUG();
  2170. ri = &tp->tx_buffers[sw_idx];
  2171. if (unlikely(ri->skb != NULL))
  2172. BUG();
  2173. pci_unmap_page(tp->pdev,
  2174. pci_unmap_addr(ri, mapping),
  2175. skb_shinfo(skb)->frags[i].size,
  2176. PCI_DMA_TODEVICE);
  2177. sw_idx = NEXT_TX(sw_idx);
  2178. }
  2179. dev_kfree_skb(skb);
  2180. }
  2181. tp->tx_cons = sw_idx;
  2182. if (netif_queue_stopped(tp->dev) &&
  2183. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2184. netif_wake_queue(tp->dev);
  2185. }
  2186. /* Returns size of skb allocated or < 0 on error.
  2187. *
  2188. * We only need to fill in the address because the other members
  2189. * of the RX descriptor are invariant, see tg3_init_rings.
  2190. *
  2191. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2192. * posting buffers we only dirty the first cache line of the RX
  2193. * descriptor (containing the address). Whereas for the RX status
  2194. * buffers the cpu only reads the last cacheline of the RX descriptor
  2195. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2196. */
  2197. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2198. int src_idx, u32 dest_idx_unmasked)
  2199. {
  2200. struct tg3_rx_buffer_desc *desc;
  2201. struct ring_info *map, *src_map;
  2202. struct sk_buff *skb;
  2203. dma_addr_t mapping;
  2204. int skb_size, dest_idx;
  2205. src_map = NULL;
  2206. switch (opaque_key) {
  2207. case RXD_OPAQUE_RING_STD:
  2208. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2209. desc = &tp->rx_std[dest_idx];
  2210. map = &tp->rx_std_buffers[dest_idx];
  2211. if (src_idx >= 0)
  2212. src_map = &tp->rx_std_buffers[src_idx];
  2213. skb_size = RX_PKT_BUF_SZ;
  2214. break;
  2215. case RXD_OPAQUE_RING_JUMBO:
  2216. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2217. desc = &tp->rx_jumbo[dest_idx];
  2218. map = &tp->rx_jumbo_buffers[dest_idx];
  2219. if (src_idx >= 0)
  2220. src_map = &tp->rx_jumbo_buffers[src_idx];
  2221. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2222. break;
  2223. default:
  2224. return -EINVAL;
  2225. };
  2226. /* Do not overwrite any of the map or rp information
  2227. * until we are sure we can commit to a new buffer.
  2228. *
  2229. * Callers depend upon this behavior and assume that
  2230. * we leave everything unchanged if we fail.
  2231. */
  2232. skb = dev_alloc_skb(skb_size);
  2233. if (skb == NULL)
  2234. return -ENOMEM;
  2235. skb->dev = tp->dev;
  2236. skb_reserve(skb, tp->rx_offset);
  2237. mapping = pci_map_single(tp->pdev, skb->data,
  2238. skb_size - tp->rx_offset,
  2239. PCI_DMA_FROMDEVICE);
  2240. map->skb = skb;
  2241. pci_unmap_addr_set(map, mapping, mapping);
  2242. if (src_map != NULL)
  2243. src_map->skb = NULL;
  2244. desc->addr_hi = ((u64)mapping >> 32);
  2245. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2246. return skb_size;
  2247. }
  2248. /* We only need to move over in the address because the other
  2249. * members of the RX descriptor are invariant. See notes above
  2250. * tg3_alloc_rx_skb for full details.
  2251. */
  2252. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2253. int src_idx, u32 dest_idx_unmasked)
  2254. {
  2255. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2256. struct ring_info *src_map, *dest_map;
  2257. int dest_idx;
  2258. switch (opaque_key) {
  2259. case RXD_OPAQUE_RING_STD:
  2260. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2261. dest_desc = &tp->rx_std[dest_idx];
  2262. dest_map = &tp->rx_std_buffers[dest_idx];
  2263. src_desc = &tp->rx_std[src_idx];
  2264. src_map = &tp->rx_std_buffers[src_idx];
  2265. break;
  2266. case RXD_OPAQUE_RING_JUMBO:
  2267. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2268. dest_desc = &tp->rx_jumbo[dest_idx];
  2269. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2270. src_desc = &tp->rx_jumbo[src_idx];
  2271. src_map = &tp->rx_jumbo_buffers[src_idx];
  2272. break;
  2273. default:
  2274. return;
  2275. };
  2276. dest_map->skb = src_map->skb;
  2277. pci_unmap_addr_set(dest_map, mapping,
  2278. pci_unmap_addr(src_map, mapping));
  2279. dest_desc->addr_hi = src_desc->addr_hi;
  2280. dest_desc->addr_lo = src_desc->addr_lo;
  2281. src_map->skb = NULL;
  2282. }
  2283. #if TG3_VLAN_TAG_USED
  2284. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2285. {
  2286. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2287. }
  2288. #endif
  2289. /* The RX ring scheme is composed of multiple rings which post fresh
  2290. * buffers to the chip, and one special ring the chip uses to report
  2291. * status back to the host.
  2292. *
  2293. * The special ring reports the status of received packets to the
  2294. * host. The chip does not write into the original descriptor the
  2295. * RX buffer was obtained from. The chip simply takes the original
  2296. * descriptor as provided by the host, updates the status and length
  2297. * field, then writes this into the next status ring entry.
  2298. *
  2299. * Each ring the host uses to post buffers to the chip is described
  2300. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2301. * it is first placed into the on-chip ram. When the packet's length
  2302. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2303. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2304. * which is within the range of the new packet's length is chosen.
  2305. *
  2306. * The "separate ring for rx status" scheme may sound queer, but it makes
  2307. * sense from a cache coherency perspective. If only the host writes
  2308. * to the buffer post rings, and only the chip writes to the rx status
  2309. * rings, then cache lines never move beyond shared-modified state.
  2310. * If both the host and chip were to write into the same ring, cache line
  2311. * eviction could occur since both entities want it in an exclusive state.
  2312. */
  2313. static int tg3_rx(struct tg3 *tp, int budget)
  2314. {
  2315. u32 work_mask;
  2316. u32 sw_idx = tp->rx_rcb_ptr;
  2317. u16 hw_idx;
  2318. int received;
  2319. hw_idx = tp->hw_status->idx[0].rx_producer;
  2320. /*
  2321. * We need to order the read of hw_idx and the read of
  2322. * the opaque cookie.
  2323. */
  2324. rmb();
  2325. work_mask = 0;
  2326. received = 0;
  2327. while (sw_idx != hw_idx && budget > 0) {
  2328. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2329. unsigned int len;
  2330. struct sk_buff *skb;
  2331. dma_addr_t dma_addr;
  2332. u32 opaque_key, desc_idx, *post_ptr;
  2333. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2334. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2335. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2336. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2337. mapping);
  2338. skb = tp->rx_std_buffers[desc_idx].skb;
  2339. post_ptr = &tp->rx_std_ptr;
  2340. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2341. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2342. mapping);
  2343. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2344. post_ptr = &tp->rx_jumbo_ptr;
  2345. }
  2346. else {
  2347. goto next_pkt_nopost;
  2348. }
  2349. work_mask |= opaque_key;
  2350. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2351. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2352. drop_it:
  2353. tg3_recycle_rx(tp, opaque_key,
  2354. desc_idx, *post_ptr);
  2355. drop_it_no_recycle:
  2356. /* Other statistics kept track of by card. */
  2357. tp->net_stats.rx_dropped++;
  2358. goto next_pkt;
  2359. }
  2360. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2361. if (len > RX_COPY_THRESHOLD
  2362. && tp->rx_offset == 2
  2363. /* rx_offset != 2 iff this is a 5701 card running
  2364. * in PCI-X mode [see tg3_get_invariants()] */
  2365. ) {
  2366. int skb_size;
  2367. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2368. desc_idx, *post_ptr);
  2369. if (skb_size < 0)
  2370. goto drop_it;
  2371. pci_unmap_single(tp->pdev, dma_addr,
  2372. skb_size - tp->rx_offset,
  2373. PCI_DMA_FROMDEVICE);
  2374. skb_put(skb, len);
  2375. } else {
  2376. struct sk_buff *copy_skb;
  2377. tg3_recycle_rx(tp, opaque_key,
  2378. desc_idx, *post_ptr);
  2379. copy_skb = dev_alloc_skb(len + 2);
  2380. if (copy_skb == NULL)
  2381. goto drop_it_no_recycle;
  2382. copy_skb->dev = tp->dev;
  2383. skb_reserve(copy_skb, 2);
  2384. skb_put(copy_skb, len);
  2385. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2386. memcpy(copy_skb->data, skb->data, len);
  2387. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2388. /* We'll reuse the original ring buffer. */
  2389. skb = copy_skb;
  2390. }
  2391. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2392. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2393. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2394. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2395. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2396. else
  2397. skb->ip_summed = CHECKSUM_NONE;
  2398. skb->protocol = eth_type_trans(skb, tp->dev);
  2399. #if TG3_VLAN_TAG_USED
  2400. if (tp->vlgrp != NULL &&
  2401. desc->type_flags & RXD_FLAG_VLAN) {
  2402. tg3_vlan_rx(tp, skb,
  2403. desc->err_vlan & RXD_VLAN_MASK);
  2404. } else
  2405. #endif
  2406. netif_receive_skb(skb);
  2407. tp->dev->last_rx = jiffies;
  2408. received++;
  2409. budget--;
  2410. next_pkt:
  2411. (*post_ptr)++;
  2412. next_pkt_nopost:
  2413. sw_idx++;
  2414. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2415. /* Refresh hw_idx to see if there is new work */
  2416. if (sw_idx == hw_idx) {
  2417. hw_idx = tp->hw_status->idx[0].rx_producer;
  2418. rmb();
  2419. }
  2420. }
  2421. /* ACK the status ring. */
  2422. tp->rx_rcb_ptr = sw_idx;
  2423. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2424. /* Refill RX ring(s). */
  2425. if (work_mask & RXD_OPAQUE_RING_STD) {
  2426. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2427. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2428. sw_idx);
  2429. }
  2430. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2431. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2432. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2433. sw_idx);
  2434. }
  2435. mmiowb();
  2436. return received;
  2437. }
  2438. static int tg3_poll(struct net_device *netdev, int *budget)
  2439. {
  2440. struct tg3 *tp = netdev_priv(netdev);
  2441. struct tg3_hw_status *sblk = tp->hw_status;
  2442. int done;
  2443. /* handle link change and other phy events */
  2444. if (!(tp->tg3_flags &
  2445. (TG3_FLAG_USE_LINKCHG_REG |
  2446. TG3_FLAG_POLL_SERDES))) {
  2447. if (sblk->status & SD_STATUS_LINK_CHG) {
  2448. sblk->status = SD_STATUS_UPDATED |
  2449. (sblk->status & ~SD_STATUS_LINK_CHG);
  2450. spin_lock(&tp->lock);
  2451. tg3_setup_phy(tp, 0);
  2452. spin_unlock(&tp->lock);
  2453. }
  2454. }
  2455. /* run TX completion thread */
  2456. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2457. spin_lock(&tp->tx_lock);
  2458. tg3_tx(tp);
  2459. spin_unlock(&tp->tx_lock);
  2460. }
  2461. /* run RX thread, within the bounds set by NAPI.
  2462. * All RX "locking" is done by ensuring outside
  2463. * code synchronizes with dev->poll()
  2464. */
  2465. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2466. int orig_budget = *budget;
  2467. int work_done;
  2468. if (orig_budget > netdev->quota)
  2469. orig_budget = netdev->quota;
  2470. work_done = tg3_rx(tp, orig_budget);
  2471. *budget -= work_done;
  2472. netdev->quota -= work_done;
  2473. }
  2474. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  2475. tp->last_tag = sblk->status_tag;
  2476. rmb();
  2477. sblk->status &= ~SD_STATUS_UPDATED;
  2478. /* if no more work, tell net stack and NIC we're done */
  2479. done = !tg3_has_work(tp);
  2480. if (done) {
  2481. spin_lock(&tp->lock);
  2482. netif_rx_complete(netdev);
  2483. tg3_restart_ints(tp);
  2484. spin_unlock(&tp->lock);
  2485. }
  2486. return (done ? 0 : 1);
  2487. }
  2488. static void tg3_irq_quiesce(struct tg3 *tp)
  2489. {
  2490. BUG_ON(tp->irq_sync);
  2491. tp->irq_sync = 1;
  2492. smp_mb();
  2493. synchronize_irq(tp->pdev->irq);
  2494. }
  2495. static inline int tg3_irq_sync(struct tg3 *tp)
  2496. {
  2497. return tp->irq_sync;
  2498. }
  2499. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2500. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2501. * with as well. Most of the time, this is not necessary except when
  2502. * shutting down the device.
  2503. */
  2504. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2505. {
  2506. if (irq_sync)
  2507. tg3_irq_quiesce(tp);
  2508. spin_lock_bh(&tp->lock);
  2509. spin_lock(&tp->tx_lock);
  2510. }
  2511. static inline void tg3_full_unlock(struct tg3 *tp)
  2512. {
  2513. spin_unlock(&tp->tx_lock);
  2514. spin_unlock_bh(&tp->lock);
  2515. }
  2516. /* MSI ISR - No need to check for interrupt sharing and no need to
  2517. * flush status block and interrupt mailbox. PCI ordering rules
  2518. * guarantee that MSI will arrive after the status block.
  2519. */
  2520. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2521. {
  2522. struct net_device *dev = dev_id;
  2523. struct tg3 *tp = netdev_priv(dev);
  2524. struct tg3_hw_status *sblk = tp->hw_status;
  2525. /*
  2526. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2527. * chip-internal interrupt pending events.
  2528. * Writing non-zero to intr-mbox-0 additional tells the
  2529. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2530. * event coalescing.
  2531. */
  2532. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2533. tp->last_tag = sblk->status_tag;
  2534. rmb();
  2535. if (tg3_irq_sync(tp))
  2536. goto out;
  2537. sblk->status &= ~SD_STATUS_UPDATED;
  2538. if (likely(tg3_has_work(tp)))
  2539. netif_rx_schedule(dev); /* schedule NAPI poll */
  2540. else {
  2541. /* No work, re-enable interrupts. */
  2542. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2543. tp->last_tag << 24);
  2544. }
  2545. out:
  2546. return IRQ_RETVAL(1);
  2547. }
  2548. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2549. {
  2550. struct net_device *dev = dev_id;
  2551. struct tg3 *tp = netdev_priv(dev);
  2552. struct tg3_hw_status *sblk = tp->hw_status;
  2553. unsigned int handled = 1;
  2554. /* In INTx mode, it is possible for the interrupt to arrive at
  2555. * the CPU before the status block posted prior to the interrupt.
  2556. * Reading the PCI State register will confirm whether the
  2557. * interrupt is ours and will flush the status block.
  2558. */
  2559. if ((sblk->status & SD_STATUS_UPDATED) ||
  2560. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2561. /*
  2562. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2563. * chip-internal interrupt pending events.
  2564. * Writing non-zero to intr-mbox-0 additional tells the
  2565. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2566. * event coalescing.
  2567. */
  2568. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2569. 0x00000001);
  2570. if (tg3_irq_sync(tp))
  2571. goto out;
  2572. sblk->status &= ~SD_STATUS_UPDATED;
  2573. if (likely(tg3_has_work(tp)))
  2574. netif_rx_schedule(dev); /* schedule NAPI poll */
  2575. else {
  2576. /* No work, shared interrupt perhaps? re-enable
  2577. * interrupts, and flush that PCI write
  2578. */
  2579. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2580. 0x00000000);
  2581. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2582. }
  2583. } else { /* shared interrupt */
  2584. handled = 0;
  2585. }
  2586. out:
  2587. return IRQ_RETVAL(handled);
  2588. }
  2589. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2590. {
  2591. struct net_device *dev = dev_id;
  2592. struct tg3 *tp = netdev_priv(dev);
  2593. struct tg3_hw_status *sblk = tp->hw_status;
  2594. unsigned int handled = 1;
  2595. /* In INTx mode, it is possible for the interrupt to arrive at
  2596. * the CPU before the status block posted prior to the interrupt.
  2597. * Reading the PCI State register will confirm whether the
  2598. * interrupt is ours and will flush the status block.
  2599. */
  2600. if ((sblk->status & SD_STATUS_UPDATED) ||
  2601. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2602. /*
  2603. * writing any value to intr-mbox-0 clears PCI INTA# and
  2604. * chip-internal interrupt pending events.
  2605. * writing non-zero to intr-mbox-0 additional tells the
  2606. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2607. * event coalescing.
  2608. */
  2609. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2610. 0x00000001);
  2611. tp->last_tag = sblk->status_tag;
  2612. rmb();
  2613. if (tg3_irq_sync(tp))
  2614. goto out;
  2615. sblk->status &= ~SD_STATUS_UPDATED;
  2616. if (likely(tg3_has_work(tp)))
  2617. netif_rx_schedule(dev); /* schedule NAPI poll */
  2618. else {
  2619. /* no work, shared interrupt perhaps? re-enable
  2620. * interrupts, and flush that PCI write
  2621. */
  2622. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2623. tp->last_tag << 24);
  2624. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2625. }
  2626. } else { /* shared interrupt */
  2627. handled = 0;
  2628. }
  2629. out:
  2630. return IRQ_RETVAL(handled);
  2631. }
  2632. /* ISR for interrupt test */
  2633. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2634. struct pt_regs *regs)
  2635. {
  2636. struct net_device *dev = dev_id;
  2637. struct tg3 *tp = netdev_priv(dev);
  2638. struct tg3_hw_status *sblk = tp->hw_status;
  2639. if (sblk->status & SD_STATUS_UPDATED) {
  2640. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2641. 0x00000001);
  2642. return IRQ_RETVAL(1);
  2643. }
  2644. return IRQ_RETVAL(0);
  2645. }
  2646. static int tg3_init_hw(struct tg3 *);
  2647. static int tg3_halt(struct tg3 *, int, int);
  2648. #ifdef CONFIG_NET_POLL_CONTROLLER
  2649. static void tg3_poll_controller(struct net_device *dev)
  2650. {
  2651. struct tg3 *tp = netdev_priv(dev);
  2652. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2653. }
  2654. #endif
  2655. static void tg3_reset_task(void *_data)
  2656. {
  2657. struct tg3 *tp = _data;
  2658. unsigned int restart_timer;
  2659. tg3_netif_stop(tp);
  2660. tg3_full_lock(tp, 1);
  2661. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2662. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2663. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2664. tg3_init_hw(tp);
  2665. tg3_netif_start(tp);
  2666. tg3_full_unlock(tp);
  2667. if (restart_timer)
  2668. mod_timer(&tp->timer, jiffies + 1);
  2669. }
  2670. static void tg3_tx_timeout(struct net_device *dev)
  2671. {
  2672. struct tg3 *tp = netdev_priv(dev);
  2673. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2674. dev->name);
  2675. schedule_work(&tp->reset_task);
  2676. }
  2677. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2678. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2679. u32 guilty_entry, int guilty_len,
  2680. u32 last_plus_one, u32 *start, u32 mss)
  2681. {
  2682. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2683. dma_addr_t new_addr;
  2684. u32 entry = *start;
  2685. int i;
  2686. if (!new_skb) {
  2687. dev_kfree_skb(skb);
  2688. return -1;
  2689. }
  2690. /* New SKB is guaranteed to be linear. */
  2691. entry = *start;
  2692. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2693. PCI_DMA_TODEVICE);
  2694. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2695. (skb->ip_summed == CHECKSUM_HW) ?
  2696. TXD_FLAG_TCPUDP_CSUM : 0, 1 | (mss << 1));
  2697. *start = NEXT_TX(entry);
  2698. /* Now clean up the sw ring entries. */
  2699. i = 0;
  2700. while (entry != last_plus_one) {
  2701. int len;
  2702. if (i == 0)
  2703. len = skb_headlen(skb);
  2704. else
  2705. len = skb_shinfo(skb)->frags[i-1].size;
  2706. pci_unmap_single(tp->pdev,
  2707. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  2708. len, PCI_DMA_TODEVICE);
  2709. if (i == 0) {
  2710. tp->tx_buffers[entry].skb = new_skb;
  2711. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  2712. } else {
  2713. tp->tx_buffers[entry].skb = NULL;
  2714. }
  2715. entry = NEXT_TX(entry);
  2716. i++;
  2717. }
  2718. dev_kfree_skb(skb);
  2719. return 0;
  2720. }
  2721. static void tg3_set_txd(struct tg3 *tp, int entry,
  2722. dma_addr_t mapping, int len, u32 flags,
  2723. u32 mss_and_is_end)
  2724. {
  2725. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2726. int is_end = (mss_and_is_end & 0x1);
  2727. u32 mss = (mss_and_is_end >> 1);
  2728. u32 vlan_tag = 0;
  2729. if (is_end)
  2730. flags |= TXD_FLAG_END;
  2731. if (flags & TXD_FLAG_VLAN) {
  2732. vlan_tag = flags >> 16;
  2733. flags &= 0xffff;
  2734. }
  2735. vlan_tag |= (mss << TXD_MSS_SHIFT);
  2736. txd->addr_hi = ((u64) mapping >> 32);
  2737. txd->addr_lo = ((u64) mapping & 0xffffffff);
  2738. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  2739. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  2740. }
  2741. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2742. {
  2743. u32 base = (u32) mapping & 0xffffffff;
  2744. return ((base > 0xffffdcc0) &&
  2745. (base + len + 8 < base));
  2746. }
  2747. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2748. {
  2749. struct tg3 *tp = netdev_priv(dev);
  2750. dma_addr_t mapping;
  2751. unsigned int i;
  2752. u32 len, entry, base_flags, mss;
  2753. int would_hit_hwbug;
  2754. len = skb_headlen(skb);
  2755. /* No BH disabling for tx_lock here. We are running in BH disabled
  2756. * context and TX reclaim runs via tp->poll inside of a software
  2757. * interrupt. Furthermore, IRQ processing runs lockless so we have
  2758. * no IRQ context deadlocks to worry about either. Rejoice!
  2759. */
  2760. if (!spin_trylock(&tp->tx_lock))
  2761. return NETDEV_TX_LOCKED;
  2762. /* This is a hard error, log it. */
  2763. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  2764. netif_stop_queue(dev);
  2765. spin_unlock(&tp->tx_lock);
  2766. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  2767. dev->name);
  2768. return NETDEV_TX_BUSY;
  2769. }
  2770. entry = tp->tx_prod;
  2771. base_flags = 0;
  2772. if (skb->ip_summed == CHECKSUM_HW)
  2773. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  2774. #if TG3_TSO_SUPPORT != 0
  2775. mss = 0;
  2776. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  2777. (mss = skb_shinfo(skb)->tso_size) != 0) {
  2778. int tcp_opt_len, ip_tcp_len;
  2779. if (skb_header_cloned(skb) &&
  2780. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  2781. dev_kfree_skb(skb);
  2782. goto out_unlock;
  2783. }
  2784. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  2785. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  2786. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  2787. TXD_FLAG_CPU_POST_DMA);
  2788. skb->nh.iph->check = 0;
  2789. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  2790. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  2791. skb->h.th->check = 0;
  2792. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  2793. }
  2794. else {
  2795. skb->h.th->check =
  2796. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  2797. skb->nh.iph->daddr,
  2798. 0, IPPROTO_TCP, 0);
  2799. }
  2800. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  2801. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  2802. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2803. int tsflags;
  2804. tsflags = ((skb->nh.iph->ihl - 5) +
  2805. (tcp_opt_len >> 2));
  2806. mss |= (tsflags << 11);
  2807. }
  2808. } else {
  2809. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2810. int tsflags;
  2811. tsflags = ((skb->nh.iph->ihl - 5) +
  2812. (tcp_opt_len >> 2));
  2813. base_flags |= tsflags << 12;
  2814. }
  2815. }
  2816. }
  2817. #else
  2818. mss = 0;
  2819. #endif
  2820. #if TG3_VLAN_TAG_USED
  2821. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  2822. base_flags |= (TXD_FLAG_VLAN |
  2823. (vlan_tx_tag_get(skb) << 16));
  2824. #endif
  2825. /* Queue skb data, a.k.a. the main skb fragment. */
  2826. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2827. tp->tx_buffers[entry].skb = skb;
  2828. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2829. would_hit_hwbug = 0;
  2830. if (tg3_4g_overflow_test(mapping, len))
  2831. would_hit_hwbug = entry + 1;
  2832. tg3_set_txd(tp, entry, mapping, len, base_flags,
  2833. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  2834. entry = NEXT_TX(entry);
  2835. /* Now loop through additional data fragments, and queue them. */
  2836. if (skb_shinfo(skb)->nr_frags > 0) {
  2837. unsigned int i, last;
  2838. last = skb_shinfo(skb)->nr_frags - 1;
  2839. for (i = 0; i <= last; i++) {
  2840. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2841. len = frag->size;
  2842. mapping = pci_map_page(tp->pdev,
  2843. frag->page,
  2844. frag->page_offset,
  2845. len, PCI_DMA_TODEVICE);
  2846. tp->tx_buffers[entry].skb = NULL;
  2847. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2848. if (tg3_4g_overflow_test(mapping, len)) {
  2849. /* Only one should match. */
  2850. if (would_hit_hwbug)
  2851. BUG();
  2852. would_hit_hwbug = entry + 1;
  2853. }
  2854. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  2855. tg3_set_txd(tp, entry, mapping, len,
  2856. base_flags, (i == last)|(mss << 1));
  2857. else
  2858. tg3_set_txd(tp, entry, mapping, len,
  2859. base_flags, (i == last));
  2860. entry = NEXT_TX(entry);
  2861. }
  2862. }
  2863. if (would_hit_hwbug) {
  2864. u32 last_plus_one = entry;
  2865. u32 start;
  2866. unsigned int len = 0;
  2867. would_hit_hwbug -= 1;
  2868. entry = entry - 1 - skb_shinfo(skb)->nr_frags;
  2869. entry &= (TG3_TX_RING_SIZE - 1);
  2870. start = entry;
  2871. i = 0;
  2872. while (entry != last_plus_one) {
  2873. if (i == 0)
  2874. len = skb_headlen(skb);
  2875. else
  2876. len = skb_shinfo(skb)->frags[i-1].size;
  2877. if (entry == would_hit_hwbug)
  2878. break;
  2879. i++;
  2880. entry = NEXT_TX(entry);
  2881. }
  2882. /* If the workaround fails due to memory/mapping
  2883. * failure, silently drop this packet.
  2884. */
  2885. if (tigon3_4gb_hwbug_workaround(tp, skb,
  2886. entry, len,
  2887. last_plus_one,
  2888. &start, mss))
  2889. goto out_unlock;
  2890. entry = start;
  2891. }
  2892. /* Packets are ready, update Tx producer idx local and on card. */
  2893. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  2894. tp->tx_prod = entry;
  2895. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1))
  2896. netif_stop_queue(dev);
  2897. out_unlock:
  2898. mmiowb();
  2899. spin_unlock(&tp->tx_lock);
  2900. dev->trans_start = jiffies;
  2901. return NETDEV_TX_OK;
  2902. }
  2903. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  2904. int new_mtu)
  2905. {
  2906. dev->mtu = new_mtu;
  2907. if (new_mtu > ETH_DATA_LEN)
  2908. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  2909. else
  2910. tp->tg3_flags &= ~TG3_FLAG_JUMBO_ENABLE;
  2911. }
  2912. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  2913. {
  2914. struct tg3 *tp = netdev_priv(dev);
  2915. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  2916. return -EINVAL;
  2917. if (!netif_running(dev)) {
  2918. /* We'll just catch it later when the
  2919. * device is up'd.
  2920. */
  2921. tg3_set_mtu(dev, tp, new_mtu);
  2922. return 0;
  2923. }
  2924. tg3_netif_stop(tp);
  2925. tg3_full_lock(tp, 1);
  2926. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  2927. tg3_set_mtu(dev, tp, new_mtu);
  2928. tg3_init_hw(tp);
  2929. tg3_netif_start(tp);
  2930. tg3_full_unlock(tp);
  2931. return 0;
  2932. }
  2933. /* Free up pending packets in all rx/tx rings.
  2934. *
  2935. * The chip has been shut down and the driver detached from
  2936. * the networking, so no interrupts or new tx packets will
  2937. * end up in the driver. tp->{tx,}lock is not held and we are not
  2938. * in an interrupt context and thus may sleep.
  2939. */
  2940. static void tg3_free_rings(struct tg3 *tp)
  2941. {
  2942. struct ring_info *rxp;
  2943. int i;
  2944. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  2945. rxp = &tp->rx_std_buffers[i];
  2946. if (rxp->skb == NULL)
  2947. continue;
  2948. pci_unmap_single(tp->pdev,
  2949. pci_unmap_addr(rxp, mapping),
  2950. RX_PKT_BUF_SZ - tp->rx_offset,
  2951. PCI_DMA_FROMDEVICE);
  2952. dev_kfree_skb_any(rxp->skb);
  2953. rxp->skb = NULL;
  2954. }
  2955. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  2956. rxp = &tp->rx_jumbo_buffers[i];
  2957. if (rxp->skb == NULL)
  2958. continue;
  2959. pci_unmap_single(tp->pdev,
  2960. pci_unmap_addr(rxp, mapping),
  2961. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  2962. PCI_DMA_FROMDEVICE);
  2963. dev_kfree_skb_any(rxp->skb);
  2964. rxp->skb = NULL;
  2965. }
  2966. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  2967. struct tx_ring_info *txp;
  2968. struct sk_buff *skb;
  2969. int j;
  2970. txp = &tp->tx_buffers[i];
  2971. skb = txp->skb;
  2972. if (skb == NULL) {
  2973. i++;
  2974. continue;
  2975. }
  2976. pci_unmap_single(tp->pdev,
  2977. pci_unmap_addr(txp, mapping),
  2978. skb_headlen(skb),
  2979. PCI_DMA_TODEVICE);
  2980. txp->skb = NULL;
  2981. i++;
  2982. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  2983. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  2984. pci_unmap_page(tp->pdev,
  2985. pci_unmap_addr(txp, mapping),
  2986. skb_shinfo(skb)->frags[j].size,
  2987. PCI_DMA_TODEVICE);
  2988. i++;
  2989. }
  2990. dev_kfree_skb_any(skb);
  2991. }
  2992. }
  2993. /* Initialize tx/rx rings for packet processing.
  2994. *
  2995. * The chip has been shut down and the driver detached from
  2996. * the networking, so no interrupts or new tx packets will
  2997. * end up in the driver. tp->{tx,}lock are held and thus
  2998. * we may not sleep.
  2999. */
  3000. static void tg3_init_rings(struct tg3 *tp)
  3001. {
  3002. u32 i;
  3003. /* Free up all the SKBs. */
  3004. tg3_free_rings(tp);
  3005. /* Zero out all descriptors. */
  3006. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3007. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3008. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3009. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3010. /* Initialize invariants of the rings, we only set this
  3011. * stuff once. This works because the card does not
  3012. * write into the rx buffer posting rings.
  3013. */
  3014. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3015. struct tg3_rx_buffer_desc *rxd;
  3016. rxd = &tp->rx_std[i];
  3017. rxd->idx_len = (RX_PKT_BUF_SZ - tp->rx_offset - 64)
  3018. << RXD_LEN_SHIFT;
  3019. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3020. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3021. (i << RXD_OPAQUE_INDEX_SHIFT));
  3022. }
  3023. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  3024. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3025. struct tg3_rx_buffer_desc *rxd;
  3026. rxd = &tp->rx_jumbo[i];
  3027. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3028. << RXD_LEN_SHIFT;
  3029. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3030. RXD_FLAG_JUMBO;
  3031. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3032. (i << RXD_OPAQUE_INDEX_SHIFT));
  3033. }
  3034. }
  3035. /* Now allocate fresh SKBs for each rx ring. */
  3036. for (i = 0; i < tp->rx_pending; i++) {
  3037. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3038. -1, i) < 0)
  3039. break;
  3040. }
  3041. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  3042. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3043. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3044. -1, i) < 0)
  3045. break;
  3046. }
  3047. }
  3048. }
  3049. /*
  3050. * Must not be invoked with interrupt sources disabled and
  3051. * the hardware shutdown down.
  3052. */
  3053. static void tg3_free_consistent(struct tg3 *tp)
  3054. {
  3055. if (tp->rx_std_buffers) {
  3056. kfree(tp->rx_std_buffers);
  3057. tp->rx_std_buffers = NULL;
  3058. }
  3059. if (tp->rx_std) {
  3060. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3061. tp->rx_std, tp->rx_std_mapping);
  3062. tp->rx_std = NULL;
  3063. }
  3064. if (tp->rx_jumbo) {
  3065. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3066. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3067. tp->rx_jumbo = NULL;
  3068. }
  3069. if (tp->rx_rcb) {
  3070. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3071. tp->rx_rcb, tp->rx_rcb_mapping);
  3072. tp->rx_rcb = NULL;
  3073. }
  3074. if (tp->tx_ring) {
  3075. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3076. tp->tx_ring, tp->tx_desc_mapping);
  3077. tp->tx_ring = NULL;
  3078. }
  3079. if (tp->hw_status) {
  3080. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3081. tp->hw_status, tp->status_mapping);
  3082. tp->hw_status = NULL;
  3083. }
  3084. if (tp->hw_stats) {
  3085. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3086. tp->hw_stats, tp->stats_mapping);
  3087. tp->hw_stats = NULL;
  3088. }
  3089. }
  3090. /*
  3091. * Must not be invoked with interrupt sources disabled and
  3092. * the hardware shutdown down. Can sleep.
  3093. */
  3094. static int tg3_alloc_consistent(struct tg3 *tp)
  3095. {
  3096. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3097. (TG3_RX_RING_SIZE +
  3098. TG3_RX_JUMBO_RING_SIZE)) +
  3099. (sizeof(struct tx_ring_info) *
  3100. TG3_TX_RING_SIZE),
  3101. GFP_KERNEL);
  3102. if (!tp->rx_std_buffers)
  3103. return -ENOMEM;
  3104. memset(tp->rx_std_buffers, 0,
  3105. (sizeof(struct ring_info) *
  3106. (TG3_RX_RING_SIZE +
  3107. TG3_RX_JUMBO_RING_SIZE)) +
  3108. (sizeof(struct tx_ring_info) *
  3109. TG3_TX_RING_SIZE));
  3110. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3111. tp->tx_buffers = (struct tx_ring_info *)
  3112. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3113. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3114. &tp->rx_std_mapping);
  3115. if (!tp->rx_std)
  3116. goto err_out;
  3117. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3118. &tp->rx_jumbo_mapping);
  3119. if (!tp->rx_jumbo)
  3120. goto err_out;
  3121. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3122. &tp->rx_rcb_mapping);
  3123. if (!tp->rx_rcb)
  3124. goto err_out;
  3125. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3126. &tp->tx_desc_mapping);
  3127. if (!tp->tx_ring)
  3128. goto err_out;
  3129. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3130. TG3_HW_STATUS_SIZE,
  3131. &tp->status_mapping);
  3132. if (!tp->hw_status)
  3133. goto err_out;
  3134. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3135. sizeof(struct tg3_hw_stats),
  3136. &tp->stats_mapping);
  3137. if (!tp->hw_stats)
  3138. goto err_out;
  3139. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3140. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3141. return 0;
  3142. err_out:
  3143. tg3_free_consistent(tp);
  3144. return -ENOMEM;
  3145. }
  3146. #define MAX_WAIT_CNT 1000
  3147. /* To stop a block, clear the enable bit and poll till it
  3148. * clears. tp->lock is held.
  3149. */
  3150. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3151. {
  3152. unsigned int i;
  3153. u32 val;
  3154. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3155. switch (ofs) {
  3156. case RCVLSC_MODE:
  3157. case DMAC_MODE:
  3158. case MBFREE_MODE:
  3159. case BUFMGR_MODE:
  3160. case MEMARB_MODE:
  3161. /* We can't enable/disable these bits of the
  3162. * 5705/5750, just say success.
  3163. */
  3164. return 0;
  3165. default:
  3166. break;
  3167. };
  3168. }
  3169. val = tr32(ofs);
  3170. val &= ~enable_bit;
  3171. tw32_f(ofs, val);
  3172. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3173. udelay(100);
  3174. val = tr32(ofs);
  3175. if ((val & enable_bit) == 0)
  3176. break;
  3177. }
  3178. if (i == MAX_WAIT_CNT && !silent) {
  3179. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3180. "ofs=%lx enable_bit=%x\n",
  3181. ofs, enable_bit);
  3182. return -ENODEV;
  3183. }
  3184. return 0;
  3185. }
  3186. /* tp->lock is held. */
  3187. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3188. {
  3189. int i, err;
  3190. tg3_disable_ints(tp);
  3191. tp->rx_mode &= ~RX_MODE_ENABLE;
  3192. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3193. udelay(10);
  3194. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3195. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3196. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3197. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3198. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3199. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3200. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3201. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3202. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3203. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3204. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3205. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3206. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3207. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3208. tw32_f(MAC_MODE, tp->mac_mode);
  3209. udelay(40);
  3210. tp->tx_mode &= ~TX_MODE_ENABLE;
  3211. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3212. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3213. udelay(100);
  3214. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3215. break;
  3216. }
  3217. if (i >= MAX_WAIT_CNT) {
  3218. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3219. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3220. tp->dev->name, tr32(MAC_TX_MODE));
  3221. err |= -ENODEV;
  3222. }
  3223. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3224. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3225. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3226. tw32(FTQ_RESET, 0xffffffff);
  3227. tw32(FTQ_RESET, 0x00000000);
  3228. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3229. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3230. if (tp->hw_status)
  3231. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3232. if (tp->hw_stats)
  3233. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3234. return err;
  3235. }
  3236. /* tp->lock is held. */
  3237. static int tg3_nvram_lock(struct tg3 *tp)
  3238. {
  3239. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3240. int i;
  3241. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3242. for (i = 0; i < 8000; i++) {
  3243. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3244. break;
  3245. udelay(20);
  3246. }
  3247. if (i == 8000)
  3248. return -ENODEV;
  3249. }
  3250. return 0;
  3251. }
  3252. /* tp->lock is held. */
  3253. static void tg3_nvram_unlock(struct tg3 *tp)
  3254. {
  3255. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3256. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3257. }
  3258. /* tp->lock is held. */
  3259. static void tg3_enable_nvram_access(struct tg3 *tp)
  3260. {
  3261. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3262. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3263. u32 nvaccess = tr32(NVRAM_ACCESS);
  3264. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3265. }
  3266. }
  3267. /* tp->lock is held. */
  3268. static void tg3_disable_nvram_access(struct tg3 *tp)
  3269. {
  3270. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3271. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3272. u32 nvaccess = tr32(NVRAM_ACCESS);
  3273. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3274. }
  3275. }
  3276. /* tp->lock is held. */
  3277. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3278. {
  3279. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3280. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3281. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3282. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3283. switch (kind) {
  3284. case RESET_KIND_INIT:
  3285. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3286. DRV_STATE_START);
  3287. break;
  3288. case RESET_KIND_SHUTDOWN:
  3289. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3290. DRV_STATE_UNLOAD);
  3291. break;
  3292. case RESET_KIND_SUSPEND:
  3293. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3294. DRV_STATE_SUSPEND);
  3295. break;
  3296. default:
  3297. break;
  3298. };
  3299. }
  3300. }
  3301. /* tp->lock is held. */
  3302. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3303. {
  3304. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3305. switch (kind) {
  3306. case RESET_KIND_INIT:
  3307. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3308. DRV_STATE_START_DONE);
  3309. break;
  3310. case RESET_KIND_SHUTDOWN:
  3311. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3312. DRV_STATE_UNLOAD_DONE);
  3313. break;
  3314. default:
  3315. break;
  3316. };
  3317. }
  3318. }
  3319. /* tp->lock is held. */
  3320. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3321. {
  3322. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3323. switch (kind) {
  3324. case RESET_KIND_INIT:
  3325. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3326. DRV_STATE_START);
  3327. break;
  3328. case RESET_KIND_SHUTDOWN:
  3329. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3330. DRV_STATE_UNLOAD);
  3331. break;
  3332. case RESET_KIND_SUSPEND:
  3333. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3334. DRV_STATE_SUSPEND);
  3335. break;
  3336. default:
  3337. break;
  3338. };
  3339. }
  3340. }
  3341. static void tg3_stop_fw(struct tg3 *);
  3342. /* tp->lock is held. */
  3343. static int tg3_chip_reset(struct tg3 *tp)
  3344. {
  3345. u32 val;
  3346. u32 flags_save;
  3347. int i;
  3348. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3349. tg3_nvram_lock(tp);
  3350. /*
  3351. * We must avoid the readl() that normally takes place.
  3352. * It locks machines, causes machine checks, and other
  3353. * fun things. So, temporarily disable the 5701
  3354. * hardware workaround, while we do the reset.
  3355. */
  3356. flags_save = tp->tg3_flags;
  3357. tp->tg3_flags &= ~TG3_FLAG_5701_REG_WRITE_BUG;
  3358. /* do the reset */
  3359. val = GRC_MISC_CFG_CORECLK_RESET;
  3360. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3361. if (tr32(0x7e2c) == 0x60) {
  3362. tw32(0x7e2c, 0x20);
  3363. }
  3364. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3365. tw32(GRC_MISC_CFG, (1 << 29));
  3366. val |= (1 << 29);
  3367. }
  3368. }
  3369. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3370. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3371. tw32(GRC_MISC_CFG, val);
  3372. /* restore 5701 hardware bug workaround flag */
  3373. tp->tg3_flags = flags_save;
  3374. /* Unfortunately, we have to delay before the PCI read back.
  3375. * Some 575X chips even will not respond to a PCI cfg access
  3376. * when the reset command is given to the chip.
  3377. *
  3378. * How do these hardware designers expect things to work
  3379. * properly if the PCI write is posted for a long period
  3380. * of time? It is always necessary to have some method by
  3381. * which a register read back can occur to push the write
  3382. * out which does the reset.
  3383. *
  3384. * For most tg3 variants the trick below was working.
  3385. * Ho hum...
  3386. */
  3387. udelay(120);
  3388. /* Flush PCI posted writes. The normal MMIO registers
  3389. * are inaccessible at this time so this is the only
  3390. * way to make this reliably (actually, this is no longer
  3391. * the case, see above). I tried to use indirect
  3392. * register read/write but this upset some 5701 variants.
  3393. */
  3394. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3395. udelay(120);
  3396. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3397. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3398. int i;
  3399. u32 cfg_val;
  3400. /* Wait for link training to complete. */
  3401. for (i = 0; i < 5000; i++)
  3402. udelay(100);
  3403. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3404. pci_write_config_dword(tp->pdev, 0xc4,
  3405. cfg_val | (1 << 15));
  3406. }
  3407. /* Set PCIE max payload size and clear error status. */
  3408. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3409. }
  3410. /* Re-enable indirect register accesses. */
  3411. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3412. tp->misc_host_ctrl);
  3413. /* Set MAX PCI retry to zero. */
  3414. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3415. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3416. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3417. val |= PCISTATE_RETRY_SAME_DMA;
  3418. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3419. pci_restore_state(tp->pdev);
  3420. /* Make sure PCI-X relaxed ordering bit is clear. */
  3421. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3422. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3423. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3424. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3425. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3426. tg3_stop_fw(tp);
  3427. tw32(0x5000, 0x400);
  3428. }
  3429. tw32(GRC_MODE, tp->grc_mode);
  3430. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3431. u32 val = tr32(0xc4);
  3432. tw32(0xc4, val | (1 << 15));
  3433. }
  3434. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3436. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3437. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3438. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3439. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3440. }
  3441. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3442. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3443. tw32_f(MAC_MODE, tp->mac_mode);
  3444. } else
  3445. tw32_f(MAC_MODE, 0);
  3446. udelay(40);
  3447. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3448. /* Wait for firmware initialization to complete. */
  3449. for (i = 0; i < 100000; i++) {
  3450. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3451. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3452. break;
  3453. udelay(10);
  3454. }
  3455. if (i >= 100000) {
  3456. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3457. "firmware will not restart magic=%08x\n",
  3458. tp->dev->name, val);
  3459. return -ENODEV;
  3460. }
  3461. }
  3462. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3463. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3464. u32 val = tr32(0x7c00);
  3465. tw32(0x7c00, val | (1 << 25));
  3466. }
  3467. /* Reprobe ASF enable state. */
  3468. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3469. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3470. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3471. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3472. u32 nic_cfg;
  3473. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3474. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3475. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3476. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3477. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3478. }
  3479. }
  3480. return 0;
  3481. }
  3482. /* tp->lock is held. */
  3483. static void tg3_stop_fw(struct tg3 *tp)
  3484. {
  3485. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3486. u32 val;
  3487. int i;
  3488. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3489. val = tr32(GRC_RX_CPU_EVENT);
  3490. val |= (1 << 14);
  3491. tw32(GRC_RX_CPU_EVENT, val);
  3492. /* Wait for RX cpu to ACK the event. */
  3493. for (i = 0; i < 100; i++) {
  3494. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3495. break;
  3496. udelay(1);
  3497. }
  3498. }
  3499. }
  3500. /* tp->lock is held. */
  3501. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3502. {
  3503. int err;
  3504. tg3_stop_fw(tp);
  3505. tg3_write_sig_pre_reset(tp, kind);
  3506. tg3_abort_hw(tp, silent);
  3507. err = tg3_chip_reset(tp);
  3508. tg3_write_sig_legacy(tp, kind);
  3509. tg3_write_sig_post_reset(tp, kind);
  3510. if (err)
  3511. return err;
  3512. return 0;
  3513. }
  3514. #define TG3_FW_RELEASE_MAJOR 0x0
  3515. #define TG3_FW_RELASE_MINOR 0x0
  3516. #define TG3_FW_RELEASE_FIX 0x0
  3517. #define TG3_FW_START_ADDR 0x08000000
  3518. #define TG3_FW_TEXT_ADDR 0x08000000
  3519. #define TG3_FW_TEXT_LEN 0x9c0
  3520. #define TG3_FW_RODATA_ADDR 0x080009c0
  3521. #define TG3_FW_RODATA_LEN 0x60
  3522. #define TG3_FW_DATA_ADDR 0x08000a40
  3523. #define TG3_FW_DATA_LEN 0x20
  3524. #define TG3_FW_SBSS_ADDR 0x08000a60
  3525. #define TG3_FW_SBSS_LEN 0xc
  3526. #define TG3_FW_BSS_ADDR 0x08000a70
  3527. #define TG3_FW_BSS_LEN 0x10
  3528. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3529. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3530. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3531. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3532. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3533. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3534. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3535. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3536. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3537. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3538. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3539. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3540. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3541. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3542. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3543. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3544. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3545. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3546. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3547. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3548. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3549. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3550. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3551. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3552. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3553. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3554. 0, 0, 0, 0, 0, 0,
  3555. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3556. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3557. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3558. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3559. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3560. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3561. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3562. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3563. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3564. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3565. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3566. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3567. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3568. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3569. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3570. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3571. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3572. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3573. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3574. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3575. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3576. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3577. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3578. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3579. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3580. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3581. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3582. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3583. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3584. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3585. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3586. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3587. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3588. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3589. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3590. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3591. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3592. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3593. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3594. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3595. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3596. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3597. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3598. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3599. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3600. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3601. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3602. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3603. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3604. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3605. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3606. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3607. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3608. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3609. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3610. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3611. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3612. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3613. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3614. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3615. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3616. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3617. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3618. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3619. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3620. };
  3621. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3622. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3623. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3624. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3625. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3626. 0x00000000
  3627. };
  3628. #if 0 /* All zeros, don't eat up space with it. */
  3629. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3630. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3631. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3632. };
  3633. #endif
  3634. #define RX_CPU_SCRATCH_BASE 0x30000
  3635. #define RX_CPU_SCRATCH_SIZE 0x04000
  3636. #define TX_CPU_SCRATCH_BASE 0x34000
  3637. #define TX_CPU_SCRATCH_SIZE 0x04000
  3638. /* tp->lock is held. */
  3639. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3640. {
  3641. int i;
  3642. if (offset == TX_CPU_BASE &&
  3643. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3644. BUG();
  3645. if (offset == RX_CPU_BASE) {
  3646. for (i = 0; i < 10000; i++) {
  3647. tw32(offset + CPU_STATE, 0xffffffff);
  3648. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3649. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3650. break;
  3651. }
  3652. tw32(offset + CPU_STATE, 0xffffffff);
  3653. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3654. udelay(10);
  3655. } else {
  3656. for (i = 0; i < 10000; i++) {
  3657. tw32(offset + CPU_STATE, 0xffffffff);
  3658. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3659. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3660. break;
  3661. }
  3662. }
  3663. if (i >= 10000) {
  3664. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3665. "and %s CPU\n",
  3666. tp->dev->name,
  3667. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3668. return -ENODEV;
  3669. }
  3670. return 0;
  3671. }
  3672. struct fw_info {
  3673. unsigned int text_base;
  3674. unsigned int text_len;
  3675. u32 *text_data;
  3676. unsigned int rodata_base;
  3677. unsigned int rodata_len;
  3678. u32 *rodata_data;
  3679. unsigned int data_base;
  3680. unsigned int data_len;
  3681. u32 *data_data;
  3682. };
  3683. /* tp->lock is held. */
  3684. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3685. int cpu_scratch_size, struct fw_info *info)
  3686. {
  3687. int err, i;
  3688. u32 orig_tg3_flags = tp->tg3_flags;
  3689. void (*write_op)(struct tg3 *, u32, u32);
  3690. if (cpu_base == TX_CPU_BASE &&
  3691. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3692. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3693. "TX cpu firmware on %s which is 5705.\n",
  3694. tp->dev->name);
  3695. return -EINVAL;
  3696. }
  3697. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3698. write_op = tg3_write_mem;
  3699. else
  3700. write_op = tg3_write_indirect_reg32;
  3701. /* Force use of PCI config space for indirect register
  3702. * write calls.
  3703. */
  3704. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  3705. /* It is possible that bootcode is still loading at this point.
  3706. * Get the nvram lock first before halting the cpu.
  3707. */
  3708. tg3_nvram_lock(tp);
  3709. err = tg3_halt_cpu(tp, cpu_base);
  3710. tg3_nvram_unlock(tp);
  3711. if (err)
  3712. goto out;
  3713. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3714. write_op(tp, cpu_scratch_base + i, 0);
  3715. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3716. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  3717. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  3718. write_op(tp, (cpu_scratch_base +
  3719. (info->text_base & 0xffff) +
  3720. (i * sizeof(u32))),
  3721. (info->text_data ?
  3722. info->text_data[i] : 0));
  3723. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  3724. write_op(tp, (cpu_scratch_base +
  3725. (info->rodata_base & 0xffff) +
  3726. (i * sizeof(u32))),
  3727. (info->rodata_data ?
  3728. info->rodata_data[i] : 0));
  3729. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  3730. write_op(tp, (cpu_scratch_base +
  3731. (info->data_base & 0xffff) +
  3732. (i * sizeof(u32))),
  3733. (info->data_data ?
  3734. info->data_data[i] : 0));
  3735. err = 0;
  3736. out:
  3737. tp->tg3_flags = orig_tg3_flags;
  3738. return err;
  3739. }
  3740. /* tp->lock is held. */
  3741. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3742. {
  3743. struct fw_info info;
  3744. int err, i;
  3745. info.text_base = TG3_FW_TEXT_ADDR;
  3746. info.text_len = TG3_FW_TEXT_LEN;
  3747. info.text_data = &tg3FwText[0];
  3748. info.rodata_base = TG3_FW_RODATA_ADDR;
  3749. info.rodata_len = TG3_FW_RODATA_LEN;
  3750. info.rodata_data = &tg3FwRodata[0];
  3751. info.data_base = TG3_FW_DATA_ADDR;
  3752. info.data_len = TG3_FW_DATA_LEN;
  3753. info.data_data = NULL;
  3754. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3755. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3756. &info);
  3757. if (err)
  3758. return err;
  3759. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3760. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3761. &info);
  3762. if (err)
  3763. return err;
  3764. /* Now startup only the RX cpu. */
  3765. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3766. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3767. for (i = 0; i < 5; i++) {
  3768. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  3769. break;
  3770. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3771. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  3772. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3773. udelay(1000);
  3774. }
  3775. if (i >= 5) {
  3776. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  3777. "to set RX CPU PC, is %08x should be %08x\n",
  3778. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  3779. TG3_FW_TEXT_ADDR);
  3780. return -ENODEV;
  3781. }
  3782. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3783. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  3784. return 0;
  3785. }
  3786. #if TG3_TSO_SUPPORT != 0
  3787. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  3788. #define TG3_TSO_FW_RELASE_MINOR 0x6
  3789. #define TG3_TSO_FW_RELEASE_FIX 0x0
  3790. #define TG3_TSO_FW_START_ADDR 0x08000000
  3791. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  3792. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  3793. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  3794. #define TG3_TSO_FW_RODATA_LEN 0x60
  3795. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  3796. #define TG3_TSO_FW_DATA_LEN 0x30
  3797. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  3798. #define TG3_TSO_FW_SBSS_LEN 0x2c
  3799. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  3800. #define TG3_TSO_FW_BSS_LEN 0x894
  3801. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  3802. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  3803. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  3804. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  3805. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  3806. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  3807. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  3808. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  3809. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  3810. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  3811. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  3812. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  3813. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  3814. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  3815. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  3816. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  3817. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  3818. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  3819. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  3820. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3821. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  3822. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  3823. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  3824. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  3825. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  3826. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  3827. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  3828. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  3829. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  3830. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  3831. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  3832. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  3833. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  3834. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  3835. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  3836. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  3837. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  3838. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  3839. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  3840. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3841. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  3842. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  3843. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  3844. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  3845. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  3846. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  3847. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  3848. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  3849. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3850. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  3851. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3852. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  3853. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  3854. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  3855. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  3856. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  3857. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  3858. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  3859. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  3860. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  3861. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  3862. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  3863. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  3864. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  3865. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  3866. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  3867. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  3868. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  3869. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  3870. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  3871. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  3872. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  3873. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  3874. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  3875. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  3876. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  3877. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  3878. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  3879. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  3880. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  3881. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  3882. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  3883. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  3884. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  3885. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  3886. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  3887. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  3888. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  3889. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3890. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  3891. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  3892. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  3893. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  3894. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  3895. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  3896. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  3897. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  3898. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  3899. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  3900. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  3901. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  3902. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  3903. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  3904. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  3905. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  3906. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  3907. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  3908. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  3909. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  3910. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  3911. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  3912. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  3913. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  3914. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  3915. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  3916. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  3917. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  3918. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  3919. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  3920. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  3921. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  3922. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  3923. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  3924. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  3925. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  3926. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  3927. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  3928. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  3929. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  3930. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  3931. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  3932. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  3933. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  3934. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  3935. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3936. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  3937. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  3938. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  3939. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  3940. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  3941. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  3942. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  3943. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  3944. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  3945. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  3946. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  3947. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  3948. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  3949. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  3950. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  3951. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  3952. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  3953. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  3954. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  3955. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  3956. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  3957. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  3958. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  3959. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  3960. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  3961. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  3962. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  3963. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  3964. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  3965. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  3966. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  3967. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  3968. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  3969. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  3970. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  3971. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3972. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  3973. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  3974. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  3975. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  3976. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  3977. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  3978. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  3979. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  3980. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  3981. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  3982. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  3983. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  3984. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  3985. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  3986. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  3987. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  3988. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  3989. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  3990. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  3991. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  3992. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  3993. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  3994. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  3995. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  3996. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  3997. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3998. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  3999. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4000. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4001. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4002. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4003. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4004. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4005. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4006. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4007. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4008. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4009. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4010. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4011. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4012. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4013. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4014. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4015. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4016. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4017. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4018. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4019. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4020. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4021. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4022. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4023. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4024. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4025. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4026. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4027. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4028. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4029. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4030. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4031. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4032. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4033. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4034. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4035. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4036. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4037. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4038. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4039. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4040. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4041. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4042. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4043. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4044. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4045. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4046. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4047. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4048. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4049. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4050. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4051. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4052. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4053. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4054. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4055. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4056. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4057. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4058. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4059. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4060. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4061. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4062. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4063. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4064. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4065. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4066. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4067. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4068. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4069. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4070. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4071. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4072. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4073. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4074. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4075. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4076. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4077. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4078. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4079. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4080. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4081. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4082. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4083. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4084. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4085. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4086. };
  4087. static u32 tg3TsoFwRodata[] = {
  4088. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4089. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4090. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4091. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4092. 0x00000000,
  4093. };
  4094. static u32 tg3TsoFwData[] = {
  4095. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4096. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4097. 0x00000000,
  4098. };
  4099. /* 5705 needs a special version of the TSO firmware. */
  4100. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4101. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4102. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4103. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4104. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4105. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4106. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4107. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4108. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4109. #define TG3_TSO5_FW_DATA_LEN 0x20
  4110. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4111. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4112. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4113. #define TG3_TSO5_FW_BSS_LEN 0x88
  4114. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4115. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4116. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4117. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4118. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4119. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4120. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4121. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4122. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4123. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4124. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4125. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4126. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4127. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4128. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4129. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4130. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4131. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4132. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4133. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4134. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4135. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4136. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4137. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4138. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4139. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4140. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4141. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4142. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4143. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4144. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4145. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4146. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4147. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4148. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4149. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4150. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4151. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4152. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4153. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4154. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4155. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4156. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4157. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4158. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4159. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4160. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4161. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4162. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4163. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4164. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4165. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4166. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4167. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4168. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4169. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4170. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4171. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4172. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4173. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4174. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4175. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4176. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4177. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4178. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4179. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4180. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4181. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4182. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4183. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4184. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4185. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4186. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4187. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4188. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4189. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4190. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4191. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4192. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4193. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4194. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4195. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4196. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4197. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4198. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4199. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4200. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4201. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4202. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4203. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4204. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4205. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4206. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4207. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4208. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4209. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4210. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4211. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4212. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4213. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4214. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4215. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4216. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4217. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4218. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4219. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4220. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4221. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4222. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4223. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4224. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4225. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4226. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4227. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4228. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4229. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4230. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4231. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4232. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4233. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4234. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4235. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4236. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4237. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4238. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4239. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4240. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4241. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4242. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4243. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4244. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4245. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4246. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4247. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4248. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4249. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4250. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4251. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4252. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4253. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4254. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4255. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4256. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4257. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4258. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4259. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4260. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4261. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4262. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4263. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4264. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4265. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4266. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4267. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4268. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4269. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4270. 0x00000000, 0x00000000, 0x00000000,
  4271. };
  4272. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4273. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4274. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4275. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4276. 0x00000000, 0x00000000, 0x00000000,
  4277. };
  4278. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4279. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4280. 0x00000000, 0x00000000, 0x00000000,
  4281. };
  4282. /* tp->lock is held. */
  4283. static int tg3_load_tso_firmware(struct tg3 *tp)
  4284. {
  4285. struct fw_info info;
  4286. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4287. int err, i;
  4288. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4289. return 0;
  4290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4291. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4292. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4293. info.text_data = &tg3Tso5FwText[0];
  4294. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4295. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4296. info.rodata_data = &tg3Tso5FwRodata[0];
  4297. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4298. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4299. info.data_data = &tg3Tso5FwData[0];
  4300. cpu_base = RX_CPU_BASE;
  4301. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4302. cpu_scratch_size = (info.text_len +
  4303. info.rodata_len +
  4304. info.data_len +
  4305. TG3_TSO5_FW_SBSS_LEN +
  4306. TG3_TSO5_FW_BSS_LEN);
  4307. } else {
  4308. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4309. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4310. info.text_data = &tg3TsoFwText[0];
  4311. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4312. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4313. info.rodata_data = &tg3TsoFwRodata[0];
  4314. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4315. info.data_len = TG3_TSO_FW_DATA_LEN;
  4316. info.data_data = &tg3TsoFwData[0];
  4317. cpu_base = TX_CPU_BASE;
  4318. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4319. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4320. }
  4321. err = tg3_load_firmware_cpu(tp, cpu_base,
  4322. cpu_scratch_base, cpu_scratch_size,
  4323. &info);
  4324. if (err)
  4325. return err;
  4326. /* Now startup the cpu. */
  4327. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4328. tw32_f(cpu_base + CPU_PC, info.text_base);
  4329. for (i = 0; i < 5; i++) {
  4330. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4331. break;
  4332. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4333. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4334. tw32_f(cpu_base + CPU_PC, info.text_base);
  4335. udelay(1000);
  4336. }
  4337. if (i >= 5) {
  4338. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4339. "to set CPU PC, is %08x should be %08x\n",
  4340. tp->dev->name, tr32(cpu_base + CPU_PC),
  4341. info.text_base);
  4342. return -ENODEV;
  4343. }
  4344. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4345. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4346. return 0;
  4347. }
  4348. #endif /* TG3_TSO_SUPPORT != 0 */
  4349. /* tp->lock is held. */
  4350. static void __tg3_set_mac_addr(struct tg3 *tp)
  4351. {
  4352. u32 addr_high, addr_low;
  4353. int i;
  4354. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4355. tp->dev->dev_addr[1]);
  4356. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4357. (tp->dev->dev_addr[3] << 16) |
  4358. (tp->dev->dev_addr[4] << 8) |
  4359. (tp->dev->dev_addr[5] << 0));
  4360. for (i = 0; i < 4; i++) {
  4361. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4362. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4363. }
  4364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4366. for (i = 0; i < 12; i++) {
  4367. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4368. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4369. }
  4370. }
  4371. addr_high = (tp->dev->dev_addr[0] +
  4372. tp->dev->dev_addr[1] +
  4373. tp->dev->dev_addr[2] +
  4374. tp->dev->dev_addr[3] +
  4375. tp->dev->dev_addr[4] +
  4376. tp->dev->dev_addr[5]) &
  4377. TX_BACKOFF_SEED_MASK;
  4378. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4379. }
  4380. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4381. {
  4382. struct tg3 *tp = netdev_priv(dev);
  4383. struct sockaddr *addr = p;
  4384. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4385. spin_lock_bh(&tp->lock);
  4386. __tg3_set_mac_addr(tp);
  4387. spin_unlock_bh(&tp->lock);
  4388. return 0;
  4389. }
  4390. /* tp->lock is held. */
  4391. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4392. dma_addr_t mapping, u32 maxlen_flags,
  4393. u32 nic_addr)
  4394. {
  4395. tg3_write_mem(tp,
  4396. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4397. ((u64) mapping >> 32));
  4398. tg3_write_mem(tp,
  4399. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4400. ((u64) mapping & 0xffffffff));
  4401. tg3_write_mem(tp,
  4402. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4403. maxlen_flags);
  4404. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4405. tg3_write_mem(tp,
  4406. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4407. nic_addr);
  4408. }
  4409. static void __tg3_set_rx_mode(struct net_device *);
  4410. static void tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4411. {
  4412. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4413. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4414. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4415. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4416. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4417. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4418. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4419. }
  4420. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4421. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4422. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4423. u32 val = ec->stats_block_coalesce_usecs;
  4424. if (!netif_carrier_ok(tp->dev))
  4425. val = 0;
  4426. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4427. }
  4428. }
  4429. /* tp->lock is held. */
  4430. static int tg3_reset_hw(struct tg3 *tp)
  4431. {
  4432. u32 val, rdmac_mode;
  4433. int i, err, limit;
  4434. tg3_disable_ints(tp);
  4435. tg3_stop_fw(tp);
  4436. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4437. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4438. tg3_abort_hw(tp, 1);
  4439. }
  4440. err = tg3_chip_reset(tp);
  4441. if (err)
  4442. return err;
  4443. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4444. /* This works around an issue with Athlon chipsets on
  4445. * B3 tigon3 silicon. This bit has no effect on any
  4446. * other revision. But do not set this on PCI Express
  4447. * chips.
  4448. */
  4449. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4450. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4451. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4452. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4453. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4454. val = tr32(TG3PCI_PCISTATE);
  4455. val |= PCISTATE_RETRY_SAME_DMA;
  4456. tw32(TG3PCI_PCISTATE, val);
  4457. }
  4458. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4459. /* Enable some hw fixes. */
  4460. val = tr32(TG3PCI_MSI_DATA);
  4461. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4462. tw32(TG3PCI_MSI_DATA, val);
  4463. }
  4464. /* Descriptor ring init may make accesses to the
  4465. * NIC SRAM area to setup the TX descriptors, so we
  4466. * can only do this after the hardware has been
  4467. * successfully reset.
  4468. */
  4469. tg3_init_rings(tp);
  4470. /* This value is determined during the probe time DMA
  4471. * engine test, tg3_test_dma.
  4472. */
  4473. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4474. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4475. GRC_MODE_4X_NIC_SEND_RINGS |
  4476. GRC_MODE_NO_TX_PHDR_CSUM |
  4477. GRC_MODE_NO_RX_PHDR_CSUM);
  4478. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4479. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4480. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4481. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4482. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4483. tw32(GRC_MODE,
  4484. tp->grc_mode |
  4485. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4486. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4487. val = tr32(GRC_MISC_CFG);
  4488. val &= ~0xff;
  4489. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4490. tw32(GRC_MISC_CFG, val);
  4491. /* Initialize MBUF/DESC pool. */
  4492. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4493. /* Do nothing. */
  4494. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4495. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4497. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4498. else
  4499. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4500. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4501. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4502. }
  4503. #if TG3_TSO_SUPPORT != 0
  4504. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4505. int fw_len;
  4506. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4507. TG3_TSO5_FW_RODATA_LEN +
  4508. TG3_TSO5_FW_DATA_LEN +
  4509. TG3_TSO5_FW_SBSS_LEN +
  4510. TG3_TSO5_FW_BSS_LEN);
  4511. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4512. tw32(BUFMGR_MB_POOL_ADDR,
  4513. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4514. tw32(BUFMGR_MB_POOL_SIZE,
  4515. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4516. }
  4517. #endif
  4518. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE)) {
  4519. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4520. tp->bufmgr_config.mbuf_read_dma_low_water);
  4521. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4522. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4523. tw32(BUFMGR_MB_HIGH_WATER,
  4524. tp->bufmgr_config.mbuf_high_water);
  4525. } else {
  4526. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4527. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4528. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4529. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4530. tw32(BUFMGR_MB_HIGH_WATER,
  4531. tp->bufmgr_config.mbuf_high_water_jumbo);
  4532. }
  4533. tw32(BUFMGR_DMA_LOW_WATER,
  4534. tp->bufmgr_config.dma_low_water);
  4535. tw32(BUFMGR_DMA_HIGH_WATER,
  4536. tp->bufmgr_config.dma_high_water);
  4537. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4538. for (i = 0; i < 2000; i++) {
  4539. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4540. break;
  4541. udelay(10);
  4542. }
  4543. if (i >= 2000) {
  4544. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4545. tp->dev->name);
  4546. return -ENODEV;
  4547. }
  4548. /* Setup replenish threshold. */
  4549. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4550. /* Initialize TG3_BDINFO's at:
  4551. * RCVDBDI_STD_BD: standard eth size rx ring
  4552. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4553. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4554. *
  4555. * like so:
  4556. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4557. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4558. * ring attribute flags
  4559. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4560. *
  4561. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4562. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4563. *
  4564. * The size of each ring is fixed in the firmware, but the location is
  4565. * configurable.
  4566. */
  4567. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4568. ((u64) tp->rx_std_mapping >> 32));
  4569. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4570. ((u64) tp->rx_std_mapping & 0xffffffff));
  4571. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4572. NIC_SRAM_RX_BUFFER_DESC);
  4573. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4574. * configs on 5705.
  4575. */
  4576. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4577. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4578. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4579. } else {
  4580. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4581. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4582. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4583. BDINFO_FLAGS_DISABLED);
  4584. /* Setup replenish threshold. */
  4585. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4586. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  4587. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4588. ((u64) tp->rx_jumbo_mapping >> 32));
  4589. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4590. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4591. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4592. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4593. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4594. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4595. } else {
  4596. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4597. BDINFO_FLAGS_DISABLED);
  4598. }
  4599. }
  4600. /* There is only one send ring on 5705/5750, no need to explicitly
  4601. * disable the others.
  4602. */
  4603. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4604. /* Clear out send RCB ring in SRAM. */
  4605. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4606. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4607. BDINFO_FLAGS_DISABLED);
  4608. }
  4609. tp->tx_prod = 0;
  4610. tp->tx_cons = 0;
  4611. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4612. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4613. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4614. tp->tx_desc_mapping,
  4615. (TG3_TX_RING_SIZE <<
  4616. BDINFO_FLAGS_MAXLEN_SHIFT),
  4617. NIC_SRAM_TX_BUFFER_DESC);
  4618. /* There is only one receive return ring on 5705/5750, no need
  4619. * to explicitly disable the others.
  4620. */
  4621. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4622. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4623. i += TG3_BDINFO_SIZE) {
  4624. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4625. BDINFO_FLAGS_DISABLED);
  4626. }
  4627. }
  4628. tp->rx_rcb_ptr = 0;
  4629. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4630. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4631. tp->rx_rcb_mapping,
  4632. (TG3_RX_RCB_RING_SIZE(tp) <<
  4633. BDINFO_FLAGS_MAXLEN_SHIFT),
  4634. 0);
  4635. tp->rx_std_ptr = tp->rx_pending;
  4636. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4637. tp->rx_std_ptr);
  4638. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) ?
  4639. tp->rx_jumbo_pending : 0;
  4640. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4641. tp->rx_jumbo_ptr);
  4642. /* Initialize MAC address and backoff seed. */
  4643. __tg3_set_mac_addr(tp);
  4644. /* MTU + ethernet header + FCS + optional VLAN tag */
  4645. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4646. /* The slot time is changed by tg3_setup_phy if we
  4647. * run at gigabit with half duplex.
  4648. */
  4649. tw32(MAC_TX_LENGTHS,
  4650. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4651. (6 << TX_LENGTHS_IPG_SHIFT) |
  4652. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4653. /* Receive rules. */
  4654. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4655. tw32(RCVLPC_CONFIG, 0x0181);
  4656. /* Calculate RDMAC_MODE setting early, we need it to determine
  4657. * the RCVLPC_STATE_ENABLE mask.
  4658. */
  4659. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4660. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4661. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4662. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4663. RDMAC_MODE_LNGREAD_ENAB);
  4664. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4665. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4666. /* If statement applies to 5705 and 5750 PCI devices only */
  4667. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4668. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4669. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4670. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4671. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4672. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4673. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4674. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4675. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4676. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4677. }
  4678. }
  4679. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4680. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4681. #if TG3_TSO_SUPPORT != 0
  4682. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4683. rdmac_mode |= (1 << 27);
  4684. #endif
  4685. /* Receive/send statistics. */
  4686. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4687. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4688. val = tr32(RCVLPC_STATS_ENABLE);
  4689. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4690. tw32(RCVLPC_STATS_ENABLE, val);
  4691. } else {
  4692. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4693. }
  4694. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4695. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4696. tw32(SNDDATAI_STATSCTRL,
  4697. (SNDDATAI_SCTRL_ENABLE |
  4698. SNDDATAI_SCTRL_FASTUPD));
  4699. /* Setup host coalescing engine. */
  4700. tw32(HOSTCC_MODE, 0);
  4701. for (i = 0; i < 2000; i++) {
  4702. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  4703. break;
  4704. udelay(10);
  4705. }
  4706. tg3_set_coalesce(tp, &tp->coal);
  4707. /* set status block DMA address */
  4708. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4709. ((u64) tp->status_mapping >> 32));
  4710. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4711. ((u64) tp->status_mapping & 0xffffffff));
  4712. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4713. /* Status/statistics block address. See tg3_timer,
  4714. * the tg3_periodic_fetch_stats call there, and
  4715. * tg3_get_stats to see how this works for 5705/5750 chips.
  4716. */
  4717. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4718. ((u64) tp->stats_mapping >> 32));
  4719. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4720. ((u64) tp->stats_mapping & 0xffffffff));
  4721. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  4722. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  4723. }
  4724. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  4725. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  4726. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  4727. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4728. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  4729. /* Clear statistics/status block in chip, and status block in ram. */
  4730. for (i = NIC_SRAM_STATS_BLK;
  4731. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  4732. i += sizeof(u32)) {
  4733. tg3_write_mem(tp, i, 0);
  4734. udelay(40);
  4735. }
  4736. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4737. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  4738. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  4739. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  4740. udelay(40);
  4741. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  4742. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  4743. * register to preserve the GPIO settings for LOMs. The GPIOs,
  4744. * whether used as inputs or outputs, are set by boot code after
  4745. * reset.
  4746. */
  4747. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  4748. u32 gpio_mask;
  4749. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  4750. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  4751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  4752. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  4753. GRC_LCLCTRL_GPIO_OUTPUT3;
  4754. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  4755. /* GPIO1 must be driven high for eeprom write protect */
  4756. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  4757. GRC_LCLCTRL_GPIO_OUTPUT1);
  4758. }
  4759. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  4760. udelay(100);
  4761. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  4762. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  4763. tp->last_tag = 0;
  4764. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4765. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  4766. udelay(40);
  4767. }
  4768. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  4769. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  4770. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  4771. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  4772. WDMAC_MODE_LNGREAD_ENAB);
  4773. /* If statement applies to 5705 and 5750 PCI devices only */
  4774. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4775. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  4777. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  4778. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4779. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4780. /* nothing */
  4781. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4782. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  4783. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  4784. val |= WDMAC_MODE_RX_ACCEL;
  4785. }
  4786. }
  4787. tw32_f(WDMAC_MODE, val);
  4788. udelay(40);
  4789. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  4790. val = tr32(TG3PCI_X_CAPS);
  4791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  4792. val &= ~PCIX_CAPS_BURST_MASK;
  4793. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4794. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4795. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  4796. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4797. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4798. val |= (tp->split_mode_max_reqs <<
  4799. PCIX_CAPS_SPLIT_SHIFT);
  4800. }
  4801. tw32(TG3PCI_X_CAPS, val);
  4802. }
  4803. tw32_f(RDMAC_MODE, rdmac_mode);
  4804. udelay(40);
  4805. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  4806. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4807. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  4808. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  4809. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  4810. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  4811. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  4812. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  4813. #if TG3_TSO_SUPPORT != 0
  4814. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4815. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  4816. #endif
  4817. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  4818. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  4819. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  4820. err = tg3_load_5701_a0_firmware_fix(tp);
  4821. if (err)
  4822. return err;
  4823. }
  4824. #if TG3_TSO_SUPPORT != 0
  4825. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4826. err = tg3_load_tso_firmware(tp);
  4827. if (err)
  4828. return err;
  4829. }
  4830. #endif
  4831. tp->tx_mode = TX_MODE_ENABLE;
  4832. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4833. udelay(100);
  4834. tp->rx_mode = RX_MODE_ENABLE;
  4835. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4836. udelay(10);
  4837. if (tp->link_config.phy_is_low_power) {
  4838. tp->link_config.phy_is_low_power = 0;
  4839. tp->link_config.speed = tp->link_config.orig_speed;
  4840. tp->link_config.duplex = tp->link_config.orig_duplex;
  4841. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  4842. }
  4843. tp->mi_mode = MAC_MI_MODE_BASE;
  4844. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4845. udelay(80);
  4846. tw32(MAC_LED_CTRL, tp->led_ctrl);
  4847. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  4848. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4849. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  4850. udelay(10);
  4851. }
  4852. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4853. udelay(10);
  4854. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4855. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  4856. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  4857. /* Set drive transmission level to 1.2V */
  4858. /* only if the signal pre-emphasis bit is not set */
  4859. val = tr32(MAC_SERDES_CFG);
  4860. val &= 0xfffff000;
  4861. val |= 0x880;
  4862. tw32(MAC_SERDES_CFG, val);
  4863. }
  4864. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  4865. tw32(MAC_SERDES_CFG, 0x616000);
  4866. }
  4867. /* Prevent chip from dropping frames when flow control
  4868. * is enabled.
  4869. */
  4870. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  4871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  4872. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4873. /* Use hardware link auto-negotiation */
  4874. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  4875. }
  4876. err = tg3_setup_phy(tp, 1);
  4877. if (err)
  4878. return err;
  4879. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4880. u32 tmp;
  4881. /* Clear CRC stats. */
  4882. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  4883. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  4884. tg3_readphy(tp, 0x14, &tmp);
  4885. }
  4886. }
  4887. __tg3_set_rx_mode(tp->dev);
  4888. /* Initialize receive rules. */
  4889. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  4890. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4891. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  4892. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4893. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4894. limit = 8;
  4895. else
  4896. limit = 16;
  4897. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  4898. limit -= 4;
  4899. switch (limit) {
  4900. case 16:
  4901. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  4902. case 15:
  4903. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  4904. case 14:
  4905. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  4906. case 13:
  4907. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  4908. case 12:
  4909. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  4910. case 11:
  4911. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  4912. case 10:
  4913. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  4914. case 9:
  4915. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  4916. case 8:
  4917. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  4918. case 7:
  4919. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  4920. case 6:
  4921. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  4922. case 5:
  4923. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  4924. case 4:
  4925. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  4926. case 3:
  4927. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  4928. case 2:
  4929. case 1:
  4930. default:
  4931. break;
  4932. };
  4933. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  4934. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  4935. tg3_enable_ints(tp);
  4936. return 0;
  4937. }
  4938. /* Called at device open time to get the chip ready for
  4939. * packet processing. Invoked with tp->lock held.
  4940. */
  4941. static int tg3_init_hw(struct tg3 *tp)
  4942. {
  4943. int err;
  4944. /* Force the chip into D0. */
  4945. err = tg3_set_power_state(tp, 0);
  4946. if (err)
  4947. goto out;
  4948. tg3_switch_clocks(tp);
  4949. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  4950. err = tg3_reset_hw(tp);
  4951. out:
  4952. return err;
  4953. }
  4954. #define TG3_STAT_ADD32(PSTAT, REG) \
  4955. do { u32 __val = tr32(REG); \
  4956. (PSTAT)->low += __val; \
  4957. if ((PSTAT)->low < __val) \
  4958. (PSTAT)->high += 1; \
  4959. } while (0)
  4960. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  4961. {
  4962. struct tg3_hw_stats *sp = tp->hw_stats;
  4963. if (!netif_carrier_ok(tp->dev))
  4964. return;
  4965. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  4966. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  4967. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  4968. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  4969. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  4970. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  4971. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  4972. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  4973. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  4974. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  4975. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  4976. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  4977. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  4978. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  4979. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  4980. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  4981. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  4982. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  4983. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  4984. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  4985. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  4986. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  4987. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  4988. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  4989. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  4990. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  4991. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  4992. }
  4993. static void tg3_timer(unsigned long __opaque)
  4994. {
  4995. struct tg3 *tp = (struct tg3 *) __opaque;
  4996. spin_lock(&tp->lock);
  4997. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  4998. /* All of this garbage is because when using non-tagged
  4999. * IRQ status the mailbox/status_block protocol the chip
  5000. * uses with the cpu is race prone.
  5001. */
  5002. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5003. tw32(GRC_LOCAL_CTRL,
  5004. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5005. } else {
  5006. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5007. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5008. }
  5009. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5010. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5011. spin_unlock(&tp->lock);
  5012. schedule_work(&tp->reset_task);
  5013. return;
  5014. }
  5015. }
  5016. /* This part only runs once per second. */
  5017. if (!--tp->timer_counter) {
  5018. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5019. tg3_periodic_fetch_stats(tp);
  5020. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5021. u32 mac_stat;
  5022. int phy_event;
  5023. mac_stat = tr32(MAC_STATUS);
  5024. phy_event = 0;
  5025. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5026. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5027. phy_event = 1;
  5028. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5029. phy_event = 1;
  5030. if (phy_event)
  5031. tg3_setup_phy(tp, 0);
  5032. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5033. u32 mac_stat = tr32(MAC_STATUS);
  5034. int need_setup = 0;
  5035. if (netif_carrier_ok(tp->dev) &&
  5036. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5037. need_setup = 1;
  5038. }
  5039. if (! netif_carrier_ok(tp->dev) &&
  5040. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5041. MAC_STATUS_SIGNAL_DET))) {
  5042. need_setup = 1;
  5043. }
  5044. if (need_setup) {
  5045. tw32_f(MAC_MODE,
  5046. (tp->mac_mode &
  5047. ~MAC_MODE_PORT_MODE_MASK));
  5048. udelay(40);
  5049. tw32_f(MAC_MODE, tp->mac_mode);
  5050. udelay(40);
  5051. tg3_setup_phy(tp, 0);
  5052. }
  5053. }
  5054. tp->timer_counter = tp->timer_multiplier;
  5055. }
  5056. /* Heartbeat is only sent once every 120 seconds. */
  5057. if (!--tp->asf_counter) {
  5058. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5059. u32 val;
  5060. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_ALIVE);
  5061. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 3);
  5063. val = tr32(GRC_RX_CPU_EVENT);
  5064. val |= (1 << 14);
  5065. tw32(GRC_RX_CPU_EVENT, val);
  5066. }
  5067. tp->asf_counter = tp->asf_multiplier;
  5068. }
  5069. spin_unlock(&tp->lock);
  5070. tp->timer.expires = jiffies + tp->timer_offset;
  5071. add_timer(&tp->timer);
  5072. }
  5073. static int tg3_test_interrupt(struct tg3 *tp)
  5074. {
  5075. struct net_device *dev = tp->dev;
  5076. int err, i;
  5077. u32 int_mbox = 0;
  5078. if (!netif_running(dev))
  5079. return -ENODEV;
  5080. tg3_disable_ints(tp);
  5081. free_irq(tp->pdev->irq, dev);
  5082. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5083. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5084. if (err)
  5085. return err;
  5086. tg3_enable_ints(tp);
  5087. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5088. HOSTCC_MODE_NOW);
  5089. for (i = 0; i < 5; i++) {
  5090. int_mbox = tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  5091. if (int_mbox != 0)
  5092. break;
  5093. msleep(10);
  5094. }
  5095. tg3_disable_ints(tp);
  5096. free_irq(tp->pdev->irq, dev);
  5097. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5098. err = request_irq(tp->pdev->irq, tg3_msi,
  5099. SA_SAMPLE_RANDOM, dev->name, dev);
  5100. else {
  5101. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5102. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5103. fn = tg3_interrupt_tagged;
  5104. err = request_irq(tp->pdev->irq, fn,
  5105. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5106. }
  5107. if (err)
  5108. return err;
  5109. if (int_mbox != 0)
  5110. return 0;
  5111. return -EIO;
  5112. }
  5113. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5114. * successfully restored
  5115. */
  5116. static int tg3_test_msi(struct tg3 *tp)
  5117. {
  5118. struct net_device *dev = tp->dev;
  5119. int err;
  5120. u16 pci_cmd;
  5121. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5122. return 0;
  5123. /* Turn off SERR reporting in case MSI terminates with Master
  5124. * Abort.
  5125. */
  5126. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5127. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5128. pci_cmd & ~PCI_COMMAND_SERR);
  5129. err = tg3_test_interrupt(tp);
  5130. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5131. if (!err)
  5132. return 0;
  5133. /* other failures */
  5134. if (err != -EIO)
  5135. return err;
  5136. /* MSI test failed, go back to INTx mode */
  5137. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5138. "switching to INTx mode. Please report this failure to "
  5139. "the PCI maintainer and include system chipset information.\n",
  5140. tp->dev->name);
  5141. free_irq(tp->pdev->irq, dev);
  5142. pci_disable_msi(tp->pdev);
  5143. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5144. {
  5145. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5146. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5147. fn = tg3_interrupt_tagged;
  5148. err = request_irq(tp->pdev->irq, fn,
  5149. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5150. }
  5151. if (err)
  5152. return err;
  5153. /* Need to reset the chip because the MSI cycle may have terminated
  5154. * with Master Abort.
  5155. */
  5156. tg3_full_lock(tp, 1);
  5157. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5158. err = tg3_init_hw(tp);
  5159. tg3_full_unlock(tp);
  5160. if (err)
  5161. free_irq(tp->pdev->irq, dev);
  5162. return err;
  5163. }
  5164. static int tg3_open(struct net_device *dev)
  5165. {
  5166. struct tg3 *tp = netdev_priv(dev);
  5167. int err;
  5168. tg3_full_lock(tp, 0);
  5169. tg3_disable_ints(tp);
  5170. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5171. tg3_full_unlock(tp);
  5172. /* The placement of this call is tied
  5173. * to the setup and use of Host TX descriptors.
  5174. */
  5175. err = tg3_alloc_consistent(tp);
  5176. if (err)
  5177. return err;
  5178. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5179. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5180. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5181. /* All MSI supporting chips should support tagged
  5182. * status. Assert that this is the case.
  5183. */
  5184. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5185. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5186. "Not using MSI.\n", tp->dev->name);
  5187. } else if (pci_enable_msi(tp->pdev) == 0) {
  5188. u32 msi_mode;
  5189. msi_mode = tr32(MSGINT_MODE);
  5190. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5191. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5192. }
  5193. }
  5194. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5195. err = request_irq(tp->pdev->irq, tg3_msi,
  5196. SA_SAMPLE_RANDOM, dev->name, dev);
  5197. else {
  5198. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5199. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5200. fn = tg3_interrupt_tagged;
  5201. err = request_irq(tp->pdev->irq, fn,
  5202. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5203. }
  5204. if (err) {
  5205. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5206. pci_disable_msi(tp->pdev);
  5207. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5208. }
  5209. tg3_free_consistent(tp);
  5210. return err;
  5211. }
  5212. tg3_full_lock(tp, 0);
  5213. err = tg3_init_hw(tp);
  5214. if (err) {
  5215. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5216. tg3_free_rings(tp);
  5217. } else {
  5218. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5219. tp->timer_offset = HZ;
  5220. else
  5221. tp->timer_offset = HZ / 10;
  5222. BUG_ON(tp->timer_offset > HZ);
  5223. tp->timer_counter = tp->timer_multiplier =
  5224. (HZ / tp->timer_offset);
  5225. tp->asf_counter = tp->asf_multiplier =
  5226. ((HZ / tp->timer_offset) * 120);
  5227. init_timer(&tp->timer);
  5228. tp->timer.expires = jiffies + tp->timer_offset;
  5229. tp->timer.data = (unsigned long) tp;
  5230. tp->timer.function = tg3_timer;
  5231. }
  5232. tg3_full_unlock(tp);
  5233. if (err) {
  5234. free_irq(tp->pdev->irq, dev);
  5235. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5236. pci_disable_msi(tp->pdev);
  5237. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5238. }
  5239. tg3_free_consistent(tp);
  5240. return err;
  5241. }
  5242. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5243. err = tg3_test_msi(tp);
  5244. if (err) {
  5245. tg3_full_lock(tp, 0);
  5246. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5247. pci_disable_msi(tp->pdev);
  5248. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5249. }
  5250. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5251. tg3_free_rings(tp);
  5252. tg3_free_consistent(tp);
  5253. tg3_full_unlock(tp);
  5254. return err;
  5255. }
  5256. }
  5257. tg3_full_lock(tp, 0);
  5258. add_timer(&tp->timer);
  5259. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5260. tg3_enable_ints(tp);
  5261. tg3_full_unlock(tp);
  5262. netif_start_queue(dev);
  5263. return 0;
  5264. }
  5265. #if 0
  5266. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5267. {
  5268. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5269. u16 val16;
  5270. int i;
  5271. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5272. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5273. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5274. val16, val32);
  5275. /* MAC block */
  5276. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5277. tr32(MAC_MODE), tr32(MAC_STATUS));
  5278. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5279. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5280. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5281. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5282. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5283. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5284. /* Send data initiator control block */
  5285. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5286. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5287. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5288. tr32(SNDDATAI_STATSCTRL));
  5289. /* Send data completion control block */
  5290. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5291. /* Send BD ring selector block */
  5292. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5293. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5294. /* Send BD initiator control block */
  5295. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5296. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5297. /* Send BD completion control block */
  5298. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5299. /* Receive list placement control block */
  5300. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5301. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5302. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5303. tr32(RCVLPC_STATSCTRL));
  5304. /* Receive data and receive BD initiator control block */
  5305. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5306. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5307. /* Receive data completion control block */
  5308. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5309. tr32(RCVDCC_MODE));
  5310. /* Receive BD initiator control block */
  5311. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5312. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5313. /* Receive BD completion control block */
  5314. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5315. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5316. /* Receive list selector control block */
  5317. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5318. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5319. /* Mbuf cluster free block */
  5320. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5321. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5322. /* Host coalescing control block */
  5323. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5324. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5325. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5326. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5327. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5328. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5329. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5330. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5331. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5332. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5333. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5334. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5335. /* Memory arbiter control block */
  5336. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5337. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5338. /* Buffer manager control block */
  5339. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5340. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5341. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5342. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5343. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5344. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5345. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5346. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5347. /* Read DMA control block */
  5348. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5349. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5350. /* Write DMA control block */
  5351. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5352. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5353. /* DMA completion block */
  5354. printk("DEBUG: DMAC_MODE[%08x]\n",
  5355. tr32(DMAC_MODE));
  5356. /* GRC block */
  5357. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5358. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5359. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5360. tr32(GRC_LOCAL_CTRL));
  5361. /* TG3_BDINFOs */
  5362. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5363. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5364. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5365. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5366. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5367. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5368. tr32(RCVDBDI_STD_BD + 0x0),
  5369. tr32(RCVDBDI_STD_BD + 0x4),
  5370. tr32(RCVDBDI_STD_BD + 0x8),
  5371. tr32(RCVDBDI_STD_BD + 0xc));
  5372. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5373. tr32(RCVDBDI_MINI_BD + 0x0),
  5374. tr32(RCVDBDI_MINI_BD + 0x4),
  5375. tr32(RCVDBDI_MINI_BD + 0x8),
  5376. tr32(RCVDBDI_MINI_BD + 0xc));
  5377. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5378. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5379. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5380. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5381. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5382. val32, val32_2, val32_3, val32_4);
  5383. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5384. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5385. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5386. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5387. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5388. val32, val32_2, val32_3, val32_4);
  5389. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5390. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5391. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5392. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5393. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5394. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5395. val32, val32_2, val32_3, val32_4, val32_5);
  5396. /* SW status block */
  5397. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5398. tp->hw_status->status,
  5399. tp->hw_status->status_tag,
  5400. tp->hw_status->rx_jumbo_consumer,
  5401. tp->hw_status->rx_consumer,
  5402. tp->hw_status->rx_mini_consumer,
  5403. tp->hw_status->idx[0].rx_producer,
  5404. tp->hw_status->idx[0].tx_consumer);
  5405. /* SW statistics block */
  5406. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5407. ((u32 *)tp->hw_stats)[0],
  5408. ((u32 *)tp->hw_stats)[1],
  5409. ((u32 *)tp->hw_stats)[2],
  5410. ((u32 *)tp->hw_stats)[3]);
  5411. /* Mailboxes */
  5412. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5413. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5414. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5415. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5416. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5417. /* NIC side send descriptors. */
  5418. for (i = 0; i < 6; i++) {
  5419. unsigned long txd;
  5420. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5421. + (i * sizeof(struct tg3_tx_buffer_desc));
  5422. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5423. i,
  5424. readl(txd + 0x0), readl(txd + 0x4),
  5425. readl(txd + 0x8), readl(txd + 0xc));
  5426. }
  5427. /* NIC side RX descriptors. */
  5428. for (i = 0; i < 6; i++) {
  5429. unsigned long rxd;
  5430. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5431. + (i * sizeof(struct tg3_rx_buffer_desc));
  5432. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5433. i,
  5434. readl(rxd + 0x0), readl(rxd + 0x4),
  5435. readl(rxd + 0x8), readl(rxd + 0xc));
  5436. rxd += (4 * sizeof(u32));
  5437. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5438. i,
  5439. readl(rxd + 0x0), readl(rxd + 0x4),
  5440. readl(rxd + 0x8), readl(rxd + 0xc));
  5441. }
  5442. for (i = 0; i < 6; i++) {
  5443. unsigned long rxd;
  5444. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5445. + (i * sizeof(struct tg3_rx_buffer_desc));
  5446. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5447. i,
  5448. readl(rxd + 0x0), readl(rxd + 0x4),
  5449. readl(rxd + 0x8), readl(rxd + 0xc));
  5450. rxd += (4 * sizeof(u32));
  5451. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5452. i,
  5453. readl(rxd + 0x0), readl(rxd + 0x4),
  5454. readl(rxd + 0x8), readl(rxd + 0xc));
  5455. }
  5456. }
  5457. #endif
  5458. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5459. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5460. static int tg3_close(struct net_device *dev)
  5461. {
  5462. struct tg3 *tp = netdev_priv(dev);
  5463. netif_stop_queue(dev);
  5464. del_timer_sync(&tp->timer);
  5465. tg3_full_lock(tp, 1);
  5466. #if 0
  5467. tg3_dump_state(tp);
  5468. #endif
  5469. tg3_disable_ints(tp);
  5470. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5471. tg3_free_rings(tp);
  5472. tp->tg3_flags &=
  5473. ~(TG3_FLAG_INIT_COMPLETE |
  5474. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5475. netif_carrier_off(tp->dev);
  5476. tg3_full_unlock(tp);
  5477. free_irq(tp->pdev->irq, dev);
  5478. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5479. pci_disable_msi(tp->pdev);
  5480. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5481. }
  5482. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5483. sizeof(tp->net_stats_prev));
  5484. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5485. sizeof(tp->estats_prev));
  5486. tg3_free_consistent(tp);
  5487. return 0;
  5488. }
  5489. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5490. {
  5491. unsigned long ret;
  5492. #if (BITS_PER_LONG == 32)
  5493. ret = val->low;
  5494. #else
  5495. ret = ((u64)val->high << 32) | ((u64)val->low);
  5496. #endif
  5497. return ret;
  5498. }
  5499. static unsigned long calc_crc_errors(struct tg3 *tp)
  5500. {
  5501. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5502. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5503. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5505. u32 val;
  5506. spin_lock_bh(&tp->lock);
  5507. if (!tg3_readphy(tp, 0x1e, &val)) {
  5508. tg3_writephy(tp, 0x1e, val | 0x8000);
  5509. tg3_readphy(tp, 0x14, &val);
  5510. } else
  5511. val = 0;
  5512. spin_unlock_bh(&tp->lock);
  5513. tp->phy_crc_errors += val;
  5514. return tp->phy_crc_errors;
  5515. }
  5516. return get_stat64(&hw_stats->rx_fcs_errors);
  5517. }
  5518. #define ESTAT_ADD(member) \
  5519. estats->member = old_estats->member + \
  5520. get_stat64(&hw_stats->member)
  5521. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5522. {
  5523. struct tg3_ethtool_stats *estats = &tp->estats;
  5524. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5525. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5526. if (!hw_stats)
  5527. return old_estats;
  5528. ESTAT_ADD(rx_octets);
  5529. ESTAT_ADD(rx_fragments);
  5530. ESTAT_ADD(rx_ucast_packets);
  5531. ESTAT_ADD(rx_mcast_packets);
  5532. ESTAT_ADD(rx_bcast_packets);
  5533. ESTAT_ADD(rx_fcs_errors);
  5534. ESTAT_ADD(rx_align_errors);
  5535. ESTAT_ADD(rx_xon_pause_rcvd);
  5536. ESTAT_ADD(rx_xoff_pause_rcvd);
  5537. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5538. ESTAT_ADD(rx_xoff_entered);
  5539. ESTAT_ADD(rx_frame_too_long_errors);
  5540. ESTAT_ADD(rx_jabbers);
  5541. ESTAT_ADD(rx_undersize_packets);
  5542. ESTAT_ADD(rx_in_length_errors);
  5543. ESTAT_ADD(rx_out_length_errors);
  5544. ESTAT_ADD(rx_64_or_less_octet_packets);
  5545. ESTAT_ADD(rx_65_to_127_octet_packets);
  5546. ESTAT_ADD(rx_128_to_255_octet_packets);
  5547. ESTAT_ADD(rx_256_to_511_octet_packets);
  5548. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5549. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5550. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5551. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5552. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5553. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5554. ESTAT_ADD(tx_octets);
  5555. ESTAT_ADD(tx_collisions);
  5556. ESTAT_ADD(tx_xon_sent);
  5557. ESTAT_ADD(tx_xoff_sent);
  5558. ESTAT_ADD(tx_flow_control);
  5559. ESTAT_ADD(tx_mac_errors);
  5560. ESTAT_ADD(tx_single_collisions);
  5561. ESTAT_ADD(tx_mult_collisions);
  5562. ESTAT_ADD(tx_deferred);
  5563. ESTAT_ADD(tx_excessive_collisions);
  5564. ESTAT_ADD(tx_late_collisions);
  5565. ESTAT_ADD(tx_collide_2times);
  5566. ESTAT_ADD(tx_collide_3times);
  5567. ESTAT_ADD(tx_collide_4times);
  5568. ESTAT_ADD(tx_collide_5times);
  5569. ESTAT_ADD(tx_collide_6times);
  5570. ESTAT_ADD(tx_collide_7times);
  5571. ESTAT_ADD(tx_collide_8times);
  5572. ESTAT_ADD(tx_collide_9times);
  5573. ESTAT_ADD(tx_collide_10times);
  5574. ESTAT_ADD(tx_collide_11times);
  5575. ESTAT_ADD(tx_collide_12times);
  5576. ESTAT_ADD(tx_collide_13times);
  5577. ESTAT_ADD(tx_collide_14times);
  5578. ESTAT_ADD(tx_collide_15times);
  5579. ESTAT_ADD(tx_ucast_packets);
  5580. ESTAT_ADD(tx_mcast_packets);
  5581. ESTAT_ADD(tx_bcast_packets);
  5582. ESTAT_ADD(tx_carrier_sense_errors);
  5583. ESTAT_ADD(tx_discards);
  5584. ESTAT_ADD(tx_errors);
  5585. ESTAT_ADD(dma_writeq_full);
  5586. ESTAT_ADD(dma_write_prioq_full);
  5587. ESTAT_ADD(rxbds_empty);
  5588. ESTAT_ADD(rx_discards);
  5589. ESTAT_ADD(rx_errors);
  5590. ESTAT_ADD(rx_threshold_hit);
  5591. ESTAT_ADD(dma_readq_full);
  5592. ESTAT_ADD(dma_read_prioq_full);
  5593. ESTAT_ADD(tx_comp_queue_full);
  5594. ESTAT_ADD(ring_set_send_prod_index);
  5595. ESTAT_ADD(ring_status_update);
  5596. ESTAT_ADD(nic_irqs);
  5597. ESTAT_ADD(nic_avoided_irqs);
  5598. ESTAT_ADD(nic_tx_threshold_hit);
  5599. return estats;
  5600. }
  5601. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5602. {
  5603. struct tg3 *tp = netdev_priv(dev);
  5604. struct net_device_stats *stats = &tp->net_stats;
  5605. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5606. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5607. if (!hw_stats)
  5608. return old_stats;
  5609. stats->rx_packets = old_stats->rx_packets +
  5610. get_stat64(&hw_stats->rx_ucast_packets) +
  5611. get_stat64(&hw_stats->rx_mcast_packets) +
  5612. get_stat64(&hw_stats->rx_bcast_packets);
  5613. stats->tx_packets = old_stats->tx_packets +
  5614. get_stat64(&hw_stats->tx_ucast_packets) +
  5615. get_stat64(&hw_stats->tx_mcast_packets) +
  5616. get_stat64(&hw_stats->tx_bcast_packets);
  5617. stats->rx_bytes = old_stats->rx_bytes +
  5618. get_stat64(&hw_stats->rx_octets);
  5619. stats->tx_bytes = old_stats->tx_bytes +
  5620. get_stat64(&hw_stats->tx_octets);
  5621. stats->rx_errors = old_stats->rx_errors +
  5622. get_stat64(&hw_stats->rx_errors) +
  5623. get_stat64(&hw_stats->rx_discards);
  5624. stats->tx_errors = old_stats->tx_errors +
  5625. get_stat64(&hw_stats->tx_errors) +
  5626. get_stat64(&hw_stats->tx_mac_errors) +
  5627. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5628. get_stat64(&hw_stats->tx_discards);
  5629. stats->multicast = old_stats->multicast +
  5630. get_stat64(&hw_stats->rx_mcast_packets);
  5631. stats->collisions = old_stats->collisions +
  5632. get_stat64(&hw_stats->tx_collisions);
  5633. stats->rx_length_errors = old_stats->rx_length_errors +
  5634. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5635. get_stat64(&hw_stats->rx_undersize_packets);
  5636. stats->rx_over_errors = old_stats->rx_over_errors +
  5637. get_stat64(&hw_stats->rxbds_empty);
  5638. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5639. get_stat64(&hw_stats->rx_align_errors);
  5640. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5641. get_stat64(&hw_stats->tx_discards);
  5642. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5643. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5644. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5645. calc_crc_errors(tp);
  5646. return stats;
  5647. }
  5648. static inline u32 calc_crc(unsigned char *buf, int len)
  5649. {
  5650. u32 reg;
  5651. u32 tmp;
  5652. int j, k;
  5653. reg = 0xffffffff;
  5654. for (j = 0; j < len; j++) {
  5655. reg ^= buf[j];
  5656. for (k = 0; k < 8; k++) {
  5657. tmp = reg & 0x01;
  5658. reg >>= 1;
  5659. if (tmp) {
  5660. reg ^= 0xedb88320;
  5661. }
  5662. }
  5663. }
  5664. return ~reg;
  5665. }
  5666. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5667. {
  5668. /* accept or reject all multicast frames */
  5669. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5670. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5671. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5672. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5673. }
  5674. static void __tg3_set_rx_mode(struct net_device *dev)
  5675. {
  5676. struct tg3 *tp = netdev_priv(dev);
  5677. u32 rx_mode;
  5678. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5679. RX_MODE_KEEP_VLAN_TAG);
  5680. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5681. * flag clear.
  5682. */
  5683. #if TG3_VLAN_TAG_USED
  5684. if (!tp->vlgrp &&
  5685. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5686. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5687. #else
  5688. /* By definition, VLAN is disabled always in this
  5689. * case.
  5690. */
  5691. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5692. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5693. #endif
  5694. if (dev->flags & IFF_PROMISC) {
  5695. /* Promiscuous mode. */
  5696. rx_mode |= RX_MODE_PROMISC;
  5697. } else if (dev->flags & IFF_ALLMULTI) {
  5698. /* Accept all multicast. */
  5699. tg3_set_multi (tp, 1);
  5700. } else if (dev->mc_count < 1) {
  5701. /* Reject all multicast. */
  5702. tg3_set_multi (tp, 0);
  5703. } else {
  5704. /* Accept one or more multicast(s). */
  5705. struct dev_mc_list *mclist;
  5706. unsigned int i;
  5707. u32 mc_filter[4] = { 0, };
  5708. u32 regidx;
  5709. u32 bit;
  5710. u32 crc;
  5711. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  5712. i++, mclist = mclist->next) {
  5713. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  5714. bit = ~crc & 0x7f;
  5715. regidx = (bit & 0x60) >> 5;
  5716. bit &= 0x1f;
  5717. mc_filter[regidx] |= (1 << bit);
  5718. }
  5719. tw32(MAC_HASH_REG_0, mc_filter[0]);
  5720. tw32(MAC_HASH_REG_1, mc_filter[1]);
  5721. tw32(MAC_HASH_REG_2, mc_filter[2]);
  5722. tw32(MAC_HASH_REG_3, mc_filter[3]);
  5723. }
  5724. if (rx_mode != tp->rx_mode) {
  5725. tp->rx_mode = rx_mode;
  5726. tw32_f(MAC_RX_MODE, rx_mode);
  5727. udelay(10);
  5728. }
  5729. }
  5730. static void tg3_set_rx_mode(struct net_device *dev)
  5731. {
  5732. struct tg3 *tp = netdev_priv(dev);
  5733. tg3_full_lock(tp, 0);
  5734. __tg3_set_rx_mode(dev);
  5735. tg3_full_unlock(tp);
  5736. }
  5737. #define TG3_REGDUMP_LEN (32 * 1024)
  5738. static int tg3_get_regs_len(struct net_device *dev)
  5739. {
  5740. return TG3_REGDUMP_LEN;
  5741. }
  5742. static void tg3_get_regs(struct net_device *dev,
  5743. struct ethtool_regs *regs, void *_p)
  5744. {
  5745. u32 *p = _p;
  5746. struct tg3 *tp = netdev_priv(dev);
  5747. u8 *orig_p = _p;
  5748. int i;
  5749. regs->version = 0;
  5750. memset(p, 0, TG3_REGDUMP_LEN);
  5751. tg3_full_lock(tp, 0);
  5752. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  5753. #define GET_REG32_LOOP(base,len) \
  5754. do { p = (u32 *)(orig_p + (base)); \
  5755. for (i = 0; i < len; i += 4) \
  5756. __GET_REG32((base) + i); \
  5757. } while (0)
  5758. #define GET_REG32_1(reg) \
  5759. do { p = (u32 *)(orig_p + (reg)); \
  5760. __GET_REG32((reg)); \
  5761. } while (0)
  5762. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  5763. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  5764. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  5765. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  5766. GET_REG32_1(SNDDATAC_MODE);
  5767. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  5768. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  5769. GET_REG32_1(SNDBDC_MODE);
  5770. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  5771. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  5772. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  5773. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  5774. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  5775. GET_REG32_1(RCVDCC_MODE);
  5776. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  5777. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  5778. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  5779. GET_REG32_1(MBFREE_MODE);
  5780. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  5781. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  5782. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  5783. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  5784. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  5785. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  5786. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  5787. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  5788. GET_REG32_LOOP(FTQ_RESET, 0x120);
  5789. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  5790. GET_REG32_1(DMAC_MODE);
  5791. GET_REG32_LOOP(GRC_MODE, 0x4c);
  5792. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5793. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  5794. #undef __GET_REG32
  5795. #undef GET_REG32_LOOP
  5796. #undef GET_REG32_1
  5797. tg3_full_unlock(tp);
  5798. }
  5799. static int tg3_get_eeprom_len(struct net_device *dev)
  5800. {
  5801. struct tg3 *tp = netdev_priv(dev);
  5802. return tp->nvram_size;
  5803. }
  5804. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  5805. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5806. {
  5807. struct tg3 *tp = netdev_priv(dev);
  5808. int ret;
  5809. u8 *pd;
  5810. u32 i, offset, len, val, b_offset, b_count;
  5811. offset = eeprom->offset;
  5812. len = eeprom->len;
  5813. eeprom->len = 0;
  5814. eeprom->magic = TG3_EEPROM_MAGIC;
  5815. if (offset & 3) {
  5816. /* adjustments to start on required 4 byte boundary */
  5817. b_offset = offset & 3;
  5818. b_count = 4 - b_offset;
  5819. if (b_count > len) {
  5820. /* i.e. offset=1 len=2 */
  5821. b_count = len;
  5822. }
  5823. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  5824. if (ret)
  5825. return ret;
  5826. val = cpu_to_le32(val);
  5827. memcpy(data, ((char*)&val) + b_offset, b_count);
  5828. len -= b_count;
  5829. offset += b_count;
  5830. eeprom->len += b_count;
  5831. }
  5832. /* read bytes upto the last 4 byte boundary */
  5833. pd = &data[eeprom->len];
  5834. for (i = 0; i < (len - (len & 3)); i += 4) {
  5835. ret = tg3_nvram_read(tp, offset + i, &val);
  5836. if (ret) {
  5837. eeprom->len += i;
  5838. return ret;
  5839. }
  5840. val = cpu_to_le32(val);
  5841. memcpy(pd + i, &val, 4);
  5842. }
  5843. eeprom->len += i;
  5844. if (len & 3) {
  5845. /* read last bytes not ending on 4 byte boundary */
  5846. pd = &data[eeprom->len];
  5847. b_count = len & 3;
  5848. b_offset = offset + len - b_count;
  5849. ret = tg3_nvram_read(tp, b_offset, &val);
  5850. if (ret)
  5851. return ret;
  5852. val = cpu_to_le32(val);
  5853. memcpy(pd, ((char*)&val), b_count);
  5854. eeprom->len += b_count;
  5855. }
  5856. return 0;
  5857. }
  5858. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  5859. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5860. {
  5861. struct tg3 *tp = netdev_priv(dev);
  5862. int ret;
  5863. u32 offset, len, b_offset, odd_len, start, end;
  5864. u8 *buf;
  5865. if (eeprom->magic != TG3_EEPROM_MAGIC)
  5866. return -EINVAL;
  5867. offset = eeprom->offset;
  5868. len = eeprom->len;
  5869. if ((b_offset = (offset & 3))) {
  5870. /* adjustments to start on required 4 byte boundary */
  5871. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  5872. if (ret)
  5873. return ret;
  5874. start = cpu_to_le32(start);
  5875. len += b_offset;
  5876. offset &= ~3;
  5877. if (len < 4)
  5878. len = 4;
  5879. }
  5880. odd_len = 0;
  5881. if (len & 3) {
  5882. /* adjustments to end on required 4 byte boundary */
  5883. odd_len = 1;
  5884. len = (len + 3) & ~3;
  5885. ret = tg3_nvram_read(tp, offset+len-4, &end);
  5886. if (ret)
  5887. return ret;
  5888. end = cpu_to_le32(end);
  5889. }
  5890. buf = data;
  5891. if (b_offset || odd_len) {
  5892. buf = kmalloc(len, GFP_KERNEL);
  5893. if (buf == 0)
  5894. return -ENOMEM;
  5895. if (b_offset)
  5896. memcpy(buf, &start, 4);
  5897. if (odd_len)
  5898. memcpy(buf+len-4, &end, 4);
  5899. memcpy(buf + b_offset, data, eeprom->len);
  5900. }
  5901. ret = tg3_nvram_write_block(tp, offset, len, buf);
  5902. if (buf != data)
  5903. kfree(buf);
  5904. return ret;
  5905. }
  5906. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5907. {
  5908. struct tg3 *tp = netdev_priv(dev);
  5909. cmd->supported = (SUPPORTED_Autoneg);
  5910. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  5911. cmd->supported |= (SUPPORTED_1000baseT_Half |
  5912. SUPPORTED_1000baseT_Full);
  5913. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES))
  5914. cmd->supported |= (SUPPORTED_100baseT_Half |
  5915. SUPPORTED_100baseT_Full |
  5916. SUPPORTED_10baseT_Half |
  5917. SUPPORTED_10baseT_Full |
  5918. SUPPORTED_MII);
  5919. else
  5920. cmd->supported |= SUPPORTED_FIBRE;
  5921. cmd->advertising = tp->link_config.advertising;
  5922. if (netif_running(dev)) {
  5923. cmd->speed = tp->link_config.active_speed;
  5924. cmd->duplex = tp->link_config.active_duplex;
  5925. }
  5926. cmd->port = 0;
  5927. cmd->phy_address = PHY_ADDR;
  5928. cmd->transceiver = 0;
  5929. cmd->autoneg = tp->link_config.autoneg;
  5930. cmd->maxtxpkt = 0;
  5931. cmd->maxrxpkt = 0;
  5932. return 0;
  5933. }
  5934. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5935. {
  5936. struct tg3 *tp = netdev_priv(dev);
  5937. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5938. /* These are the only valid advertisement bits allowed. */
  5939. if (cmd->autoneg == AUTONEG_ENABLE &&
  5940. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  5941. ADVERTISED_1000baseT_Full |
  5942. ADVERTISED_Autoneg |
  5943. ADVERTISED_FIBRE)))
  5944. return -EINVAL;
  5945. }
  5946. tg3_full_lock(tp, 0);
  5947. tp->link_config.autoneg = cmd->autoneg;
  5948. if (cmd->autoneg == AUTONEG_ENABLE) {
  5949. tp->link_config.advertising = cmd->advertising;
  5950. tp->link_config.speed = SPEED_INVALID;
  5951. tp->link_config.duplex = DUPLEX_INVALID;
  5952. } else {
  5953. tp->link_config.advertising = 0;
  5954. tp->link_config.speed = cmd->speed;
  5955. tp->link_config.duplex = cmd->duplex;
  5956. }
  5957. if (netif_running(dev))
  5958. tg3_setup_phy(tp, 1);
  5959. tg3_full_unlock(tp);
  5960. return 0;
  5961. }
  5962. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5963. {
  5964. struct tg3 *tp = netdev_priv(dev);
  5965. strcpy(info->driver, DRV_MODULE_NAME);
  5966. strcpy(info->version, DRV_MODULE_VERSION);
  5967. strcpy(info->bus_info, pci_name(tp->pdev));
  5968. }
  5969. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5970. {
  5971. struct tg3 *tp = netdev_priv(dev);
  5972. wol->supported = WAKE_MAGIC;
  5973. wol->wolopts = 0;
  5974. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  5975. wol->wolopts = WAKE_MAGIC;
  5976. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5977. }
  5978. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5979. {
  5980. struct tg3 *tp = netdev_priv(dev);
  5981. if (wol->wolopts & ~WAKE_MAGIC)
  5982. return -EINVAL;
  5983. if ((wol->wolopts & WAKE_MAGIC) &&
  5984. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  5985. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  5986. return -EINVAL;
  5987. spin_lock_bh(&tp->lock);
  5988. if (wol->wolopts & WAKE_MAGIC)
  5989. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  5990. else
  5991. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  5992. spin_unlock_bh(&tp->lock);
  5993. return 0;
  5994. }
  5995. static u32 tg3_get_msglevel(struct net_device *dev)
  5996. {
  5997. struct tg3 *tp = netdev_priv(dev);
  5998. return tp->msg_enable;
  5999. }
  6000. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6001. {
  6002. struct tg3 *tp = netdev_priv(dev);
  6003. tp->msg_enable = value;
  6004. }
  6005. #if TG3_TSO_SUPPORT != 0
  6006. static int tg3_set_tso(struct net_device *dev, u32 value)
  6007. {
  6008. struct tg3 *tp = netdev_priv(dev);
  6009. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6010. if (value)
  6011. return -EINVAL;
  6012. return 0;
  6013. }
  6014. return ethtool_op_set_tso(dev, value);
  6015. }
  6016. #endif
  6017. static int tg3_nway_reset(struct net_device *dev)
  6018. {
  6019. struct tg3 *tp = netdev_priv(dev);
  6020. u32 bmcr;
  6021. int r;
  6022. if (!netif_running(dev))
  6023. return -EAGAIN;
  6024. spin_lock_bh(&tp->lock);
  6025. r = -EINVAL;
  6026. tg3_readphy(tp, MII_BMCR, &bmcr);
  6027. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6028. (bmcr & BMCR_ANENABLE)) {
  6029. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART);
  6030. r = 0;
  6031. }
  6032. spin_unlock_bh(&tp->lock);
  6033. return r;
  6034. }
  6035. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6036. {
  6037. struct tg3 *tp = netdev_priv(dev);
  6038. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6039. ering->rx_mini_max_pending = 0;
  6040. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6041. ering->rx_pending = tp->rx_pending;
  6042. ering->rx_mini_pending = 0;
  6043. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6044. ering->tx_pending = tp->tx_pending;
  6045. }
  6046. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6047. {
  6048. struct tg3 *tp = netdev_priv(dev);
  6049. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6050. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6051. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6052. return -EINVAL;
  6053. if (netif_running(dev))
  6054. tg3_netif_stop(tp);
  6055. tg3_full_lock(tp, 0);
  6056. tp->rx_pending = ering->rx_pending;
  6057. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6058. tp->rx_pending > 63)
  6059. tp->rx_pending = 63;
  6060. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6061. tp->tx_pending = ering->tx_pending;
  6062. if (netif_running(dev)) {
  6063. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6064. tg3_init_hw(tp);
  6065. tg3_netif_start(tp);
  6066. }
  6067. tg3_full_unlock(tp);
  6068. return 0;
  6069. }
  6070. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6071. {
  6072. struct tg3 *tp = netdev_priv(dev);
  6073. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6074. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6075. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6076. }
  6077. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6078. {
  6079. struct tg3 *tp = netdev_priv(dev);
  6080. if (netif_running(dev))
  6081. tg3_netif_stop(tp);
  6082. tg3_full_lock(tp, 1);
  6083. if (epause->autoneg)
  6084. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6085. else
  6086. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6087. if (epause->rx_pause)
  6088. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6089. else
  6090. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6091. if (epause->tx_pause)
  6092. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6093. else
  6094. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6095. if (netif_running(dev)) {
  6096. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6097. tg3_init_hw(tp);
  6098. tg3_netif_start(tp);
  6099. }
  6100. tg3_full_unlock(tp);
  6101. return 0;
  6102. }
  6103. static u32 tg3_get_rx_csum(struct net_device *dev)
  6104. {
  6105. struct tg3 *tp = netdev_priv(dev);
  6106. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6107. }
  6108. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6109. {
  6110. struct tg3 *tp = netdev_priv(dev);
  6111. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6112. if (data != 0)
  6113. return -EINVAL;
  6114. return 0;
  6115. }
  6116. spin_lock_bh(&tp->lock);
  6117. if (data)
  6118. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6119. else
  6120. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6121. spin_unlock_bh(&tp->lock);
  6122. return 0;
  6123. }
  6124. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6125. {
  6126. struct tg3 *tp = netdev_priv(dev);
  6127. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6128. if (data != 0)
  6129. return -EINVAL;
  6130. return 0;
  6131. }
  6132. if (data)
  6133. dev->features |= NETIF_F_IP_CSUM;
  6134. else
  6135. dev->features &= ~NETIF_F_IP_CSUM;
  6136. return 0;
  6137. }
  6138. static int tg3_get_stats_count (struct net_device *dev)
  6139. {
  6140. return TG3_NUM_STATS;
  6141. }
  6142. static int tg3_get_test_count (struct net_device *dev)
  6143. {
  6144. return TG3_NUM_TEST;
  6145. }
  6146. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6147. {
  6148. switch (stringset) {
  6149. case ETH_SS_STATS:
  6150. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6151. break;
  6152. case ETH_SS_TEST:
  6153. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6154. break;
  6155. default:
  6156. WARN_ON(1); /* we need a WARN() */
  6157. break;
  6158. }
  6159. }
  6160. static void tg3_get_ethtool_stats (struct net_device *dev,
  6161. struct ethtool_stats *estats, u64 *tmp_stats)
  6162. {
  6163. struct tg3 *tp = netdev_priv(dev);
  6164. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6165. }
  6166. #define NVRAM_TEST_SIZE 0x100
  6167. static int tg3_test_nvram(struct tg3 *tp)
  6168. {
  6169. u32 *buf, csum;
  6170. int i, j, err = 0;
  6171. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6172. if (buf == NULL)
  6173. return -ENOMEM;
  6174. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6175. u32 val;
  6176. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6177. break;
  6178. buf[j] = cpu_to_le32(val);
  6179. }
  6180. if (i < NVRAM_TEST_SIZE)
  6181. goto out;
  6182. err = -EIO;
  6183. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6184. goto out;
  6185. /* Bootstrap checksum at offset 0x10 */
  6186. csum = calc_crc((unsigned char *) buf, 0x10);
  6187. if(csum != cpu_to_le32(buf[0x10/4]))
  6188. goto out;
  6189. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6190. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6191. if (csum != cpu_to_le32(buf[0xfc/4]))
  6192. goto out;
  6193. err = 0;
  6194. out:
  6195. kfree(buf);
  6196. return err;
  6197. }
  6198. #define TG3_SERDES_TIMEOUT_SEC 2
  6199. #define TG3_COPPER_TIMEOUT_SEC 6
  6200. static int tg3_test_link(struct tg3 *tp)
  6201. {
  6202. int i, max;
  6203. if (!netif_running(tp->dev))
  6204. return -ENODEV;
  6205. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6206. max = TG3_SERDES_TIMEOUT_SEC;
  6207. else
  6208. max = TG3_COPPER_TIMEOUT_SEC;
  6209. for (i = 0; i < max; i++) {
  6210. if (netif_carrier_ok(tp->dev))
  6211. return 0;
  6212. if (msleep_interruptible(1000))
  6213. break;
  6214. }
  6215. return -EIO;
  6216. }
  6217. /* Only test the commonly used registers */
  6218. static int tg3_test_registers(struct tg3 *tp)
  6219. {
  6220. int i, is_5705;
  6221. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6222. static struct {
  6223. u16 offset;
  6224. u16 flags;
  6225. #define TG3_FL_5705 0x1
  6226. #define TG3_FL_NOT_5705 0x2
  6227. #define TG3_FL_NOT_5788 0x4
  6228. u32 read_mask;
  6229. u32 write_mask;
  6230. } reg_tbl[] = {
  6231. /* MAC Control Registers */
  6232. { MAC_MODE, TG3_FL_NOT_5705,
  6233. 0x00000000, 0x00ef6f8c },
  6234. { MAC_MODE, TG3_FL_5705,
  6235. 0x00000000, 0x01ef6b8c },
  6236. { MAC_STATUS, TG3_FL_NOT_5705,
  6237. 0x03800107, 0x00000000 },
  6238. { MAC_STATUS, TG3_FL_5705,
  6239. 0x03800100, 0x00000000 },
  6240. { MAC_ADDR_0_HIGH, 0x0000,
  6241. 0x00000000, 0x0000ffff },
  6242. { MAC_ADDR_0_LOW, 0x0000,
  6243. 0x00000000, 0xffffffff },
  6244. { MAC_RX_MTU_SIZE, 0x0000,
  6245. 0x00000000, 0x0000ffff },
  6246. { MAC_TX_MODE, 0x0000,
  6247. 0x00000000, 0x00000070 },
  6248. { MAC_TX_LENGTHS, 0x0000,
  6249. 0x00000000, 0x00003fff },
  6250. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6251. 0x00000000, 0x000007fc },
  6252. { MAC_RX_MODE, TG3_FL_5705,
  6253. 0x00000000, 0x000007dc },
  6254. { MAC_HASH_REG_0, 0x0000,
  6255. 0x00000000, 0xffffffff },
  6256. { MAC_HASH_REG_1, 0x0000,
  6257. 0x00000000, 0xffffffff },
  6258. { MAC_HASH_REG_2, 0x0000,
  6259. 0x00000000, 0xffffffff },
  6260. { MAC_HASH_REG_3, 0x0000,
  6261. 0x00000000, 0xffffffff },
  6262. /* Receive Data and Receive BD Initiator Control Registers. */
  6263. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6264. 0x00000000, 0xffffffff },
  6265. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6266. 0x00000000, 0xffffffff },
  6267. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6268. 0x00000000, 0x00000003 },
  6269. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6270. 0x00000000, 0xffffffff },
  6271. { RCVDBDI_STD_BD+0, 0x0000,
  6272. 0x00000000, 0xffffffff },
  6273. { RCVDBDI_STD_BD+4, 0x0000,
  6274. 0x00000000, 0xffffffff },
  6275. { RCVDBDI_STD_BD+8, 0x0000,
  6276. 0x00000000, 0xffff0002 },
  6277. { RCVDBDI_STD_BD+0xc, 0x0000,
  6278. 0x00000000, 0xffffffff },
  6279. /* Receive BD Initiator Control Registers. */
  6280. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6281. 0x00000000, 0xffffffff },
  6282. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6283. 0x00000000, 0x000003ff },
  6284. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6285. 0x00000000, 0xffffffff },
  6286. /* Host Coalescing Control Registers. */
  6287. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6288. 0x00000000, 0x00000004 },
  6289. { HOSTCC_MODE, TG3_FL_5705,
  6290. 0x00000000, 0x000000f6 },
  6291. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6292. 0x00000000, 0xffffffff },
  6293. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6294. 0x00000000, 0x000003ff },
  6295. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6296. 0x00000000, 0xffffffff },
  6297. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6298. 0x00000000, 0x000003ff },
  6299. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6300. 0x00000000, 0xffffffff },
  6301. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6302. 0x00000000, 0x000000ff },
  6303. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6304. 0x00000000, 0xffffffff },
  6305. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6306. 0x00000000, 0x000000ff },
  6307. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6308. 0x00000000, 0xffffffff },
  6309. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6310. 0x00000000, 0xffffffff },
  6311. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6312. 0x00000000, 0xffffffff },
  6313. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6314. 0x00000000, 0x000000ff },
  6315. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6316. 0x00000000, 0xffffffff },
  6317. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6318. 0x00000000, 0x000000ff },
  6319. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6320. 0x00000000, 0xffffffff },
  6321. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6322. 0x00000000, 0xffffffff },
  6323. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6324. 0x00000000, 0xffffffff },
  6325. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6326. 0x00000000, 0xffffffff },
  6327. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6328. 0x00000000, 0xffffffff },
  6329. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6330. 0xffffffff, 0x00000000 },
  6331. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6332. 0xffffffff, 0x00000000 },
  6333. /* Buffer Manager Control Registers. */
  6334. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6335. 0x00000000, 0x007fff80 },
  6336. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6337. 0x00000000, 0x007fffff },
  6338. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6339. 0x00000000, 0x0000003f },
  6340. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6341. 0x00000000, 0x000001ff },
  6342. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6343. 0x00000000, 0x000001ff },
  6344. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6345. 0xffffffff, 0x00000000 },
  6346. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6347. 0xffffffff, 0x00000000 },
  6348. /* Mailbox Registers */
  6349. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6350. 0x00000000, 0x000001ff },
  6351. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6352. 0x00000000, 0x000001ff },
  6353. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6354. 0x00000000, 0x000007ff },
  6355. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6356. 0x00000000, 0x000001ff },
  6357. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6358. };
  6359. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6360. is_5705 = 1;
  6361. else
  6362. is_5705 = 0;
  6363. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6364. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6365. continue;
  6366. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6367. continue;
  6368. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6369. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6370. continue;
  6371. offset = (u32) reg_tbl[i].offset;
  6372. read_mask = reg_tbl[i].read_mask;
  6373. write_mask = reg_tbl[i].write_mask;
  6374. /* Save the original register content */
  6375. save_val = tr32(offset);
  6376. /* Determine the read-only value. */
  6377. read_val = save_val & read_mask;
  6378. /* Write zero to the register, then make sure the read-only bits
  6379. * are not changed and the read/write bits are all zeros.
  6380. */
  6381. tw32(offset, 0);
  6382. val = tr32(offset);
  6383. /* Test the read-only and read/write bits. */
  6384. if (((val & read_mask) != read_val) || (val & write_mask))
  6385. goto out;
  6386. /* Write ones to all the bits defined by RdMask and WrMask, then
  6387. * make sure the read-only bits are not changed and the
  6388. * read/write bits are all ones.
  6389. */
  6390. tw32(offset, read_mask | write_mask);
  6391. val = tr32(offset);
  6392. /* Test the read-only bits. */
  6393. if ((val & read_mask) != read_val)
  6394. goto out;
  6395. /* Test the read/write bits. */
  6396. if ((val & write_mask) != write_mask)
  6397. goto out;
  6398. tw32(offset, save_val);
  6399. }
  6400. return 0;
  6401. out:
  6402. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6403. tw32(offset, save_val);
  6404. return -EIO;
  6405. }
  6406. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6407. {
  6408. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6409. int i;
  6410. u32 j;
  6411. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6412. for (j = 0; j < len; j += 4) {
  6413. u32 val;
  6414. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6415. tg3_read_mem(tp, offset + j, &val);
  6416. if (val != test_pattern[i])
  6417. return -EIO;
  6418. }
  6419. }
  6420. return 0;
  6421. }
  6422. static int tg3_test_memory(struct tg3 *tp)
  6423. {
  6424. static struct mem_entry {
  6425. u32 offset;
  6426. u32 len;
  6427. } mem_tbl_570x[] = {
  6428. { 0x00000000, 0x01000},
  6429. { 0x00002000, 0x1c000},
  6430. { 0xffffffff, 0x00000}
  6431. }, mem_tbl_5705[] = {
  6432. { 0x00000100, 0x0000c},
  6433. { 0x00000200, 0x00008},
  6434. { 0x00000b50, 0x00400},
  6435. { 0x00004000, 0x00800},
  6436. { 0x00006000, 0x01000},
  6437. { 0x00008000, 0x02000},
  6438. { 0x00010000, 0x0e000},
  6439. { 0xffffffff, 0x00000}
  6440. };
  6441. struct mem_entry *mem_tbl;
  6442. int err = 0;
  6443. int i;
  6444. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6445. mem_tbl = mem_tbl_5705;
  6446. else
  6447. mem_tbl = mem_tbl_570x;
  6448. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6449. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6450. mem_tbl[i].len)) != 0)
  6451. break;
  6452. }
  6453. return err;
  6454. }
  6455. static int tg3_test_loopback(struct tg3 *tp)
  6456. {
  6457. u32 mac_mode, send_idx, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6458. u32 desc_idx;
  6459. struct sk_buff *skb, *rx_skb;
  6460. u8 *tx_data;
  6461. dma_addr_t map;
  6462. int num_pkts, tx_len, rx_len, i, err;
  6463. struct tg3_rx_buffer_desc *desc;
  6464. if (!netif_running(tp->dev))
  6465. return -ENODEV;
  6466. err = -EIO;
  6467. tg3_abort_hw(tp, 1);
  6468. /* Clearing this flag to keep interrupts disabled */
  6469. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6470. tg3_reset_hw(tp);
  6471. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6472. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6473. MAC_MODE_PORT_MODE_GMII;
  6474. tw32(MAC_MODE, mac_mode);
  6475. tx_len = 1514;
  6476. skb = dev_alloc_skb(tx_len);
  6477. tx_data = skb_put(skb, tx_len);
  6478. memcpy(tx_data, tp->dev->dev_addr, 6);
  6479. memset(tx_data + 6, 0x0, 8);
  6480. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6481. for (i = 14; i < tx_len; i++)
  6482. tx_data[i] = (u8) (i & 0xff);
  6483. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6484. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6485. HOSTCC_MODE_NOW);
  6486. udelay(10);
  6487. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6488. send_idx = 0;
  6489. num_pkts = 0;
  6490. tg3_set_txd(tp, send_idx, map, tx_len, 0, 1);
  6491. send_idx++;
  6492. num_pkts++;
  6493. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, send_idx);
  6494. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6495. udelay(10);
  6496. for (i = 0; i < 10; i++) {
  6497. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6498. HOSTCC_MODE_NOW);
  6499. udelay(10);
  6500. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6501. rx_idx = tp->hw_status->idx[0].rx_producer;
  6502. if ((tx_idx == send_idx) &&
  6503. (rx_idx == (rx_start_idx + num_pkts)))
  6504. break;
  6505. }
  6506. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6507. dev_kfree_skb(skb);
  6508. if (tx_idx != send_idx)
  6509. goto out;
  6510. if (rx_idx != rx_start_idx + num_pkts)
  6511. goto out;
  6512. desc = &tp->rx_rcb[rx_start_idx];
  6513. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6514. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6515. if (opaque_key != RXD_OPAQUE_RING_STD)
  6516. goto out;
  6517. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6518. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6519. goto out;
  6520. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6521. if (rx_len != tx_len)
  6522. goto out;
  6523. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6524. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6525. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6526. for (i = 14; i < tx_len; i++) {
  6527. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6528. goto out;
  6529. }
  6530. err = 0;
  6531. /* tg3_free_rings will unmap and free the rx_skb */
  6532. out:
  6533. return err;
  6534. }
  6535. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  6536. u64 *data)
  6537. {
  6538. struct tg3 *tp = netdev_priv(dev);
  6539. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  6540. if (tg3_test_nvram(tp) != 0) {
  6541. etest->flags |= ETH_TEST_FL_FAILED;
  6542. data[0] = 1;
  6543. }
  6544. if (tg3_test_link(tp) != 0) {
  6545. etest->flags |= ETH_TEST_FL_FAILED;
  6546. data[1] = 1;
  6547. }
  6548. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6549. if (netif_running(dev))
  6550. tg3_netif_stop(tp);
  6551. tg3_full_lock(tp, 1);
  6552. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  6553. tg3_nvram_lock(tp);
  6554. tg3_halt_cpu(tp, RX_CPU_BASE);
  6555. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6556. tg3_halt_cpu(tp, TX_CPU_BASE);
  6557. tg3_nvram_unlock(tp);
  6558. if (tg3_test_registers(tp) != 0) {
  6559. etest->flags |= ETH_TEST_FL_FAILED;
  6560. data[2] = 1;
  6561. }
  6562. if (tg3_test_memory(tp) != 0) {
  6563. etest->flags |= ETH_TEST_FL_FAILED;
  6564. data[3] = 1;
  6565. }
  6566. if (tg3_test_loopback(tp) != 0) {
  6567. etest->flags |= ETH_TEST_FL_FAILED;
  6568. data[4] = 1;
  6569. }
  6570. tg3_full_unlock(tp);
  6571. if (tg3_test_interrupt(tp) != 0) {
  6572. etest->flags |= ETH_TEST_FL_FAILED;
  6573. data[5] = 1;
  6574. }
  6575. tg3_full_lock(tp, 0);
  6576. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6577. if (netif_running(dev)) {
  6578. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6579. tg3_init_hw(tp);
  6580. tg3_netif_start(tp);
  6581. }
  6582. tg3_full_unlock(tp);
  6583. }
  6584. }
  6585. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6586. {
  6587. struct mii_ioctl_data *data = if_mii(ifr);
  6588. struct tg3 *tp = netdev_priv(dev);
  6589. int err;
  6590. switch(cmd) {
  6591. case SIOCGMIIPHY:
  6592. data->phy_id = PHY_ADDR;
  6593. /* fallthru */
  6594. case SIOCGMIIREG: {
  6595. u32 mii_regval;
  6596. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6597. break; /* We have no PHY */
  6598. spin_lock_bh(&tp->lock);
  6599. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  6600. spin_unlock_bh(&tp->lock);
  6601. data->val_out = mii_regval;
  6602. return err;
  6603. }
  6604. case SIOCSMIIREG:
  6605. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6606. break; /* We have no PHY */
  6607. if (!capable(CAP_NET_ADMIN))
  6608. return -EPERM;
  6609. spin_lock_bh(&tp->lock);
  6610. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  6611. spin_unlock_bh(&tp->lock);
  6612. return err;
  6613. default:
  6614. /* do nothing */
  6615. break;
  6616. }
  6617. return -EOPNOTSUPP;
  6618. }
  6619. #if TG3_VLAN_TAG_USED
  6620. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  6621. {
  6622. struct tg3 *tp = netdev_priv(dev);
  6623. tg3_full_lock(tp, 0);
  6624. tp->vlgrp = grp;
  6625. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  6626. __tg3_set_rx_mode(dev);
  6627. tg3_full_unlock(tp);
  6628. }
  6629. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  6630. {
  6631. struct tg3 *tp = netdev_priv(dev);
  6632. tg3_full_lock(tp, 0);
  6633. if (tp->vlgrp)
  6634. tp->vlgrp->vlan_devices[vid] = NULL;
  6635. tg3_full_unlock(tp);
  6636. }
  6637. #endif
  6638. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6639. {
  6640. struct tg3 *tp = netdev_priv(dev);
  6641. memcpy(ec, &tp->coal, sizeof(*ec));
  6642. return 0;
  6643. }
  6644. static struct ethtool_ops tg3_ethtool_ops = {
  6645. .get_settings = tg3_get_settings,
  6646. .set_settings = tg3_set_settings,
  6647. .get_drvinfo = tg3_get_drvinfo,
  6648. .get_regs_len = tg3_get_regs_len,
  6649. .get_regs = tg3_get_regs,
  6650. .get_wol = tg3_get_wol,
  6651. .set_wol = tg3_set_wol,
  6652. .get_msglevel = tg3_get_msglevel,
  6653. .set_msglevel = tg3_set_msglevel,
  6654. .nway_reset = tg3_nway_reset,
  6655. .get_link = ethtool_op_get_link,
  6656. .get_eeprom_len = tg3_get_eeprom_len,
  6657. .get_eeprom = tg3_get_eeprom,
  6658. .set_eeprom = tg3_set_eeprom,
  6659. .get_ringparam = tg3_get_ringparam,
  6660. .set_ringparam = tg3_set_ringparam,
  6661. .get_pauseparam = tg3_get_pauseparam,
  6662. .set_pauseparam = tg3_set_pauseparam,
  6663. .get_rx_csum = tg3_get_rx_csum,
  6664. .set_rx_csum = tg3_set_rx_csum,
  6665. .get_tx_csum = ethtool_op_get_tx_csum,
  6666. .set_tx_csum = tg3_set_tx_csum,
  6667. .get_sg = ethtool_op_get_sg,
  6668. .set_sg = ethtool_op_set_sg,
  6669. #if TG3_TSO_SUPPORT != 0
  6670. .get_tso = ethtool_op_get_tso,
  6671. .set_tso = tg3_set_tso,
  6672. #endif
  6673. .self_test_count = tg3_get_test_count,
  6674. .self_test = tg3_self_test,
  6675. .get_strings = tg3_get_strings,
  6676. .get_stats_count = tg3_get_stats_count,
  6677. .get_ethtool_stats = tg3_get_ethtool_stats,
  6678. .get_coalesce = tg3_get_coalesce,
  6679. };
  6680. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  6681. {
  6682. u32 cursize, val;
  6683. tp->nvram_size = EEPROM_CHIP_SIZE;
  6684. if (tg3_nvram_read(tp, 0, &val) != 0)
  6685. return;
  6686. if (swab32(val) != TG3_EEPROM_MAGIC)
  6687. return;
  6688. /*
  6689. * Size the chip by reading offsets at increasing powers of two.
  6690. * When we encounter our validation signature, we know the addressing
  6691. * has wrapped around, and thus have our chip size.
  6692. */
  6693. cursize = 0x800;
  6694. while (cursize < tp->nvram_size) {
  6695. if (tg3_nvram_read(tp, cursize, &val) != 0)
  6696. return;
  6697. if (swab32(val) == TG3_EEPROM_MAGIC)
  6698. break;
  6699. cursize <<= 1;
  6700. }
  6701. tp->nvram_size = cursize;
  6702. }
  6703. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  6704. {
  6705. u32 val;
  6706. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  6707. if (val != 0) {
  6708. tp->nvram_size = (val >> 16) * 1024;
  6709. return;
  6710. }
  6711. }
  6712. tp->nvram_size = 0x20000;
  6713. }
  6714. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  6715. {
  6716. u32 nvcfg1;
  6717. nvcfg1 = tr32(NVRAM_CFG1);
  6718. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  6719. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6720. }
  6721. else {
  6722. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6723. tw32(NVRAM_CFG1, nvcfg1);
  6724. }
  6725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6726. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  6727. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  6728. tp->nvram_jedecnum = JEDEC_ATMEL;
  6729. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6730. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6731. break;
  6732. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  6733. tp->nvram_jedecnum = JEDEC_ATMEL;
  6734. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  6735. break;
  6736. case FLASH_VENDOR_ATMEL_EEPROM:
  6737. tp->nvram_jedecnum = JEDEC_ATMEL;
  6738. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6739. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6740. break;
  6741. case FLASH_VENDOR_ST:
  6742. tp->nvram_jedecnum = JEDEC_ST;
  6743. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  6744. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6745. break;
  6746. case FLASH_VENDOR_SAIFUN:
  6747. tp->nvram_jedecnum = JEDEC_SAIFUN;
  6748. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  6749. break;
  6750. case FLASH_VENDOR_SST_SMALL:
  6751. case FLASH_VENDOR_SST_LARGE:
  6752. tp->nvram_jedecnum = JEDEC_SST;
  6753. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  6754. break;
  6755. }
  6756. }
  6757. else {
  6758. tp->nvram_jedecnum = JEDEC_ATMEL;
  6759. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6760. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6761. }
  6762. }
  6763. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  6764. {
  6765. u32 nvcfg1;
  6766. nvcfg1 = tr32(NVRAM_CFG1);
  6767. /* NVRAM protection for TPM */
  6768. if (nvcfg1 & (1 << 27))
  6769. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  6770. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  6771. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  6772. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  6773. tp->nvram_jedecnum = JEDEC_ATMEL;
  6774. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6775. break;
  6776. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  6777. tp->nvram_jedecnum = JEDEC_ATMEL;
  6778. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6779. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6780. break;
  6781. case FLASH_5752VENDOR_ST_M45PE10:
  6782. case FLASH_5752VENDOR_ST_M45PE20:
  6783. case FLASH_5752VENDOR_ST_M45PE40:
  6784. tp->nvram_jedecnum = JEDEC_ST;
  6785. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6786. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6787. break;
  6788. }
  6789. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  6790. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  6791. case FLASH_5752PAGE_SIZE_256:
  6792. tp->nvram_pagesize = 256;
  6793. break;
  6794. case FLASH_5752PAGE_SIZE_512:
  6795. tp->nvram_pagesize = 512;
  6796. break;
  6797. case FLASH_5752PAGE_SIZE_1K:
  6798. tp->nvram_pagesize = 1024;
  6799. break;
  6800. case FLASH_5752PAGE_SIZE_2K:
  6801. tp->nvram_pagesize = 2048;
  6802. break;
  6803. case FLASH_5752PAGE_SIZE_4K:
  6804. tp->nvram_pagesize = 4096;
  6805. break;
  6806. case FLASH_5752PAGE_SIZE_264:
  6807. tp->nvram_pagesize = 264;
  6808. break;
  6809. }
  6810. }
  6811. else {
  6812. /* For eeprom, set pagesize to maximum eeprom size */
  6813. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6814. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6815. tw32(NVRAM_CFG1, nvcfg1);
  6816. }
  6817. }
  6818. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  6819. static void __devinit tg3_nvram_init(struct tg3 *tp)
  6820. {
  6821. int j;
  6822. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  6823. return;
  6824. tw32_f(GRC_EEPROM_ADDR,
  6825. (EEPROM_ADDR_FSM_RESET |
  6826. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  6827. EEPROM_ADDR_CLKPERD_SHIFT)));
  6828. /* XXX schedule_timeout() ... */
  6829. for (j = 0; j < 100; j++)
  6830. udelay(10);
  6831. /* Enable seeprom accesses. */
  6832. tw32_f(GRC_LOCAL_CTRL,
  6833. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  6834. udelay(100);
  6835. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  6836. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  6837. tp->tg3_flags |= TG3_FLAG_NVRAM;
  6838. tg3_enable_nvram_access(tp);
  6839. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6840. tg3_get_5752_nvram_info(tp);
  6841. else
  6842. tg3_get_nvram_info(tp);
  6843. tg3_get_nvram_size(tp);
  6844. tg3_disable_nvram_access(tp);
  6845. } else {
  6846. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  6847. tg3_get_eeprom_size(tp);
  6848. }
  6849. }
  6850. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  6851. u32 offset, u32 *val)
  6852. {
  6853. u32 tmp;
  6854. int i;
  6855. if (offset > EEPROM_ADDR_ADDR_MASK ||
  6856. (offset % 4) != 0)
  6857. return -EINVAL;
  6858. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  6859. EEPROM_ADDR_DEVID_MASK |
  6860. EEPROM_ADDR_READ);
  6861. tw32(GRC_EEPROM_ADDR,
  6862. tmp |
  6863. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6864. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  6865. EEPROM_ADDR_ADDR_MASK) |
  6866. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  6867. for (i = 0; i < 10000; i++) {
  6868. tmp = tr32(GRC_EEPROM_ADDR);
  6869. if (tmp & EEPROM_ADDR_COMPLETE)
  6870. break;
  6871. udelay(100);
  6872. }
  6873. if (!(tmp & EEPROM_ADDR_COMPLETE))
  6874. return -EBUSY;
  6875. *val = tr32(GRC_EEPROM_DATA);
  6876. return 0;
  6877. }
  6878. #define NVRAM_CMD_TIMEOUT 10000
  6879. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  6880. {
  6881. int i;
  6882. tw32(NVRAM_CMD, nvram_cmd);
  6883. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  6884. udelay(10);
  6885. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  6886. udelay(10);
  6887. break;
  6888. }
  6889. }
  6890. if (i == NVRAM_CMD_TIMEOUT) {
  6891. return -EBUSY;
  6892. }
  6893. return 0;
  6894. }
  6895. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  6896. {
  6897. int ret;
  6898. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6899. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  6900. return -EINVAL;
  6901. }
  6902. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  6903. return tg3_nvram_read_using_eeprom(tp, offset, val);
  6904. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  6905. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  6906. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  6907. offset = ((offset / tp->nvram_pagesize) <<
  6908. ATMEL_AT45DB0X1B_PAGE_POS) +
  6909. (offset % tp->nvram_pagesize);
  6910. }
  6911. if (offset > NVRAM_ADDR_MSK)
  6912. return -EINVAL;
  6913. tg3_nvram_lock(tp);
  6914. tg3_enable_nvram_access(tp);
  6915. tw32(NVRAM_ADDR, offset);
  6916. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  6917. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  6918. if (ret == 0)
  6919. *val = swab32(tr32(NVRAM_RDDATA));
  6920. tg3_nvram_unlock(tp);
  6921. tg3_disable_nvram_access(tp);
  6922. return ret;
  6923. }
  6924. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  6925. u32 offset, u32 len, u8 *buf)
  6926. {
  6927. int i, j, rc = 0;
  6928. u32 val;
  6929. for (i = 0; i < len; i += 4) {
  6930. u32 addr, data;
  6931. addr = offset + i;
  6932. memcpy(&data, buf + i, 4);
  6933. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  6934. val = tr32(GRC_EEPROM_ADDR);
  6935. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  6936. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  6937. EEPROM_ADDR_READ);
  6938. tw32(GRC_EEPROM_ADDR, val |
  6939. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6940. (addr & EEPROM_ADDR_ADDR_MASK) |
  6941. EEPROM_ADDR_START |
  6942. EEPROM_ADDR_WRITE);
  6943. for (j = 0; j < 10000; j++) {
  6944. val = tr32(GRC_EEPROM_ADDR);
  6945. if (val & EEPROM_ADDR_COMPLETE)
  6946. break;
  6947. udelay(100);
  6948. }
  6949. if (!(val & EEPROM_ADDR_COMPLETE)) {
  6950. rc = -EBUSY;
  6951. break;
  6952. }
  6953. }
  6954. return rc;
  6955. }
  6956. /* offset and length are dword aligned */
  6957. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  6958. u8 *buf)
  6959. {
  6960. int ret = 0;
  6961. u32 pagesize = tp->nvram_pagesize;
  6962. u32 pagemask = pagesize - 1;
  6963. u32 nvram_cmd;
  6964. u8 *tmp;
  6965. tmp = kmalloc(pagesize, GFP_KERNEL);
  6966. if (tmp == NULL)
  6967. return -ENOMEM;
  6968. while (len) {
  6969. int j;
  6970. u32 phy_addr, page_off, size;
  6971. phy_addr = offset & ~pagemask;
  6972. for (j = 0; j < pagesize; j += 4) {
  6973. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  6974. (u32 *) (tmp + j))))
  6975. break;
  6976. }
  6977. if (ret)
  6978. break;
  6979. page_off = offset & pagemask;
  6980. size = pagesize;
  6981. if (len < size)
  6982. size = len;
  6983. len -= size;
  6984. memcpy(tmp + page_off, buf, size);
  6985. offset = offset + (pagesize - page_off);
  6986. tg3_enable_nvram_access(tp);
  6987. /*
  6988. * Before we can erase the flash page, we need
  6989. * to issue a special "write enable" command.
  6990. */
  6991. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6992. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6993. break;
  6994. /* Erase the target page */
  6995. tw32(NVRAM_ADDR, phy_addr);
  6996. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  6997. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  6998. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6999. break;
  7000. /* Issue another write enable to start the write. */
  7001. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7002. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7003. break;
  7004. for (j = 0; j < pagesize; j += 4) {
  7005. u32 data;
  7006. data = *((u32 *) (tmp + j));
  7007. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7008. tw32(NVRAM_ADDR, phy_addr + j);
  7009. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7010. NVRAM_CMD_WR;
  7011. if (j == 0)
  7012. nvram_cmd |= NVRAM_CMD_FIRST;
  7013. else if (j == (pagesize - 4))
  7014. nvram_cmd |= NVRAM_CMD_LAST;
  7015. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7016. break;
  7017. }
  7018. if (ret)
  7019. break;
  7020. }
  7021. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7022. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7023. kfree(tmp);
  7024. return ret;
  7025. }
  7026. /* offset and length are dword aligned */
  7027. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7028. u8 *buf)
  7029. {
  7030. int i, ret = 0;
  7031. for (i = 0; i < len; i += 4, offset += 4) {
  7032. u32 data, page_off, phy_addr, nvram_cmd;
  7033. memcpy(&data, buf + i, 4);
  7034. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7035. page_off = offset % tp->nvram_pagesize;
  7036. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7037. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7038. phy_addr = ((offset / tp->nvram_pagesize) <<
  7039. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7040. }
  7041. else {
  7042. phy_addr = offset;
  7043. }
  7044. tw32(NVRAM_ADDR, phy_addr);
  7045. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7046. if ((page_off == 0) || (i == 0))
  7047. nvram_cmd |= NVRAM_CMD_FIRST;
  7048. else if (page_off == (tp->nvram_pagesize - 4))
  7049. nvram_cmd |= NVRAM_CMD_LAST;
  7050. if (i == (len - 4))
  7051. nvram_cmd |= NVRAM_CMD_LAST;
  7052. if ((tp->nvram_jedecnum == JEDEC_ST) &&
  7053. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7054. if ((ret = tg3_nvram_exec_cmd(tp,
  7055. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7056. NVRAM_CMD_DONE)))
  7057. break;
  7058. }
  7059. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7060. /* We always do complete word writes to eeprom. */
  7061. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7062. }
  7063. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7064. break;
  7065. }
  7066. return ret;
  7067. }
  7068. /* offset and length are dword aligned */
  7069. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7070. {
  7071. int ret;
  7072. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7073. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7074. return -EINVAL;
  7075. }
  7076. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7077. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7078. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7079. udelay(40);
  7080. }
  7081. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7082. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7083. }
  7084. else {
  7085. u32 grc_mode;
  7086. tg3_nvram_lock(tp);
  7087. tg3_enable_nvram_access(tp);
  7088. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7089. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7090. tw32(NVRAM_WRITE1, 0x406);
  7091. grc_mode = tr32(GRC_MODE);
  7092. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7093. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7094. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7095. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7096. buf);
  7097. }
  7098. else {
  7099. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7100. buf);
  7101. }
  7102. grc_mode = tr32(GRC_MODE);
  7103. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7104. tg3_disable_nvram_access(tp);
  7105. tg3_nvram_unlock(tp);
  7106. }
  7107. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7108. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7109. udelay(40);
  7110. }
  7111. return ret;
  7112. }
  7113. struct subsys_tbl_ent {
  7114. u16 subsys_vendor, subsys_devid;
  7115. u32 phy_id;
  7116. };
  7117. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7118. /* Broadcom boards. */
  7119. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7120. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7121. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7122. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7123. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7124. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7125. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7126. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7127. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7128. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7129. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7130. /* 3com boards. */
  7131. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7132. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7133. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7134. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7135. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7136. /* DELL boards. */
  7137. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7138. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7139. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7140. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7141. /* Compaq boards. */
  7142. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7143. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7144. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7145. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7146. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7147. /* IBM boards. */
  7148. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7149. };
  7150. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7151. {
  7152. int i;
  7153. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7154. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7155. tp->pdev->subsystem_vendor) &&
  7156. (subsys_id_to_phy_id[i].subsys_devid ==
  7157. tp->pdev->subsystem_device))
  7158. return &subsys_id_to_phy_id[i];
  7159. }
  7160. return NULL;
  7161. }
  7162. /* Since this function may be called in D3-hot power state during
  7163. * tg3_init_one(), only config cycles are allowed.
  7164. */
  7165. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7166. {
  7167. u32 val;
  7168. /* Make sure register accesses (indirect or otherwise)
  7169. * will function correctly.
  7170. */
  7171. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7172. tp->misc_host_ctrl);
  7173. tp->phy_id = PHY_ID_INVALID;
  7174. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7175. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7176. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7177. u32 nic_cfg, led_cfg;
  7178. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7179. int eeprom_phy_serdes = 0;
  7180. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7181. tp->nic_sram_data_cfg = nic_cfg;
  7182. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7183. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7184. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7185. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7186. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7187. (ver > 0) && (ver < 0x100))
  7188. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7189. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7190. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7191. eeprom_phy_serdes = 1;
  7192. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7193. if (nic_phy_id != 0) {
  7194. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7195. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7196. eeprom_phy_id = (id1 >> 16) << 10;
  7197. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7198. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7199. } else
  7200. eeprom_phy_id = 0;
  7201. tp->phy_id = eeprom_phy_id;
  7202. if (eeprom_phy_serdes)
  7203. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7204. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7205. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7206. SHASTA_EXT_LED_MODE_MASK);
  7207. else
  7208. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7209. switch (led_cfg) {
  7210. default:
  7211. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7212. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7213. break;
  7214. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7215. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7216. break;
  7217. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7218. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7219. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7220. * read on some older 5700/5701 bootcode.
  7221. */
  7222. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7223. ASIC_REV_5700 ||
  7224. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7225. ASIC_REV_5701)
  7226. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7227. break;
  7228. case SHASTA_EXT_LED_SHARED:
  7229. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7230. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7231. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7232. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7233. LED_CTRL_MODE_PHY_2);
  7234. break;
  7235. case SHASTA_EXT_LED_MAC:
  7236. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7237. break;
  7238. case SHASTA_EXT_LED_COMBO:
  7239. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7240. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7241. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7242. LED_CTRL_MODE_PHY_2);
  7243. break;
  7244. };
  7245. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7247. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7248. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7249. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7250. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7251. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7252. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7253. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7254. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7255. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7256. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7257. }
  7258. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7259. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7260. if (cfg2 & (1 << 17))
  7261. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7262. /* serdes signal pre-emphasis in register 0x590 set by */
  7263. /* bootcode if bit 18 is set */
  7264. if (cfg2 & (1 << 18))
  7265. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7266. }
  7267. }
  7268. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7269. {
  7270. u32 hw_phy_id_1, hw_phy_id_2;
  7271. u32 hw_phy_id, hw_phy_id_masked;
  7272. int err;
  7273. /* Reading the PHY ID register can conflict with ASF
  7274. * firwmare access to the PHY hardware.
  7275. */
  7276. err = 0;
  7277. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7278. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7279. } else {
  7280. /* Now read the physical PHY_ID from the chip and verify
  7281. * that it is sane. If it doesn't look good, we fall back
  7282. * to either the hard-coded table based PHY_ID and failing
  7283. * that the value found in the eeprom area.
  7284. */
  7285. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7286. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7287. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7288. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7289. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7290. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7291. }
  7292. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7293. tp->phy_id = hw_phy_id;
  7294. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7295. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7296. } else {
  7297. if (tp->phy_id != PHY_ID_INVALID) {
  7298. /* Do nothing, phy ID already set up in
  7299. * tg3_get_eeprom_hw_cfg().
  7300. */
  7301. } else {
  7302. struct subsys_tbl_ent *p;
  7303. /* No eeprom signature? Try the hardcoded
  7304. * subsys device table.
  7305. */
  7306. p = lookup_by_subsys(tp);
  7307. if (!p)
  7308. return -ENODEV;
  7309. tp->phy_id = p->phy_id;
  7310. if (!tp->phy_id ||
  7311. tp->phy_id == PHY_ID_BCM8002)
  7312. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7313. }
  7314. }
  7315. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7316. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7317. u32 bmsr, adv_reg, tg3_ctrl;
  7318. tg3_readphy(tp, MII_BMSR, &bmsr);
  7319. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7320. (bmsr & BMSR_LSTATUS))
  7321. goto skip_phy_reset;
  7322. err = tg3_phy_reset(tp);
  7323. if (err)
  7324. return err;
  7325. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7326. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7327. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7328. tg3_ctrl = 0;
  7329. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7330. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7331. MII_TG3_CTRL_ADV_1000_FULL);
  7332. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7333. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7334. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7335. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7336. }
  7337. if (!tg3_copper_is_advertising_all(tp)) {
  7338. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7339. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7340. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7341. tg3_writephy(tp, MII_BMCR,
  7342. BMCR_ANENABLE | BMCR_ANRESTART);
  7343. }
  7344. tg3_phy_set_wirespeed(tp);
  7345. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7346. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7347. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7348. }
  7349. skip_phy_reset:
  7350. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7351. err = tg3_init_5401phy_dsp(tp);
  7352. if (err)
  7353. return err;
  7354. }
  7355. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7356. err = tg3_init_5401phy_dsp(tp);
  7357. }
  7358. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7359. tp->link_config.advertising =
  7360. (ADVERTISED_1000baseT_Half |
  7361. ADVERTISED_1000baseT_Full |
  7362. ADVERTISED_Autoneg |
  7363. ADVERTISED_FIBRE);
  7364. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7365. tp->link_config.advertising &=
  7366. ~(ADVERTISED_1000baseT_Half |
  7367. ADVERTISED_1000baseT_Full);
  7368. return err;
  7369. }
  7370. static void __devinit tg3_read_partno(struct tg3 *tp)
  7371. {
  7372. unsigned char vpd_data[256];
  7373. int i;
  7374. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7375. /* Sun decided not to put the necessary bits in the
  7376. * NVRAM of their onboard tg3 parts :(
  7377. */
  7378. strcpy(tp->board_part_number, "Sun 570X");
  7379. return;
  7380. }
  7381. for (i = 0; i < 256; i += 4) {
  7382. u32 tmp;
  7383. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7384. goto out_not_found;
  7385. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7386. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7387. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7388. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7389. }
  7390. /* Now parse and find the part number. */
  7391. for (i = 0; i < 256; ) {
  7392. unsigned char val = vpd_data[i];
  7393. int block_end;
  7394. if (val == 0x82 || val == 0x91) {
  7395. i = (i + 3 +
  7396. (vpd_data[i + 1] +
  7397. (vpd_data[i + 2] << 8)));
  7398. continue;
  7399. }
  7400. if (val != 0x90)
  7401. goto out_not_found;
  7402. block_end = (i + 3 +
  7403. (vpd_data[i + 1] +
  7404. (vpd_data[i + 2] << 8)));
  7405. i += 3;
  7406. while (i < block_end) {
  7407. if (vpd_data[i + 0] == 'P' &&
  7408. vpd_data[i + 1] == 'N') {
  7409. int partno_len = vpd_data[i + 2];
  7410. if (partno_len > 24)
  7411. goto out_not_found;
  7412. memcpy(tp->board_part_number,
  7413. &vpd_data[i + 3],
  7414. partno_len);
  7415. /* Success. */
  7416. return;
  7417. }
  7418. }
  7419. /* Part number not found. */
  7420. goto out_not_found;
  7421. }
  7422. out_not_found:
  7423. strcpy(tp->board_part_number, "none");
  7424. }
  7425. #ifdef CONFIG_SPARC64
  7426. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7427. {
  7428. struct pci_dev *pdev = tp->pdev;
  7429. struct pcidev_cookie *pcp = pdev->sysdata;
  7430. if (pcp != NULL) {
  7431. int node = pcp->prom_node;
  7432. u32 venid;
  7433. int err;
  7434. err = prom_getproperty(node, "subsystem-vendor-id",
  7435. (char *) &venid, sizeof(venid));
  7436. if (err == 0 || err == -1)
  7437. return 0;
  7438. if (venid == PCI_VENDOR_ID_SUN)
  7439. return 1;
  7440. }
  7441. return 0;
  7442. }
  7443. #endif
  7444. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7445. {
  7446. static struct pci_device_id write_reorder_chipsets[] = {
  7447. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7448. PCI_DEVICE_ID_INTEL_82801AA_8) },
  7449. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7450. PCI_DEVICE_ID_INTEL_82801AB_8) },
  7451. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7452. PCI_DEVICE_ID_INTEL_82801BA_11) },
  7453. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7454. PCI_DEVICE_ID_INTEL_82801BA_6) },
  7455. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7456. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7457. { },
  7458. };
  7459. u32 misc_ctrl_reg;
  7460. u32 cacheline_sz_reg;
  7461. u32 pci_state_reg, grc_misc_cfg;
  7462. u32 val;
  7463. u16 pci_cmd;
  7464. int err;
  7465. #ifdef CONFIG_SPARC64
  7466. if (tg3_is_sun_570X(tp))
  7467. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7468. #endif
  7469. /* If we have an AMD 762 or Intel ICH/ICH0/ICH2 chipset, write
  7470. * reordering to the mailbox registers done by the host
  7471. * controller can cause major troubles. We read back from
  7472. * every mailbox register write to force the writes to be
  7473. * posted to the chip in order.
  7474. */
  7475. if (pci_dev_present(write_reorder_chipsets))
  7476. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  7477. /* Force memory write invalidate off. If we leave it on,
  7478. * then on 5700_BX chips we have to enable a workaround.
  7479. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7480. * to match the cacheline size. The Broadcom driver have this
  7481. * workaround but turns MWI off all the times so never uses
  7482. * it. This seems to suggest that the workaround is insufficient.
  7483. */
  7484. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7485. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7486. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7487. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7488. * has the register indirect write enable bit set before
  7489. * we try to access any of the MMIO registers. It is also
  7490. * critical that the PCI-X hw workaround situation is decided
  7491. * before that as well.
  7492. */
  7493. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7494. &misc_ctrl_reg);
  7495. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7496. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7497. /* Wrong chip ID in 5752 A0. This code can be removed later
  7498. * as A0 is not in production.
  7499. */
  7500. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7501. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7502. /* Initialize misc host control in PCI block. */
  7503. tp->misc_host_ctrl |= (misc_ctrl_reg &
  7504. MISC_HOST_CTRL_CHIPREV);
  7505. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7506. tp->misc_host_ctrl);
  7507. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7508. &cacheline_sz_reg);
  7509. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  7510. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  7511. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  7512. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  7513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7515. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  7516. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  7517. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  7518. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  7519. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7520. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  7521. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  7522. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  7523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7524. tp->pci_lat_timer < 64) {
  7525. tp->pci_lat_timer = 64;
  7526. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  7527. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  7528. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  7529. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  7530. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7531. cacheline_sz_reg);
  7532. }
  7533. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7534. &pci_state_reg);
  7535. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  7536. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  7537. /* If this is a 5700 BX chipset, and we are in PCI-X
  7538. * mode, enable register write workaround.
  7539. *
  7540. * The workaround is to use indirect register accesses
  7541. * for all chip writes not to mailbox registers.
  7542. */
  7543. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  7544. u32 pm_reg;
  7545. u16 pci_cmd;
  7546. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7547. /* The chip can have it's power management PCI config
  7548. * space registers clobbered due to this bug.
  7549. * So explicitly force the chip into D0 here.
  7550. */
  7551. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7552. &pm_reg);
  7553. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  7554. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  7555. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7556. pm_reg);
  7557. /* Also, force SERR#/PERR# in PCI command. */
  7558. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7559. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  7560. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7561. }
  7562. }
  7563. /* Back to back register writes can cause problems on this chip,
  7564. * the workaround is to read back all reg writes except those to
  7565. * mailbox regs. See tg3_write_indirect_reg32().
  7566. *
  7567. * PCI Express 5750_A0 rev chips need this workaround too.
  7568. */
  7569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  7570. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  7571. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  7572. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  7573. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  7574. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  7575. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  7576. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  7577. /* Chip-specific fixup from Broadcom driver */
  7578. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  7579. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  7580. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  7581. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  7582. }
  7583. /* Get eeprom hw config before calling tg3_set_power_state().
  7584. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  7585. * determined before calling tg3_set_power_state() so that
  7586. * we know whether or not to switch out of Vaux power.
  7587. * When the flag is set, it means that GPIO1 is used for eeprom
  7588. * write protect and also implies that it is a LOM where GPIOs
  7589. * are not used to switch power.
  7590. */
  7591. tg3_get_eeprom_hw_cfg(tp);
  7592. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  7593. * GPIO1 driven high will bring 5700's external PHY out of reset.
  7594. * It is also used as eeprom write protect on LOMs.
  7595. */
  7596. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  7597. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  7598. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  7599. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7600. GRC_LCLCTRL_GPIO_OUTPUT1);
  7601. /* Unused GPIO3 must be driven as output on 5752 because there
  7602. * are no pull-up resistors on unused GPIO pins.
  7603. */
  7604. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7605. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  7606. /* Force the chip into D0. */
  7607. err = tg3_set_power_state(tp, 0);
  7608. if (err) {
  7609. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  7610. pci_name(tp->pdev));
  7611. return err;
  7612. }
  7613. /* 5700 B0 chips do not support checksumming correctly due
  7614. * to hardware bugs.
  7615. */
  7616. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  7617. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  7618. /* Pseudo-header checksum is done by hardware logic and not
  7619. * the offload processers, so make the chip do the pseudo-
  7620. * header checksums on receive. For transmit it is more
  7621. * convenient to do the pseudo-header checksum in software
  7622. * as Linux does that on transmit for us in all cases.
  7623. */
  7624. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  7625. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  7626. /* Derive initial jumbo mode from MTU assigned in
  7627. * ether_setup() via the alloc_etherdev() call
  7628. */
  7629. if (tp->dev->mtu > ETH_DATA_LEN)
  7630. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  7631. /* Determine WakeOnLan speed to use. */
  7632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7633. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7634. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  7635. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  7636. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  7637. } else {
  7638. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  7639. }
  7640. /* A few boards don't want Ethernet@WireSpeed phy feature */
  7641. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  7642. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  7643. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  7644. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)))
  7645. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  7646. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  7647. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  7648. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  7649. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  7650. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  7651. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7652. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  7653. tp->coalesce_mode = 0;
  7654. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  7655. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  7656. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  7657. /* Initialize MAC MI mode, polling disabled. */
  7658. tw32_f(MAC_MI_MODE, tp->mi_mode);
  7659. udelay(80);
  7660. /* Initialize data/descriptor byte/word swapping. */
  7661. val = tr32(GRC_MODE);
  7662. val &= GRC_MODE_HOST_STACKUP;
  7663. tw32(GRC_MODE, val | tp->grc_mode);
  7664. tg3_switch_clocks(tp);
  7665. /* Clear this out for sanity. */
  7666. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7667. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7668. &pci_state_reg);
  7669. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  7670. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  7671. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  7672. if (chiprevid == CHIPREV_ID_5701_A0 ||
  7673. chiprevid == CHIPREV_ID_5701_B0 ||
  7674. chiprevid == CHIPREV_ID_5701_B2 ||
  7675. chiprevid == CHIPREV_ID_5701_B5) {
  7676. void __iomem *sram_base;
  7677. /* Write some dummy words into the SRAM status block
  7678. * area, see if it reads back correctly. If the return
  7679. * value is bad, force enable the PCIX workaround.
  7680. */
  7681. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  7682. writel(0x00000000, sram_base);
  7683. writel(0x00000000, sram_base + 4);
  7684. writel(0xffffffff, sram_base + 4);
  7685. if (readl(sram_base) != 0x00000000)
  7686. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7687. }
  7688. }
  7689. udelay(50);
  7690. tg3_nvram_init(tp);
  7691. grc_misc_cfg = tr32(GRC_MISC_CFG);
  7692. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  7693. /* Broadcom's driver says that CIOBE multisplit has a bug */
  7694. #if 0
  7695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7696. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  7697. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  7698. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  7699. }
  7700. #endif
  7701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7702. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  7703. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  7704. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  7705. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7706. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  7707. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  7708. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  7709. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  7710. HOSTCC_MODE_CLRTICK_TXBD);
  7711. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  7712. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7713. tp->misc_host_ctrl);
  7714. }
  7715. /* these are limited to 10/100 only */
  7716. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7717. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  7718. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7719. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7720. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  7721. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  7722. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  7723. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7724. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  7725. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  7726. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  7727. err = tg3_phy_probe(tp);
  7728. if (err) {
  7729. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  7730. pci_name(tp->pdev), err);
  7731. /* ... but do not return immediately ... */
  7732. }
  7733. tg3_read_partno(tp);
  7734. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  7735. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7736. } else {
  7737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7738. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  7739. else
  7740. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7741. }
  7742. /* 5700 {AX,BX} chips have a broken status block link
  7743. * change bit implementation, so we must use the
  7744. * status register in those cases.
  7745. */
  7746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7747. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  7748. else
  7749. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  7750. /* The led_ctrl is set during tg3_phy_probe, here we might
  7751. * have to force the link status polling mechanism based
  7752. * upon subsystem IDs.
  7753. */
  7754. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  7755. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7756. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  7757. TG3_FLAG_USE_LINKCHG_REG);
  7758. }
  7759. /* For all SERDES we poll the MAC status register. */
  7760. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7761. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  7762. else
  7763. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  7764. /* 5700 BX chips need to have their TX producer index mailboxes
  7765. * written twice to workaround a bug.
  7766. */
  7767. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  7768. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  7769. else
  7770. tp->tg3_flags &= ~TG3_FLAG_TXD_MBOX_HWBUG;
  7771. /* It seems all chips can get confused if TX buffers
  7772. * straddle the 4GB address boundary in some cases.
  7773. */
  7774. tp->dev->hard_start_xmit = tg3_start_xmit;
  7775. tp->rx_offset = 2;
  7776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  7777. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  7778. tp->rx_offset = 0;
  7779. /* By default, disable wake-on-lan. User can change this
  7780. * using ETHTOOL_SWOL.
  7781. */
  7782. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7783. return err;
  7784. }
  7785. #ifdef CONFIG_SPARC64
  7786. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  7787. {
  7788. struct net_device *dev = tp->dev;
  7789. struct pci_dev *pdev = tp->pdev;
  7790. struct pcidev_cookie *pcp = pdev->sysdata;
  7791. if (pcp != NULL) {
  7792. int node = pcp->prom_node;
  7793. if (prom_getproplen(node, "local-mac-address") == 6) {
  7794. prom_getproperty(node, "local-mac-address",
  7795. dev->dev_addr, 6);
  7796. return 0;
  7797. }
  7798. }
  7799. return -ENODEV;
  7800. }
  7801. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  7802. {
  7803. struct net_device *dev = tp->dev;
  7804. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  7805. return 0;
  7806. }
  7807. #endif
  7808. static int __devinit tg3_get_device_address(struct tg3 *tp)
  7809. {
  7810. struct net_device *dev = tp->dev;
  7811. u32 hi, lo, mac_offset;
  7812. #ifdef CONFIG_SPARC64
  7813. if (!tg3_get_macaddr_sparc(tp))
  7814. return 0;
  7815. #endif
  7816. mac_offset = 0x7c;
  7817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7818. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) {
  7819. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  7820. mac_offset = 0xcc;
  7821. if (tg3_nvram_lock(tp))
  7822. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  7823. else
  7824. tg3_nvram_unlock(tp);
  7825. }
  7826. /* First try to get it from MAC address mailbox. */
  7827. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  7828. if ((hi >> 16) == 0x484b) {
  7829. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7830. dev->dev_addr[1] = (hi >> 0) & 0xff;
  7831. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  7832. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7833. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7834. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7835. dev->dev_addr[5] = (lo >> 0) & 0xff;
  7836. }
  7837. /* Next, try NVRAM. */
  7838. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  7839. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  7840. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  7841. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  7842. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  7843. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  7844. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  7845. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  7846. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  7847. }
  7848. /* Finally just fetch it out of the MAC control regs. */
  7849. else {
  7850. hi = tr32(MAC_ADDR_0_HIGH);
  7851. lo = tr32(MAC_ADDR_0_LOW);
  7852. dev->dev_addr[5] = lo & 0xff;
  7853. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7854. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7855. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7856. dev->dev_addr[1] = hi & 0xff;
  7857. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7858. }
  7859. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  7860. #ifdef CONFIG_SPARC64
  7861. if (!tg3_get_default_macaddr_sparc(tp))
  7862. return 0;
  7863. #endif
  7864. return -EINVAL;
  7865. }
  7866. return 0;
  7867. }
  7868. #define BOUNDARY_SINGLE_CACHELINE 1
  7869. #define BOUNDARY_MULTI_CACHELINE 2
  7870. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  7871. {
  7872. int cacheline_size;
  7873. u8 byte;
  7874. int goal;
  7875. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  7876. if (byte == 0)
  7877. cacheline_size = 1024;
  7878. else
  7879. cacheline_size = (int) byte * 4;
  7880. /* On 5703 and later chips, the boundary bits have no
  7881. * effect.
  7882. */
  7883. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7884. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  7885. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  7886. goto out;
  7887. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  7888. goal = BOUNDARY_MULTI_CACHELINE;
  7889. #else
  7890. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  7891. goal = BOUNDARY_SINGLE_CACHELINE;
  7892. #else
  7893. goal = 0;
  7894. #endif
  7895. #endif
  7896. if (!goal)
  7897. goto out;
  7898. /* PCI controllers on most RISC systems tend to disconnect
  7899. * when a device tries to burst across a cache-line boundary.
  7900. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  7901. *
  7902. * Unfortunately, for PCI-E there are only limited
  7903. * write-side controls for this, and thus for reads
  7904. * we will still get the disconnects. We'll also waste
  7905. * these PCI cycles for both read and write for chips
  7906. * other than 5700 and 5701 which do not implement the
  7907. * boundary bits.
  7908. */
  7909. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  7910. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  7911. switch (cacheline_size) {
  7912. case 16:
  7913. case 32:
  7914. case 64:
  7915. case 128:
  7916. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7917. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  7918. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  7919. } else {
  7920. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  7921. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  7922. }
  7923. break;
  7924. case 256:
  7925. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  7926. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  7927. break;
  7928. default:
  7929. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  7930. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  7931. break;
  7932. };
  7933. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  7934. switch (cacheline_size) {
  7935. case 16:
  7936. case 32:
  7937. case 64:
  7938. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7939. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  7940. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  7941. break;
  7942. }
  7943. /* fallthrough */
  7944. case 128:
  7945. default:
  7946. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  7947. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  7948. break;
  7949. };
  7950. } else {
  7951. switch (cacheline_size) {
  7952. case 16:
  7953. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7954. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  7955. DMA_RWCTRL_WRITE_BNDRY_16);
  7956. break;
  7957. }
  7958. /* fallthrough */
  7959. case 32:
  7960. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7961. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  7962. DMA_RWCTRL_WRITE_BNDRY_32);
  7963. break;
  7964. }
  7965. /* fallthrough */
  7966. case 64:
  7967. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7968. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  7969. DMA_RWCTRL_WRITE_BNDRY_64);
  7970. break;
  7971. }
  7972. /* fallthrough */
  7973. case 128:
  7974. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7975. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  7976. DMA_RWCTRL_WRITE_BNDRY_128);
  7977. break;
  7978. }
  7979. /* fallthrough */
  7980. case 256:
  7981. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  7982. DMA_RWCTRL_WRITE_BNDRY_256);
  7983. break;
  7984. case 512:
  7985. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  7986. DMA_RWCTRL_WRITE_BNDRY_512);
  7987. break;
  7988. case 1024:
  7989. default:
  7990. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  7991. DMA_RWCTRL_WRITE_BNDRY_1024);
  7992. break;
  7993. };
  7994. }
  7995. out:
  7996. return val;
  7997. }
  7998. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  7999. {
  8000. struct tg3_internal_buffer_desc test_desc;
  8001. u32 sram_dma_descs;
  8002. int i, ret;
  8003. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8004. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8005. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8006. tw32(RDMAC_STATUS, 0);
  8007. tw32(WDMAC_STATUS, 0);
  8008. tw32(BUFMGR_MODE, 0);
  8009. tw32(FTQ_RESET, 0);
  8010. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8011. test_desc.addr_lo = buf_dma & 0xffffffff;
  8012. test_desc.nic_mbuf = 0x00002100;
  8013. test_desc.len = size;
  8014. /*
  8015. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8016. * the *second* time the tg3 driver was getting loaded after an
  8017. * initial scan.
  8018. *
  8019. * Broadcom tells me:
  8020. * ...the DMA engine is connected to the GRC block and a DMA
  8021. * reset may affect the GRC block in some unpredictable way...
  8022. * The behavior of resets to individual blocks has not been tested.
  8023. *
  8024. * Broadcom noted the GRC reset will also reset all sub-components.
  8025. */
  8026. if (to_device) {
  8027. test_desc.cqid_sqid = (13 << 8) | 2;
  8028. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8029. udelay(40);
  8030. } else {
  8031. test_desc.cqid_sqid = (16 << 8) | 7;
  8032. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8033. udelay(40);
  8034. }
  8035. test_desc.flags = 0x00000005;
  8036. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8037. u32 val;
  8038. val = *(((u32 *)&test_desc) + i);
  8039. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8040. sram_dma_descs + (i * sizeof(u32)));
  8041. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8042. }
  8043. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8044. if (to_device) {
  8045. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8046. } else {
  8047. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8048. }
  8049. ret = -ENODEV;
  8050. for (i = 0; i < 40; i++) {
  8051. u32 val;
  8052. if (to_device)
  8053. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8054. else
  8055. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8056. if ((val & 0xffff) == sram_dma_descs) {
  8057. ret = 0;
  8058. break;
  8059. }
  8060. udelay(100);
  8061. }
  8062. return ret;
  8063. }
  8064. #define TEST_BUFFER_SIZE 0x2000
  8065. static int __devinit tg3_test_dma(struct tg3 *tp)
  8066. {
  8067. dma_addr_t buf_dma;
  8068. u32 *buf, saved_dma_rwctrl;
  8069. int ret;
  8070. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8071. if (!buf) {
  8072. ret = -ENOMEM;
  8073. goto out_nofree;
  8074. }
  8075. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8076. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8077. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8078. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8079. /* DMA read watermark not used on PCIE */
  8080. tp->dma_rwctrl |= 0x00180000;
  8081. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8083. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8084. tp->dma_rwctrl |= 0x003f0000;
  8085. else
  8086. tp->dma_rwctrl |= 0x003f000f;
  8087. } else {
  8088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8089. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8090. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8091. if (ccval == 0x6 || ccval == 0x7)
  8092. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8093. /* Set bit 23 to enable PCIX hw bug fix */
  8094. tp->dma_rwctrl |= 0x009f0000;
  8095. } else {
  8096. tp->dma_rwctrl |= 0x001b000f;
  8097. }
  8098. }
  8099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8101. tp->dma_rwctrl &= 0xfffffff0;
  8102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8104. /* Remove this if it causes problems for some boards. */
  8105. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8106. /* On 5700/5701 chips, we need to set this bit.
  8107. * Otherwise the chip will issue cacheline transactions
  8108. * to streamable DMA memory with not all the byte
  8109. * enables turned on. This is an error on several
  8110. * RISC PCI controllers, in particular sparc64.
  8111. *
  8112. * On 5703/5704 chips, this bit has been reassigned
  8113. * a different meaning. In particular, it is used
  8114. * on those chips to enable a PCI-X workaround.
  8115. */
  8116. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8117. }
  8118. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8119. #if 0
  8120. /* Unneeded, already done by tg3_get_invariants. */
  8121. tg3_switch_clocks(tp);
  8122. #endif
  8123. ret = 0;
  8124. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8125. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8126. goto out;
  8127. /* It is best to perform DMA test with maximum write burst size
  8128. * to expose the 5700/5701 write DMA bug.
  8129. */
  8130. saved_dma_rwctrl = tp->dma_rwctrl;
  8131. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8132. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8133. while (1) {
  8134. u32 *p = buf, i;
  8135. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8136. p[i] = i;
  8137. /* Send the buffer to the chip. */
  8138. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8139. if (ret) {
  8140. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8141. break;
  8142. }
  8143. #if 0
  8144. /* validate data reached card RAM correctly. */
  8145. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8146. u32 val;
  8147. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8148. if (le32_to_cpu(val) != p[i]) {
  8149. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8150. /* ret = -ENODEV here? */
  8151. }
  8152. p[i] = 0;
  8153. }
  8154. #endif
  8155. /* Now read it back. */
  8156. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8157. if (ret) {
  8158. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8159. break;
  8160. }
  8161. /* Verify it. */
  8162. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8163. if (p[i] == i)
  8164. continue;
  8165. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8166. DMA_RWCTRL_WRITE_BNDRY_16) {
  8167. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8168. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8169. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8170. break;
  8171. } else {
  8172. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8173. ret = -ENODEV;
  8174. goto out;
  8175. }
  8176. }
  8177. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8178. /* Success. */
  8179. ret = 0;
  8180. break;
  8181. }
  8182. }
  8183. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8184. DMA_RWCTRL_WRITE_BNDRY_16) {
  8185. static struct pci_device_id dma_wait_state_chipsets[] = {
  8186. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8187. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8188. { },
  8189. };
  8190. /* DMA test passed without adjusting DMA boundary,
  8191. * now look for chipsets that are known to expose the
  8192. * DMA bug without failing the test.
  8193. */
  8194. if (pci_dev_present(dma_wait_state_chipsets)) {
  8195. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8196. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8197. }
  8198. else
  8199. /* Safe to use the calculated DMA boundary. */
  8200. tp->dma_rwctrl = saved_dma_rwctrl;
  8201. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8202. }
  8203. out:
  8204. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8205. out_nofree:
  8206. return ret;
  8207. }
  8208. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8209. {
  8210. tp->link_config.advertising =
  8211. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8212. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8213. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8214. ADVERTISED_Autoneg | ADVERTISED_MII);
  8215. tp->link_config.speed = SPEED_INVALID;
  8216. tp->link_config.duplex = DUPLEX_INVALID;
  8217. tp->link_config.autoneg = AUTONEG_ENABLE;
  8218. netif_carrier_off(tp->dev);
  8219. tp->link_config.active_speed = SPEED_INVALID;
  8220. tp->link_config.active_duplex = DUPLEX_INVALID;
  8221. tp->link_config.phy_is_low_power = 0;
  8222. tp->link_config.orig_speed = SPEED_INVALID;
  8223. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8224. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8225. }
  8226. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8227. {
  8228. tp->bufmgr_config.mbuf_read_dma_low_water =
  8229. DEFAULT_MB_RDMA_LOW_WATER;
  8230. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8231. DEFAULT_MB_MACRX_LOW_WATER;
  8232. tp->bufmgr_config.mbuf_high_water =
  8233. DEFAULT_MB_HIGH_WATER;
  8234. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8235. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8236. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8237. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8238. tp->bufmgr_config.mbuf_high_water_jumbo =
  8239. DEFAULT_MB_HIGH_WATER_JUMBO;
  8240. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8241. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8242. }
  8243. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8244. {
  8245. switch (tp->phy_id & PHY_ID_MASK) {
  8246. case PHY_ID_BCM5400: return "5400";
  8247. case PHY_ID_BCM5401: return "5401";
  8248. case PHY_ID_BCM5411: return "5411";
  8249. case PHY_ID_BCM5701: return "5701";
  8250. case PHY_ID_BCM5703: return "5703";
  8251. case PHY_ID_BCM5704: return "5704";
  8252. case PHY_ID_BCM5705: return "5705";
  8253. case PHY_ID_BCM5750: return "5750";
  8254. case PHY_ID_BCM5752: return "5752";
  8255. case PHY_ID_BCM8002: return "8002/serdes";
  8256. case 0: return "serdes";
  8257. default: return "unknown";
  8258. };
  8259. }
  8260. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  8261. {
  8262. struct pci_dev *peer;
  8263. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8264. for (func = 0; func < 8; func++) {
  8265. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8266. if (peer && peer != tp->pdev)
  8267. break;
  8268. pci_dev_put(peer);
  8269. }
  8270. if (!peer || peer == tp->pdev)
  8271. BUG();
  8272. /*
  8273. * We don't need to keep the refcount elevated; there's no way
  8274. * to remove one half of this device without removing the other
  8275. */
  8276. pci_dev_put(peer);
  8277. return peer;
  8278. }
  8279. static void __devinit tg3_init_coal(struct tg3 *tp)
  8280. {
  8281. struct ethtool_coalesce *ec = &tp->coal;
  8282. memset(ec, 0, sizeof(*ec));
  8283. ec->cmd = ETHTOOL_GCOALESCE;
  8284. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  8285. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  8286. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  8287. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  8288. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  8289. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  8290. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  8291. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  8292. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  8293. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  8294. HOSTCC_MODE_CLRTICK_TXBD)) {
  8295. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  8296. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  8297. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  8298. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  8299. }
  8300. }
  8301. static int __devinit tg3_init_one(struct pci_dev *pdev,
  8302. const struct pci_device_id *ent)
  8303. {
  8304. static int tg3_version_printed = 0;
  8305. unsigned long tg3reg_base, tg3reg_len;
  8306. struct net_device *dev;
  8307. struct tg3 *tp;
  8308. int i, err, pci_using_dac, pm_cap;
  8309. if (tg3_version_printed++ == 0)
  8310. printk(KERN_INFO "%s", version);
  8311. err = pci_enable_device(pdev);
  8312. if (err) {
  8313. printk(KERN_ERR PFX "Cannot enable PCI device, "
  8314. "aborting.\n");
  8315. return err;
  8316. }
  8317. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  8318. printk(KERN_ERR PFX "Cannot find proper PCI device "
  8319. "base address, aborting.\n");
  8320. err = -ENODEV;
  8321. goto err_out_disable_pdev;
  8322. }
  8323. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8324. if (err) {
  8325. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  8326. "aborting.\n");
  8327. goto err_out_disable_pdev;
  8328. }
  8329. pci_set_master(pdev);
  8330. /* Find power-management capability. */
  8331. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  8332. if (pm_cap == 0) {
  8333. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  8334. "aborting.\n");
  8335. err = -EIO;
  8336. goto err_out_free_res;
  8337. }
  8338. /* Configure DMA attributes. */
  8339. err = pci_set_dma_mask(pdev, 0xffffffffffffffffULL);
  8340. if (!err) {
  8341. pci_using_dac = 1;
  8342. err = pci_set_consistent_dma_mask(pdev, 0xffffffffffffffffULL);
  8343. if (err < 0) {
  8344. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  8345. "for consistent allocations\n");
  8346. goto err_out_free_res;
  8347. }
  8348. } else {
  8349. err = pci_set_dma_mask(pdev, 0xffffffffULL);
  8350. if (err) {
  8351. printk(KERN_ERR PFX "No usable DMA configuration, "
  8352. "aborting.\n");
  8353. goto err_out_free_res;
  8354. }
  8355. pci_using_dac = 0;
  8356. }
  8357. tg3reg_base = pci_resource_start(pdev, 0);
  8358. tg3reg_len = pci_resource_len(pdev, 0);
  8359. dev = alloc_etherdev(sizeof(*tp));
  8360. if (!dev) {
  8361. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  8362. err = -ENOMEM;
  8363. goto err_out_free_res;
  8364. }
  8365. SET_MODULE_OWNER(dev);
  8366. SET_NETDEV_DEV(dev, &pdev->dev);
  8367. if (pci_using_dac)
  8368. dev->features |= NETIF_F_HIGHDMA;
  8369. dev->features |= NETIF_F_LLTX;
  8370. #if TG3_VLAN_TAG_USED
  8371. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  8372. dev->vlan_rx_register = tg3_vlan_rx_register;
  8373. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  8374. #endif
  8375. tp = netdev_priv(dev);
  8376. tp->pdev = pdev;
  8377. tp->dev = dev;
  8378. tp->pm_cap = pm_cap;
  8379. tp->mac_mode = TG3_DEF_MAC_MODE;
  8380. tp->rx_mode = TG3_DEF_RX_MODE;
  8381. tp->tx_mode = TG3_DEF_TX_MODE;
  8382. tp->mi_mode = MAC_MI_MODE_BASE;
  8383. if (tg3_debug > 0)
  8384. tp->msg_enable = tg3_debug;
  8385. else
  8386. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  8387. /* The word/byte swap controls here control register access byte
  8388. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  8389. * setting below.
  8390. */
  8391. tp->misc_host_ctrl =
  8392. MISC_HOST_CTRL_MASK_PCI_INT |
  8393. MISC_HOST_CTRL_WORD_SWAP |
  8394. MISC_HOST_CTRL_INDIR_ACCESS |
  8395. MISC_HOST_CTRL_PCISTATE_RW;
  8396. /* The NONFRM (non-frame) byte/word swap controls take effect
  8397. * on descriptor entries, anything which isn't packet data.
  8398. *
  8399. * The StrongARM chips on the board (one for tx, one for rx)
  8400. * are running in big-endian mode.
  8401. */
  8402. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  8403. GRC_MODE_WSWAP_NONFRM_DATA);
  8404. #ifdef __BIG_ENDIAN
  8405. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  8406. #endif
  8407. spin_lock_init(&tp->lock);
  8408. spin_lock_init(&tp->tx_lock);
  8409. spin_lock_init(&tp->indirect_lock);
  8410. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  8411. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  8412. if (tp->regs == 0UL) {
  8413. printk(KERN_ERR PFX "Cannot map device registers, "
  8414. "aborting.\n");
  8415. err = -ENOMEM;
  8416. goto err_out_free_dev;
  8417. }
  8418. tg3_init_link_config(tp);
  8419. tg3_init_bufmgr_config(tp);
  8420. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  8421. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  8422. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  8423. dev->open = tg3_open;
  8424. dev->stop = tg3_close;
  8425. dev->get_stats = tg3_get_stats;
  8426. dev->set_multicast_list = tg3_set_rx_mode;
  8427. dev->set_mac_address = tg3_set_mac_addr;
  8428. dev->do_ioctl = tg3_ioctl;
  8429. dev->tx_timeout = tg3_tx_timeout;
  8430. dev->poll = tg3_poll;
  8431. dev->ethtool_ops = &tg3_ethtool_ops;
  8432. dev->weight = 64;
  8433. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  8434. dev->change_mtu = tg3_change_mtu;
  8435. dev->irq = pdev->irq;
  8436. #ifdef CONFIG_NET_POLL_CONTROLLER
  8437. dev->poll_controller = tg3_poll_controller;
  8438. #endif
  8439. err = tg3_get_invariants(tp);
  8440. if (err) {
  8441. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  8442. "aborting.\n");
  8443. goto err_out_iounmap;
  8444. }
  8445. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8446. tp->bufmgr_config.mbuf_read_dma_low_water =
  8447. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8448. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8449. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8450. tp->bufmgr_config.mbuf_high_water =
  8451. DEFAULT_MB_HIGH_WATER_5705;
  8452. }
  8453. #if TG3_TSO_SUPPORT != 0
  8454. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  8455. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8456. }
  8457. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8459. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  8460. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  8461. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  8462. } else {
  8463. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8464. }
  8465. /* TSO is off by default, user can enable using ethtool. */
  8466. #if 0
  8467. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  8468. dev->features |= NETIF_F_TSO;
  8469. #endif
  8470. #endif
  8471. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  8472. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  8473. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  8474. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  8475. tp->rx_pending = 63;
  8476. }
  8477. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8478. tp->pdev_peer = tg3_find_5704_peer(tp);
  8479. err = tg3_get_device_address(tp);
  8480. if (err) {
  8481. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  8482. "aborting.\n");
  8483. goto err_out_iounmap;
  8484. }
  8485. /*
  8486. * Reset chip in case UNDI or EFI driver did not shutdown
  8487. * DMA self test will enable WDMAC and we'll see (spurious)
  8488. * pending DMA on the PCI bus at that point.
  8489. */
  8490. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  8491. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8492. pci_save_state(tp->pdev);
  8493. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  8494. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8495. }
  8496. err = tg3_test_dma(tp);
  8497. if (err) {
  8498. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  8499. goto err_out_iounmap;
  8500. }
  8501. /* Tigon3 can do ipv4 only... and some chips have buggy
  8502. * checksumming.
  8503. */
  8504. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  8505. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  8506. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8507. } else
  8508. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8509. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  8510. dev->features &= ~NETIF_F_HIGHDMA;
  8511. /* flow control autonegotiation is default behavior */
  8512. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8513. tg3_init_coal(tp);
  8514. err = register_netdev(dev);
  8515. if (err) {
  8516. printk(KERN_ERR PFX "Cannot register net device, "
  8517. "aborting.\n");
  8518. goto err_out_iounmap;
  8519. }
  8520. pci_set_drvdata(pdev, dev);
  8521. /* Now that we have fully setup the chip, save away a snapshot
  8522. * of the PCI config space. We need to restore this after
  8523. * GRC_MISC_CFG core clock resets and some resume events.
  8524. */
  8525. pci_save_state(tp->pdev);
  8526. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (PCI%s:%s:%s) %sBaseT Ethernet ",
  8527. dev->name,
  8528. tp->board_part_number,
  8529. tp->pci_chip_rev_id,
  8530. tg3_phy_string(tp),
  8531. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "X" : ""),
  8532. ((tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) ?
  8533. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "133MHz" : "66MHz") :
  8534. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "100MHz" : "33MHz")),
  8535. ((tp->tg3_flags & TG3_FLAG_PCI_32BIT) ? "32-bit" : "64-bit"),
  8536. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  8537. for (i = 0; i < 6; i++)
  8538. printk("%2.2x%c", dev->dev_addr[i],
  8539. i == 5 ? '\n' : ':');
  8540. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  8541. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  8542. "TSOcap[%d] \n",
  8543. dev->name,
  8544. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  8545. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  8546. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  8547. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  8548. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  8549. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  8550. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  8551. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  8552. dev->name, tp->dma_rwctrl);
  8553. return 0;
  8554. err_out_iounmap:
  8555. iounmap(tp->regs);
  8556. err_out_free_dev:
  8557. free_netdev(dev);
  8558. err_out_free_res:
  8559. pci_release_regions(pdev);
  8560. err_out_disable_pdev:
  8561. pci_disable_device(pdev);
  8562. pci_set_drvdata(pdev, NULL);
  8563. return err;
  8564. }
  8565. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  8566. {
  8567. struct net_device *dev = pci_get_drvdata(pdev);
  8568. if (dev) {
  8569. struct tg3 *tp = netdev_priv(dev);
  8570. unregister_netdev(dev);
  8571. iounmap(tp->regs);
  8572. free_netdev(dev);
  8573. pci_release_regions(pdev);
  8574. pci_disable_device(pdev);
  8575. pci_set_drvdata(pdev, NULL);
  8576. }
  8577. }
  8578. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  8579. {
  8580. struct net_device *dev = pci_get_drvdata(pdev);
  8581. struct tg3 *tp = netdev_priv(dev);
  8582. int err;
  8583. if (!netif_running(dev))
  8584. return 0;
  8585. tg3_netif_stop(tp);
  8586. del_timer_sync(&tp->timer);
  8587. tg3_full_lock(tp, 1);
  8588. tg3_disable_ints(tp);
  8589. tg3_full_unlock(tp);
  8590. netif_device_detach(dev);
  8591. tg3_full_lock(tp, 0);
  8592. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8593. tg3_full_unlock(tp);
  8594. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  8595. if (err) {
  8596. tg3_full_lock(tp, 0);
  8597. tg3_init_hw(tp);
  8598. tp->timer.expires = jiffies + tp->timer_offset;
  8599. add_timer(&tp->timer);
  8600. netif_device_attach(dev);
  8601. tg3_netif_start(tp);
  8602. tg3_full_unlock(tp);
  8603. }
  8604. return err;
  8605. }
  8606. static int tg3_resume(struct pci_dev *pdev)
  8607. {
  8608. struct net_device *dev = pci_get_drvdata(pdev);
  8609. struct tg3 *tp = netdev_priv(dev);
  8610. int err;
  8611. if (!netif_running(dev))
  8612. return 0;
  8613. pci_restore_state(tp->pdev);
  8614. err = tg3_set_power_state(tp, 0);
  8615. if (err)
  8616. return err;
  8617. netif_device_attach(dev);
  8618. tg3_full_lock(tp, 0);
  8619. tg3_init_hw(tp);
  8620. tp->timer.expires = jiffies + tp->timer_offset;
  8621. add_timer(&tp->timer);
  8622. tg3_enable_ints(tp);
  8623. tg3_netif_start(tp);
  8624. tg3_full_unlock(tp);
  8625. return 0;
  8626. }
  8627. static struct pci_driver tg3_driver = {
  8628. .name = DRV_MODULE_NAME,
  8629. .id_table = tg3_pci_tbl,
  8630. .probe = tg3_init_one,
  8631. .remove = __devexit_p(tg3_remove_one),
  8632. .suspend = tg3_suspend,
  8633. .resume = tg3_resume
  8634. };
  8635. static int __init tg3_init(void)
  8636. {
  8637. return pci_module_init(&tg3_driver);
  8638. }
  8639. static void __exit tg3_cleanup(void)
  8640. {
  8641. pci_unregister_driver(&tg3_driver);
  8642. }
  8643. module_init(tg3_init);
  8644. module_exit(tg3_cleanup);