cx18-av-core.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345
  1. /*
  2. * cx18 ADEC audio functions
  3. *
  4. * Derived from cx25840-core.c
  5. *
  6. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  7. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  22. * 02110-1301, USA.
  23. */
  24. #include <media/v4l2-chip-ident.h>
  25. #include "cx18-driver.h"
  26. #include "cx18-io.h"
  27. #include "cx18-cards.h"
  28. int cx18_av_write(struct cx18 *cx, u16 addr, u8 value)
  29. {
  30. u32 reg = 0xc40000 + (addr & ~3);
  31. u32 mask = 0xff;
  32. int shift = (addr & 3) * 8;
  33. u32 x = cx18_read_reg(cx, reg);
  34. x = (x & ~(mask << shift)) | ((u32)value << shift);
  35. cx18_write_reg(cx, x, reg);
  36. return 0;
  37. }
  38. int cx18_av_write_expect(struct cx18 *cx, u16 addr, u8 value, u8 eval, u8 mask)
  39. {
  40. u32 reg = 0xc40000 + (addr & ~3);
  41. int shift = (addr & 3) * 8;
  42. u32 x = cx18_read_reg(cx, reg);
  43. x = (x & ~((u32)0xff << shift)) | ((u32)value << shift);
  44. cx18_write_reg_expect(cx, x, reg,
  45. ((u32)eval << shift), ((u32)mask << shift));
  46. return 0;
  47. }
  48. int cx18_av_write4(struct cx18 *cx, u16 addr, u32 value)
  49. {
  50. cx18_write_reg(cx, value, 0xc40000 + addr);
  51. return 0;
  52. }
  53. int
  54. cx18_av_write4_expect(struct cx18 *cx, u16 addr, u32 value, u32 eval, u32 mask)
  55. {
  56. cx18_write_reg_expect(cx, value, 0xc40000 + addr, eval, mask);
  57. return 0;
  58. }
  59. int cx18_av_write4_noretry(struct cx18 *cx, u16 addr, u32 value)
  60. {
  61. cx18_write_reg_noretry(cx, value, 0xc40000 + addr);
  62. return 0;
  63. }
  64. u8 cx18_av_read(struct cx18 *cx, u16 addr)
  65. {
  66. u32 x = cx18_read_reg(cx, 0xc40000 + (addr & ~3));
  67. int shift = (addr & 3) * 8;
  68. return (x >> shift) & 0xff;
  69. }
  70. u32 cx18_av_read4(struct cx18 *cx, u16 addr)
  71. {
  72. return cx18_read_reg(cx, 0xc40000 + addr);
  73. }
  74. int cx18_av_and_or(struct cx18 *cx, u16 addr, unsigned and_mask,
  75. u8 or_value)
  76. {
  77. return cx18_av_write(cx, addr,
  78. (cx18_av_read(cx, addr) & and_mask) |
  79. or_value);
  80. }
  81. int cx18_av_and_or4(struct cx18 *cx, u16 addr, u32 and_mask,
  82. u32 or_value)
  83. {
  84. return cx18_av_write4(cx, addr,
  85. (cx18_av_read4(cx, addr) & and_mask) |
  86. or_value);
  87. }
  88. static int cx18_av_init(struct v4l2_subdev *sd, u32 val)
  89. {
  90. struct cx18 *cx = v4l2_get_subdevdata(sd);
  91. /*
  92. * The crystal freq used in calculations in this driver will be
  93. * 28.636360 MHz.
  94. * Aim to run the PLLs' VCOs near 400 MHz to minimze errors.
  95. */
  96. /*
  97. * VDCLK Integer = 0x0f, Post Divider = 0x04
  98. * AIMCLK Integer = 0x0e, Post Divider = 0x16
  99. */
  100. cx18_av_write4(cx, CXADEC_PLL_CTRL1, 0x160e040f);
  101. /* VDCLK Fraction = 0x2be2fe */
  102. /* xtal * 0xf.15f17f0/4 = 108 MHz: 432 MHz before post divide */
  103. cx18_av_write4(cx, CXADEC_VID_PLL_FRAC, 0x002be2fe);
  104. /* AIMCLK Fraction = 0x05227ad */
  105. /* xtal * 0xe.2913d68/0x16 = 48000 * 384: 406 MHz pre post-div*/
  106. cx18_av_write4(cx, CXADEC_AUX_PLL_FRAC, 0x005227ad);
  107. /* SA_MCLK_SEL=1, SA_MCLK_DIV=0x16 */
  108. cx18_av_write(cx, CXADEC_I2S_MCLK, 0x56);
  109. return 0;
  110. }
  111. static void cx18_av_initialize(struct v4l2_subdev *sd)
  112. {
  113. struct cx18_av_state *state = to_cx18_av_state(sd);
  114. struct cx18 *cx = v4l2_get_subdevdata(sd);
  115. u32 v;
  116. cx18_av_loadfw(cx);
  117. /* Stop 8051 code execution */
  118. cx18_av_write4_expect(cx, CXADEC_DL_CTL, 0x03000000,
  119. 0x03000000, 0x13000000);
  120. /* initallize the PLL by toggling sleep bit */
  121. v = cx18_av_read4(cx, CXADEC_HOST_REG1);
  122. /* enable sleep mode - register appears to be read only... */
  123. cx18_av_write4_expect(cx, CXADEC_HOST_REG1, v | 1, v, 0xfffe);
  124. /* disable sleep mode */
  125. cx18_av_write4_expect(cx, CXADEC_HOST_REG1, v & 0xfffe,
  126. v & 0xfffe, 0xffff);
  127. /* initialize DLLs */
  128. v = cx18_av_read4(cx, CXADEC_DLL1_DIAG_CTRL) & 0xE1FFFEFF;
  129. /* disable FLD */
  130. cx18_av_write4(cx, CXADEC_DLL1_DIAG_CTRL, v);
  131. /* enable FLD */
  132. cx18_av_write4(cx, CXADEC_DLL1_DIAG_CTRL, v | 0x10000100);
  133. v = cx18_av_read4(cx, CXADEC_DLL2_DIAG_CTRL) & 0xE1FFFEFF;
  134. /* disable FLD */
  135. cx18_av_write4(cx, CXADEC_DLL2_DIAG_CTRL, v);
  136. /* enable FLD */
  137. cx18_av_write4(cx, CXADEC_DLL2_DIAG_CTRL, v | 0x06000100);
  138. /* set analog bias currents. Set Vreg to 1.20V. */
  139. cx18_av_write4(cx, CXADEC_AFE_DIAG_CTRL1, 0x000A1802);
  140. v = cx18_av_read4(cx, CXADEC_AFE_DIAG_CTRL3) | 1;
  141. /* enable TUNE_FIL_RST */
  142. cx18_av_write4_expect(cx, CXADEC_AFE_DIAG_CTRL3, v, v, 0x03009F0F);
  143. /* disable TUNE_FIL_RST */
  144. cx18_av_write4_expect(cx, CXADEC_AFE_DIAG_CTRL3,
  145. v & 0xFFFFFFFE, v & 0xFFFFFFFE, 0x03009F0F);
  146. /* enable 656 output */
  147. cx18_av_and_or4(cx, CXADEC_PIN_CTRL1, ~0, 0x040C00);
  148. /* video output drive strength */
  149. cx18_av_and_or4(cx, CXADEC_PIN_CTRL2, ~0, 0x2);
  150. /* reset video */
  151. cx18_av_write4(cx, CXADEC_SOFT_RST_CTRL, 0x8000);
  152. cx18_av_write4(cx, CXADEC_SOFT_RST_CTRL, 0);
  153. /*
  154. * Disable Video Auto-config of the Analog Front End and Video PLL.
  155. *
  156. * Since we only use BT.656 pixel mode, which works for both 525 and 625
  157. * line systems, it's just easier for us to set registers
  158. * 0x102 (CXADEC_CHIP_CTRL), 0x104-0x106 (CXADEC_AFE_CTRL),
  159. * 0x108-0x109 (CXADEC_PLL_CTRL1), and 0x10c-0x10f (CXADEC_VID_PLL_FRAC)
  160. * ourselves, than to run around cleaning up after the auto-config.
  161. *
  162. * (Note: my CX23418 chip doesn't seem to let the ACFG_DIS bit
  163. * get set to 1, but OTOH, it doesn't seem to do AFE and VID PLL
  164. * autoconfig either.)
  165. *
  166. * As a default, also turn off Dual mode for ADC2 and set ADC2 to CH3.
  167. */
  168. cx18_av_and_or4(cx, CXADEC_CHIP_CTRL, 0xFFFBFFFF, 0x00120000);
  169. /* Setup the Video and and Aux/Audio PLLs */
  170. cx18_av_init(sd, 0);
  171. /* set video to auto-detect */
  172. /* Clear bits 11-12 to enable slow locking mode. Set autodetect mode */
  173. /* set the comb notch = 1 */
  174. cx18_av_and_or4(cx, CXADEC_MODE_CTRL, 0xFFF7E7F0, 0x02040800);
  175. /* Enable wtw_en in CRUSH_CTRL (Set bit 22) */
  176. /* Enable maj_sel in CRUSH_CTRL (Set bit 20) */
  177. cx18_av_and_or4(cx, CXADEC_CRUSH_CTRL, ~0, 0x00500000);
  178. /* Set VGA_TRACK_RANGE to 0x20 */
  179. cx18_av_and_or4(cx, CXADEC_DFE_CTRL2, 0xFFFF00FF, 0x00002000);
  180. /*
  181. * Initial VBI setup
  182. * VIP-1.1, 10 bit mode, enable Raw, disable sliced,
  183. * don't clamp raw samples when codes are in use, 1 byte user D-words,
  184. * IDID0 has line #, RP code V bit transition on VBLANK, data during
  185. * blanking intervals
  186. */
  187. cx18_av_write4(cx, CXADEC_OUT_CTRL1, 0x4013252e);
  188. /* Set the video input.
  189. The setting in MODE_CTRL gets lost when we do the above setup */
  190. /* EncSetSignalStd(dwDevNum, pEnc->dwSigStd); */
  191. /* EncSetVideoInput(dwDevNum, pEnc->VidIndSelection); */
  192. /*
  193. * Analog Front End (AFE)
  194. * Default to luma on ch1/ADC1, chroma on ch2/ADC2, SIF on ch3/ADC2
  195. * bypass_ch[1-3] use filter
  196. * droop_comp_ch[1-3] disable
  197. * clamp_en_ch[1-3] disable
  198. * aud_in_sel ADC2
  199. * luma_in_sel ADC1
  200. * chroma_in_sel ADC2
  201. * clamp_sel_ch[2-3] midcode
  202. * clamp_sel_ch1 video decoder
  203. * vga_sel_ch3 audio decoder
  204. * vga_sel_ch[1-2] video decoder
  205. * half_bw_ch[1-3] disable
  206. * +12db_ch[1-3] disable
  207. */
  208. cx18_av_and_or4(cx, CXADEC_AFE_CTRL, 0xFF000000, 0x00005D00);
  209. /* if(dwEnable && dw3DCombAvailable) { */
  210. /* CxDevWrReg(CXADEC_SRC_COMB_CFG, 0x7728021F); */
  211. /* } else { */
  212. /* CxDevWrReg(CXADEC_SRC_COMB_CFG, 0x6628021F); */
  213. /* } */
  214. cx18_av_write4(cx, CXADEC_SRC_COMB_CFG, 0x6628021F);
  215. state->default_volume = 228 - cx18_av_read(cx, 0x8d4);
  216. state->default_volume = ((state->default_volume / 2) + 23) << 9;
  217. }
  218. static int cx18_av_reset(struct v4l2_subdev *sd, u32 val)
  219. {
  220. cx18_av_initialize(sd);
  221. return 0;
  222. }
  223. static int cx18_av_load_fw(struct v4l2_subdev *sd)
  224. {
  225. struct cx18_av_state *state = to_cx18_av_state(sd);
  226. if (!state->is_initialized) {
  227. /* initialize on first use */
  228. state->is_initialized = 1;
  229. cx18_av_initialize(sd);
  230. }
  231. return 0;
  232. }
  233. void cx18_av_std_setup(struct cx18 *cx)
  234. {
  235. struct cx18_av_state *state = &cx->av_state;
  236. struct v4l2_subdev *sd = &state->sd;
  237. v4l2_std_id std = state->std;
  238. int hblank, hactive, burst, vblank, vactive, sc;
  239. int vblank656, src_decimation;
  240. int luma_lpf, uv_lpf, comb;
  241. u32 pll_int, pll_frac, pll_post;
  242. /* datasheet startup, step 8d */
  243. if (std & ~V4L2_STD_NTSC)
  244. cx18_av_write(cx, 0x49f, 0x11);
  245. else
  246. cx18_av_write(cx, 0x49f, 0x14);
  247. if (std & V4L2_STD_625_50) {
  248. /* FIXME - revisit these for Sliced VBI */
  249. hblank = 132;
  250. hactive = 720;
  251. burst = 93;
  252. vblank = 36;
  253. vactive = 580;
  254. vblank656 = 40;
  255. src_decimation = 0x21f;
  256. luma_lpf = 2;
  257. if (std & V4L2_STD_PAL) {
  258. uv_lpf = 1;
  259. comb = 0x20;
  260. sc = 688739;
  261. } else if (std == V4L2_STD_PAL_Nc) {
  262. uv_lpf = 1;
  263. comb = 0x20;
  264. sc = 556453;
  265. } else { /* SECAM */
  266. uv_lpf = 0;
  267. comb = 0;
  268. sc = 672351;
  269. }
  270. } else {
  271. /*
  272. * The following relationships of half line counts should hold:
  273. * 525 = vsync + vactive + vblank656
  274. * 12 = vblank656 - vblank
  275. *
  276. * vsync: always 6 half-lines of vsync pulses
  277. * vactive: half lines of active video
  278. * vblank656: half lines, after line 3/mid-266, of blanked video
  279. * vblank: half lines, after line 9/272, of blanked video
  280. *
  281. * As far as I can tell:
  282. * vblank656 starts counting from the falling edge of the first
  283. * vsync pulse (start of line 4 or mid-266)
  284. * vblank starts counting from the after the 6 vsync pulses and
  285. * 6 or 5 equalization pulses (start of line 10 or 272)
  286. *
  287. * For 525 line systems the driver will extract VBI information
  288. * from lines 10-21 and lines 273-284.
  289. */
  290. vblank656 = 38; /* lines 4 - 22 & 266 - 284 */
  291. vblank = 26; /* lines 10 - 22 & 272 - 284 */
  292. vactive = 481; /* lines 23 - 263 & 285 - 525 */
  293. /*
  294. * For a 13.5 Mpps clock and 15,734.26 Hz line rate, a line is
  295. * is 858 pixels = 720 active + 138 blanking. The Hsync leading
  296. * edge should happen 1.2 us * 13.5 Mpps ~= 16 pixels after the
  297. * end of active video, leaving 122 pixels of hblank to ignore
  298. * before active video starts.
  299. */
  300. hactive = 720;
  301. hblank = 122;
  302. luma_lpf = 1;
  303. uv_lpf = 1;
  304. src_decimation = 0x21f;
  305. if (std == V4L2_STD_PAL_60) {
  306. burst = 0x5b;
  307. luma_lpf = 2;
  308. comb = 0x20;
  309. sc = 688739;
  310. } else if (std == V4L2_STD_PAL_M) {
  311. burst = 0x61;
  312. comb = 0x20;
  313. sc = 555452;
  314. } else {
  315. burst = 0x5b;
  316. comb = 0x66;
  317. sc = 556063;
  318. }
  319. }
  320. /* DEBUG: Displays configured PLL frequency */
  321. pll_int = cx18_av_read(cx, 0x108);
  322. pll_frac = cx18_av_read4(cx, 0x10c) & 0x1ffffff;
  323. pll_post = cx18_av_read(cx, 0x109);
  324. CX18_DEBUG_INFO_DEV(sd, "PLL regs = int: %u, frac: %u, post: %u\n",
  325. pll_int, pll_frac, pll_post);
  326. if (pll_post) {
  327. int fin, fsc, pll;
  328. pll = (28636360L * ((((u64)pll_int) << 25) + pll_frac)) >> 25;
  329. pll /= pll_post;
  330. CX18_DEBUG_INFO_DEV(sd, "PLL = %d.%06d MHz\n",
  331. pll / 1000000, pll % 1000000);
  332. CX18_DEBUG_INFO_DEV(sd, "PLL/8 = %d.%06d MHz\n",
  333. pll / 8000000, (pll / 8) % 1000000);
  334. fin = ((u64)src_decimation * pll) >> 12;
  335. CX18_DEBUG_INFO_DEV(sd, "ADC Sampling freq = %d.%06d MHz\n",
  336. fin / 1000000, fin % 1000000);
  337. fsc = (((u64)sc) * pll) >> 24L;
  338. CX18_DEBUG_INFO_DEV(sd,
  339. "Chroma sub-carrier freq = %d.%06d MHz\n",
  340. fsc / 1000000, fsc % 1000000);
  341. CX18_DEBUG_INFO_DEV(sd, "hblank %i, hactive %i, vblank %i, "
  342. "vactive %i, vblank656 %i, src_dec %i, "
  343. "burst 0x%02x, luma_lpf %i, uv_lpf %i, "
  344. "comb 0x%02x, sc 0x%06x\n",
  345. hblank, hactive, vblank, vactive, vblank656,
  346. src_decimation, burst, luma_lpf, uv_lpf,
  347. comb, sc);
  348. }
  349. /* Sets horizontal blanking delay and active lines */
  350. cx18_av_write(cx, 0x470, hblank);
  351. cx18_av_write(cx, 0x471, 0xff & (((hblank >> 8) & 0x3) |
  352. (hactive << 4)));
  353. cx18_av_write(cx, 0x472, hactive >> 4);
  354. /* Sets burst gate delay */
  355. cx18_av_write(cx, 0x473, burst);
  356. /* Sets vertical blanking delay and active duration */
  357. cx18_av_write(cx, 0x474, vblank);
  358. cx18_av_write(cx, 0x475, 0xff & (((vblank >> 8) & 0x3) |
  359. (vactive << 4)));
  360. cx18_av_write(cx, 0x476, vactive >> 4);
  361. cx18_av_write(cx, 0x477, vblank656);
  362. /* Sets src decimation rate */
  363. cx18_av_write(cx, 0x478, 0xff & src_decimation);
  364. cx18_av_write(cx, 0x479, 0xff & (src_decimation >> 8));
  365. /* Sets Luma and UV Low pass filters */
  366. cx18_av_write(cx, 0x47a, luma_lpf << 6 | ((uv_lpf << 4) & 0x30));
  367. /* Enables comb filters */
  368. cx18_av_write(cx, 0x47b, comb);
  369. /* Sets SC Step*/
  370. cx18_av_write(cx, 0x47c, sc);
  371. cx18_av_write(cx, 0x47d, 0xff & sc >> 8);
  372. cx18_av_write(cx, 0x47e, 0xff & sc >> 16);
  373. if (std & V4L2_STD_625_50) {
  374. state->slicer_line_delay = 1;
  375. state->slicer_line_offset = (6 + state->slicer_line_delay - 2);
  376. } else {
  377. state->slicer_line_delay = 0;
  378. state->slicer_line_offset = (10 + state->slicer_line_delay - 2);
  379. }
  380. cx18_av_write(cx, 0x47f, state->slicer_line_delay);
  381. }
  382. static void input_change(struct cx18 *cx)
  383. {
  384. struct cx18_av_state *state = &cx->av_state;
  385. v4l2_std_id std = state->std;
  386. u8 v;
  387. /* Follow step 8c and 8d of section 3.16 in the cx18_av datasheet */
  388. cx18_av_write(cx, 0x49f, (std & V4L2_STD_NTSC) ? 0x14 : 0x11);
  389. cx18_av_and_or(cx, 0x401, ~0x60, 0);
  390. cx18_av_and_or(cx, 0x401, ~0x60, 0x60);
  391. if (std & V4L2_STD_525_60) {
  392. if (std == V4L2_STD_NTSC_M_JP) {
  393. /* Japan uses EIAJ audio standard */
  394. cx18_av_write_expect(cx, 0x808, 0xf7, 0xf7, 0xff);
  395. cx18_av_write_expect(cx, 0x80b, 0x02, 0x02, 0x3f);
  396. } else if (std == V4L2_STD_NTSC_M_KR) {
  397. /* South Korea uses A2 audio standard */
  398. cx18_av_write_expect(cx, 0x808, 0xf8, 0xf8, 0xff);
  399. cx18_av_write_expect(cx, 0x80b, 0x03, 0x03, 0x3f);
  400. } else {
  401. /* Others use the BTSC audio standard */
  402. cx18_av_write_expect(cx, 0x808, 0xf6, 0xf6, 0xff);
  403. cx18_av_write_expect(cx, 0x80b, 0x01, 0x01, 0x3f);
  404. }
  405. } else if (std & V4L2_STD_PAL) {
  406. /* Follow tuner change procedure for PAL */
  407. cx18_av_write_expect(cx, 0x808, 0xff, 0xff, 0xff);
  408. cx18_av_write_expect(cx, 0x80b, 0x03, 0x03, 0x3f);
  409. } else if (std & V4L2_STD_SECAM) {
  410. /* Select autodetect for SECAM */
  411. cx18_av_write_expect(cx, 0x808, 0xff, 0xff, 0xff);
  412. cx18_av_write_expect(cx, 0x80b, 0x03, 0x03, 0x3f);
  413. }
  414. v = cx18_av_read(cx, 0x803);
  415. if (v & 0x10) {
  416. /* restart audio decoder microcontroller */
  417. v &= ~0x10;
  418. cx18_av_write_expect(cx, 0x803, v, v, 0x1f);
  419. v |= 0x10;
  420. cx18_av_write_expect(cx, 0x803, v, v, 0x1f);
  421. }
  422. }
  423. static int cx18_av_s_frequency(struct v4l2_subdev *sd,
  424. struct v4l2_frequency *freq)
  425. {
  426. struct cx18 *cx = v4l2_get_subdevdata(sd);
  427. input_change(cx);
  428. return 0;
  429. }
  430. static int set_input(struct cx18 *cx, enum cx18_av_video_input vid_input,
  431. enum cx18_av_audio_input aud_input)
  432. {
  433. struct cx18_av_state *state = &cx->av_state;
  434. struct v4l2_subdev *sd = &state->sd;
  435. enum analog_signal_type {
  436. NONE, CVBS, Y, C, SIF, Pb, Pr
  437. } ch[3] = {NONE, NONE, NONE};
  438. u8 afe_mux_cfg;
  439. u8 adc2_cfg;
  440. u32 afe_cfg;
  441. int i;
  442. CX18_DEBUG_INFO_DEV(sd, "decoder set video input %d, audio input %d\n",
  443. vid_input, aud_input);
  444. if (vid_input >= CX18_AV_COMPOSITE1 &&
  445. vid_input <= CX18_AV_COMPOSITE8) {
  446. afe_mux_cfg = 0xf0 + (vid_input - CX18_AV_COMPOSITE1);
  447. ch[0] = CVBS;
  448. } else {
  449. int luma = vid_input & 0xf0;
  450. int chroma = vid_input & 0xf00;
  451. if ((vid_input & ~0xff0) ||
  452. luma < CX18_AV_SVIDEO_LUMA1 ||
  453. luma > CX18_AV_SVIDEO_LUMA8 ||
  454. chroma < CX18_AV_SVIDEO_CHROMA4 ||
  455. chroma > CX18_AV_SVIDEO_CHROMA8) {
  456. CX18_ERR_DEV(sd, "0x%04x is not a valid video input!\n",
  457. vid_input);
  458. return -EINVAL;
  459. }
  460. afe_mux_cfg = 0xf0 + ((luma - CX18_AV_SVIDEO_LUMA1) >> 4);
  461. ch[0] = Y;
  462. if (chroma >= CX18_AV_SVIDEO_CHROMA7) {
  463. afe_mux_cfg &= 0x3f;
  464. afe_mux_cfg |= (chroma - CX18_AV_SVIDEO_CHROMA7) >> 2;
  465. ch[2] = C;
  466. } else {
  467. afe_mux_cfg &= 0xcf;
  468. afe_mux_cfg |= (chroma - CX18_AV_SVIDEO_CHROMA4) >> 4;
  469. ch[1] = C;
  470. }
  471. }
  472. /* TODO: LeadTek WinFast DVR3100 H & WinFast PVR2100 can do Y/Pb/Pr */
  473. switch (aud_input) {
  474. case CX18_AV_AUDIO_SERIAL1:
  475. case CX18_AV_AUDIO_SERIAL2:
  476. /* do nothing, use serial audio input */
  477. break;
  478. case CX18_AV_AUDIO4:
  479. afe_mux_cfg &= ~0x30;
  480. ch[1] = SIF;
  481. break;
  482. case CX18_AV_AUDIO5:
  483. afe_mux_cfg = (afe_mux_cfg & ~0x30) | 0x10;
  484. ch[1] = SIF;
  485. break;
  486. case CX18_AV_AUDIO6:
  487. afe_mux_cfg = (afe_mux_cfg & ~0x30) | 0x20;
  488. ch[1] = SIF;
  489. break;
  490. case CX18_AV_AUDIO7:
  491. afe_mux_cfg &= ~0xc0;
  492. ch[2] = SIF;
  493. break;
  494. case CX18_AV_AUDIO8:
  495. afe_mux_cfg = (afe_mux_cfg & ~0xc0) | 0x40;
  496. ch[2] = SIF;
  497. break;
  498. default:
  499. CX18_ERR_DEV(sd, "0x%04x is not a valid audio input!\n",
  500. aud_input);
  501. return -EINVAL;
  502. }
  503. /* Set up analog front end multiplexers */
  504. cx18_av_write_expect(cx, 0x103, afe_mux_cfg, afe_mux_cfg, 0xf7);
  505. /* Set INPUT_MODE to Composite (0) or S-Video (1) */
  506. cx18_av_and_or(cx, 0x401, ~0x6, ch[0] == CVBS ? 0 : 0x02);
  507. /* Set CH_SEL_ADC2 to 1 if input comes from CH3 */
  508. adc2_cfg = cx18_av_read(cx, 0x102);
  509. if (ch[2] == NONE)
  510. adc2_cfg &= ~0x2; /* No sig on CH3, set ADC2 to CH2 for input */
  511. else
  512. adc2_cfg |= 0x2; /* Signal on CH3, set ADC2 to CH3 for input */
  513. /* Set DUAL_MODE_ADC2 to 1 if input comes from both CH2 and CH3 */
  514. if (ch[1] != NONE && ch[2] != NONE)
  515. adc2_cfg |= 0x4; /* Set dual mode */
  516. else
  517. adc2_cfg &= ~0x4; /* Clear dual mode */
  518. cx18_av_write_expect(cx, 0x102, adc2_cfg, adc2_cfg, 0x17);
  519. /* Configure the analog front end */
  520. afe_cfg = cx18_av_read4(cx, CXADEC_AFE_CTRL);
  521. afe_cfg &= 0xff000000;
  522. afe_cfg |= 0x00005000; /* CHROMA_IN, AUD_IN: ADC2; LUMA_IN: ADC1 */
  523. if (ch[1] != NONE && ch[2] != NONE)
  524. afe_cfg |= 0x00000030; /* half_bw_ch[2-3] since in dual mode */
  525. for (i = 0; i < 3; i++) {
  526. switch (ch[i]) {
  527. default:
  528. case NONE:
  529. /* CLAMP_SEL = Fixed to midcode clamp level */
  530. afe_cfg |= (0x00000200 << i);
  531. break;
  532. case CVBS:
  533. case Y:
  534. if (i > 0)
  535. afe_cfg |= 0x00002000; /* LUMA_IN_SEL: ADC2 */
  536. break;
  537. case C:
  538. case Pb:
  539. case Pr:
  540. /* CLAMP_SEL = Fixed to midcode clamp level */
  541. afe_cfg |= (0x00000200 << i);
  542. if (i == 0 && ch[i] == C)
  543. afe_cfg &= ~0x00001000; /* CHROMA_IN_SEL ADC1 */
  544. break;
  545. case SIF:
  546. /*
  547. * VGA_GAIN_SEL = Audio Decoder
  548. * CLAMP_SEL = Fixed to midcode clamp level
  549. */
  550. afe_cfg |= (0x00000240 << i);
  551. if (i == 0)
  552. afe_cfg &= ~0x00004000; /* AUD_IN_SEL ADC1 */
  553. break;
  554. }
  555. }
  556. cx18_av_write4(cx, CXADEC_AFE_CTRL, afe_cfg);
  557. state->vid_input = vid_input;
  558. state->aud_input = aud_input;
  559. cx18_av_audio_set_path(cx);
  560. input_change(cx);
  561. return 0;
  562. }
  563. static int cx18_av_s_video_routing(struct v4l2_subdev *sd,
  564. u32 input, u32 output, u32 config)
  565. {
  566. struct cx18_av_state *state = to_cx18_av_state(sd);
  567. struct cx18 *cx = v4l2_get_subdevdata(sd);
  568. return set_input(cx, input, state->aud_input);
  569. }
  570. static int cx18_av_s_audio_routing(struct v4l2_subdev *sd,
  571. u32 input, u32 output, u32 config)
  572. {
  573. struct cx18_av_state *state = to_cx18_av_state(sd);
  574. struct cx18 *cx = v4l2_get_subdevdata(sd);
  575. return set_input(cx, state->vid_input, input);
  576. }
  577. static int cx18_av_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
  578. {
  579. struct cx18_av_state *state = to_cx18_av_state(sd);
  580. struct cx18 *cx = v4l2_get_subdevdata(sd);
  581. u8 vpres;
  582. u8 mode;
  583. int val = 0;
  584. if (state->radio)
  585. return 0;
  586. vpres = cx18_av_read(cx, 0x40e) & 0x20;
  587. vt->signal = vpres ? 0xffff : 0x0;
  588. vt->capability |=
  589. V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_LANG1 |
  590. V4L2_TUNER_CAP_LANG2 | V4L2_TUNER_CAP_SAP;
  591. mode = cx18_av_read(cx, 0x804);
  592. /* get rxsubchans and audmode */
  593. if ((mode & 0xf) == 1)
  594. val |= V4L2_TUNER_SUB_STEREO;
  595. else
  596. val |= V4L2_TUNER_SUB_MONO;
  597. if (mode == 2 || mode == 4)
  598. val = V4L2_TUNER_SUB_LANG1 | V4L2_TUNER_SUB_LANG2;
  599. if (mode & 0x10)
  600. val |= V4L2_TUNER_SUB_SAP;
  601. vt->rxsubchans = val;
  602. vt->audmode = state->audmode;
  603. return 0;
  604. }
  605. static int cx18_av_s_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
  606. {
  607. struct cx18_av_state *state = to_cx18_av_state(sd);
  608. struct cx18 *cx = v4l2_get_subdevdata(sd);
  609. u8 v;
  610. if (state->radio)
  611. return 0;
  612. v = cx18_av_read(cx, 0x809);
  613. v &= ~0xf;
  614. switch (vt->audmode) {
  615. case V4L2_TUNER_MODE_MONO:
  616. /* mono -> mono
  617. stereo -> mono
  618. bilingual -> lang1 */
  619. break;
  620. case V4L2_TUNER_MODE_STEREO:
  621. case V4L2_TUNER_MODE_LANG1:
  622. /* mono -> mono
  623. stereo -> stereo
  624. bilingual -> lang1 */
  625. v |= 0x4;
  626. break;
  627. case V4L2_TUNER_MODE_LANG1_LANG2:
  628. /* mono -> mono
  629. stereo -> stereo
  630. bilingual -> lang1/lang2 */
  631. v |= 0x7;
  632. break;
  633. case V4L2_TUNER_MODE_LANG2:
  634. /* mono -> mono
  635. stereo -> stereo
  636. bilingual -> lang2 */
  637. v |= 0x1;
  638. break;
  639. default:
  640. return -EINVAL;
  641. }
  642. cx18_av_write_expect(cx, 0x809, v, v, 0xff);
  643. state->audmode = vt->audmode;
  644. return 0;
  645. }
  646. static int cx18_av_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
  647. {
  648. struct cx18_av_state *state = to_cx18_av_state(sd);
  649. struct cx18 *cx = v4l2_get_subdevdata(sd);
  650. u8 fmt = 0; /* zero is autodetect */
  651. u8 pal_m = 0;
  652. if (state->radio == 0 && state->std == norm)
  653. return 0;
  654. state->radio = 0;
  655. state->std = norm;
  656. /* First tests should be against specific std */
  657. if (state->std == V4L2_STD_NTSC_M_JP) {
  658. fmt = 0x2;
  659. } else if (state->std == V4L2_STD_NTSC_443) {
  660. fmt = 0x3;
  661. } else if (state->std == V4L2_STD_PAL_M) {
  662. pal_m = 1;
  663. fmt = 0x5;
  664. } else if (state->std == V4L2_STD_PAL_N) {
  665. fmt = 0x6;
  666. } else if (state->std == V4L2_STD_PAL_Nc) {
  667. fmt = 0x7;
  668. } else if (state->std == V4L2_STD_PAL_60) {
  669. fmt = 0x8;
  670. } else {
  671. /* Then, test against generic ones */
  672. if (state->std & V4L2_STD_NTSC)
  673. fmt = 0x1;
  674. else if (state->std & V4L2_STD_PAL)
  675. fmt = 0x4;
  676. else if (state->std & V4L2_STD_SECAM)
  677. fmt = 0xc;
  678. }
  679. CX18_DEBUG_INFO_DEV(sd, "changing video std to fmt %i\n", fmt);
  680. /* Follow step 9 of section 3.16 in the cx18_av datasheet.
  681. Without this PAL may display a vertical ghosting effect.
  682. This happens for example with the Yuan MPC622. */
  683. if (fmt >= 4 && fmt < 8) {
  684. /* Set format to NTSC-M */
  685. cx18_av_and_or(cx, 0x400, ~0xf, 1);
  686. /* Turn off LCOMB */
  687. cx18_av_and_or(cx, 0x47b, ~6, 0);
  688. }
  689. cx18_av_and_or(cx, 0x400, ~0x2f, fmt | 0x20);
  690. cx18_av_and_or(cx, 0x403, ~0x3, pal_m);
  691. cx18_av_std_setup(cx);
  692. input_change(cx);
  693. return 0;
  694. }
  695. static int cx18_av_s_radio(struct v4l2_subdev *sd)
  696. {
  697. struct cx18_av_state *state = to_cx18_av_state(sd);
  698. state->radio = 1;
  699. return 0;
  700. }
  701. static int cx18_av_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  702. {
  703. struct cx18 *cx = v4l2_get_subdevdata(sd);
  704. switch (ctrl->id) {
  705. case V4L2_CID_BRIGHTNESS:
  706. if (ctrl->value < 0 || ctrl->value > 255) {
  707. CX18_ERR_DEV(sd, "invalid brightness setting %d\n",
  708. ctrl->value);
  709. return -ERANGE;
  710. }
  711. cx18_av_write(cx, 0x414, ctrl->value - 128);
  712. break;
  713. case V4L2_CID_CONTRAST:
  714. if (ctrl->value < 0 || ctrl->value > 127) {
  715. CX18_ERR_DEV(sd, "invalid contrast setting %d\n",
  716. ctrl->value);
  717. return -ERANGE;
  718. }
  719. cx18_av_write(cx, 0x415, ctrl->value << 1);
  720. break;
  721. case V4L2_CID_SATURATION:
  722. if (ctrl->value < 0 || ctrl->value > 127) {
  723. CX18_ERR_DEV(sd, "invalid saturation setting %d\n",
  724. ctrl->value);
  725. return -ERANGE;
  726. }
  727. cx18_av_write(cx, 0x420, ctrl->value << 1);
  728. cx18_av_write(cx, 0x421, ctrl->value << 1);
  729. break;
  730. case V4L2_CID_HUE:
  731. if (ctrl->value < -128 || ctrl->value > 127) {
  732. CX18_ERR_DEV(sd, "invalid hue setting %d\n",
  733. ctrl->value);
  734. return -ERANGE;
  735. }
  736. cx18_av_write(cx, 0x422, ctrl->value);
  737. break;
  738. case V4L2_CID_AUDIO_VOLUME:
  739. case V4L2_CID_AUDIO_BASS:
  740. case V4L2_CID_AUDIO_TREBLE:
  741. case V4L2_CID_AUDIO_BALANCE:
  742. case V4L2_CID_AUDIO_MUTE:
  743. return cx18_av_audio_s_ctrl(cx, ctrl);
  744. default:
  745. return -EINVAL;
  746. }
  747. return 0;
  748. }
  749. static int cx18_av_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  750. {
  751. struct cx18 *cx = v4l2_get_subdevdata(sd);
  752. switch (ctrl->id) {
  753. case V4L2_CID_BRIGHTNESS:
  754. ctrl->value = (s8)cx18_av_read(cx, 0x414) + 128;
  755. break;
  756. case V4L2_CID_CONTRAST:
  757. ctrl->value = cx18_av_read(cx, 0x415) >> 1;
  758. break;
  759. case V4L2_CID_SATURATION:
  760. ctrl->value = cx18_av_read(cx, 0x420) >> 1;
  761. break;
  762. case V4L2_CID_HUE:
  763. ctrl->value = (s8)cx18_av_read(cx, 0x422);
  764. break;
  765. case V4L2_CID_AUDIO_VOLUME:
  766. case V4L2_CID_AUDIO_BASS:
  767. case V4L2_CID_AUDIO_TREBLE:
  768. case V4L2_CID_AUDIO_BALANCE:
  769. case V4L2_CID_AUDIO_MUTE:
  770. return cx18_av_audio_g_ctrl(cx, ctrl);
  771. default:
  772. return -EINVAL;
  773. }
  774. return 0;
  775. }
  776. static int cx18_av_queryctrl(struct v4l2_subdev *sd, struct v4l2_queryctrl *qc)
  777. {
  778. struct cx18_av_state *state = to_cx18_av_state(sd);
  779. switch (qc->id) {
  780. case V4L2_CID_BRIGHTNESS:
  781. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
  782. case V4L2_CID_CONTRAST:
  783. case V4L2_CID_SATURATION:
  784. return v4l2_ctrl_query_fill(qc, 0, 127, 1, 64);
  785. case V4L2_CID_HUE:
  786. return v4l2_ctrl_query_fill(qc, -128, 127, 1, 0);
  787. default:
  788. break;
  789. }
  790. switch (qc->id) {
  791. case V4L2_CID_AUDIO_VOLUME:
  792. return v4l2_ctrl_query_fill(qc, 0, 65535,
  793. 65535 / 100, state->default_volume);
  794. case V4L2_CID_AUDIO_MUTE:
  795. return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
  796. case V4L2_CID_AUDIO_BALANCE:
  797. case V4L2_CID_AUDIO_BASS:
  798. case V4L2_CID_AUDIO_TREBLE:
  799. return v4l2_ctrl_query_fill(qc, 0, 65535, 65535 / 100, 32768);
  800. default:
  801. return -EINVAL;
  802. }
  803. return -EINVAL;
  804. }
  805. static int cx18_av_g_fmt(struct v4l2_subdev *sd, struct v4l2_format *fmt)
  806. {
  807. struct cx18 *cx = v4l2_get_subdevdata(sd);
  808. return cx18_av_vbi_g_fmt(cx, fmt);
  809. }
  810. static int cx18_av_s_fmt(struct v4l2_subdev *sd, struct v4l2_format *fmt)
  811. {
  812. struct cx18_av_state *state = to_cx18_av_state(sd);
  813. struct cx18 *cx = v4l2_get_subdevdata(sd);
  814. struct v4l2_pix_format *pix;
  815. int HSC, VSC, Vsrc, Hsrc, filter, Vlines;
  816. int is_50Hz = !(state->std & V4L2_STD_525_60);
  817. switch (fmt->type) {
  818. case V4L2_BUF_TYPE_VIDEO_CAPTURE:
  819. pix = &(fmt->fmt.pix);
  820. Vsrc = (cx18_av_read(cx, 0x476) & 0x3f) << 4;
  821. Vsrc |= (cx18_av_read(cx, 0x475) & 0xf0) >> 4;
  822. Hsrc = (cx18_av_read(cx, 0x472) & 0x3f) << 4;
  823. Hsrc |= (cx18_av_read(cx, 0x471) & 0xf0) >> 4;
  824. /*
  825. * This adjustment reflects the excess of vactive, set in
  826. * cx18_av_std_setup(), above standard values:
  827. *
  828. * 480 + 1 for 60 Hz systems
  829. * 576 + 4 for 50 Hz systems
  830. */
  831. Vlines = pix->height + (is_50Hz ? 4 : 1);
  832. /*
  833. * Invalid height and width scaling requests are:
  834. * 1. width less than 1/16 of the source width
  835. * 2. width greater than the source width
  836. * 3. height less than 1/8 of the source height
  837. * 4. height greater than the source height
  838. */
  839. if ((pix->width * 16 < Hsrc) || (Hsrc < pix->width) ||
  840. (Vlines * 8 < Vsrc) || (Vsrc < Vlines)) {
  841. CX18_ERR_DEV(sd, "%dx%d is not a valid size!\n",
  842. pix->width, pix->height);
  843. return -ERANGE;
  844. }
  845. HSC = (Hsrc * (1 << 20)) / pix->width - (1 << 20);
  846. VSC = (1 << 16) - (Vsrc * (1 << 9) / Vlines - (1 << 9));
  847. VSC &= 0x1fff;
  848. if (pix->width >= 385)
  849. filter = 0;
  850. else if (pix->width > 192)
  851. filter = 1;
  852. else if (pix->width > 96)
  853. filter = 2;
  854. else
  855. filter = 3;
  856. CX18_DEBUG_INFO_DEV(sd,
  857. "decoder set size %dx%d -> scale %ux%u\n",
  858. pix->width, pix->height, HSC, VSC);
  859. /* HSCALE=HSC */
  860. cx18_av_write(cx, 0x418, HSC & 0xff);
  861. cx18_av_write(cx, 0x419, (HSC >> 8) & 0xff);
  862. cx18_av_write(cx, 0x41a, HSC >> 16);
  863. /* VSCALE=VSC */
  864. cx18_av_write(cx, 0x41c, VSC & 0xff);
  865. cx18_av_write(cx, 0x41d, VSC >> 8);
  866. /* VS_INTRLACE=1 VFILT=filter */
  867. cx18_av_write(cx, 0x41e, 0x8 | filter);
  868. break;
  869. case V4L2_BUF_TYPE_SLICED_VBI_CAPTURE:
  870. return cx18_av_vbi_s_fmt(cx, fmt);
  871. case V4L2_BUF_TYPE_VBI_CAPTURE:
  872. return cx18_av_vbi_s_fmt(cx, fmt);
  873. default:
  874. return -EINVAL;
  875. }
  876. return 0;
  877. }
  878. static int cx18_av_s_stream(struct v4l2_subdev *sd, int enable)
  879. {
  880. struct cx18 *cx = v4l2_get_subdevdata(sd);
  881. CX18_DEBUG_INFO_DEV(sd, "%s output\n", enable ? "enable" : "disable");
  882. if (enable) {
  883. cx18_av_write(cx, 0x115, 0x8c);
  884. cx18_av_write(cx, 0x116, 0x07);
  885. } else {
  886. cx18_av_write(cx, 0x115, 0x00);
  887. cx18_av_write(cx, 0x116, 0x00);
  888. }
  889. return 0;
  890. }
  891. static void log_video_status(struct cx18 *cx)
  892. {
  893. static const char *const fmt_strs[] = {
  894. "0x0",
  895. "NTSC-M", "NTSC-J", "NTSC-4.43",
  896. "PAL-BDGHI", "PAL-M", "PAL-N", "PAL-Nc", "PAL-60",
  897. "0x9", "0xA", "0xB",
  898. "SECAM",
  899. "0xD", "0xE", "0xF"
  900. };
  901. struct cx18_av_state *state = &cx->av_state;
  902. struct v4l2_subdev *sd = &state->sd;
  903. u8 vidfmt_sel = cx18_av_read(cx, 0x400) & 0xf;
  904. u8 gen_stat1 = cx18_av_read(cx, 0x40d);
  905. u8 gen_stat2 = cx18_av_read(cx, 0x40e);
  906. int vid_input = state->vid_input;
  907. CX18_INFO_DEV(sd, "Video signal: %spresent\n",
  908. (gen_stat2 & 0x20) ? "" : "not ");
  909. CX18_INFO_DEV(sd, "Detected format: %s\n",
  910. fmt_strs[gen_stat1 & 0xf]);
  911. CX18_INFO_DEV(sd, "Specified standard: %s\n",
  912. vidfmt_sel ? fmt_strs[vidfmt_sel]
  913. : "automatic detection");
  914. if (vid_input >= CX18_AV_COMPOSITE1 &&
  915. vid_input <= CX18_AV_COMPOSITE8) {
  916. CX18_INFO_DEV(sd, "Specified video input: Composite %d\n",
  917. vid_input - CX18_AV_COMPOSITE1 + 1);
  918. } else {
  919. CX18_INFO_DEV(sd, "Specified video input: "
  920. "S-Video (Luma In%d, Chroma In%d)\n",
  921. (vid_input & 0xf0) >> 4,
  922. (vid_input & 0xf00) >> 8);
  923. }
  924. CX18_INFO_DEV(sd, "Specified audioclock freq: %d Hz\n",
  925. state->audclk_freq);
  926. }
  927. static void log_audio_status(struct cx18 *cx)
  928. {
  929. struct cx18_av_state *state = &cx->av_state;
  930. struct v4l2_subdev *sd = &state->sd;
  931. u8 download_ctl = cx18_av_read(cx, 0x803);
  932. u8 mod_det_stat0 = cx18_av_read(cx, 0x804);
  933. u8 mod_det_stat1 = cx18_av_read(cx, 0x805);
  934. u8 audio_config = cx18_av_read(cx, 0x808);
  935. u8 pref_mode = cx18_av_read(cx, 0x809);
  936. u8 afc0 = cx18_av_read(cx, 0x80b);
  937. u8 mute_ctl = cx18_av_read(cx, 0x8d3);
  938. int aud_input = state->aud_input;
  939. char *p;
  940. switch (mod_det_stat0) {
  941. case 0x00: p = "mono"; break;
  942. case 0x01: p = "stereo"; break;
  943. case 0x02: p = "dual"; break;
  944. case 0x04: p = "tri"; break;
  945. case 0x10: p = "mono with SAP"; break;
  946. case 0x11: p = "stereo with SAP"; break;
  947. case 0x12: p = "dual with SAP"; break;
  948. case 0x14: p = "tri with SAP"; break;
  949. case 0xfe: p = "forced mode"; break;
  950. default: p = "not defined"; break;
  951. }
  952. CX18_INFO_DEV(sd, "Detected audio mode: %s\n", p);
  953. switch (mod_det_stat1) {
  954. case 0x00: p = "not defined"; break;
  955. case 0x01: p = "EIAJ"; break;
  956. case 0x02: p = "A2-M"; break;
  957. case 0x03: p = "A2-BG"; break;
  958. case 0x04: p = "A2-DK1"; break;
  959. case 0x05: p = "A2-DK2"; break;
  960. case 0x06: p = "A2-DK3"; break;
  961. case 0x07: p = "A1 (6.0 MHz FM Mono)"; break;
  962. case 0x08: p = "AM-L"; break;
  963. case 0x09: p = "NICAM-BG"; break;
  964. case 0x0a: p = "NICAM-DK"; break;
  965. case 0x0b: p = "NICAM-I"; break;
  966. case 0x0c: p = "NICAM-L"; break;
  967. case 0x0d: p = "BTSC/EIAJ/A2-M Mono (4.5 MHz FMMono)"; break;
  968. case 0x0e: p = "IF FM Radio"; break;
  969. case 0x0f: p = "BTSC"; break;
  970. case 0x10: p = "detected chrominance"; break;
  971. case 0xfd: p = "unknown audio standard"; break;
  972. case 0xfe: p = "forced audio standard"; break;
  973. case 0xff: p = "no detected audio standard"; break;
  974. default: p = "not defined"; break;
  975. }
  976. CX18_INFO_DEV(sd, "Detected audio standard: %s\n", p);
  977. CX18_INFO_DEV(sd, "Audio muted: %s\n",
  978. (mute_ctl & 0x2) ? "yes" : "no");
  979. CX18_INFO_DEV(sd, "Audio microcontroller: %s\n",
  980. (download_ctl & 0x10) ? "running" : "stopped");
  981. switch (audio_config >> 4) {
  982. case 0x00: p = "undefined"; break;
  983. case 0x01: p = "BTSC"; break;
  984. case 0x02: p = "EIAJ"; break;
  985. case 0x03: p = "A2-M"; break;
  986. case 0x04: p = "A2-BG"; break;
  987. case 0x05: p = "A2-DK1"; break;
  988. case 0x06: p = "A2-DK2"; break;
  989. case 0x07: p = "A2-DK3"; break;
  990. case 0x08: p = "A1 (6.0 MHz FM Mono)"; break;
  991. case 0x09: p = "AM-L"; break;
  992. case 0x0a: p = "NICAM-BG"; break;
  993. case 0x0b: p = "NICAM-DK"; break;
  994. case 0x0c: p = "NICAM-I"; break;
  995. case 0x0d: p = "NICAM-L"; break;
  996. case 0x0e: p = "FM radio"; break;
  997. case 0x0f: p = "automatic detection"; break;
  998. default: p = "undefined"; break;
  999. }
  1000. CX18_INFO_DEV(sd, "Configured audio standard: %s\n", p);
  1001. if ((audio_config >> 4) < 0xF) {
  1002. switch (audio_config & 0xF) {
  1003. case 0x00: p = "MONO1 (LANGUAGE A/Mono L+R channel for BTSC, EIAJ, A2)"; break;
  1004. case 0x01: p = "MONO2 (LANGUAGE B)"; break;
  1005. case 0x02: p = "MONO3 (STEREO forced MONO)"; break;
  1006. case 0x03: p = "MONO4 (NICAM ANALOG-Language C/Analog Fallback)"; break;
  1007. case 0x04: p = "STEREO"; break;
  1008. case 0x05: p = "DUAL1 (AC)"; break;
  1009. case 0x06: p = "DUAL2 (BC)"; break;
  1010. case 0x07: p = "DUAL3 (AB)"; break;
  1011. default: p = "undefined";
  1012. }
  1013. CX18_INFO_DEV(sd, "Configured audio mode: %s\n", p);
  1014. } else {
  1015. switch (audio_config & 0xF) {
  1016. case 0x00: p = "BG"; break;
  1017. case 0x01: p = "DK1"; break;
  1018. case 0x02: p = "DK2"; break;
  1019. case 0x03: p = "DK3"; break;
  1020. case 0x04: p = "I"; break;
  1021. case 0x05: p = "L"; break;
  1022. case 0x06: p = "BTSC"; break;
  1023. case 0x07: p = "EIAJ"; break;
  1024. case 0x08: p = "A2-M"; break;
  1025. case 0x09: p = "FM Radio (4.5 MHz)"; break;
  1026. case 0x0a: p = "FM Radio (5.5 MHz)"; break;
  1027. case 0x0b: p = "S-Video"; break;
  1028. case 0x0f: p = "automatic standard and mode detection"; break;
  1029. default: p = "undefined"; break;
  1030. }
  1031. CX18_INFO_DEV(sd, "Configured audio system: %s\n", p);
  1032. }
  1033. if (aud_input)
  1034. CX18_INFO_DEV(sd, "Specified audio input: Tuner (In%d)\n",
  1035. aud_input);
  1036. else
  1037. CX18_INFO_DEV(sd, "Specified audio input: External\n");
  1038. switch (pref_mode & 0xf) {
  1039. case 0: p = "mono/language A"; break;
  1040. case 1: p = "language B"; break;
  1041. case 2: p = "language C"; break;
  1042. case 3: p = "analog fallback"; break;
  1043. case 4: p = "stereo"; break;
  1044. case 5: p = "language AC"; break;
  1045. case 6: p = "language BC"; break;
  1046. case 7: p = "language AB"; break;
  1047. default: p = "undefined"; break;
  1048. }
  1049. CX18_INFO_DEV(sd, "Preferred audio mode: %s\n", p);
  1050. if ((audio_config & 0xf) == 0xf) {
  1051. switch ((afc0 >> 3) & 0x1) {
  1052. case 0: p = "system DK"; break;
  1053. case 1: p = "system L"; break;
  1054. }
  1055. CX18_INFO_DEV(sd, "Selected 65 MHz format: %s\n", p);
  1056. switch (afc0 & 0x7) {
  1057. case 0: p = "Chroma"; break;
  1058. case 1: p = "BTSC"; break;
  1059. case 2: p = "EIAJ"; break;
  1060. case 3: p = "A2-M"; break;
  1061. case 4: p = "autodetect"; break;
  1062. default: p = "undefined"; break;
  1063. }
  1064. CX18_INFO_DEV(sd, "Selected 45 MHz format: %s\n", p);
  1065. }
  1066. }
  1067. static int cx18_av_log_status(struct v4l2_subdev *sd)
  1068. {
  1069. struct cx18 *cx = v4l2_get_subdevdata(sd);
  1070. log_video_status(cx);
  1071. log_audio_status(cx);
  1072. return 0;
  1073. }
  1074. static inline int cx18_av_dbg_match(const struct v4l2_dbg_match *match)
  1075. {
  1076. return match->type == V4L2_CHIP_MATCH_HOST && match->addr == 1;
  1077. }
  1078. static int cx18_av_g_chip_ident(struct v4l2_subdev *sd,
  1079. struct v4l2_dbg_chip_ident *chip)
  1080. {
  1081. struct cx18_av_state *state = to_cx18_av_state(sd);
  1082. if (cx18_av_dbg_match(&chip->match)) {
  1083. chip->ident = state->id;
  1084. chip->revision = state->rev;
  1085. }
  1086. return 0;
  1087. }
  1088. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1089. static int cx18_av_g_register(struct v4l2_subdev *sd,
  1090. struct v4l2_dbg_register *reg)
  1091. {
  1092. struct cx18 *cx = v4l2_get_subdevdata(sd);
  1093. if (!cx18_av_dbg_match(&reg->match))
  1094. return -EINVAL;
  1095. if ((reg->reg & 0x3) != 0)
  1096. return -EINVAL;
  1097. if (!capable(CAP_SYS_ADMIN))
  1098. return -EPERM;
  1099. reg->size = 4;
  1100. reg->val = cx18_av_read4(cx, reg->reg & 0x00000ffc);
  1101. return 0;
  1102. }
  1103. static int cx18_av_s_register(struct v4l2_subdev *sd,
  1104. struct v4l2_dbg_register *reg)
  1105. {
  1106. struct cx18 *cx = v4l2_get_subdevdata(sd);
  1107. if (!cx18_av_dbg_match(&reg->match))
  1108. return -EINVAL;
  1109. if ((reg->reg & 0x3) != 0)
  1110. return -EINVAL;
  1111. if (!capable(CAP_SYS_ADMIN))
  1112. return -EPERM;
  1113. cx18_av_write4(cx, reg->reg & 0x00000ffc, reg->val);
  1114. return 0;
  1115. }
  1116. #endif
  1117. static const struct v4l2_subdev_core_ops cx18_av_general_ops = {
  1118. .g_chip_ident = cx18_av_g_chip_ident,
  1119. .log_status = cx18_av_log_status,
  1120. .init = cx18_av_init,
  1121. .load_fw = cx18_av_load_fw,
  1122. .reset = cx18_av_reset,
  1123. .queryctrl = cx18_av_queryctrl,
  1124. .g_ctrl = cx18_av_g_ctrl,
  1125. .s_ctrl = cx18_av_s_ctrl,
  1126. .s_std = cx18_av_s_std,
  1127. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1128. .g_register = cx18_av_g_register,
  1129. .s_register = cx18_av_s_register,
  1130. #endif
  1131. };
  1132. static const struct v4l2_subdev_tuner_ops cx18_av_tuner_ops = {
  1133. .s_radio = cx18_av_s_radio,
  1134. .s_frequency = cx18_av_s_frequency,
  1135. .g_tuner = cx18_av_g_tuner,
  1136. .s_tuner = cx18_av_s_tuner,
  1137. };
  1138. static const struct v4l2_subdev_audio_ops cx18_av_audio_ops = {
  1139. .s_clock_freq = cx18_av_s_clock_freq,
  1140. .s_routing = cx18_av_s_audio_routing,
  1141. };
  1142. static const struct v4l2_subdev_video_ops cx18_av_video_ops = {
  1143. .s_routing = cx18_av_s_video_routing,
  1144. .decode_vbi_line = cx18_av_decode_vbi_line,
  1145. .s_stream = cx18_av_s_stream,
  1146. .g_fmt = cx18_av_g_fmt,
  1147. .s_fmt = cx18_av_s_fmt,
  1148. };
  1149. static const struct v4l2_subdev_ops cx18_av_ops = {
  1150. .core = &cx18_av_general_ops,
  1151. .tuner = &cx18_av_tuner_ops,
  1152. .audio = &cx18_av_audio_ops,
  1153. .video = &cx18_av_video_ops,
  1154. };
  1155. int cx18_av_probe(struct cx18 *cx)
  1156. {
  1157. struct cx18_av_state *state = &cx->av_state;
  1158. struct v4l2_subdev *sd;
  1159. state->rev = cx18_av_read4(cx, CXADEC_CHIP_CTRL) & 0xffff;
  1160. state->id = ((state->rev >> 4) == CXADEC_CHIP_TYPE_MAKO)
  1161. ? V4L2_IDENT_CX23418_843 : V4L2_IDENT_UNKNOWN;
  1162. state->vid_input = CX18_AV_COMPOSITE7;
  1163. state->aud_input = CX18_AV_AUDIO8;
  1164. state->audclk_freq = 48000;
  1165. state->audmode = V4L2_TUNER_MODE_LANG1;
  1166. state->slicer_line_delay = 0;
  1167. state->slicer_line_offset = (10 + state->slicer_line_delay - 2);
  1168. sd = &state->sd;
  1169. v4l2_subdev_init(sd, &cx18_av_ops);
  1170. v4l2_set_subdevdata(sd, cx);
  1171. snprintf(sd->name, sizeof(sd->name),
  1172. "%s %03x", cx->v4l2_dev.name, (state->rev >> 4));
  1173. sd->grp_id = CX18_HW_418_AV;
  1174. return v4l2_device_register_subdev(&cx->v4l2_dev, sd);
  1175. }